xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/mac.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef MAC_H
18*4882a593Smuzhiyun #define MAC_H
19*4882a593Smuzhiyun #include <net/cfg80211.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define set11nTries(_series, _index) \
22*4882a593Smuzhiyun 	(SM((_series)[_index].Tries, AR_XmitDataTries##_index))
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define set11nRate(_series, _index) \
25*4882a593Smuzhiyun 	(SM((_series)[_index].Rate, AR_XmitRate##_index))
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define set11nPktDurRTSCTS(_series, _index)				\
28*4882a593Smuzhiyun 	(SM((_series)[_index].PktDuration, AR_PacketDur##_index) |	\
29*4882a593Smuzhiyun 	 ((_series)[_index].RateFlags & ATH9K_RATESERIES_RTS_CTS   ?	\
30*4882a593Smuzhiyun 	  AR_RTSCTSQual##_index : 0))
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define set11nRateFlags(_series, _index)				\
33*4882a593Smuzhiyun 	(((_series)[_index].RateFlags & ATH9K_RATESERIES_2040 ?		\
34*4882a593Smuzhiyun 	  AR_2040_##_index : 0)						\
35*4882a593Smuzhiyun 	 |((_series)[_index].RateFlags & ATH9K_RATESERIES_HALFGI ?	\
36*4882a593Smuzhiyun 	   AR_GI##_index : 0)						\
37*4882a593Smuzhiyun 	 |((_series)[_index].RateFlags & ATH9K_RATESERIES_STBC ?	\
38*4882a593Smuzhiyun 	   AR_STBC##_index : 0)						\
39*4882a593Smuzhiyun 	 |SM((_series)[_index].ChSel, AR_ChainSel##_index))
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define CCK_SIFS_TIME        10
42*4882a593Smuzhiyun #define CCK_PREAMBLE_BITS   144
43*4882a593Smuzhiyun #define CCK_PLCP_BITS        48
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define OFDM_SIFS_TIME        16
46*4882a593Smuzhiyun #define OFDM_PREAMBLE_TIME    20
47*4882a593Smuzhiyun #define OFDM_PLCP_BITS        22
48*4882a593Smuzhiyun #define OFDM_SYMBOL_TIME      4
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define OFDM_SIFS_TIME_HALF     32
51*4882a593Smuzhiyun #define OFDM_PREAMBLE_TIME_HALF 40
52*4882a593Smuzhiyun #define OFDM_PLCP_BITS_HALF     22
53*4882a593Smuzhiyun #define OFDM_SYMBOL_TIME_HALF   8
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define OFDM_SIFS_TIME_QUARTER      64
56*4882a593Smuzhiyun #define OFDM_PREAMBLE_TIME_QUARTER  80
57*4882a593Smuzhiyun #define OFDM_PLCP_BITS_QUARTER      22
58*4882a593Smuzhiyun #define OFDM_SYMBOL_TIME_QUARTER    16
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define INIT_AIFS       2
61*4882a593Smuzhiyun #define INIT_CWMIN      15
62*4882a593Smuzhiyun #define INIT_CWMIN_11B  31
63*4882a593Smuzhiyun #define INIT_CWMAX      1023
64*4882a593Smuzhiyun #define INIT_SH_RETRY   10
65*4882a593Smuzhiyun #define INIT_LG_RETRY   10
66*4882a593Smuzhiyun #define INIT_SSH_RETRY  32
67*4882a593Smuzhiyun #define INIT_SLG_RETRY  32
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define ATH9K_TXERR_XRETRY         0x01
70*4882a593Smuzhiyun #define ATH9K_TXERR_FILT           0x02
71*4882a593Smuzhiyun #define ATH9K_TXERR_FIFO           0x04
72*4882a593Smuzhiyun #define ATH9K_TXERR_XTXOP          0x08
73*4882a593Smuzhiyun #define ATH9K_TXERR_TIMER_EXPIRED  0x10
74*4882a593Smuzhiyun #define ATH9K_TX_ACKED		   0x20
75*4882a593Smuzhiyun #define ATH9K_TX_FLUSH		   0x40
76*4882a593Smuzhiyun #define ATH9K_TXERR_MASK						\
77*4882a593Smuzhiyun 	(ATH9K_TXERR_XRETRY | ATH9K_TXERR_FILT | ATH9K_TXERR_FIFO |	\
78*4882a593Smuzhiyun 	 ATH9K_TXERR_XTXOP | ATH9K_TXERR_TIMER_EXPIRED | ATH9K_TX_FLUSH)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define ATH9K_TX_BA                0x01
81*4882a593Smuzhiyun #define ATH9K_TX_PWRMGMT           0x02
82*4882a593Smuzhiyun #define ATH9K_TX_DESC_CFG_ERR      0x04
83*4882a593Smuzhiyun #define ATH9K_TX_DATA_UNDERRUN     0x08
84*4882a593Smuzhiyun #define ATH9K_TX_DELIM_UNDERRUN    0x10
85*4882a593Smuzhiyun #define ATH9K_TX_SW_FILTERED       0x80
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* 64 bytes */
88*4882a593Smuzhiyun #define MIN_TX_FIFO_THRESHOLD   0x1
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun  * Single stream device AR9285 and AR9271 require 2 KB
92*4882a593Smuzhiyun  * to work around a hardware issue, all other devices
93*4882a593Smuzhiyun  * have can use the max 4 KB limit.
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun #define MAX_TX_FIFO_THRESHOLD   ((4096 / 64) - 1)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct ath_tx_status {
98*4882a593Smuzhiyun 	u32 ts_tstamp;
99*4882a593Smuzhiyun 	u16 ts_seqnum;
100*4882a593Smuzhiyun 	u8 ts_status;
101*4882a593Smuzhiyun 	u8 ts_rateindex;
102*4882a593Smuzhiyun 	int8_t ts_rssi;
103*4882a593Smuzhiyun 	u8 ts_shortretry;
104*4882a593Smuzhiyun 	u8 ts_longretry;
105*4882a593Smuzhiyun 	u8 ts_virtcol;
106*4882a593Smuzhiyun 	u8 ts_flags;
107*4882a593Smuzhiyun 	int8_t ts_rssi_ctl0;
108*4882a593Smuzhiyun 	int8_t ts_rssi_ctl1;
109*4882a593Smuzhiyun 	int8_t ts_rssi_ctl2;
110*4882a593Smuzhiyun 	int8_t ts_rssi_ext0;
111*4882a593Smuzhiyun 	int8_t ts_rssi_ext1;
112*4882a593Smuzhiyun 	int8_t ts_rssi_ext2;
113*4882a593Smuzhiyun 	u8 qid;
114*4882a593Smuzhiyun 	u16 desc_id;
115*4882a593Smuzhiyun 	u8 tid;
116*4882a593Smuzhiyun 	u32 ba_low;
117*4882a593Smuzhiyun 	u32 ba_high;
118*4882a593Smuzhiyun 	u32 evm0;
119*4882a593Smuzhiyun 	u32 evm1;
120*4882a593Smuzhiyun 	u32 evm2;
121*4882a593Smuzhiyun 	u32 duration;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun struct ath_rx_status {
125*4882a593Smuzhiyun 	u32 rs_tstamp;
126*4882a593Smuzhiyun 	u16 rs_datalen;
127*4882a593Smuzhiyun 	u8 rs_status;
128*4882a593Smuzhiyun 	u8 rs_phyerr;
129*4882a593Smuzhiyun 	int8_t rs_rssi;
130*4882a593Smuzhiyun 	u8 rs_keyix;
131*4882a593Smuzhiyun 	u8 rs_rate;
132*4882a593Smuzhiyun 	u8 rs_antenna;
133*4882a593Smuzhiyun 	u8 rs_more;
134*4882a593Smuzhiyun 	int8_t rs_rssi_ctl[3];
135*4882a593Smuzhiyun 	int8_t rs_rssi_ext[3];
136*4882a593Smuzhiyun 	u8 rs_isaggr;
137*4882a593Smuzhiyun 	u8 rs_firstaggr;
138*4882a593Smuzhiyun 	u8 rs_moreaggr;
139*4882a593Smuzhiyun 	u8 rs_num_delims;
140*4882a593Smuzhiyun 	u8 rs_flags;
141*4882a593Smuzhiyun 	bool is_mybeacon;
142*4882a593Smuzhiyun 	u32 evm0;
143*4882a593Smuzhiyun 	u32 evm1;
144*4882a593Smuzhiyun 	u32 evm2;
145*4882a593Smuzhiyun 	u32 evm3;
146*4882a593Smuzhiyun 	u32 evm4;
147*4882a593Smuzhiyun 	u16 enc_flags;
148*4882a593Smuzhiyun 	enum rate_info_bw bw;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun struct ath_htc_rx_status {
152*4882a593Smuzhiyun 	__be64 rs_tstamp;
153*4882a593Smuzhiyun 	__be16 rs_datalen;
154*4882a593Smuzhiyun 	u8 rs_status;
155*4882a593Smuzhiyun 	u8 rs_phyerr;
156*4882a593Smuzhiyun 	int8_t rs_rssi;
157*4882a593Smuzhiyun 	int8_t rs_rssi_ctl[3];
158*4882a593Smuzhiyun 	int8_t rs_rssi_ext[3];
159*4882a593Smuzhiyun 	u8 rs_keyix;
160*4882a593Smuzhiyun 	u8 rs_rate;
161*4882a593Smuzhiyun 	u8 rs_antenna;
162*4882a593Smuzhiyun 	u8 rs_more;
163*4882a593Smuzhiyun 	u8 rs_isaggr;
164*4882a593Smuzhiyun 	u8 rs_moreaggr;
165*4882a593Smuzhiyun 	u8 rs_num_delims;
166*4882a593Smuzhiyun 	u8 rs_flags;
167*4882a593Smuzhiyun 	u8 rs_dummy;
168*4882a593Smuzhiyun 	/* FIXME: evm* never used? */
169*4882a593Smuzhiyun 	__be32 evm0;
170*4882a593Smuzhiyun 	__be32 evm1;
171*4882a593Smuzhiyun 	__be32 evm2;
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define ATH9K_RXERR_CRC           0x01
175*4882a593Smuzhiyun #define ATH9K_RXERR_PHY           0x02
176*4882a593Smuzhiyun #define ATH9K_RXERR_FIFO          0x04
177*4882a593Smuzhiyun #define ATH9K_RXERR_DECRYPT       0x08
178*4882a593Smuzhiyun #define ATH9K_RXERR_MIC           0x10
179*4882a593Smuzhiyun #define ATH9K_RXERR_KEYMISS       0x20
180*4882a593Smuzhiyun #define ATH9K_RXERR_CORRUPT_DESC  0x40
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define ATH9K_RX_MORE             0x01
183*4882a593Smuzhiyun #define ATH9K_RX_MORE_AGGR        0x02
184*4882a593Smuzhiyun #define ATH9K_RX_GI               0x04
185*4882a593Smuzhiyun #define ATH9K_RX_2040             0x08
186*4882a593Smuzhiyun #define ATH9K_RX_DELIM_CRC_PRE    0x10
187*4882a593Smuzhiyun #define ATH9K_RX_DELIM_CRC_POST   0x20
188*4882a593Smuzhiyun #define ATH9K_RX_DECRYPT_BUSY     0x40
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define ATH9K_RXKEYIX_INVALID	((u8)-1)
191*4882a593Smuzhiyun #define ATH9K_TXKEYIX_INVALID	((u8)-1)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun enum ath9k_phyerr {
194*4882a593Smuzhiyun 	ATH9K_PHYERR_UNDERRUN             = 0,  /* Transmit underrun */
195*4882a593Smuzhiyun 	ATH9K_PHYERR_TIMING               = 1,  /* Timing error */
196*4882a593Smuzhiyun 	ATH9K_PHYERR_PARITY               = 2,  /* Illegal parity */
197*4882a593Smuzhiyun 	ATH9K_PHYERR_RATE                 = 3,  /* Illegal rate */
198*4882a593Smuzhiyun 	ATH9K_PHYERR_LENGTH               = 4,  /* Illegal length */
199*4882a593Smuzhiyun 	ATH9K_PHYERR_RADAR                = 5,  /* Radar detect */
200*4882a593Smuzhiyun 	ATH9K_PHYERR_SERVICE              = 6,  /* Illegal service */
201*4882a593Smuzhiyun 	ATH9K_PHYERR_TOR                  = 7,  /* Transmit override receive */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	ATH9K_PHYERR_OFDM_TIMING          = 17,
204*4882a593Smuzhiyun 	ATH9K_PHYERR_OFDM_SIGNAL_PARITY   = 18,
205*4882a593Smuzhiyun 	ATH9K_PHYERR_OFDM_RATE_ILLEGAL    = 19,
206*4882a593Smuzhiyun 	ATH9K_PHYERR_OFDM_LENGTH_ILLEGAL  = 20,
207*4882a593Smuzhiyun 	ATH9K_PHYERR_OFDM_POWER_DROP      = 21,
208*4882a593Smuzhiyun 	ATH9K_PHYERR_OFDM_SERVICE         = 22,
209*4882a593Smuzhiyun 	ATH9K_PHYERR_OFDM_RESTART         = 23,
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	ATH9K_PHYERR_CCK_BLOCKER          = 24,
212*4882a593Smuzhiyun 	ATH9K_PHYERR_CCK_TIMING           = 25,
213*4882a593Smuzhiyun 	ATH9K_PHYERR_CCK_HEADER_CRC       = 26,
214*4882a593Smuzhiyun 	ATH9K_PHYERR_CCK_RATE_ILLEGAL     = 27,
215*4882a593Smuzhiyun 	ATH9K_PHYERR_CCK_LENGTH_ILLEGAL   = 28,
216*4882a593Smuzhiyun 	ATH9K_PHYERR_CCK_POWER_DROP       = 29,
217*4882a593Smuzhiyun 	ATH9K_PHYERR_CCK_SERVICE          = 30,
218*4882a593Smuzhiyun 	ATH9K_PHYERR_CCK_RESTART          = 31,
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ATH9K_PHYERR_HT_CRC_ERROR         = 32,
221*4882a593Smuzhiyun 	ATH9K_PHYERR_HT_LENGTH_ILLEGAL    = 33,
222*4882a593Smuzhiyun 	ATH9K_PHYERR_HT_RATE_ILLEGAL      = 34,
223*4882a593Smuzhiyun 	ATH9K_PHYERR_HT_ZLF               = 35,
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	ATH9K_PHYERR_FALSE_RADAR_EXT      = 36,
226*4882a593Smuzhiyun 	ATH9K_PHYERR_GREEN_FIELD          = 37,
227*4882a593Smuzhiyun 	ATH9K_PHYERR_SPECTRAL             = 38,
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	ATH9K_PHYERR_MAX                  = 39,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun struct ath_desc {
233*4882a593Smuzhiyun 	u32 ds_link;
234*4882a593Smuzhiyun 	u32 ds_data;
235*4882a593Smuzhiyun 	u32 ds_ctl0;
236*4882a593Smuzhiyun 	u32 ds_ctl1;
237*4882a593Smuzhiyun 	u32 ds_hw[20];
238*4882a593Smuzhiyun 	void *ds_vdata;
239*4882a593Smuzhiyun } __packed __aligned(4);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define ATH9K_TXDESC_NOACK		0x0002
242*4882a593Smuzhiyun #define ATH9K_TXDESC_RTSENA		0x0004
243*4882a593Smuzhiyun #define ATH9K_TXDESC_CTSENA		0x0008
244*4882a593Smuzhiyun /* ATH9K_TXDESC_INTREQ forces a tx interrupt to be generated for
245*4882a593Smuzhiyun  * the descriptor its marked on.  We take a tx interrupt to reap
246*4882a593Smuzhiyun  * descriptors when the h/w hits an EOL condition or
247*4882a593Smuzhiyun  * when the descriptor is specifically marked to generate
248*4882a593Smuzhiyun  * an interrupt with this flag. Descriptors should be
249*4882a593Smuzhiyun  * marked periodically to insure timely replenishing of the
250*4882a593Smuzhiyun  * supply needed for sending frames. Defering interrupts
251*4882a593Smuzhiyun  * reduces system load and potentially allows more concurrent
252*4882a593Smuzhiyun  * work to be done but if done to aggressively can cause
253*4882a593Smuzhiyun  * senders to backup. When the hardware queue is left too
254*4882a593Smuzhiyun  * large rate control information may also be too out of
255*4882a593Smuzhiyun  * date. An Alternative for this is TX interrupt mitigation
256*4882a593Smuzhiyun  * but this needs more testing. */
257*4882a593Smuzhiyun #define ATH9K_TXDESC_INTREQ		0x0010
258*4882a593Smuzhiyun #define ATH9K_TXDESC_VEOL		0x0020
259*4882a593Smuzhiyun #define ATH9K_TXDESC_EXT_ONLY		0x0040
260*4882a593Smuzhiyun #define ATH9K_TXDESC_EXT_AND_CTL	0x0080
261*4882a593Smuzhiyun #define ATH9K_TXDESC_VMF		0x0100
262*4882a593Smuzhiyun #define ATH9K_TXDESC_FRAG_IS_ON 	0x0200
263*4882a593Smuzhiyun #define ATH9K_TXDESC_LOWRXCHAIN		0x0400
264*4882a593Smuzhiyun #define ATH9K_TXDESC_LDPC		0x0800
265*4882a593Smuzhiyun #define ATH9K_TXDESC_CLRDMASK		0x1000
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define ATH9K_TXDESC_PAPRD		0x70000
268*4882a593Smuzhiyun #define ATH9K_TXDESC_PAPRD_S		16
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define ATH9K_RXDESC_INTREQ		0x0020
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun struct ar5416_desc {
273*4882a593Smuzhiyun 	u32 ds_link;
274*4882a593Smuzhiyun 	u32 ds_data;
275*4882a593Smuzhiyun 	u32 ds_ctl0;
276*4882a593Smuzhiyun 	u32 ds_ctl1;
277*4882a593Smuzhiyun 	union {
278*4882a593Smuzhiyun 		struct {
279*4882a593Smuzhiyun 			u32 ctl2;
280*4882a593Smuzhiyun 			u32 ctl3;
281*4882a593Smuzhiyun 			u32 ctl4;
282*4882a593Smuzhiyun 			u32 ctl5;
283*4882a593Smuzhiyun 			u32 ctl6;
284*4882a593Smuzhiyun 			u32 ctl7;
285*4882a593Smuzhiyun 			u32 ctl8;
286*4882a593Smuzhiyun 			u32 ctl9;
287*4882a593Smuzhiyun 			u32 ctl10;
288*4882a593Smuzhiyun 			u32 ctl11;
289*4882a593Smuzhiyun 			u32 status0;
290*4882a593Smuzhiyun 			u32 status1;
291*4882a593Smuzhiyun 			u32 status2;
292*4882a593Smuzhiyun 			u32 status3;
293*4882a593Smuzhiyun 			u32 status4;
294*4882a593Smuzhiyun 			u32 status5;
295*4882a593Smuzhiyun 			u32 status6;
296*4882a593Smuzhiyun 			u32 status7;
297*4882a593Smuzhiyun 			u32 status8;
298*4882a593Smuzhiyun 			u32 status9;
299*4882a593Smuzhiyun 		} tx;
300*4882a593Smuzhiyun 		struct {
301*4882a593Smuzhiyun 			u32 status0;
302*4882a593Smuzhiyun 			u32 status1;
303*4882a593Smuzhiyun 			u32 status2;
304*4882a593Smuzhiyun 			u32 status3;
305*4882a593Smuzhiyun 			u32 status4;
306*4882a593Smuzhiyun 			u32 status5;
307*4882a593Smuzhiyun 			u32 status6;
308*4882a593Smuzhiyun 			u32 status7;
309*4882a593Smuzhiyun 			u32 status8;
310*4882a593Smuzhiyun 		} rx;
311*4882a593Smuzhiyun 	} u;
312*4882a593Smuzhiyun } __packed __aligned(4);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define AR5416DESC(_ds)         ((struct ar5416_desc *)(_ds))
315*4882a593Smuzhiyun #define AR5416DESC_CONST(_ds)   ((const struct ar5416_desc *)(_ds))
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define ds_ctl2     u.tx.ctl2
318*4882a593Smuzhiyun #define ds_ctl3     u.tx.ctl3
319*4882a593Smuzhiyun #define ds_ctl4     u.tx.ctl4
320*4882a593Smuzhiyun #define ds_ctl5     u.tx.ctl5
321*4882a593Smuzhiyun #define ds_ctl6     u.tx.ctl6
322*4882a593Smuzhiyun #define ds_ctl7     u.tx.ctl7
323*4882a593Smuzhiyun #define ds_ctl8     u.tx.ctl8
324*4882a593Smuzhiyun #define ds_ctl9     u.tx.ctl9
325*4882a593Smuzhiyun #define ds_ctl10    u.tx.ctl10
326*4882a593Smuzhiyun #define ds_ctl11    u.tx.ctl11
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #define ds_txstatus0    u.tx.status0
329*4882a593Smuzhiyun #define ds_txstatus1    u.tx.status1
330*4882a593Smuzhiyun #define ds_txstatus2    u.tx.status2
331*4882a593Smuzhiyun #define ds_txstatus3    u.tx.status3
332*4882a593Smuzhiyun #define ds_txstatus4    u.tx.status4
333*4882a593Smuzhiyun #define ds_txstatus5    u.tx.status5
334*4882a593Smuzhiyun #define ds_txstatus6    u.tx.status6
335*4882a593Smuzhiyun #define ds_txstatus7    u.tx.status7
336*4882a593Smuzhiyun #define ds_txstatus8    u.tx.status8
337*4882a593Smuzhiyun #define ds_txstatus9    u.tx.status9
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define ds_rxstatus0    u.rx.status0
340*4882a593Smuzhiyun #define ds_rxstatus1    u.rx.status1
341*4882a593Smuzhiyun #define ds_rxstatus2    u.rx.status2
342*4882a593Smuzhiyun #define ds_rxstatus3    u.rx.status3
343*4882a593Smuzhiyun #define ds_rxstatus4    u.rx.status4
344*4882a593Smuzhiyun #define ds_rxstatus5    u.rx.status5
345*4882a593Smuzhiyun #define ds_rxstatus6    u.rx.status6
346*4882a593Smuzhiyun #define ds_rxstatus7    u.rx.status7
347*4882a593Smuzhiyun #define ds_rxstatus8    u.rx.status8
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define AR_FrameLen         0x00000fff
350*4882a593Smuzhiyun #define AR_VirtMoreFrag     0x00001000
351*4882a593Smuzhiyun #define AR_TxCtlRsvd00      0x0000e000
352*4882a593Smuzhiyun #define AR_XmitPower0       0x003f0000
353*4882a593Smuzhiyun #define AR_XmitPower0_S     16
354*4882a593Smuzhiyun #define AR_XmitPower1	    0x3f000000
355*4882a593Smuzhiyun #define AR_XmitPower1_S     24
356*4882a593Smuzhiyun #define AR_XmitPower2	    0x3f000000
357*4882a593Smuzhiyun #define AR_XmitPower2_S     24
358*4882a593Smuzhiyun #define AR_XmitPower3	    0x3f000000
359*4882a593Smuzhiyun #define AR_XmitPower3_S     24
360*4882a593Smuzhiyun #define AR_RTSEnable        0x00400000
361*4882a593Smuzhiyun #define AR_VEOL             0x00800000
362*4882a593Smuzhiyun #define AR_ClrDestMask      0x01000000
363*4882a593Smuzhiyun #define AR_TxCtlRsvd01      0x1e000000
364*4882a593Smuzhiyun #define AR_TxIntrReq        0x20000000
365*4882a593Smuzhiyun #define AR_DestIdxValid     0x40000000
366*4882a593Smuzhiyun #define AR_CTSEnable        0x80000000
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define AR_TxMore           0x00001000
369*4882a593Smuzhiyun #define AR_DestIdx          0x000fe000
370*4882a593Smuzhiyun #define AR_DestIdx_S        13
371*4882a593Smuzhiyun #define AR_FrameType        0x00f00000
372*4882a593Smuzhiyun #define AR_FrameType_S      20
373*4882a593Smuzhiyun #define AR_NoAck            0x01000000
374*4882a593Smuzhiyun #define AR_InsertTS         0x02000000
375*4882a593Smuzhiyun #define AR_CorruptFCS       0x04000000
376*4882a593Smuzhiyun #define AR_ExtOnly          0x08000000
377*4882a593Smuzhiyun #define AR_ExtAndCtl        0x10000000
378*4882a593Smuzhiyun #define AR_MoreAggr         0x20000000
379*4882a593Smuzhiyun #define AR_IsAggr           0x40000000
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #define AR_BurstDur         0x00007fff
382*4882a593Smuzhiyun #define AR_BurstDur_S       0
383*4882a593Smuzhiyun #define AR_DurUpdateEna     0x00008000
384*4882a593Smuzhiyun #define AR_XmitDataTries0   0x000f0000
385*4882a593Smuzhiyun #define AR_XmitDataTries0_S 16
386*4882a593Smuzhiyun #define AR_XmitDataTries1   0x00f00000
387*4882a593Smuzhiyun #define AR_XmitDataTries1_S 20
388*4882a593Smuzhiyun #define AR_XmitDataTries2   0x0f000000
389*4882a593Smuzhiyun #define AR_XmitDataTries2_S 24
390*4882a593Smuzhiyun #define AR_XmitDataTries3   0xf0000000
391*4882a593Smuzhiyun #define AR_XmitDataTries3_S 28
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun #define AR_XmitRate0        0x000000ff
394*4882a593Smuzhiyun #define AR_XmitRate0_S      0
395*4882a593Smuzhiyun #define AR_XmitRate1        0x0000ff00
396*4882a593Smuzhiyun #define AR_XmitRate1_S      8
397*4882a593Smuzhiyun #define AR_XmitRate2        0x00ff0000
398*4882a593Smuzhiyun #define AR_XmitRate2_S      16
399*4882a593Smuzhiyun #define AR_XmitRate3        0xff000000
400*4882a593Smuzhiyun #define AR_XmitRate3_S      24
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #define AR_PacketDur0       0x00007fff
403*4882a593Smuzhiyun #define AR_PacketDur0_S     0
404*4882a593Smuzhiyun #define AR_RTSCTSQual0      0x00008000
405*4882a593Smuzhiyun #define AR_PacketDur1       0x7fff0000
406*4882a593Smuzhiyun #define AR_PacketDur1_S     16
407*4882a593Smuzhiyun #define AR_RTSCTSQual1      0x80000000
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define AR_PacketDur2       0x00007fff
410*4882a593Smuzhiyun #define AR_PacketDur2_S     0
411*4882a593Smuzhiyun #define AR_RTSCTSQual2      0x00008000
412*4882a593Smuzhiyun #define AR_PacketDur3       0x7fff0000
413*4882a593Smuzhiyun #define AR_PacketDur3_S     16
414*4882a593Smuzhiyun #define AR_RTSCTSQual3      0x80000000
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun #define AR_AggrLen          0x0000ffff
417*4882a593Smuzhiyun #define AR_AggrLen_S        0
418*4882a593Smuzhiyun #define AR_TxCtlRsvd60      0x00030000
419*4882a593Smuzhiyun #define AR_PadDelim         0x03fc0000
420*4882a593Smuzhiyun #define AR_PadDelim_S       18
421*4882a593Smuzhiyun #define AR_EncrType         0x0c000000
422*4882a593Smuzhiyun #define AR_EncrType_S       26
423*4882a593Smuzhiyun #define AR_TxCtlRsvd61      0xf0000000
424*4882a593Smuzhiyun #define AR_LDPC             0x80000000
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #define AR_2040_0           0x00000001
427*4882a593Smuzhiyun #define AR_GI0              0x00000002
428*4882a593Smuzhiyun #define AR_ChainSel0        0x0000001c
429*4882a593Smuzhiyun #define AR_ChainSel0_S      2
430*4882a593Smuzhiyun #define AR_2040_1           0x00000020
431*4882a593Smuzhiyun #define AR_GI1              0x00000040
432*4882a593Smuzhiyun #define AR_ChainSel1        0x00000380
433*4882a593Smuzhiyun #define AR_ChainSel1_S      7
434*4882a593Smuzhiyun #define AR_2040_2           0x00000400
435*4882a593Smuzhiyun #define AR_GI2              0x00000800
436*4882a593Smuzhiyun #define AR_ChainSel2        0x00007000
437*4882a593Smuzhiyun #define AR_ChainSel2_S      12
438*4882a593Smuzhiyun #define AR_2040_3           0x00008000
439*4882a593Smuzhiyun #define AR_GI3              0x00010000
440*4882a593Smuzhiyun #define AR_ChainSel3        0x000e0000
441*4882a593Smuzhiyun #define AR_ChainSel3_S      17
442*4882a593Smuzhiyun #define AR_RTSCTSRate       0x0ff00000
443*4882a593Smuzhiyun #define AR_RTSCTSRate_S     20
444*4882a593Smuzhiyun #define AR_STBC0            0x10000000
445*4882a593Smuzhiyun #define AR_STBC1            0x20000000
446*4882a593Smuzhiyun #define AR_STBC2            0x40000000
447*4882a593Smuzhiyun #define AR_STBC3            0x80000000
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define AR_TxRSSIAnt00      0x000000ff
450*4882a593Smuzhiyun #define AR_TxRSSIAnt00_S    0
451*4882a593Smuzhiyun #define AR_TxRSSIAnt01      0x0000ff00
452*4882a593Smuzhiyun #define AR_TxRSSIAnt01_S    8
453*4882a593Smuzhiyun #define AR_TxRSSIAnt02      0x00ff0000
454*4882a593Smuzhiyun #define AR_TxRSSIAnt02_S    16
455*4882a593Smuzhiyun #define AR_TxStatusRsvd00   0x3f000000
456*4882a593Smuzhiyun #define AR_TxBaStatus       0x40000000
457*4882a593Smuzhiyun #define AR_TxStatusRsvd01   0x80000000
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun /*
460*4882a593Smuzhiyun  * AR_FrmXmitOK - Frame transmission success flag. If set, the frame was
461*4882a593Smuzhiyun  * transmitted successfully. If clear, no ACK or BA was received to indicate
462*4882a593Smuzhiyun  * successful transmission when we were expecting an ACK or BA.
463*4882a593Smuzhiyun  */
464*4882a593Smuzhiyun #define AR_FrmXmitOK            0x00000001
465*4882a593Smuzhiyun #define AR_ExcessiveRetries     0x00000002
466*4882a593Smuzhiyun #define AR_FIFOUnderrun         0x00000004
467*4882a593Smuzhiyun #define AR_Filtered             0x00000008
468*4882a593Smuzhiyun #define AR_RTSFailCnt           0x000000f0
469*4882a593Smuzhiyun #define AR_RTSFailCnt_S         4
470*4882a593Smuzhiyun #define AR_DataFailCnt          0x00000f00
471*4882a593Smuzhiyun #define AR_DataFailCnt_S        8
472*4882a593Smuzhiyun #define AR_VirtRetryCnt         0x0000f000
473*4882a593Smuzhiyun #define AR_VirtRetryCnt_S       12
474*4882a593Smuzhiyun #define AR_TxDelimUnderrun      0x00010000
475*4882a593Smuzhiyun #define AR_TxDataUnderrun       0x00020000
476*4882a593Smuzhiyun #define AR_DescCfgErr           0x00040000
477*4882a593Smuzhiyun #define AR_TxTimerExpired       0x00080000
478*4882a593Smuzhiyun #define AR_TxStatusRsvd10       0xfff00000
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun #define AR_SendTimestamp    ds_txstatus2
481*4882a593Smuzhiyun #define AR_BaBitmapLow      ds_txstatus3
482*4882a593Smuzhiyun #define AR_BaBitmapHigh     ds_txstatus4
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #define AR_TxRSSIAnt10      0x000000ff
485*4882a593Smuzhiyun #define AR_TxRSSIAnt10_S    0
486*4882a593Smuzhiyun #define AR_TxRSSIAnt11      0x0000ff00
487*4882a593Smuzhiyun #define AR_TxRSSIAnt11_S    8
488*4882a593Smuzhiyun #define AR_TxRSSIAnt12      0x00ff0000
489*4882a593Smuzhiyun #define AR_TxRSSIAnt12_S    16
490*4882a593Smuzhiyun #define AR_TxRSSICombined   0xff000000
491*4882a593Smuzhiyun #define AR_TxRSSICombined_S 24
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define AR_TxTid	0xf0000000
494*4882a593Smuzhiyun #define AR_TxTid_S	28
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun #define AR_TxEVM0           ds_txstatus5
497*4882a593Smuzhiyun #define AR_TxEVM1           ds_txstatus6
498*4882a593Smuzhiyun #define AR_TxEVM2           ds_txstatus7
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun #define AR_TxDone           0x00000001
501*4882a593Smuzhiyun #define AR_SeqNum           0x00001ffe
502*4882a593Smuzhiyun #define AR_SeqNum_S         1
503*4882a593Smuzhiyun #define AR_TxStatusRsvd80   0x0001e000
504*4882a593Smuzhiyun #define AR_TxOpExceeded     0x00020000
505*4882a593Smuzhiyun #define AR_TxStatusRsvd81   0x001c0000
506*4882a593Smuzhiyun #define AR_FinalTxIdx       0x00600000
507*4882a593Smuzhiyun #define AR_FinalTxIdx_S     21
508*4882a593Smuzhiyun #define AR_TxStatusRsvd82   0x01800000
509*4882a593Smuzhiyun #define AR_PowerMgmt        0x02000000
510*4882a593Smuzhiyun #define AR_TxStatusRsvd83   0xfc000000
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #define AR_RxCTLRsvd00  0xffffffff
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #define AR_RxCtlRsvd00  0x00001000
515*4882a593Smuzhiyun #define AR_RxIntrReq    0x00002000
516*4882a593Smuzhiyun #define AR_RxCtlRsvd01  0xffffc000
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun #define AR_RxRSSIAnt00      0x000000ff
519*4882a593Smuzhiyun #define AR_RxRSSIAnt00_S    0
520*4882a593Smuzhiyun #define AR_RxRSSIAnt01      0x0000ff00
521*4882a593Smuzhiyun #define AR_RxRSSIAnt01_S    8
522*4882a593Smuzhiyun #define AR_RxRSSIAnt02      0x00ff0000
523*4882a593Smuzhiyun #define AR_RxRSSIAnt02_S    16
524*4882a593Smuzhiyun #define AR_RxRate           0xff000000
525*4882a593Smuzhiyun #define AR_RxRate_S         24
526*4882a593Smuzhiyun #define AR_RxStatusRsvd00   0xff000000
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun #define AR_DataLen          0x00000fff
529*4882a593Smuzhiyun #define AR_RxMore           0x00001000
530*4882a593Smuzhiyun #define AR_NumDelim         0x003fc000
531*4882a593Smuzhiyun #define AR_NumDelim_S       14
532*4882a593Smuzhiyun #define AR_RxStatusRsvd10   0xff800000
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun #define AR_RcvTimestamp     ds_rxstatus2
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #define AR_GI               0x00000001
537*4882a593Smuzhiyun #define AR_2040             0x00000002
538*4882a593Smuzhiyun #define AR_Parallel40       0x00000004
539*4882a593Smuzhiyun #define AR_Parallel40_S     2
540*4882a593Smuzhiyun #define AR_STBC             0x00000008 /* on ar9280 and later */
541*4882a593Smuzhiyun #define AR_RxStatusRsvd30   0x000000f0
542*4882a593Smuzhiyun #define AR_RxAntenna	    0xffffff00
543*4882a593Smuzhiyun #define AR_RxAntenna_S	    8
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun #define AR_RxRSSIAnt10            0x000000ff
546*4882a593Smuzhiyun #define AR_RxRSSIAnt10_S          0
547*4882a593Smuzhiyun #define AR_RxRSSIAnt11            0x0000ff00
548*4882a593Smuzhiyun #define AR_RxRSSIAnt11_S          8
549*4882a593Smuzhiyun #define AR_RxRSSIAnt12            0x00ff0000
550*4882a593Smuzhiyun #define AR_RxRSSIAnt12_S          16
551*4882a593Smuzhiyun #define AR_RxRSSICombined         0xff000000
552*4882a593Smuzhiyun #define AR_RxRSSICombined_S       24
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define AR_RxEVM0           ds_rxstatus4
555*4882a593Smuzhiyun #define AR_RxEVM1           ds_rxstatus5
556*4882a593Smuzhiyun #define AR_RxEVM2           ds_rxstatus6
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun #define AR_RxDone           0x00000001
559*4882a593Smuzhiyun #define AR_RxFrameOK        0x00000002
560*4882a593Smuzhiyun #define AR_CRCErr           0x00000004
561*4882a593Smuzhiyun #define AR_DecryptCRCErr    0x00000008
562*4882a593Smuzhiyun #define AR_PHYErr           0x00000010
563*4882a593Smuzhiyun #define AR_MichaelErr       0x00000020
564*4882a593Smuzhiyun #define AR_PreDelimCRCErr   0x00000040
565*4882a593Smuzhiyun #define AR_RxStatusRsvd70   0x00000080
566*4882a593Smuzhiyun #define AR_RxKeyIdxValid    0x00000100
567*4882a593Smuzhiyun #define AR_KeyIdx           0x0000fe00
568*4882a593Smuzhiyun #define AR_KeyIdx_S         9
569*4882a593Smuzhiyun #define AR_PHYErrCode       0x0000ff00
570*4882a593Smuzhiyun #define AR_PHYErrCode_S     8
571*4882a593Smuzhiyun #define AR_RxMoreAggr       0x00010000
572*4882a593Smuzhiyun #define AR_RxAggr           0x00020000
573*4882a593Smuzhiyun #define AR_PostDelimCRCErr  0x00040000
574*4882a593Smuzhiyun #define AR_RxStatusRsvd71   0x3ff80000
575*4882a593Smuzhiyun #define AR_RxFirstAggr      0x20000000
576*4882a593Smuzhiyun #define AR_DecryptBusyErr   0x40000000
577*4882a593Smuzhiyun #define AR_KeyMiss          0x80000000
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun enum ath9k_tx_queue {
580*4882a593Smuzhiyun 	ATH9K_TX_QUEUE_INACTIVE = 0,
581*4882a593Smuzhiyun 	ATH9K_TX_QUEUE_DATA,
582*4882a593Smuzhiyun 	ATH9K_TX_QUEUE_BEACON,
583*4882a593Smuzhiyun 	ATH9K_TX_QUEUE_CAB,
584*4882a593Smuzhiyun 	ATH9K_TX_QUEUE_UAPSD,
585*4882a593Smuzhiyun 	ATH9K_TX_QUEUE_PSPOLL
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun #define	ATH9K_NUM_TX_QUEUES 10
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun /* Used as a queue subtype instead of a WMM AC */
591*4882a593Smuzhiyun #define ATH9K_WME_UPSD	4
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun enum ath9k_tx_queue_flags {
594*4882a593Smuzhiyun 	TXQ_FLAG_TXINT_ENABLE = 0x0001,
595*4882a593Smuzhiyun 	TXQ_FLAG_TXDESCINT_ENABLE = 0x0002,
596*4882a593Smuzhiyun 	TXQ_FLAG_TXEOLINT_ENABLE = 0x0004,
597*4882a593Smuzhiyun 	TXQ_FLAG_TXURNINT_ENABLE = 0x0008,
598*4882a593Smuzhiyun 	TXQ_FLAG_BACKOFF_DISABLE = 0x0010,
599*4882a593Smuzhiyun 	TXQ_FLAG_COMPRESSION_ENABLE = 0x0020,
600*4882a593Smuzhiyun 	TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE = 0x0040,
601*4882a593Smuzhiyun 	TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE = 0x0080,
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun #define ATH9K_TXQ_USEDEFAULT ((u32) -1)
605*4882a593Smuzhiyun #define ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS 0x00000001
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun #define ATH9K_DECOMP_MASK_SIZE     128
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun enum ath9k_pkt_type {
610*4882a593Smuzhiyun 	ATH9K_PKT_TYPE_NORMAL = 0,
611*4882a593Smuzhiyun 	ATH9K_PKT_TYPE_ATIM,
612*4882a593Smuzhiyun 	ATH9K_PKT_TYPE_PSPOLL,
613*4882a593Smuzhiyun 	ATH9K_PKT_TYPE_BEACON,
614*4882a593Smuzhiyun 	ATH9K_PKT_TYPE_PROBE_RESP,
615*4882a593Smuzhiyun 	ATH9K_PKT_TYPE_CHIRP,
616*4882a593Smuzhiyun 	ATH9K_PKT_TYPE_GRP_POLL,
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun struct ath9k_tx_queue_info {
620*4882a593Smuzhiyun 	u32 tqi_ver;
621*4882a593Smuzhiyun 	enum ath9k_tx_queue tqi_type;
622*4882a593Smuzhiyun 	int tqi_subtype;
623*4882a593Smuzhiyun 	enum ath9k_tx_queue_flags tqi_qflags;
624*4882a593Smuzhiyun 	u32 tqi_priority;
625*4882a593Smuzhiyun 	u32 tqi_aifs;
626*4882a593Smuzhiyun 	u32 tqi_cwmin;
627*4882a593Smuzhiyun 	u32 tqi_cwmax;
628*4882a593Smuzhiyun 	u16 tqi_shretry;
629*4882a593Smuzhiyun 	u16 tqi_lgretry;
630*4882a593Smuzhiyun 	u32 tqi_cbrPeriod;
631*4882a593Smuzhiyun 	u32 tqi_cbrOverflowLimit;
632*4882a593Smuzhiyun 	u32 tqi_burstTime;
633*4882a593Smuzhiyun 	u32 tqi_readyTime;
634*4882a593Smuzhiyun 	u32 tqi_physCompBuf;
635*4882a593Smuzhiyun 	u32 tqi_intFlags;
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun enum ath9k_rx_filter {
639*4882a593Smuzhiyun 	ATH9K_RX_FILTER_UCAST = 0x00000001,
640*4882a593Smuzhiyun 	ATH9K_RX_FILTER_MCAST = 0x00000002,
641*4882a593Smuzhiyun 	ATH9K_RX_FILTER_BCAST = 0x00000004,
642*4882a593Smuzhiyun 	ATH9K_RX_FILTER_CONTROL = 0x00000008,
643*4882a593Smuzhiyun 	ATH9K_RX_FILTER_BEACON = 0x00000010,
644*4882a593Smuzhiyun 	ATH9K_RX_FILTER_PROM = 0x00000020,
645*4882a593Smuzhiyun 	ATH9K_RX_FILTER_PROBEREQ = 0x00000080,
646*4882a593Smuzhiyun 	ATH9K_RX_FILTER_PHYERR = 0x00000100,
647*4882a593Smuzhiyun 	ATH9K_RX_FILTER_MYBEACON = 0x00000200,
648*4882a593Smuzhiyun 	ATH9K_RX_FILTER_COMP_BAR = 0x00000400,
649*4882a593Smuzhiyun 	ATH9K_RX_FILTER_COMP_BA = 0x00000800,
650*4882a593Smuzhiyun 	ATH9K_RX_FILTER_UNCOMP_BA_BAR = 0x00001000,
651*4882a593Smuzhiyun 	ATH9K_RX_FILTER_PSPOLL = 0x00004000,
652*4882a593Smuzhiyun 	ATH9K_RX_FILTER_PHYRADAR = 0x00002000,
653*4882a593Smuzhiyun 	ATH9K_RX_FILTER_MCAST_BCAST_ALL = 0x00008000,
654*4882a593Smuzhiyun 	ATH9K_RX_FILTER_CONTROL_WRAPPER = 0x00080000,
655*4882a593Smuzhiyun 	ATH9K_RX_FILTER_4ADDRESS = 0x00100000,
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun #define ATH9K_RATESERIES_RTS_CTS  0x0001
659*4882a593Smuzhiyun #define ATH9K_RATESERIES_2040     0x0002
660*4882a593Smuzhiyun #define ATH9K_RATESERIES_HALFGI   0x0004
661*4882a593Smuzhiyun #define ATH9K_RATESERIES_STBC     0x0008
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun struct ath9k_11n_rate_series {
664*4882a593Smuzhiyun 	u32 Tries;
665*4882a593Smuzhiyun 	u32 Rate;
666*4882a593Smuzhiyun 	u32 PktDuration;
667*4882a593Smuzhiyun 	u32 ChSel;
668*4882a593Smuzhiyun 	u32 RateFlags;
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun enum aggr_type {
672*4882a593Smuzhiyun 	AGGR_BUF_NONE,
673*4882a593Smuzhiyun 	AGGR_BUF_FIRST,
674*4882a593Smuzhiyun 	AGGR_BUF_MIDDLE,
675*4882a593Smuzhiyun 	AGGR_BUF_LAST,
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun enum ath9k_key_type {
679*4882a593Smuzhiyun 	ATH9K_KEY_TYPE_CLEAR,
680*4882a593Smuzhiyun 	ATH9K_KEY_TYPE_WEP,
681*4882a593Smuzhiyun 	ATH9K_KEY_TYPE_AES,
682*4882a593Smuzhiyun 	ATH9K_KEY_TYPE_TKIP,
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun struct ath_tx_info {
686*4882a593Smuzhiyun 	u8 qcu;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	bool is_first;
689*4882a593Smuzhiyun 	bool is_last;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	enum aggr_type aggr;
692*4882a593Smuzhiyun 	u8 ndelim;
693*4882a593Smuzhiyun 	u16 aggr_len;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	dma_addr_t link;
696*4882a593Smuzhiyun 	int pkt_len;
697*4882a593Smuzhiyun 	u32 flags;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	dma_addr_t buf_addr[4];
700*4882a593Smuzhiyun 	int buf_len[4];
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	struct ath9k_11n_rate_series rates[4];
703*4882a593Smuzhiyun 	u8 rtscts_rate;
704*4882a593Smuzhiyun 	bool dur_update;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	enum ath9k_pkt_type type;
707*4882a593Smuzhiyun 	enum ath9k_key_type keytype;
708*4882a593Smuzhiyun 	u8 keyix;
709*4882a593Smuzhiyun 	u8 txpower[4];
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun struct ath_hw;
713*4882a593Smuzhiyun struct ath9k_channel;
714*4882a593Smuzhiyun enum ath9k_int;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q);
717*4882a593Smuzhiyun void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp);
718*4882a593Smuzhiyun void ath9k_hw_txstart(struct ath_hw *ah, u32 q);
719*4882a593Smuzhiyun u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q);
720*4882a593Smuzhiyun bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel);
721*4882a593Smuzhiyun bool ath9k_hw_stop_dma_queue(struct ath_hw *ah, u32 q);
722*4882a593Smuzhiyun void ath9k_hw_abort_tx_dma(struct ath_hw *ah);
723*4882a593Smuzhiyun bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
724*4882a593Smuzhiyun 			    const struct ath9k_tx_queue_info *qinfo);
725*4882a593Smuzhiyun bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
726*4882a593Smuzhiyun 			    struct ath9k_tx_queue_info *qinfo);
727*4882a593Smuzhiyun int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
728*4882a593Smuzhiyun 			  const struct ath9k_tx_queue_info *qinfo);
729*4882a593Smuzhiyun bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q);
730*4882a593Smuzhiyun bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q);
731*4882a593Smuzhiyun int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
732*4882a593Smuzhiyun 			struct ath_rx_status *rs);
733*4882a593Smuzhiyun void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
734*4882a593Smuzhiyun 			  u32 size, u32 flags);
735*4882a593Smuzhiyun bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set);
736*4882a593Smuzhiyun void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp);
737*4882a593Smuzhiyun void ath9k_hw_startpcureceive(struct ath_hw *ah, bool is_scanning);
738*4882a593Smuzhiyun void ath9k_hw_abortpcurecv(struct ath_hw *ah);
739*4882a593Smuzhiyun bool ath9k_hw_stopdmarecv(struct ath_hw *ah, bool *reset);
740*4882a593Smuzhiyun int ath9k_hw_beaconq_setup(struct ath_hw *ah);
741*4882a593Smuzhiyun void ath9k_hw_set_tx_filter(struct ath_hw *ah, u8 destidx, bool set);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /* Interrupt Handling */
744*4882a593Smuzhiyun bool ath9k_hw_intrpend(struct ath_hw *ah);
745*4882a593Smuzhiyun void ath9k_hw_set_interrupts(struct ath_hw *ah);
746*4882a593Smuzhiyun void ath9k_hw_enable_interrupts(struct ath_hw *ah);
747*4882a593Smuzhiyun void ath9k_hw_disable_interrupts(struct ath_hw *ah);
748*4882a593Smuzhiyun void ath9k_hw_kill_interrupts(struct ath_hw *ah);
749*4882a593Smuzhiyun void ath9k_hw_resume_interrupts(struct ath_hw *ah);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun void ar9002_hw_attach_mac_ops(struct ath_hw *ah);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun #endif /* MAC_H */
754