xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/hw.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef HW_H
18*4882a593Smuzhiyun #define HW_H
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/if_ether.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/firmware.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "mac.h"
26*4882a593Smuzhiyun #include "ani.h"
27*4882a593Smuzhiyun #include "eeprom.h"
28*4882a593Smuzhiyun #include "calib.h"
29*4882a593Smuzhiyun #include "reg.h"
30*4882a593Smuzhiyun #include "reg_mci.h"
31*4882a593Smuzhiyun #include "phy.h"
32*4882a593Smuzhiyun #include "btcoex.h"
33*4882a593Smuzhiyun #include "dynack.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "../regd.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define ATHEROS_VENDOR_ID	0x168c
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define AR5416_DEVID_PCI	0x0023
40*4882a593Smuzhiyun #define AR5416_DEVID_PCIE	0x0024
41*4882a593Smuzhiyun #define AR9160_DEVID_PCI	0x0027
42*4882a593Smuzhiyun #define AR9280_DEVID_PCI	0x0029
43*4882a593Smuzhiyun #define AR9280_DEVID_PCIE	0x002a
44*4882a593Smuzhiyun #define AR9285_DEVID_PCIE	0x002b
45*4882a593Smuzhiyun #define AR2427_DEVID_PCIE	0x002c
46*4882a593Smuzhiyun #define AR9287_DEVID_PCI	0x002d
47*4882a593Smuzhiyun #define AR9287_DEVID_PCIE	0x002e
48*4882a593Smuzhiyun #define AR9300_DEVID_PCIE	0x0030
49*4882a593Smuzhiyun #define AR9300_DEVID_AR9340	0x0031
50*4882a593Smuzhiyun #define AR9300_DEVID_AR9485_PCIE 0x0032
51*4882a593Smuzhiyun #define AR9300_DEVID_AR9580	0x0033
52*4882a593Smuzhiyun #define AR9300_DEVID_AR9462	0x0034
53*4882a593Smuzhiyun #define AR9300_DEVID_AR9330	0x0035
54*4882a593Smuzhiyun #define AR9300_DEVID_QCA955X	0x0038
55*4882a593Smuzhiyun #define AR9485_DEVID_AR1111	0x0037
56*4882a593Smuzhiyun #define AR9300_DEVID_AR9565     0x0036
57*4882a593Smuzhiyun #define AR9300_DEVID_AR953X     0x003d
58*4882a593Smuzhiyun #define AR9300_DEVID_QCA956X    0x003f
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define AR5416_AR9100_DEVID	0x000b
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define	AR_SUBVENDOR_ID_NOG	0x0e11
63*4882a593Smuzhiyun #define AR_SUBVENDOR_ID_NEW_A	0x7065
64*4882a593Smuzhiyun #define AR5416_MAGIC		0x19641014
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define AR9280_COEX2WIRE_SUBSYSID	0x309b
67*4882a593Smuzhiyun #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
68*4882a593Smuzhiyun #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define	ATH_DEFAULT_NOISE_FLOOR -95
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define ATH9K_RSSI_BAD			-128
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define ATH9K_NUM_CHANNELS	38
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* Register read/write primitives */
79*4882a593Smuzhiyun #define REG_WRITE(_ah, _reg, _val) \
80*4882a593Smuzhiyun 	(_ah)->reg_ops.write((_ah), (_val), (_reg))
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define REG_READ(_ah, _reg) \
83*4882a593Smuzhiyun 	(_ah)->reg_ops.read((_ah), (_reg))
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
86*4882a593Smuzhiyun 	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define REG_RMW(_ah, _reg, _set, _clr) \
89*4882a593Smuzhiyun 	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define ENABLE_REGWRITE_BUFFER(_ah)					\
92*4882a593Smuzhiyun 	do {								\
93*4882a593Smuzhiyun 		if ((_ah)->reg_ops.enable_write_buffer)	\
94*4882a593Smuzhiyun 			(_ah)->reg_ops.enable_write_buffer((_ah)); \
95*4882a593Smuzhiyun 	} while (0)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define REGWRITE_BUFFER_FLUSH(_ah)					\
98*4882a593Smuzhiyun 	do {								\
99*4882a593Smuzhiyun 		if ((_ah)->reg_ops.write_flush)		\
100*4882a593Smuzhiyun 			(_ah)->reg_ops.write_flush((_ah));	\
101*4882a593Smuzhiyun 	} while (0)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define ENABLE_REG_RMW_BUFFER(_ah)					\
104*4882a593Smuzhiyun 	do {								\
105*4882a593Smuzhiyun 		if ((_ah)->reg_ops.enable_rmw_buffer)	\
106*4882a593Smuzhiyun 			(_ah)->reg_ops.enable_rmw_buffer((_ah)); \
107*4882a593Smuzhiyun 	} while (0)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define REG_RMW_BUFFER_FLUSH(_ah)					\
110*4882a593Smuzhiyun 	do {								\
111*4882a593Smuzhiyun 		if ((_ah)->reg_ops.rmw_flush)		\
112*4882a593Smuzhiyun 			(_ah)->reg_ops.rmw_flush((_ah));	\
113*4882a593Smuzhiyun 	} while (0)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define PR_EEP(_s, _val)						\
116*4882a593Smuzhiyun 	do {								\
117*4882a593Smuzhiyun 		len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
118*4882a593Smuzhiyun 				 _s, (_val));				\
119*4882a593Smuzhiyun 	} while (0)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define SM(_v, _f)  (((_v) << _f##_S) & _f)
122*4882a593Smuzhiyun #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
123*4882a593Smuzhiyun #define REG_RMW_FIELD(_a, _r, _f, _v) \
124*4882a593Smuzhiyun 	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
125*4882a593Smuzhiyun #define REG_READ_FIELD(_a, _r, _f) \
126*4882a593Smuzhiyun 	(((REG_READ(_a, _r) & _f) >> _f##_S))
127*4882a593Smuzhiyun #define REG_SET_BIT(_a, _r, _f) \
128*4882a593Smuzhiyun 	REG_RMW(_a, _r, (_f), 0)
129*4882a593Smuzhiyun #define REG_CLR_BIT(_a, _r, _f) \
130*4882a593Smuzhiyun 	REG_RMW(_a, _r, 0, (_f))
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define DO_DELAY(x) do {					\
133*4882a593Smuzhiyun 		if (((++(x) % 64) == 0) &&			\
134*4882a593Smuzhiyun 		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
135*4882a593Smuzhiyun 			!= ATH_USB))				\
136*4882a593Smuzhiyun 			udelay(1);				\
137*4882a593Smuzhiyun 	} while (0)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define REG_WRITE_ARRAY(iniarray, column, regWr) \
140*4882a593Smuzhiyun 	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
141*4882a593Smuzhiyun #define REG_READ_ARRAY(ah, array, size) \
142*4882a593Smuzhiyun 	ath9k_hw_read_array(ah, array, size)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
145*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
146*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
147*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
148*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
149*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
150*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
151*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA      0x16
152*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK       0x17
153*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA        0x18
154*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK         0x19
155*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX           0x14
156*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX           0x13
157*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX           9
158*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX           8
159*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE      0x1d
160*4882a593Smuzhiyun #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA        0x1e
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define AR_GPIOD_MASK               0x00001FFF
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define BASE_ACTIVATE_DELAY         100
165*4882a593Smuzhiyun #define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
166*4882a593Smuzhiyun #define COEF_SCALE_S                24
167*4882a593Smuzhiyun #define HT40_CHANNEL_CENTER_SHIFT   10
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define ATH9K_ANTENNA0_CHAINMASK    0x1
170*4882a593Smuzhiyun #define ATH9K_ANTENNA1_CHAINMASK    0x2
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define ATH9K_NUM_DMA_DEBUG_REGS    8
173*4882a593Smuzhiyun #define ATH9K_NUM_QUEUES            10
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define MAX_RATE_POWER              63
176*4882a593Smuzhiyun #define MAX_COMBINED_POWER          254 /* 128 dBm, chosen to fit in u8 */
177*4882a593Smuzhiyun #define AH_WAIT_TIMEOUT             100000 /* (us) */
178*4882a593Smuzhiyun #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
179*4882a593Smuzhiyun #define AH_TIME_QUANTUM             10
180*4882a593Smuzhiyun #define AR_KEYTABLE_SIZE            128
181*4882a593Smuzhiyun #define POWER_UP_TIME               10000
182*4882a593Smuzhiyun #define SPUR_RSSI_THRESH            40
183*4882a593Smuzhiyun #define UPPER_5G_SUB_BAND_START		5700
184*4882a593Smuzhiyun #define MID_5G_SUB_BAND_START		5400
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define CAB_TIMEOUT_VAL             10
187*4882a593Smuzhiyun #define BEACON_TIMEOUT_VAL          10
188*4882a593Smuzhiyun #define MIN_BEACON_TIMEOUT_VAL      1
189*4882a593Smuzhiyun #define SLEEP_SLOP                  TU_TO_USEC(3)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define INIT_CONFIG_STATUS          0x00000000
192*4882a593Smuzhiyun #define INIT_RSSI_THR               0x00000700
193*4882a593Smuzhiyun #define INIT_BCON_CNTRL_REG         0x00000000
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define TU_TO_USEC(_tu)             ((_tu) << 10)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define ATH9K_HW_RX_HP_QDEPTH	16
198*4882a593Smuzhiyun #define ATH9K_HW_RX_LP_QDEPTH	128
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define PAPRD_GAIN_TABLE_ENTRIES	32
201*4882a593Smuzhiyun #define PAPRD_TABLE_SZ			24
202*4882a593Smuzhiyun #define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun  * Wake on Wireless
206*4882a593Smuzhiyun  */
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* Keep Alive Frame */
209*4882a593Smuzhiyun #define KAL_FRAME_LEN		28
210*4882a593Smuzhiyun #define KAL_FRAME_TYPE		0x2	/* data frame */
211*4882a593Smuzhiyun #define KAL_FRAME_SUB_TYPE	0x4	/* null data frame */
212*4882a593Smuzhiyun #define KAL_DURATION_ID		0x3d
213*4882a593Smuzhiyun #define KAL_NUM_DATA_WORDS	6
214*4882a593Smuzhiyun #define KAL_NUM_DESC_WORDS	12
215*4882a593Smuzhiyun #define KAL_ANTENNA_MODE	1
216*4882a593Smuzhiyun #define KAL_TO_DS		1
217*4882a593Smuzhiyun #define KAL_DELAY		4	/* delay of 4ms between 2 KAL frames */
218*4882a593Smuzhiyun #define KAL_TIMEOUT		900
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define MAX_PATTERN_SIZE		256
221*4882a593Smuzhiyun #define MAX_PATTERN_MASK_SIZE		32
222*4882a593Smuzhiyun #define MAX_NUM_PATTERN			16
223*4882a593Smuzhiyun #define MAX_NUM_PATTERN_LEGACY		8
224*4882a593Smuzhiyun #define MAX_NUM_USER_PATTERN		6 /*  deducting the disassociate and
225*4882a593Smuzhiyun 					      deauthenticate packets */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun  * WoW trigger mapping to hardware code
229*4882a593Smuzhiyun  */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define AH_WOW_USER_PATTERN_EN		BIT(0)
232*4882a593Smuzhiyun #define AH_WOW_MAGIC_PATTERN_EN		BIT(1)
233*4882a593Smuzhiyun #define AH_WOW_LINK_CHANGE		BIT(2)
234*4882a593Smuzhiyun #define AH_WOW_BEACON_MISS		BIT(3)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun enum ath_hw_txq_subtype {
237*4882a593Smuzhiyun 	ATH_TXQ_AC_BK = 0,
238*4882a593Smuzhiyun 	ATH_TXQ_AC_BE = 1,
239*4882a593Smuzhiyun 	ATH_TXQ_AC_VI = 2,
240*4882a593Smuzhiyun 	ATH_TXQ_AC_VO = 3,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun enum ath_ini_subsys {
244*4882a593Smuzhiyun 	ATH_INI_PRE = 0,
245*4882a593Smuzhiyun 	ATH_INI_CORE,
246*4882a593Smuzhiyun 	ATH_INI_POST,
247*4882a593Smuzhiyun 	ATH_INI_NUM_SPLIT,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun enum ath9k_hw_caps {
251*4882a593Smuzhiyun 	ATH9K_HW_CAP_HT                         = BIT(0),
252*4882a593Smuzhiyun 	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
253*4882a593Smuzhiyun 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(2),
254*4882a593Smuzhiyun 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(3),
255*4882a593Smuzhiyun 	ATH9K_HW_CAP_EDMA			= BIT(4),
256*4882a593Smuzhiyun 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(5),
257*4882a593Smuzhiyun 	ATH9K_HW_CAP_LDPC			= BIT(6),
258*4882a593Smuzhiyun 	ATH9K_HW_CAP_FASTCLOCK			= BIT(7),
259*4882a593Smuzhiyun 	ATH9K_HW_CAP_SGI_20			= BIT(8),
260*4882a593Smuzhiyun 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(10),
261*4882a593Smuzhiyun 	ATH9K_HW_CAP_2GHZ			= BIT(11),
262*4882a593Smuzhiyun 	ATH9K_HW_CAP_5GHZ			= BIT(12),
263*4882a593Smuzhiyun 	ATH9K_HW_CAP_APM			= BIT(13),
264*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_PCOEM
265*4882a593Smuzhiyun 	ATH9K_HW_CAP_RTT			= BIT(14),
266*4882a593Smuzhiyun 	ATH9K_HW_CAP_MCI			= BIT(15),
267*4882a593Smuzhiyun 	ATH9K_HW_CAP_BT_ANT_DIV			= BIT(17),
268*4882a593Smuzhiyun #else
269*4882a593Smuzhiyun 	ATH9K_HW_CAP_RTT			= 0,
270*4882a593Smuzhiyun 	ATH9K_HW_CAP_MCI			= 0,
271*4882a593Smuzhiyun 	ATH9K_HW_CAP_BT_ANT_DIV			= 0,
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun 	ATH9K_HW_CAP_DFS			= BIT(18),
274*4882a593Smuzhiyun 	ATH9K_HW_CAP_PAPRD			= BIT(19),
275*4882a593Smuzhiyun 	ATH9K_HW_CAP_FCC_BAND_SWITCH		= BIT(20),
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun  * WoW device capabilities
280*4882a593Smuzhiyun  * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
281*4882a593Smuzhiyun  * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
282*4882a593Smuzhiyun  * an exact user defined pattern or de-authentication/disassoc pattern.
283*4882a593Smuzhiyun  * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
284*4882a593Smuzhiyun  * bytes of the pattern for user defined pattern, de-authentication and
285*4882a593Smuzhiyun  * disassociation patterns for all types of possible frames recieved
286*4882a593Smuzhiyun  * of those types.
287*4882a593Smuzhiyun  */
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun struct ath9k_hw_wow {
290*4882a593Smuzhiyun 	u32 wow_event_mask;
291*4882a593Smuzhiyun 	u32 wow_event_mask2;
292*4882a593Smuzhiyun 	u8 max_patterns;
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun struct ath9k_hw_capabilities {
296*4882a593Smuzhiyun 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
297*4882a593Smuzhiyun 	u16 rts_aggr_limit;
298*4882a593Smuzhiyun 	u8 tx_chainmask;
299*4882a593Smuzhiyun 	u8 rx_chainmask;
300*4882a593Smuzhiyun 	u8 chip_chainmask;
301*4882a593Smuzhiyun 	u8 max_txchains;
302*4882a593Smuzhiyun 	u8 max_rxchains;
303*4882a593Smuzhiyun 	u8 num_gpio_pins;
304*4882a593Smuzhiyun 	u32 gpio_mask;
305*4882a593Smuzhiyun 	u32 gpio_requested;
306*4882a593Smuzhiyun 	u8 rx_hp_qdepth;
307*4882a593Smuzhiyun 	u8 rx_lp_qdepth;
308*4882a593Smuzhiyun 	u8 rx_status_len;
309*4882a593Smuzhiyun 	u8 tx_desc_len;
310*4882a593Smuzhiyun 	u8 txs_len;
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define AR_NO_SPUR      	0x8000
314*4882a593Smuzhiyun #define AR_BASE_FREQ_2GHZ   	2300
315*4882a593Smuzhiyun #define AR_BASE_FREQ_5GHZ   	4900
316*4882a593Smuzhiyun #define AR_SPUR_FEEQ_BOUND_HT40 19
317*4882a593Smuzhiyun #define AR_SPUR_FEEQ_BOUND_HT20 10
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun enum ath9k_hw_hang_checks {
320*4882a593Smuzhiyun 	HW_BB_WATCHDOG            = BIT(0),
321*4882a593Smuzhiyun 	HW_PHYRESTART_CLC_WAR     = BIT(1),
322*4882a593Smuzhiyun 	HW_BB_RIFS_HANG           = BIT(2),
323*4882a593Smuzhiyun 	HW_BB_DFS_HANG            = BIT(3),
324*4882a593Smuzhiyun 	HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
325*4882a593Smuzhiyun 	HW_MAC_HANG               = BIT(5),
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #define AR_PCIE_PLL_PWRSAVE_CONTROL BIT(0)
329*4882a593Smuzhiyun #define AR_PCIE_PLL_PWRSAVE_ON_D3   BIT(1)
330*4882a593Smuzhiyun #define AR_PCIE_PLL_PWRSAVE_ON_D0   BIT(2)
331*4882a593Smuzhiyun #define AR_PCIE_CDR_PWRSAVE_ON_D3   BIT(3)
332*4882a593Smuzhiyun #define AR_PCIE_CDR_PWRSAVE_ON_D0   BIT(4)
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun struct ath9k_ops_config {
335*4882a593Smuzhiyun 	int dma_beacon_response_time;
336*4882a593Smuzhiyun 	int sw_beacon_response_time;
337*4882a593Smuzhiyun 	bool cwm_ignore_extcca;
338*4882a593Smuzhiyun 	u32 pcie_waen;
339*4882a593Smuzhiyun 	u8 analog_shiftreg;
340*4882a593Smuzhiyun 	u32 ofdm_trig_low;
341*4882a593Smuzhiyun 	u32 ofdm_trig_high;
342*4882a593Smuzhiyun 	u32 cck_trig_high;
343*4882a593Smuzhiyun 	u32 cck_trig_low;
344*4882a593Smuzhiyun 	bool enable_paprd;
345*4882a593Smuzhiyun 	int serialize_regmode;
346*4882a593Smuzhiyun 	bool rx_intr_mitigation;
347*4882a593Smuzhiyun 	bool tx_intr_mitigation;
348*4882a593Smuzhiyun 	u8 max_txtrig_level;
349*4882a593Smuzhiyun 	u16 ani_poll_interval; /* ANI poll interval in ms */
350*4882a593Smuzhiyun 	u16 hw_hang_checks;
351*4882a593Smuzhiyun 	u16 rimt_first;
352*4882a593Smuzhiyun 	u16 rimt_last;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* Platform specific config */
355*4882a593Smuzhiyun 	u32 aspm_l1_fix;
356*4882a593Smuzhiyun 	u32 xlna_gpio;
357*4882a593Smuzhiyun 	u32 ant_ctrl_comm2g_switch_enable;
358*4882a593Smuzhiyun 	bool xatten_margin_cfg;
359*4882a593Smuzhiyun 	bool alt_mingainidx;
360*4882a593Smuzhiyun 	u8 pll_pwrsave;
361*4882a593Smuzhiyun 	bool tx_gain_buffalo;
362*4882a593Smuzhiyun 	bool led_active_high;
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun enum ath9k_int {
366*4882a593Smuzhiyun 	ATH9K_INT_RX = 0x00000001,
367*4882a593Smuzhiyun 	ATH9K_INT_RXDESC = 0x00000002,
368*4882a593Smuzhiyun 	ATH9K_INT_RXHP = 0x00000001,
369*4882a593Smuzhiyun 	ATH9K_INT_RXLP = 0x00000002,
370*4882a593Smuzhiyun 	ATH9K_INT_RXNOFRM = 0x00000008,
371*4882a593Smuzhiyun 	ATH9K_INT_RXEOL = 0x00000010,
372*4882a593Smuzhiyun 	ATH9K_INT_RXORN = 0x00000020,
373*4882a593Smuzhiyun 	ATH9K_INT_TX = 0x00000040,
374*4882a593Smuzhiyun 	ATH9K_INT_TXDESC = 0x00000080,
375*4882a593Smuzhiyun 	ATH9K_INT_TIM_TIMER = 0x00000100,
376*4882a593Smuzhiyun 	ATH9K_INT_MCI = 0x00000200,
377*4882a593Smuzhiyun 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
378*4882a593Smuzhiyun 	ATH9K_INT_TXURN = 0x00000800,
379*4882a593Smuzhiyun 	ATH9K_INT_MIB = 0x00001000,
380*4882a593Smuzhiyun 	ATH9K_INT_RXPHY = 0x00004000,
381*4882a593Smuzhiyun 	ATH9K_INT_RXKCM = 0x00008000,
382*4882a593Smuzhiyun 	ATH9K_INT_SWBA = 0x00010000,
383*4882a593Smuzhiyun 	ATH9K_INT_BMISS = 0x00040000,
384*4882a593Smuzhiyun 	ATH9K_INT_BNR = 0x00100000,
385*4882a593Smuzhiyun 	ATH9K_INT_TIM = 0x00200000,
386*4882a593Smuzhiyun 	ATH9K_INT_DTIM = 0x00400000,
387*4882a593Smuzhiyun 	ATH9K_INT_DTIMSYNC = 0x00800000,
388*4882a593Smuzhiyun 	ATH9K_INT_GPIO = 0x01000000,
389*4882a593Smuzhiyun 	ATH9K_INT_CABEND = 0x02000000,
390*4882a593Smuzhiyun 	ATH9K_INT_TSFOOR = 0x04000000,
391*4882a593Smuzhiyun 	ATH9K_INT_GENTIMER = 0x08000000,
392*4882a593Smuzhiyun 	ATH9K_INT_CST = 0x10000000,
393*4882a593Smuzhiyun 	ATH9K_INT_GTT = 0x20000000,
394*4882a593Smuzhiyun 	ATH9K_INT_FATAL = 0x40000000,
395*4882a593Smuzhiyun 	ATH9K_INT_GLOBAL = 0x80000000,
396*4882a593Smuzhiyun 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
397*4882a593Smuzhiyun 		ATH9K_INT_DTIM |
398*4882a593Smuzhiyun 		ATH9K_INT_DTIMSYNC |
399*4882a593Smuzhiyun 		ATH9K_INT_TSFOOR |
400*4882a593Smuzhiyun 		ATH9K_INT_CABEND,
401*4882a593Smuzhiyun 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
402*4882a593Smuzhiyun 		ATH9K_INT_RXDESC |
403*4882a593Smuzhiyun 		ATH9K_INT_RXEOL |
404*4882a593Smuzhiyun 		ATH9K_INT_RXORN |
405*4882a593Smuzhiyun 		ATH9K_INT_TXURN |
406*4882a593Smuzhiyun 		ATH9K_INT_TXDESC |
407*4882a593Smuzhiyun 		ATH9K_INT_MIB |
408*4882a593Smuzhiyun 		ATH9K_INT_RXPHY |
409*4882a593Smuzhiyun 		ATH9K_INT_RXKCM |
410*4882a593Smuzhiyun 		ATH9K_INT_SWBA |
411*4882a593Smuzhiyun 		ATH9K_INT_BMISS |
412*4882a593Smuzhiyun 		ATH9K_INT_GPIO,
413*4882a593Smuzhiyun 	ATH9K_INT_NOCARD = 0xffffffff
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun #define MAX_RTT_TABLE_ENTRY     6
417*4882a593Smuzhiyun #define MAX_IQCAL_MEASUREMENT	8
418*4882a593Smuzhiyun #define MAX_CL_TAB_ENTRY	16
419*4882a593Smuzhiyun #define CL_TAB_ENTRY(reg_base)	(reg_base + (4 * j))
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun enum ath9k_cal_flags {
422*4882a593Smuzhiyun 	RTT_DONE,
423*4882a593Smuzhiyun 	PAPRD_PACKET_SENT,
424*4882a593Smuzhiyun 	PAPRD_DONE,
425*4882a593Smuzhiyun 	NFCAL_PENDING,
426*4882a593Smuzhiyun 	NFCAL_INTF,
427*4882a593Smuzhiyun 	TXIQCAL_DONE,
428*4882a593Smuzhiyun 	TXCLCAL_DONE,
429*4882a593Smuzhiyun 	SW_PKDET_DONE,
430*4882a593Smuzhiyun 	LONGCAL_PENDING,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun struct ath9k_hw_cal_data {
434*4882a593Smuzhiyun 	u16 channel;
435*4882a593Smuzhiyun 	u16 channelFlags;
436*4882a593Smuzhiyun 	unsigned long cal_flags;
437*4882a593Smuzhiyun 	int32_t CalValid;
438*4882a593Smuzhiyun 	int8_t iCoff;
439*4882a593Smuzhiyun 	int8_t qCoff;
440*4882a593Smuzhiyun 	u8 caldac[2];
441*4882a593Smuzhiyun 	u16 small_signal_gain[AR9300_MAX_CHAINS];
442*4882a593Smuzhiyun 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
443*4882a593Smuzhiyun 	u32 num_measures[AR9300_MAX_CHAINS];
444*4882a593Smuzhiyun 	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
445*4882a593Smuzhiyun 	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
446*4882a593Smuzhiyun 	u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
447*4882a593Smuzhiyun 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun struct ath9k_channel {
451*4882a593Smuzhiyun 	struct ieee80211_channel *chan;
452*4882a593Smuzhiyun 	u16 channel;
453*4882a593Smuzhiyun 	u16 channelFlags;
454*4882a593Smuzhiyun 	s16 noisefloor;
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun #define CHANNEL_5GHZ		BIT(0)
458*4882a593Smuzhiyun #define CHANNEL_HALF		BIT(1)
459*4882a593Smuzhiyun #define CHANNEL_QUARTER		BIT(2)
460*4882a593Smuzhiyun #define CHANNEL_HT		BIT(3)
461*4882a593Smuzhiyun #define CHANNEL_HT40PLUS	BIT(4)
462*4882a593Smuzhiyun #define CHANNEL_HT40MINUS	BIT(5)
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun #define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
465*4882a593Smuzhiyun #define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun #define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
468*4882a593Smuzhiyun #define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
469*4882a593Smuzhiyun #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
470*4882a593Smuzhiyun 	(IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun #define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #define IS_CHAN_HT40(_c) \
477*4882a593Smuzhiyun 	(!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
480*4882a593Smuzhiyun #define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun enum ath9k_power_mode {
483*4882a593Smuzhiyun 	ATH9K_PM_AWAKE = 0,
484*4882a593Smuzhiyun 	ATH9K_PM_FULL_SLEEP,
485*4882a593Smuzhiyun 	ATH9K_PM_NETWORK_SLEEP,
486*4882a593Smuzhiyun 	ATH9K_PM_UNDEFINED
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun enum ser_reg_mode {
490*4882a593Smuzhiyun 	SER_REG_MODE_OFF = 0,
491*4882a593Smuzhiyun 	SER_REG_MODE_ON = 1,
492*4882a593Smuzhiyun 	SER_REG_MODE_AUTO = 2,
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun enum ath9k_rx_qtype {
496*4882a593Smuzhiyun 	ATH9K_RX_QUEUE_HP,
497*4882a593Smuzhiyun 	ATH9K_RX_QUEUE_LP,
498*4882a593Smuzhiyun 	ATH9K_RX_QUEUE_MAX,
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun struct ath9k_beacon_state {
502*4882a593Smuzhiyun 	u32 bs_nexttbtt;
503*4882a593Smuzhiyun 	u32 bs_nextdtim;
504*4882a593Smuzhiyun 	u32 bs_intval;
505*4882a593Smuzhiyun #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
506*4882a593Smuzhiyun 	u32 bs_dtimperiod;
507*4882a593Smuzhiyun 	u16 bs_bmissthreshold;
508*4882a593Smuzhiyun 	u32 bs_sleepduration;
509*4882a593Smuzhiyun 	u32 bs_tsfoor_threshold;
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun struct chan_centers {
513*4882a593Smuzhiyun 	u16 synth_center;
514*4882a593Smuzhiyun 	u16 ctl_center;
515*4882a593Smuzhiyun 	u16 ext_center;
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun enum {
519*4882a593Smuzhiyun 	ATH9K_RESET_POWER_ON,
520*4882a593Smuzhiyun 	ATH9K_RESET_WARM,
521*4882a593Smuzhiyun 	ATH9K_RESET_COLD,
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun struct ath9k_hw_version {
525*4882a593Smuzhiyun 	u32 magic;
526*4882a593Smuzhiyun 	u16 devid;
527*4882a593Smuzhiyun 	u16 subvendorid;
528*4882a593Smuzhiyun 	u32 macVersion;
529*4882a593Smuzhiyun 	u16 macRev;
530*4882a593Smuzhiyun 	u16 phyRev;
531*4882a593Smuzhiyun 	u16 analog5GhzRev;
532*4882a593Smuzhiyun 	u16 analog2GhzRev;
533*4882a593Smuzhiyun 	enum ath_usb_dev usbdev;
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun /* Generic TSF timer definitions */
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun #define ATH_MAX_GEN_TIMER	16
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun #define AR_GENTMR_BIT(_index)	(1 << (_index))
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun struct ath_gen_timer_configuration {
543*4882a593Smuzhiyun 	u32 next_addr;
544*4882a593Smuzhiyun 	u32 period_addr;
545*4882a593Smuzhiyun 	u32 mode_addr;
546*4882a593Smuzhiyun 	u32 mode_mask;
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun struct ath_gen_timer {
550*4882a593Smuzhiyun 	void (*trigger)(void *arg);
551*4882a593Smuzhiyun 	void (*overflow)(void *arg);
552*4882a593Smuzhiyun 	void *arg;
553*4882a593Smuzhiyun 	u8 index;
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun struct ath_gen_timer_table {
557*4882a593Smuzhiyun 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
558*4882a593Smuzhiyun 	u16 timer_mask;
559*4882a593Smuzhiyun 	bool tsf2_enabled;
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun struct ath_hw_antcomb_conf {
563*4882a593Smuzhiyun 	u8 main_lna_conf;
564*4882a593Smuzhiyun 	u8 alt_lna_conf;
565*4882a593Smuzhiyun 	u8 fast_div_bias;
566*4882a593Smuzhiyun 	u8 main_gaintb;
567*4882a593Smuzhiyun 	u8 alt_gaintb;
568*4882a593Smuzhiyun 	int lna1_lna2_delta;
569*4882a593Smuzhiyun 	int lna1_lna2_switch_delta;
570*4882a593Smuzhiyun 	u8 div_group;
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /**
574*4882a593Smuzhiyun  * struct ath_hw_radar_conf - radar detection initialization parameters
575*4882a593Smuzhiyun  *
576*4882a593Smuzhiyun  * @pulse_inband: threshold for checking the ratio of in-band power
577*4882a593Smuzhiyun  *	to total power for short radar pulses (half dB steps)
578*4882a593Smuzhiyun  * @pulse_inband_step: threshold for checking an in-band power to total
579*4882a593Smuzhiyun  *	power ratio increase for short radar pulses (half dB steps)
580*4882a593Smuzhiyun  * @pulse_height: threshold for detecting the beginning of a short
581*4882a593Smuzhiyun  *	radar pulse (dB step)
582*4882a593Smuzhiyun  * @pulse_rssi: threshold for detecting if a short radar pulse is
583*4882a593Smuzhiyun  *	gone (dB step)
584*4882a593Smuzhiyun  * @pulse_maxlen: maximum pulse length (0.8 us steps)
585*4882a593Smuzhiyun  *
586*4882a593Smuzhiyun  * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
587*4882a593Smuzhiyun  * @radar_inband: threshold for checking the ratio of in-band power
588*4882a593Smuzhiyun  *	to total power for long radar pulses (half dB steps)
589*4882a593Smuzhiyun  * @fir_power: threshold for detecting the end of a long radar pulse (dB)
590*4882a593Smuzhiyun  *
591*4882a593Smuzhiyun  * @ext_channel: enable extension channel radar detection
592*4882a593Smuzhiyun  */
593*4882a593Smuzhiyun struct ath_hw_radar_conf {
594*4882a593Smuzhiyun 	unsigned int pulse_inband;
595*4882a593Smuzhiyun 	unsigned int pulse_inband_step;
596*4882a593Smuzhiyun 	unsigned int pulse_height;
597*4882a593Smuzhiyun 	unsigned int pulse_rssi;
598*4882a593Smuzhiyun 	unsigned int pulse_maxlen;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	unsigned int radar_rssi;
601*4882a593Smuzhiyun 	unsigned int radar_inband;
602*4882a593Smuzhiyun 	int fir_power;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	bool ext_channel;
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun /**
608*4882a593Smuzhiyun  * struct ath_hw_private_ops - callbacks used internally by hardware code
609*4882a593Smuzhiyun  *
610*4882a593Smuzhiyun  * This structure contains private callbacks designed to only be used internally
611*4882a593Smuzhiyun  * by the hardware core.
612*4882a593Smuzhiyun  *
613*4882a593Smuzhiyun  * @init_cal_settings: setup types of calibrations supported
614*4882a593Smuzhiyun  * @init_cal: starts actual calibration
615*4882a593Smuzhiyun  *
616*4882a593Smuzhiyun  * @init_mode_gain_regs: Initialize TX/RX gain registers
617*4882a593Smuzhiyun  *
618*4882a593Smuzhiyun  * @rf_set_freq: change frequency
619*4882a593Smuzhiyun  * @spur_mitigate_freq: spur mitigation
620*4882a593Smuzhiyun  * @set_rf_regs:
621*4882a593Smuzhiyun  * @compute_pll_control: compute the PLL control value to use for
622*4882a593Smuzhiyun  *	AR_RTC_PLL_CONTROL for a given channel
623*4882a593Smuzhiyun  * @setup_calibration: set up calibration
624*4882a593Smuzhiyun  * @iscal_supported: used to query if a type of calibration is supported
625*4882a593Smuzhiyun  *
626*4882a593Smuzhiyun  * @ani_cache_ini_regs: cache the values for ANI from the initial
627*4882a593Smuzhiyun  *	register settings through the register initialization.
628*4882a593Smuzhiyun  */
629*4882a593Smuzhiyun struct ath_hw_private_ops {
630*4882a593Smuzhiyun 	void (*init_hang_checks)(struct ath_hw *ah);
631*4882a593Smuzhiyun 	bool (*detect_mac_hang)(struct ath_hw *ah);
632*4882a593Smuzhiyun 	bool (*detect_bb_hang)(struct ath_hw *ah);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* Calibration ops */
635*4882a593Smuzhiyun 	void (*init_cal_settings)(struct ath_hw *ah);
636*4882a593Smuzhiyun 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	void (*init_mode_gain_regs)(struct ath_hw *ah);
639*4882a593Smuzhiyun 	void (*setup_calibration)(struct ath_hw *ah,
640*4882a593Smuzhiyun 				  struct ath9k_cal_list *currCal);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/* PHY ops */
643*4882a593Smuzhiyun 	int (*rf_set_freq)(struct ath_hw *ah,
644*4882a593Smuzhiyun 			   struct ath9k_channel *chan);
645*4882a593Smuzhiyun 	void (*spur_mitigate_freq)(struct ath_hw *ah,
646*4882a593Smuzhiyun 				   struct ath9k_channel *chan);
647*4882a593Smuzhiyun 	bool (*set_rf_regs)(struct ath_hw *ah,
648*4882a593Smuzhiyun 			    struct ath9k_channel *chan,
649*4882a593Smuzhiyun 			    u16 modesIndex);
650*4882a593Smuzhiyun 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
651*4882a593Smuzhiyun 	void (*init_bb)(struct ath_hw *ah,
652*4882a593Smuzhiyun 			struct ath9k_channel *chan);
653*4882a593Smuzhiyun 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
654*4882a593Smuzhiyun 	void (*olc_init)(struct ath_hw *ah);
655*4882a593Smuzhiyun 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
656*4882a593Smuzhiyun 	void (*mark_phy_inactive)(struct ath_hw *ah);
657*4882a593Smuzhiyun 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
658*4882a593Smuzhiyun 	bool (*rfbus_req)(struct ath_hw *ah);
659*4882a593Smuzhiyun 	void (*rfbus_done)(struct ath_hw *ah);
660*4882a593Smuzhiyun 	void (*restore_chainmask)(struct ath_hw *ah);
661*4882a593Smuzhiyun 	u32 (*compute_pll_control)(struct ath_hw *ah,
662*4882a593Smuzhiyun 				   struct ath9k_channel *chan);
663*4882a593Smuzhiyun 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
664*4882a593Smuzhiyun 			    int param);
665*4882a593Smuzhiyun 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
666*4882a593Smuzhiyun 	void (*set_radar_params)(struct ath_hw *ah,
667*4882a593Smuzhiyun 				 struct ath_hw_radar_conf *conf);
668*4882a593Smuzhiyun 	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
669*4882a593Smuzhiyun 				u8 *ini_reloaded);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	/* ANI */
672*4882a593Smuzhiyun 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
675*4882a593Smuzhiyun 	bool (*is_aic_enabled)(struct ath_hw *ah);
676*4882a593Smuzhiyun #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun /**
680*4882a593Smuzhiyun  * struct ath_spec_scan - parameters for Atheros spectral scan
681*4882a593Smuzhiyun  *
682*4882a593Smuzhiyun  * @enabled: enable/disable spectral scan
683*4882a593Smuzhiyun  * @short_repeat: controls whether the chip is in spectral scan mode
684*4882a593Smuzhiyun  *		  for 4 usec (enabled) or 204 usec (disabled)
685*4882a593Smuzhiyun  * @count: number of scan results requested. There are special meanings
686*4882a593Smuzhiyun  *	   in some chip revisions:
687*4882a593Smuzhiyun  *	   AR92xx: highest bit set (>=128) for endless mode
688*4882a593Smuzhiyun  *		   (spectral scan won't stopped until explicitly disabled)
689*4882a593Smuzhiyun  *	   AR9300 and newer: 0 for endless mode
690*4882a593Smuzhiyun  * @endless: true if endless mode is intended. Otherwise, count value is
691*4882a593Smuzhiyun  *           corrected to the next possible value.
692*4882a593Smuzhiyun  * @period: time duration between successive spectral scan entry points
693*4882a593Smuzhiyun  *	    (period*256*Tclk). Tclk = ath_common->clockrate
694*4882a593Smuzhiyun  * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
695*4882a593Smuzhiyun  *
696*4882a593Smuzhiyun  * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
697*4882a593Smuzhiyun  *	 Typically it's 44MHz in 2/5GHz on later chips, but there's
698*4882a593Smuzhiyun  *	 a "fast clock" check for this in 5GHz.
699*4882a593Smuzhiyun  *
700*4882a593Smuzhiyun  */
701*4882a593Smuzhiyun struct ath_spec_scan {
702*4882a593Smuzhiyun 	bool enabled;
703*4882a593Smuzhiyun 	bool short_repeat;
704*4882a593Smuzhiyun 	bool endless;
705*4882a593Smuzhiyun 	u8 count;
706*4882a593Smuzhiyun 	u8 period;
707*4882a593Smuzhiyun 	u8 fft_period;
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun /**
711*4882a593Smuzhiyun  * struct ath_hw_ops - callbacks used by hardware code and driver code
712*4882a593Smuzhiyun  *
713*4882a593Smuzhiyun  * This structure contains callbacks designed to to be used internally by
714*4882a593Smuzhiyun  * hardware code and also by the lower level driver.
715*4882a593Smuzhiyun  *
716*4882a593Smuzhiyun  * @config_pci_powersave:
717*4882a593Smuzhiyun  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
718*4882a593Smuzhiyun  *
719*4882a593Smuzhiyun  * @spectral_scan_config: set parameters for spectral scan and enable/disable it
720*4882a593Smuzhiyun  * @spectral_scan_trigger: trigger a spectral scan run
721*4882a593Smuzhiyun  * @spectral_scan_wait: wait for a spectral scan run to finish
722*4882a593Smuzhiyun  */
723*4882a593Smuzhiyun struct ath_hw_ops {
724*4882a593Smuzhiyun 	void (*config_pci_powersave)(struct ath_hw *ah,
725*4882a593Smuzhiyun 				     bool power_off);
726*4882a593Smuzhiyun 	void (*rx_enable)(struct ath_hw *ah);
727*4882a593Smuzhiyun 	void (*set_desc_link)(void *ds, u32 link);
728*4882a593Smuzhiyun 	int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
729*4882a593Smuzhiyun 			 u8 rxchainmask, bool longcal);
730*4882a593Smuzhiyun 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
731*4882a593Smuzhiyun 			u32 *sync_cause_p);
732*4882a593Smuzhiyun 	void (*set_txdesc)(struct ath_hw *ah, void *ds,
733*4882a593Smuzhiyun 			   struct ath_tx_info *i);
734*4882a593Smuzhiyun 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
735*4882a593Smuzhiyun 			   struct ath_tx_status *ts);
736*4882a593Smuzhiyun 	int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
737*4882a593Smuzhiyun 	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
738*4882a593Smuzhiyun 			struct ath_hw_antcomb_conf *antconf);
739*4882a593Smuzhiyun 	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
740*4882a593Smuzhiyun 			struct ath_hw_antcomb_conf *antconf);
741*4882a593Smuzhiyun 	void (*spectral_scan_config)(struct ath_hw *ah,
742*4882a593Smuzhiyun 				     struct ath_spec_scan *param);
743*4882a593Smuzhiyun 	void (*spectral_scan_trigger)(struct ath_hw *ah);
744*4882a593Smuzhiyun 	void (*spectral_scan_wait)(struct ath_hw *ah);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	void (*tx99_start)(struct ath_hw *ah, u32 qnum);
747*4882a593Smuzhiyun 	void (*tx99_stop)(struct ath_hw *ah);
748*4882a593Smuzhiyun 	void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
751*4882a593Smuzhiyun 	void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
752*4882a593Smuzhiyun #endif
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun struct ath_nf_limits {
756*4882a593Smuzhiyun 	s16 max;
757*4882a593Smuzhiyun 	s16 min;
758*4882a593Smuzhiyun 	s16 nominal;
759*4882a593Smuzhiyun 	s16 cal[AR5416_MAX_CHAINS];
760*4882a593Smuzhiyun 	s16 pwr[AR5416_MAX_CHAINS];
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun enum ath_cal_list {
764*4882a593Smuzhiyun 	TX_IQ_CAL         =	BIT(0),
765*4882a593Smuzhiyun 	TX_IQ_ON_AGC_CAL  =	BIT(1),
766*4882a593Smuzhiyun 	TX_CL_CAL         =	BIT(2),
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun /* ah_flags */
770*4882a593Smuzhiyun #define AH_USE_EEPROM   0x1
771*4882a593Smuzhiyun #define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
772*4882a593Smuzhiyun #define AH_FASTCC       0x4
773*4882a593Smuzhiyun #define AH_NO_EEP_SWAP  0x8 /* Do not swap EEPROM data */
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun struct ath_hw {
776*4882a593Smuzhiyun 	struct ath_ops reg_ops;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	struct device *dev;
779*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
780*4882a593Smuzhiyun 	struct ath_common common;
781*4882a593Smuzhiyun 	struct ath9k_hw_version hw_version;
782*4882a593Smuzhiyun 	struct ath9k_ops_config config;
783*4882a593Smuzhiyun 	struct ath9k_hw_capabilities caps;
784*4882a593Smuzhiyun 	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
785*4882a593Smuzhiyun 	struct ath9k_channel *curchan;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	union {
788*4882a593Smuzhiyun 		struct ar5416_eeprom_def def;
789*4882a593Smuzhiyun 		struct ar5416_eeprom_4k map4k;
790*4882a593Smuzhiyun 		struct ar9287_eeprom map9287;
791*4882a593Smuzhiyun 		struct ar9300_eeprom ar9300_eep;
792*4882a593Smuzhiyun 	} eeprom;
793*4882a593Smuzhiyun 	const struct eeprom_ops *eep_ops;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	bool sw_mgmt_crypto_tx;
796*4882a593Smuzhiyun 	bool sw_mgmt_crypto_rx;
797*4882a593Smuzhiyun 	bool is_pciexpress;
798*4882a593Smuzhiyun 	bool aspm_enabled;
799*4882a593Smuzhiyun 	bool is_monitoring;
800*4882a593Smuzhiyun 	bool need_an_top2_fixup;
801*4882a593Smuzhiyun 	u16 tx_trig_level;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	u32 nf_regs[6];
804*4882a593Smuzhiyun 	struct ath_nf_limits nf_2g;
805*4882a593Smuzhiyun 	struct ath_nf_limits nf_5g;
806*4882a593Smuzhiyun 	u16 rfsilent;
807*4882a593Smuzhiyun 	u32 rfkill_gpio;
808*4882a593Smuzhiyun 	u32 rfkill_polarity;
809*4882a593Smuzhiyun 	u32 ah_flags;
810*4882a593Smuzhiyun 	s16 nf_override;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	bool reset_power_on;
813*4882a593Smuzhiyun 	bool htc_reset_init;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	enum nl80211_iftype opmode;
816*4882a593Smuzhiyun 	enum ath9k_power_mode power_mode;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	s8 noise;
819*4882a593Smuzhiyun 	struct ath9k_hw_cal_data *caldata;
820*4882a593Smuzhiyun 	struct ath9k_pacal_info pacal_info;
821*4882a593Smuzhiyun 	struct ar5416Stats stats;
822*4882a593Smuzhiyun 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
823*4882a593Smuzhiyun 	DECLARE_BITMAP(pending_del_keymap, ATH_KEYMAX);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	enum ath9k_int imask;
826*4882a593Smuzhiyun 	u32 imrs2_reg;
827*4882a593Smuzhiyun 	u32 txok_interrupt_mask;
828*4882a593Smuzhiyun 	u32 txerr_interrupt_mask;
829*4882a593Smuzhiyun 	u32 txdesc_interrupt_mask;
830*4882a593Smuzhiyun 	u32 txeol_interrupt_mask;
831*4882a593Smuzhiyun 	u32 txurn_interrupt_mask;
832*4882a593Smuzhiyun 	atomic_t intr_ref_cnt;
833*4882a593Smuzhiyun 	bool chip_fullsleep;
834*4882a593Smuzhiyun 	u32 modes_index;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/* Calibration */
837*4882a593Smuzhiyun 	u32 supp_cals;
838*4882a593Smuzhiyun 	unsigned long cal_start_time;
839*4882a593Smuzhiyun 	struct ath9k_cal_list iq_caldata;
840*4882a593Smuzhiyun 	struct ath9k_cal_list adcgain_caldata;
841*4882a593Smuzhiyun 	struct ath9k_cal_list adcdc_caldata;
842*4882a593Smuzhiyun 	struct ath9k_cal_list *cal_list;
843*4882a593Smuzhiyun 	struct ath9k_cal_list *cal_list_last;
844*4882a593Smuzhiyun 	struct ath9k_cal_list *cal_list_curr;
845*4882a593Smuzhiyun #define totalPowerMeasI meas0.unsign
846*4882a593Smuzhiyun #define totalPowerMeasQ meas1.unsign
847*4882a593Smuzhiyun #define totalIqCorrMeas meas2.sign
848*4882a593Smuzhiyun #define totalAdcIOddPhase  meas0.unsign
849*4882a593Smuzhiyun #define totalAdcIEvenPhase meas1.unsign
850*4882a593Smuzhiyun #define totalAdcQOddPhase  meas2.unsign
851*4882a593Smuzhiyun #define totalAdcQEvenPhase meas3.unsign
852*4882a593Smuzhiyun #define totalAdcDcOffsetIOddPhase  meas0.sign
853*4882a593Smuzhiyun #define totalAdcDcOffsetIEvenPhase meas1.sign
854*4882a593Smuzhiyun #define totalAdcDcOffsetQOddPhase  meas2.sign
855*4882a593Smuzhiyun #define totalAdcDcOffsetQEvenPhase meas3.sign
856*4882a593Smuzhiyun 	union {
857*4882a593Smuzhiyun 		u32 unsign[AR5416_MAX_CHAINS];
858*4882a593Smuzhiyun 		int32_t sign[AR5416_MAX_CHAINS];
859*4882a593Smuzhiyun 	} meas0;
860*4882a593Smuzhiyun 	union {
861*4882a593Smuzhiyun 		u32 unsign[AR5416_MAX_CHAINS];
862*4882a593Smuzhiyun 		int32_t sign[AR5416_MAX_CHAINS];
863*4882a593Smuzhiyun 	} meas1;
864*4882a593Smuzhiyun 	union {
865*4882a593Smuzhiyun 		u32 unsign[AR5416_MAX_CHAINS];
866*4882a593Smuzhiyun 		int32_t sign[AR5416_MAX_CHAINS];
867*4882a593Smuzhiyun 	} meas2;
868*4882a593Smuzhiyun 	union {
869*4882a593Smuzhiyun 		u32 unsign[AR5416_MAX_CHAINS];
870*4882a593Smuzhiyun 		int32_t sign[AR5416_MAX_CHAINS];
871*4882a593Smuzhiyun 	} meas3;
872*4882a593Smuzhiyun 	u16 cal_samples;
873*4882a593Smuzhiyun 	u8 enabled_cals;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	u32 sta_id1_defaults;
876*4882a593Smuzhiyun 	u32 misc_mode;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* Private to hardware code */
879*4882a593Smuzhiyun 	struct ath_hw_private_ops private_ops;
880*4882a593Smuzhiyun 	/* Accessed by the lower level driver */
881*4882a593Smuzhiyun 	struct ath_hw_ops ops;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/* Used to program the radio on non single-chip devices */
884*4882a593Smuzhiyun 	u32 *analogBank6Data;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	int coverage_class;
887*4882a593Smuzhiyun 	u32 slottime;
888*4882a593Smuzhiyun 	u32 globaltxtimeout;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* ANI */
891*4882a593Smuzhiyun 	u32 aniperiod;
892*4882a593Smuzhiyun 	enum ath9k_ani_cmd ani_function;
893*4882a593Smuzhiyun 	u32 ani_skip_count;
894*4882a593Smuzhiyun 	struct ar5416AniState ani;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
897*4882a593Smuzhiyun 	struct ath_btcoex_hw btcoex_hw;
898*4882a593Smuzhiyun #endif
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	u32 intr_txqs;
901*4882a593Smuzhiyun 	u8 txchainmask;
902*4882a593Smuzhiyun 	u8 rxchainmask;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	struct ath_hw_radar_conf radar_conf;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	u32 originalGain[22];
907*4882a593Smuzhiyun 	int initPDADC;
908*4882a593Smuzhiyun 	int PDADCdelta;
909*4882a593Smuzhiyun 	int led_pin;
910*4882a593Smuzhiyun 	u32 gpio_mask;
911*4882a593Smuzhiyun 	u32 gpio_val;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	struct ar5416IniArray ini_dfs;
914*4882a593Smuzhiyun 	struct ar5416IniArray iniModes;
915*4882a593Smuzhiyun 	struct ar5416IniArray iniCommon;
916*4882a593Smuzhiyun 	struct ar5416IniArray iniBB_RfGain;
917*4882a593Smuzhiyun 	struct ar5416IniArray iniBank6;
918*4882a593Smuzhiyun 	struct ar5416IniArray iniAddac;
919*4882a593Smuzhiyun 	struct ar5416IniArray iniPcieSerdes;
920*4882a593Smuzhiyun 	struct ar5416IniArray iniPcieSerdesLowPower;
921*4882a593Smuzhiyun 	struct ar5416IniArray iniModesFastClock;
922*4882a593Smuzhiyun 	struct ar5416IniArray iniAdditional;
923*4882a593Smuzhiyun 	struct ar5416IniArray iniModesRxGain;
924*4882a593Smuzhiyun 	struct ar5416IniArray ini_modes_rx_gain_bounds;
925*4882a593Smuzhiyun 	struct ar5416IniArray iniModesTxGain;
926*4882a593Smuzhiyun 	struct ar5416IniArray iniCckfirNormal;
927*4882a593Smuzhiyun 	struct ar5416IniArray iniCckfirJapan2484;
928*4882a593Smuzhiyun 	struct ar5416IniArray iniModes_9271_ANI_reg;
929*4882a593Smuzhiyun 	struct ar5416IniArray ini_radio_post_sys2ant;
930*4882a593Smuzhiyun 	struct ar5416IniArray ini_modes_rxgain_xlna;
931*4882a593Smuzhiyun 	struct ar5416IniArray ini_modes_rxgain_bb_core;
932*4882a593Smuzhiyun 	struct ar5416IniArray ini_modes_rxgain_bb_postamble;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
935*4882a593Smuzhiyun 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
936*4882a593Smuzhiyun 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
937*4882a593Smuzhiyun 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	u32 intr_gen_timer_trigger;
940*4882a593Smuzhiyun 	u32 intr_gen_timer_thresh;
941*4882a593Smuzhiyun 	struct ath_gen_timer_table hw_gen_timers;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	struct ar9003_txs *ts_ring;
944*4882a593Smuzhiyun 	u32 ts_paddr_start;
945*4882a593Smuzhiyun 	u32 ts_paddr_end;
946*4882a593Smuzhiyun 	u16 ts_tail;
947*4882a593Smuzhiyun 	u16 ts_size;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	u32 bb_watchdog_last_status;
950*4882a593Smuzhiyun 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
951*4882a593Smuzhiyun 	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	unsigned int paprd_target_power;
954*4882a593Smuzhiyun 	unsigned int paprd_training_power;
955*4882a593Smuzhiyun 	unsigned int paprd_ratemask;
956*4882a593Smuzhiyun 	unsigned int paprd_ratemask_ht40;
957*4882a593Smuzhiyun 	bool paprd_table_write_done;
958*4882a593Smuzhiyun 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
959*4882a593Smuzhiyun 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
960*4882a593Smuzhiyun 	/*
961*4882a593Smuzhiyun 	 * Store the permanent value of Reg 0x4004in WARegVal
962*4882a593Smuzhiyun 	 * so we dont have to R/M/W. We should not be reading
963*4882a593Smuzhiyun 	 * this register when in sleep states.
964*4882a593Smuzhiyun 	 */
965*4882a593Smuzhiyun 	u32 WARegVal;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	/* Enterprise mode cap */
968*4882a593Smuzhiyun 	u32 ent_mode;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_WOW
971*4882a593Smuzhiyun 	struct ath9k_hw_wow wow;
972*4882a593Smuzhiyun #endif
973*4882a593Smuzhiyun 	bool is_clk_25mhz;
974*4882a593Smuzhiyun 	int (*get_mac_revision)(void);
975*4882a593Smuzhiyun 	int (*external_reset)(void);
976*4882a593Smuzhiyun 	bool disable_2ghz;
977*4882a593Smuzhiyun 	bool disable_5ghz;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	const struct firmware *eeprom_blob;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	struct ath_dynack dynack;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	bool tpc_enabled;
984*4882a593Smuzhiyun 	u8 tx_power[Ar5416RateSize];
985*4882a593Smuzhiyun 	u8 tx_power_stbc[Ar5416RateSize];
986*4882a593Smuzhiyun 	bool msi_enabled;
987*4882a593Smuzhiyun 	u32 msi_mask;
988*4882a593Smuzhiyun 	u32 msi_reg;
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun struct ath_bus_ops {
992*4882a593Smuzhiyun 	enum ath_bus_type ath_bus_type;
993*4882a593Smuzhiyun 	void (*read_cachesize)(struct ath_common *common, int *csz);
994*4882a593Smuzhiyun 	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
995*4882a593Smuzhiyun 	void (*bt_coex_prep)(struct ath_common *common);
996*4882a593Smuzhiyun 	void (*aspm_init)(struct ath_common *common);
997*4882a593Smuzhiyun };
998*4882a593Smuzhiyun 
ath9k_hw_common(struct ath_hw * ah)999*4882a593Smuzhiyun static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	return &ah->common;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun 
ath9k_hw_regulatory(struct ath_hw * ah)1004*4882a593Smuzhiyun static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	return &(ath9k_hw_common(ah)->regulatory);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
ath9k_hw_private_ops(struct ath_hw * ah)1009*4882a593Smuzhiyun static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun 	return &ah->private_ops;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun 
ath9k_hw_ops(struct ath_hw * ah)1014*4882a593Smuzhiyun static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	return &ah->ops;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
get_streams(int mask)1019*4882a593Smuzhiyun static inline u8 get_streams(int mask)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun /* Initialization, Detach, Reset */
1025*4882a593Smuzhiyun void ath9k_hw_deinit(struct ath_hw *ah);
1026*4882a593Smuzhiyun int ath9k_hw_init(struct ath_hw *ah);
1027*4882a593Smuzhiyun int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1028*4882a593Smuzhiyun 		   struct ath9k_hw_cal_data *caldata, bool fastcc);
1029*4882a593Smuzhiyun int ath9k_hw_fill_cap_info(struct ath_hw *ah);
1030*4882a593Smuzhiyun u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun /* GPIO / RFKILL / Antennae */
1033*4882a593Smuzhiyun void ath9k_hw_gpio_request_in(struct ath_hw *ah, u32 gpio, const char *label);
1034*4882a593Smuzhiyun void ath9k_hw_gpio_request_out(struct ath_hw *ah, u32 gpio, const char *label,
1035*4882a593Smuzhiyun 			       u32 ah_signal_type);
1036*4882a593Smuzhiyun void ath9k_hw_gpio_free(struct ath_hw *ah, u32 gpio);
1037*4882a593Smuzhiyun u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
1038*4882a593Smuzhiyun void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
1039*4882a593Smuzhiyun void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun /* General Operation */
1042*4882a593Smuzhiyun void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
1043*4882a593Smuzhiyun 			  int hw_delay);
1044*4882a593Smuzhiyun bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
1045*4882a593Smuzhiyun void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
1046*4882a593Smuzhiyun 			  int column, unsigned int *writecnt);
1047*4882a593Smuzhiyun void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size);
1048*4882a593Smuzhiyun u32 ath9k_hw_reverse_bits(u32 val, u32 n);
1049*4882a593Smuzhiyun u16 ath9k_hw_computetxtime(struct ath_hw *ah,
1050*4882a593Smuzhiyun 			   u8 phy, int kbps,
1051*4882a593Smuzhiyun 			   u32 frameLen, u16 rateix, bool shortPreamble);
1052*4882a593Smuzhiyun void ath9k_hw_get_channel_centers(struct ath_hw *ah,
1053*4882a593Smuzhiyun 				  struct ath9k_channel *chan,
1054*4882a593Smuzhiyun 				  struct chan_centers *centers);
1055*4882a593Smuzhiyun u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
1056*4882a593Smuzhiyun void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
1057*4882a593Smuzhiyun bool ath9k_hw_phy_disable(struct ath_hw *ah);
1058*4882a593Smuzhiyun bool ath9k_hw_disable(struct ath_hw *ah);
1059*4882a593Smuzhiyun void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
1060*4882a593Smuzhiyun void ath9k_hw_setopmode(struct ath_hw *ah);
1061*4882a593Smuzhiyun void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
1062*4882a593Smuzhiyun void ath9k_hw_write_associd(struct ath_hw *ah);
1063*4882a593Smuzhiyun u32 ath9k_hw_gettsf32(struct ath_hw *ah);
1064*4882a593Smuzhiyun u64 ath9k_hw_gettsf64(struct ath_hw *ah);
1065*4882a593Smuzhiyun void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
1066*4882a593Smuzhiyun void ath9k_hw_reset_tsf(struct ath_hw *ah);
1067*4882a593Smuzhiyun u32 ath9k_hw_get_tsf_offset(struct timespec64 *last, struct timespec64 *cur);
1068*4882a593Smuzhiyun void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
1069*4882a593Smuzhiyun void ath9k_hw_init_global_settings(struct ath_hw *ah);
1070*4882a593Smuzhiyun u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
1071*4882a593Smuzhiyun void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
1072*4882a593Smuzhiyun void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1073*4882a593Smuzhiyun void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
1074*4882a593Smuzhiyun 				    const struct ath9k_beacon_state *bs);
1075*4882a593Smuzhiyun void ath9k_hw_check_nav(struct ath_hw *ah);
1076*4882a593Smuzhiyun bool ath9k_hw_check_alive(struct ath_hw *ah);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun /* Generic hw timer primitives */
1081*4882a593Smuzhiyun struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1082*4882a593Smuzhiyun 					  void (*trigger)(void *),
1083*4882a593Smuzhiyun 					  void (*overflow)(void *),
1084*4882a593Smuzhiyun 					  void *arg,
1085*4882a593Smuzhiyun 					  u8 timer_index);
1086*4882a593Smuzhiyun void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1087*4882a593Smuzhiyun 			      struct ath_gen_timer *timer,
1088*4882a593Smuzhiyun 			      u32 timer_next,
1089*4882a593Smuzhiyun 			      u32 timer_period);
1090*4882a593Smuzhiyun void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
1091*4882a593Smuzhiyun void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1094*4882a593Smuzhiyun void ath_gen_timer_isr(struct ath_hw *hw);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun /* PHY */
1099*4882a593Smuzhiyun void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1100*4882a593Smuzhiyun 				   u32 *coef_mantissa, u32 *coef_exponent);
1101*4882a593Smuzhiyun void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
1102*4882a593Smuzhiyun 			    bool test);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun /*
1105*4882a593Smuzhiyun  * Code Specific to AR5008, AR9001 or AR9002,
1106*4882a593Smuzhiyun  * we stuff these here to avoid callbacks for AR9003.
1107*4882a593Smuzhiyun  */
1108*4882a593Smuzhiyun int ar9002_hw_rf_claim(struct ath_hw *ah);
1109*4882a593Smuzhiyun void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun /*
1112*4882a593Smuzhiyun  * Code specific to AR9003, we stuff these here to avoid callbacks
1113*4882a593Smuzhiyun  * for older families
1114*4882a593Smuzhiyun  */
1115*4882a593Smuzhiyun bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
1116*4882a593Smuzhiyun void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1117*4882a593Smuzhiyun void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1118*4882a593Smuzhiyun void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
1119*4882a593Smuzhiyun void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1120*4882a593Smuzhiyun void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1121*4882a593Smuzhiyun void ar9003_paprd_populate_single_table(struct ath_hw *ah,
1122*4882a593Smuzhiyun 					struct ath9k_hw_cal_data *caldata,
1123*4882a593Smuzhiyun 					int chain);
1124*4882a593Smuzhiyun int ar9003_paprd_create_curve(struct ath_hw *ah,
1125*4882a593Smuzhiyun 			      struct ath9k_hw_cal_data *caldata, int chain);
1126*4882a593Smuzhiyun void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1127*4882a593Smuzhiyun int ar9003_paprd_init_table(struct ath_hw *ah);
1128*4882a593Smuzhiyun bool ar9003_paprd_is_done(struct ath_hw *ah);
1129*4882a593Smuzhiyun bool ar9003_is_paprd_enabled(struct ath_hw *ah);
1130*4882a593Smuzhiyun void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
1131*4882a593Smuzhiyun void ar9003_hw_init_rate_txpower(struct ath_hw *ah, u8 *rate_array,
1132*4882a593Smuzhiyun 				 struct ath9k_channel *chan);
1133*4882a593Smuzhiyun void ar5008_hw_cmn_spur_mitigate(struct ath_hw *ah,
1134*4882a593Smuzhiyun 				 struct ath9k_channel *chan, int bin);
1135*4882a593Smuzhiyun void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
1136*4882a593Smuzhiyun 				 struct ath9k_channel *chan, int ht40_delta);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun /* Hardware family op attach helpers */
1139*4882a593Smuzhiyun int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
1140*4882a593Smuzhiyun void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1141*4882a593Smuzhiyun void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1144*4882a593Smuzhiyun void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun int ar9002_hw_attach_ops(struct ath_hw *ah);
1147*4882a593Smuzhiyun void ar9003_hw_attach_ops(struct ath_hw *ah);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1152*4882a593Smuzhiyun void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
1155*4882a593Smuzhiyun void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
1156*4882a593Smuzhiyun void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1159*4882a593Smuzhiyun void ar9003_hw_attach_aic_ops(struct ath_hw *ah);
ath9k_hw_btcoex_is_enabled(struct ath_hw * ah)1160*4882a593Smuzhiyun static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun 	return ah->btcoex_hw.enabled;
1163*4882a593Smuzhiyun }
ath9k_hw_mci_is_enabled(struct ath_hw * ah)1164*4882a593Smuzhiyun static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	return ah->common.btcoex_enabled &&
1167*4882a593Smuzhiyun 	       (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun void ath9k_hw_btcoex_enable(struct ath_hw *ah);
1171*4882a593Smuzhiyun static inline enum ath_btcoex_scheme
ath9k_hw_get_btcoex_scheme(struct ath_hw * ah)1172*4882a593Smuzhiyun ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun 	return ah->btcoex_hw.scheme;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun #else
ar9003_hw_attach_aic_ops(struct ath_hw * ah)1177*4882a593Smuzhiyun static inline void ar9003_hw_attach_aic_ops(struct ath_hw *ah)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun }
ath9k_hw_btcoex_is_enabled(struct ath_hw * ah)1180*4882a593Smuzhiyun static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	return false;
1183*4882a593Smuzhiyun }
ath9k_hw_mci_is_enabled(struct ath_hw * ah)1184*4882a593Smuzhiyun static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	return false;
1187*4882a593Smuzhiyun }
ath9k_hw_btcoex_enable(struct ath_hw * ah)1188*4882a593Smuzhiyun static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun static inline enum ath_btcoex_scheme
ath9k_hw_get_btcoex_scheme(struct ath_hw * ah)1192*4882a593Smuzhiyun ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	return ATH_BTCOEX_CFG_NONE;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_WOW
1200*4882a593Smuzhiyun int ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
1201*4882a593Smuzhiyun 			       u8 *user_mask, int pattern_count,
1202*4882a593Smuzhiyun 			       int pattern_len);
1203*4882a593Smuzhiyun u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
1204*4882a593Smuzhiyun void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
1205*4882a593Smuzhiyun #else
ath9k_hw_wow_apply_pattern(struct ath_hw * ah,u8 * user_pattern,u8 * user_mask,int pattern_count,int pattern_len)1206*4882a593Smuzhiyun static inline int ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
1207*4882a593Smuzhiyun 					     u8 *user_pattern,
1208*4882a593Smuzhiyun 					     u8 *user_mask,
1209*4882a593Smuzhiyun 					     int pattern_count,
1210*4882a593Smuzhiyun 					     int pattern_len)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 	return 0;
1213*4882a593Smuzhiyun }
ath9k_hw_wow_wakeup(struct ath_hw * ah)1214*4882a593Smuzhiyun static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun 	return 0;
1217*4882a593Smuzhiyun }
ath9k_hw_wow_enable(struct ath_hw * ah,u32 pattern_enable)1218*4882a593Smuzhiyun static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun #endif
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun #define ATH9K_CLOCK_RATE_CCK		22
1224*4882a593Smuzhiyun #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
1225*4882a593Smuzhiyun #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
1226*4882a593Smuzhiyun #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun #endif
1229