1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/unaligned.h>
18*4882a593Smuzhiyun #include "hw.h"
19*4882a593Smuzhiyun #include "ar9002_phy.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define SIZE_EEPROM_AR9287 (sizeof(struct ar9287_eeprom) / sizeof(u16))
22*4882a593Smuzhiyun
ath9k_hw_ar9287_get_eeprom_ver(struct ath_hw * ah)23*4882a593Smuzhiyun static int ath9k_hw_ar9287_get_eeprom_ver(struct ath_hw *ah)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun u16 version = le16_to_cpu(ah->eeprom.map9287.baseEepHeader.version);
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun return (version & AR5416_EEP_VER_MAJOR_MASK) >>
28*4882a593Smuzhiyun AR5416_EEP_VER_MAJOR_SHIFT;
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
ath9k_hw_ar9287_get_eeprom_rev(struct ath_hw * ah)31*4882a593Smuzhiyun static int ath9k_hw_ar9287_get_eeprom_rev(struct ath_hw *ah)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun u16 version = le16_to_cpu(ah->eeprom.map9287.baseEepHeader.version);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun return version & AR5416_EEP_VER_MINOR_MASK;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
__ath9k_hw_ar9287_fill_eeprom(struct ath_hw * ah)38*4882a593Smuzhiyun static bool __ath9k_hw_ar9287_fill_eeprom(struct ath_hw *ah)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct ar9287_eeprom *eep = &ah->eeprom.map9287;
41*4882a593Smuzhiyun u16 *eep_data;
42*4882a593Smuzhiyun int addr, eep_start_loc = AR9287_EEP_START_LOC;
43*4882a593Smuzhiyun eep_data = (u16 *)eep;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun for (addr = 0; addr < SIZE_EEPROM_AR9287; addr++) {
46*4882a593Smuzhiyun if (!ath9k_hw_nvram_read(ah, addr + eep_start_loc, eep_data))
47*4882a593Smuzhiyun return false;
48*4882a593Smuzhiyun eep_data++;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun return true;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
__ath9k_hw_usb_ar9287_fill_eeprom(struct ath_hw * ah)54*4882a593Smuzhiyun static bool __ath9k_hw_usb_ar9287_fill_eeprom(struct ath_hw *ah)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun u16 *eep_data = (u16 *)&ah->eeprom.map9287;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun ath9k_hw_usb_gen_fill_eeprom(ah, eep_data,
59*4882a593Smuzhiyun AR9287_HTC_EEP_START_LOC,
60*4882a593Smuzhiyun SIZE_EEPROM_AR9287);
61*4882a593Smuzhiyun return true;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
ath9k_hw_ar9287_fill_eeprom(struct ath_hw * ah)64*4882a593Smuzhiyun static bool ath9k_hw_ar9287_fill_eeprom(struct ath_hw *ah)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (!ath9k_hw_use_flash(ah)) {
69*4882a593Smuzhiyun ath_dbg(common, EEPROM, "Reading from EEPROM, not flash\n");
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (common->bus_ops->ath_bus_type == ATH_USB)
73*4882a593Smuzhiyun return __ath9k_hw_usb_ar9287_fill_eeprom(ah);
74*4882a593Smuzhiyun else
75*4882a593Smuzhiyun return __ath9k_hw_ar9287_fill_eeprom(ah);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_COMMON_DEBUG
ar9287_dump_modal_eeprom(char * buf,u32 len,u32 size,struct modal_eep_ar9287_header * modal_hdr)79*4882a593Smuzhiyun static u32 ar9287_dump_modal_eeprom(char *buf, u32 len, u32 size,
80*4882a593Smuzhiyun struct modal_eep_ar9287_header *modal_hdr)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun PR_EEP("Chain0 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[0]));
83*4882a593Smuzhiyun PR_EEP("Chain1 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[1]));
84*4882a593Smuzhiyun PR_EEP("Ant. Common Control", le32_to_cpu(modal_hdr->antCtrlCommon));
85*4882a593Smuzhiyun PR_EEP("Chain0 Ant. Gain", modal_hdr->antennaGainCh[0]);
86*4882a593Smuzhiyun PR_EEP("Chain1 Ant. Gain", modal_hdr->antennaGainCh[1]);
87*4882a593Smuzhiyun PR_EEP("Switch Settle", modal_hdr->switchSettling);
88*4882a593Smuzhiyun PR_EEP("Chain0 TxRxAtten", modal_hdr->txRxAttenCh[0]);
89*4882a593Smuzhiyun PR_EEP("Chain1 TxRxAtten", modal_hdr->txRxAttenCh[1]);
90*4882a593Smuzhiyun PR_EEP("Chain0 RxTxMargin", modal_hdr->rxTxMarginCh[0]);
91*4882a593Smuzhiyun PR_EEP("Chain1 RxTxMargin", modal_hdr->rxTxMarginCh[1]);
92*4882a593Smuzhiyun PR_EEP("ADC Desired size", modal_hdr->adcDesiredSize);
93*4882a593Smuzhiyun PR_EEP("txEndToXpaOff", modal_hdr->txEndToXpaOff);
94*4882a593Smuzhiyun PR_EEP("txEndToRxOn", modal_hdr->txEndToRxOn);
95*4882a593Smuzhiyun PR_EEP("txFrameToXpaOn", modal_hdr->txFrameToXpaOn);
96*4882a593Smuzhiyun PR_EEP("CCA Threshold)", modal_hdr->thresh62);
97*4882a593Smuzhiyun PR_EEP("Chain0 NF Threshold", modal_hdr->noiseFloorThreshCh[0]);
98*4882a593Smuzhiyun PR_EEP("Chain1 NF Threshold", modal_hdr->noiseFloorThreshCh[1]);
99*4882a593Smuzhiyun PR_EEP("xpdGain", modal_hdr->xpdGain);
100*4882a593Smuzhiyun PR_EEP("External PD", modal_hdr->xpd);
101*4882a593Smuzhiyun PR_EEP("Chain0 I Coefficient", modal_hdr->iqCalICh[0]);
102*4882a593Smuzhiyun PR_EEP("Chain1 I Coefficient", modal_hdr->iqCalICh[1]);
103*4882a593Smuzhiyun PR_EEP("Chain0 Q Coefficient", modal_hdr->iqCalQCh[0]);
104*4882a593Smuzhiyun PR_EEP("Chain1 Q Coefficient", modal_hdr->iqCalQCh[1]);
105*4882a593Smuzhiyun PR_EEP("pdGainOverlap", modal_hdr->pdGainOverlap);
106*4882a593Smuzhiyun PR_EEP("xPA Bias Level", modal_hdr->xpaBiasLvl);
107*4882a593Smuzhiyun PR_EEP("txFrameToDataStart", modal_hdr->txFrameToDataStart);
108*4882a593Smuzhiyun PR_EEP("txFrameToPaOn", modal_hdr->txFrameToPaOn);
109*4882a593Smuzhiyun PR_EEP("HT40 Power Inc.", modal_hdr->ht40PowerIncForPdadc);
110*4882a593Smuzhiyun PR_EEP("Chain0 bswAtten", modal_hdr->bswAtten[0]);
111*4882a593Smuzhiyun PR_EEP("Chain1 bswAtten", modal_hdr->bswAtten[1]);
112*4882a593Smuzhiyun PR_EEP("Chain0 bswMargin", modal_hdr->bswMargin[0]);
113*4882a593Smuzhiyun PR_EEP("Chain1 bswMargin", modal_hdr->bswMargin[1]);
114*4882a593Smuzhiyun PR_EEP("HT40 Switch Settle", modal_hdr->swSettleHt40);
115*4882a593Smuzhiyun PR_EEP("AR92x7 Version", modal_hdr->version);
116*4882a593Smuzhiyun PR_EEP("DriverBias1", modal_hdr->db1);
117*4882a593Smuzhiyun PR_EEP("DriverBias2", modal_hdr->db1);
118*4882a593Smuzhiyun PR_EEP("CCK OutputBias", modal_hdr->ob_cck);
119*4882a593Smuzhiyun PR_EEP("PSK OutputBias", modal_hdr->ob_psk);
120*4882a593Smuzhiyun PR_EEP("QAM OutputBias", modal_hdr->ob_qam);
121*4882a593Smuzhiyun PR_EEP("PAL_OFF OutputBias", modal_hdr->ob_pal_off);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return len;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
ath9k_hw_ar9287_dump_eeprom(struct ath_hw * ah,bool dump_base_hdr,u8 * buf,u32 len,u32 size)126*4882a593Smuzhiyun static u32 ath9k_hw_ar9287_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
127*4882a593Smuzhiyun u8 *buf, u32 len, u32 size)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct ar9287_eeprom *eep = &ah->eeprom.map9287;
130*4882a593Smuzhiyun struct base_eep_ar9287_header *pBase = &eep->baseEepHeader;
131*4882a593Smuzhiyun u32 binBuildNumber = le32_to_cpu(pBase->binBuildNumber);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (!dump_base_hdr) {
134*4882a593Smuzhiyun len += scnprintf(buf + len, size - len,
135*4882a593Smuzhiyun "%20s :\n", "2GHz modal Header");
136*4882a593Smuzhiyun len = ar9287_dump_modal_eeprom(buf, len, size,
137*4882a593Smuzhiyun &eep->modalHeader);
138*4882a593Smuzhiyun goto out;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun PR_EEP("Major Version", ath9k_hw_ar9287_get_eeprom_ver(ah));
142*4882a593Smuzhiyun PR_EEP("Minor Version", ath9k_hw_ar9287_get_eeprom_rev(ah));
143*4882a593Smuzhiyun PR_EEP("Checksum", le16_to_cpu(pBase->checksum));
144*4882a593Smuzhiyun PR_EEP("Length", le16_to_cpu(pBase->length));
145*4882a593Smuzhiyun PR_EEP("RegDomain1", le16_to_cpu(pBase->regDmn[0]));
146*4882a593Smuzhiyun PR_EEP("RegDomain2", le16_to_cpu(pBase->regDmn[1]));
147*4882a593Smuzhiyun PR_EEP("TX Mask", pBase->txMask);
148*4882a593Smuzhiyun PR_EEP("RX Mask", pBase->rxMask);
149*4882a593Smuzhiyun PR_EEP("Allow 5GHz", !!(pBase->opCapFlags & AR5416_OPFLAGS_11A));
150*4882a593Smuzhiyun PR_EEP("Allow 2GHz", !!(pBase->opCapFlags & AR5416_OPFLAGS_11G));
151*4882a593Smuzhiyun PR_EEP("Disable 2GHz HT20", !!(pBase->opCapFlags &
152*4882a593Smuzhiyun AR5416_OPFLAGS_N_2G_HT20));
153*4882a593Smuzhiyun PR_EEP("Disable 2GHz HT40", !!(pBase->opCapFlags &
154*4882a593Smuzhiyun AR5416_OPFLAGS_N_2G_HT40));
155*4882a593Smuzhiyun PR_EEP("Disable 5Ghz HT20", !!(pBase->opCapFlags &
156*4882a593Smuzhiyun AR5416_OPFLAGS_N_5G_HT20));
157*4882a593Smuzhiyun PR_EEP("Disable 5Ghz HT40", !!(pBase->opCapFlags &
158*4882a593Smuzhiyun AR5416_OPFLAGS_N_5G_HT40));
159*4882a593Smuzhiyun PR_EEP("Big Endian", !!(pBase->eepMisc & AR5416_EEPMISC_BIG_ENDIAN));
160*4882a593Smuzhiyun PR_EEP("Cal Bin Major Ver", (binBuildNumber >> 24) & 0xFF);
161*4882a593Smuzhiyun PR_EEP("Cal Bin Minor Ver", (binBuildNumber >> 16) & 0xFF);
162*4882a593Smuzhiyun PR_EEP("Cal Bin Build", (binBuildNumber >> 8) & 0xFF);
163*4882a593Smuzhiyun PR_EEP("Power Table Offset", pBase->pwrTableOffset);
164*4882a593Smuzhiyun PR_EEP("OpenLoop Power Ctrl", pBase->openLoopPwrCntl);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun len += scnprintf(buf + len, size - len, "%20s : %pM\n", "MacAddress",
167*4882a593Smuzhiyun pBase->macAddr);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun out:
170*4882a593Smuzhiyun if (len > size)
171*4882a593Smuzhiyun len = size;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return len;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun #else
ath9k_hw_ar9287_dump_eeprom(struct ath_hw * ah,bool dump_base_hdr,u8 * buf,u32 len,u32 size)176*4882a593Smuzhiyun static u32 ath9k_hw_ar9287_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
177*4882a593Smuzhiyun u8 *buf, u32 len, u32 size)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun
ath9k_hw_ar9287_check_eeprom(struct ath_hw * ah)184*4882a593Smuzhiyun static int ath9k_hw_ar9287_check_eeprom(struct ath_hw *ah)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun u32 el;
187*4882a593Smuzhiyun int i, err;
188*4882a593Smuzhiyun bool need_swap;
189*4882a593Smuzhiyun struct ar9287_eeprom *eep = &ah->eeprom.map9287;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun err = ath9k_hw_nvram_swap_data(ah, &need_swap, SIZE_EEPROM_AR9287);
192*4882a593Smuzhiyun if (err)
193*4882a593Smuzhiyun return err;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (need_swap)
196*4882a593Smuzhiyun el = swab16((__force u16)eep->baseEepHeader.length);
197*4882a593Smuzhiyun else
198*4882a593Smuzhiyun el = le16_to_cpu(eep->baseEepHeader.length);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun el = min(el / sizeof(u16), SIZE_EEPROM_AR9287);
201*4882a593Smuzhiyun if (!ath9k_hw_nvram_validate_checksum(ah, el))
202*4882a593Smuzhiyun return -EINVAL;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (need_swap) {
205*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.length);
206*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.checksum);
207*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.version);
208*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.regDmn[0]);
209*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.regDmn[1]);
210*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.rfSilent);
211*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.blueToothOptions);
212*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.deviceCap);
213*4882a593Smuzhiyun EEPROM_FIELD_SWAB32(eep->modalHeader.antCtrlCommon);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun for (i = 0; i < AR9287_MAX_CHAINS; i++)
216*4882a593Smuzhiyun EEPROM_FIELD_SWAB32(eep->modalHeader.antCtrlChain[i]);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++)
219*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(
220*4882a593Smuzhiyun eep->modalHeader.spurChans[i].spurChan);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (!ath9k_hw_nvram_check_version(ah, AR9287_EEP_VER,
224*4882a593Smuzhiyun AR5416_EEP_NO_BACK_VER))
225*4882a593Smuzhiyun return -EINVAL;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #undef SIZE_EEPROM_AR9287
231*4882a593Smuzhiyun
ath9k_hw_ar9287_get_eeprom(struct ath_hw * ah,enum eeprom_param param)232*4882a593Smuzhiyun static u32 ath9k_hw_ar9287_get_eeprom(struct ath_hw *ah,
233*4882a593Smuzhiyun enum eeprom_param param)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct ar9287_eeprom *eep = &ah->eeprom.map9287;
236*4882a593Smuzhiyun struct modal_eep_ar9287_header *pModal = &eep->modalHeader;
237*4882a593Smuzhiyun struct base_eep_ar9287_header *pBase = &eep->baseEepHeader;
238*4882a593Smuzhiyun u16 ver_minor = ath9k_hw_ar9287_get_eeprom_rev(ah);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun switch (param) {
241*4882a593Smuzhiyun case EEP_NFTHRESH_2:
242*4882a593Smuzhiyun return pModal->noiseFloorThreshCh[0];
243*4882a593Smuzhiyun case EEP_MAC_LSW:
244*4882a593Smuzhiyun return get_unaligned_be16(pBase->macAddr);
245*4882a593Smuzhiyun case EEP_MAC_MID:
246*4882a593Smuzhiyun return get_unaligned_be16(pBase->macAddr + 2);
247*4882a593Smuzhiyun case EEP_MAC_MSW:
248*4882a593Smuzhiyun return get_unaligned_be16(pBase->macAddr + 4);
249*4882a593Smuzhiyun case EEP_REG_0:
250*4882a593Smuzhiyun return le16_to_cpu(pBase->regDmn[0]);
251*4882a593Smuzhiyun case EEP_OP_CAP:
252*4882a593Smuzhiyun return le16_to_cpu(pBase->deviceCap);
253*4882a593Smuzhiyun case EEP_OP_MODE:
254*4882a593Smuzhiyun return pBase->opCapFlags;
255*4882a593Smuzhiyun case EEP_RF_SILENT:
256*4882a593Smuzhiyun return le16_to_cpu(pBase->rfSilent);
257*4882a593Smuzhiyun case EEP_TX_MASK:
258*4882a593Smuzhiyun return pBase->txMask;
259*4882a593Smuzhiyun case EEP_RX_MASK:
260*4882a593Smuzhiyun return pBase->rxMask;
261*4882a593Smuzhiyun case EEP_DEV_TYPE:
262*4882a593Smuzhiyun return pBase->deviceType;
263*4882a593Smuzhiyun case EEP_OL_PWRCTRL:
264*4882a593Smuzhiyun return pBase->openLoopPwrCntl;
265*4882a593Smuzhiyun case EEP_TEMPSENSE_SLOPE:
266*4882a593Smuzhiyun if (ver_minor >= AR9287_EEP_MINOR_VER_2)
267*4882a593Smuzhiyun return pBase->tempSensSlope;
268*4882a593Smuzhiyun else
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun case EEP_TEMPSENSE_SLOPE_PAL_ON:
271*4882a593Smuzhiyun if (ver_minor >= AR9287_EEP_MINOR_VER_3)
272*4882a593Smuzhiyun return pBase->tempSensSlopePalOn;
273*4882a593Smuzhiyun else
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun case EEP_ANTENNA_GAIN_2G:
276*4882a593Smuzhiyun return max_t(u8, pModal->antennaGainCh[0],
277*4882a593Smuzhiyun pModal->antennaGainCh[1]);
278*4882a593Smuzhiyun default:
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
ar9287_eeprom_get_tx_gain_index(struct ath_hw * ah,struct ath9k_channel * chan,struct cal_data_op_loop_ar9287 * pRawDatasetOpLoop,u8 * pCalChans,u16 availPiers,int8_t * pPwr)283*4882a593Smuzhiyun static void ar9287_eeprom_get_tx_gain_index(struct ath_hw *ah,
284*4882a593Smuzhiyun struct ath9k_channel *chan,
285*4882a593Smuzhiyun struct cal_data_op_loop_ar9287 *pRawDatasetOpLoop,
286*4882a593Smuzhiyun u8 *pCalChans, u16 availPiers, int8_t *pPwr)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun u16 idxL = 0, idxR = 0, numPiers;
289*4882a593Smuzhiyun bool match;
290*4882a593Smuzhiyun struct chan_centers centers;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun ath9k_hw_get_channel_centers(ah, chan, ¢ers);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun for (numPiers = 0; numPiers < availPiers; numPiers++) {
295*4882a593Smuzhiyun if (pCalChans[numPiers] == AR5416_BCHAN_UNUSED)
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun match = ath9k_hw_get_lower_upper_index(
300*4882a593Smuzhiyun (u8)FREQ2FBIN(centers.synth_center, IS_CHAN_2GHZ(chan)),
301*4882a593Smuzhiyun pCalChans, numPiers, &idxL, &idxR);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (match) {
304*4882a593Smuzhiyun *pPwr = (int8_t) pRawDatasetOpLoop[idxL].pwrPdg[0][0];
305*4882a593Smuzhiyun } else {
306*4882a593Smuzhiyun *pPwr = ((int8_t) pRawDatasetOpLoop[idxL].pwrPdg[0][0] +
307*4882a593Smuzhiyun (int8_t) pRawDatasetOpLoop[idxR].pwrPdg[0][0])/2;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
ar9287_eeprom_olpc_set_pdadcs(struct ath_hw * ah,int32_t txPower,u16 chain)312*4882a593Smuzhiyun static void ar9287_eeprom_olpc_set_pdadcs(struct ath_hw *ah,
313*4882a593Smuzhiyun int32_t txPower, u16 chain)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun u32 tmpVal;
316*4882a593Smuzhiyun u32 a;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Enable OLPC for chain 0 */
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun tmpVal = REG_READ(ah, 0xa270);
321*4882a593Smuzhiyun tmpVal = tmpVal & 0xFCFFFFFF;
322*4882a593Smuzhiyun tmpVal = tmpVal | (0x3 << 24);
323*4882a593Smuzhiyun REG_WRITE(ah, 0xa270, tmpVal);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Enable OLPC for chain 1 */
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun tmpVal = REG_READ(ah, 0xb270);
328*4882a593Smuzhiyun tmpVal = tmpVal & 0xFCFFFFFF;
329*4882a593Smuzhiyun tmpVal = tmpVal | (0x3 << 24);
330*4882a593Smuzhiyun REG_WRITE(ah, 0xb270, tmpVal);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Write the OLPC ref power for chain 0 */
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (chain == 0) {
335*4882a593Smuzhiyun tmpVal = REG_READ(ah, 0xa398);
336*4882a593Smuzhiyun tmpVal = tmpVal & 0xff00ffff;
337*4882a593Smuzhiyun a = (txPower)&0xff;
338*4882a593Smuzhiyun tmpVal = tmpVal | (a << 16);
339*4882a593Smuzhiyun REG_WRITE(ah, 0xa398, tmpVal);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Write the OLPC ref power for chain 1 */
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (chain == 1) {
345*4882a593Smuzhiyun tmpVal = REG_READ(ah, 0xb398);
346*4882a593Smuzhiyun tmpVal = tmpVal & 0xff00ffff;
347*4882a593Smuzhiyun a = (txPower)&0xff;
348*4882a593Smuzhiyun tmpVal = tmpVal | (a << 16);
349*4882a593Smuzhiyun REG_WRITE(ah, 0xb398, tmpVal);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
ath9k_hw_set_ar9287_power_cal_table(struct ath_hw * ah,struct ath9k_channel * chan)353*4882a593Smuzhiyun static void ath9k_hw_set_ar9287_power_cal_table(struct ath_hw *ah,
354*4882a593Smuzhiyun struct ath9k_channel *chan)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct cal_data_per_freq_ar9287 *pRawDataset;
357*4882a593Smuzhiyun struct cal_data_op_loop_ar9287 *pRawDatasetOpenLoop;
358*4882a593Smuzhiyun u8 *pCalBChans = NULL;
359*4882a593Smuzhiyun u16 pdGainOverlap_t2;
360*4882a593Smuzhiyun u8 pdadcValues[AR5416_NUM_PDADC_VALUES];
361*4882a593Smuzhiyun u16 gainBoundaries[AR5416_PD_GAINS_IN_MASK];
362*4882a593Smuzhiyun u16 numPiers = 0, i, j;
363*4882a593Smuzhiyun u16 numXpdGain, xpdMask;
364*4882a593Smuzhiyun u16 xpdGainValues[AR5416_NUM_PD_GAINS] = {0, 0, 0, 0};
365*4882a593Smuzhiyun u32 reg32, regOffset, regChainOffset, regval;
366*4882a593Smuzhiyun int16_t diff = 0;
367*4882a593Smuzhiyun struct ar9287_eeprom *pEepData = &ah->eeprom.map9287;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun xpdMask = pEepData->modalHeader.xpdGain;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (ath9k_hw_ar9287_get_eeprom_rev(ah) >= AR9287_EEP_MINOR_VER_2)
372*4882a593Smuzhiyun pdGainOverlap_t2 = pEepData->modalHeader.pdGainOverlap;
373*4882a593Smuzhiyun else
374*4882a593Smuzhiyun pdGainOverlap_t2 = (u16)(MS(REG_READ(ah, AR_PHY_TPCRG5),
375*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_OVERLAP));
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan)) {
378*4882a593Smuzhiyun pCalBChans = pEepData->calFreqPier2G;
379*4882a593Smuzhiyun numPiers = AR9287_NUM_2G_CAL_PIERS;
380*4882a593Smuzhiyun if (ath9k_hw_ar9287_get_eeprom(ah, EEP_OL_PWRCTRL)) {
381*4882a593Smuzhiyun pRawDatasetOpenLoop =
382*4882a593Smuzhiyun (struct cal_data_op_loop_ar9287 *)pEepData->calPierData2G[0];
383*4882a593Smuzhiyun ah->initPDADC = pRawDatasetOpenLoop->vpdPdg[0][0];
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun numXpdGain = 0;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Calculate the value of xpdgains from the xpdGain Mask */
390*4882a593Smuzhiyun for (i = 1; i <= AR5416_PD_GAINS_IN_MASK; i++) {
391*4882a593Smuzhiyun if ((xpdMask >> (AR5416_PD_GAINS_IN_MASK - i)) & 1) {
392*4882a593Smuzhiyun if (numXpdGain >= AR5416_NUM_PD_GAINS)
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun xpdGainValues[numXpdGain] =
395*4882a593Smuzhiyun (u16)(AR5416_PD_GAINS_IN_MASK-i);
396*4882a593Smuzhiyun numXpdGain++;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_NUM_PD_GAIN,
401*4882a593Smuzhiyun (numXpdGain - 1) & 0x3);
402*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_1,
403*4882a593Smuzhiyun xpdGainValues[0]);
404*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_2,
405*4882a593Smuzhiyun xpdGainValues[1]);
406*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_3,
407*4882a593Smuzhiyun xpdGainValues[2]);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun for (i = 0; i < AR9287_MAX_CHAINS; i++) {
410*4882a593Smuzhiyun regChainOffset = i * 0x1000;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (pEepData->baseEepHeader.txMask & (1 << i)) {
413*4882a593Smuzhiyun pRawDatasetOpenLoop =
414*4882a593Smuzhiyun (struct cal_data_op_loop_ar9287 *)pEepData->calPierData2G[i];
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (ath9k_hw_ar9287_get_eeprom(ah, EEP_OL_PWRCTRL)) {
417*4882a593Smuzhiyun int8_t txPower;
418*4882a593Smuzhiyun ar9287_eeprom_get_tx_gain_index(ah, chan,
419*4882a593Smuzhiyun pRawDatasetOpenLoop,
420*4882a593Smuzhiyun pCalBChans, numPiers,
421*4882a593Smuzhiyun &txPower);
422*4882a593Smuzhiyun ar9287_eeprom_olpc_set_pdadcs(ah, txPower, i);
423*4882a593Smuzhiyun } else {
424*4882a593Smuzhiyun pRawDataset =
425*4882a593Smuzhiyun (struct cal_data_per_freq_ar9287 *)
426*4882a593Smuzhiyun pEepData->calPierData2G[i];
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ath9k_hw_get_gain_boundaries_pdadcs(ah, chan,
429*4882a593Smuzhiyun pRawDataset,
430*4882a593Smuzhiyun pCalBChans, numPiers,
431*4882a593Smuzhiyun pdGainOverlap_t2,
432*4882a593Smuzhiyun gainBoundaries,
433*4882a593Smuzhiyun pdadcValues,
434*4882a593Smuzhiyun numXpdGain);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (i == 0) {
440*4882a593Smuzhiyun if (!ath9k_hw_ar9287_get_eeprom(ah,
441*4882a593Smuzhiyun EEP_OL_PWRCTRL)) {
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun regval = SM(pdGainOverlap_t2,
444*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_OVERLAP)
445*4882a593Smuzhiyun | SM(gainBoundaries[0],
446*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1)
447*4882a593Smuzhiyun | SM(gainBoundaries[1],
448*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2)
449*4882a593Smuzhiyun | SM(gainBoundaries[2],
450*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3)
451*4882a593Smuzhiyun | SM(gainBoundaries[3],
452*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun REG_WRITE(ah,
455*4882a593Smuzhiyun AR_PHY_TPCRG5 + regChainOffset,
456*4882a593Smuzhiyun regval);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if ((int32_t)AR9287_PWR_TABLE_OFFSET_DB !=
461*4882a593Smuzhiyun pEepData->baseEepHeader.pwrTableOffset) {
462*4882a593Smuzhiyun diff = (u16)(pEepData->baseEepHeader.pwrTableOffset -
463*4882a593Smuzhiyun (int32_t)AR9287_PWR_TABLE_OFFSET_DB);
464*4882a593Smuzhiyun diff *= 2;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun for (j = 0; j < ((u16)AR5416_NUM_PDADC_VALUES-diff); j++)
467*4882a593Smuzhiyun pdadcValues[j] = pdadcValues[j+diff];
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun for (j = (u16)(AR5416_NUM_PDADC_VALUES-diff);
470*4882a593Smuzhiyun j < AR5416_NUM_PDADC_VALUES; j++)
471*4882a593Smuzhiyun pdadcValues[j] =
472*4882a593Smuzhiyun pdadcValues[AR5416_NUM_PDADC_VALUES-diff];
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (!ath9k_hw_ar9287_get_eeprom(ah, EEP_OL_PWRCTRL)) {
476*4882a593Smuzhiyun regOffset = AR_PHY_BASE +
477*4882a593Smuzhiyun (672 << 2) + regChainOffset;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun for (j = 0; j < 32; j++) {
480*4882a593Smuzhiyun reg32 = get_unaligned_le32(&pdadcValues[4 * j]);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun REG_WRITE(ah, regOffset, reg32);
483*4882a593Smuzhiyun regOffset += 4;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
ath9k_hw_set_ar9287_power_per_rate_table(struct ath_hw * ah,struct ath9k_channel * chan,int16_t * ratesArray,u16 cfgCtl,u16 antenna_reduction,u16 powerLimit)491*4882a593Smuzhiyun static void ath9k_hw_set_ar9287_power_per_rate_table(struct ath_hw *ah,
492*4882a593Smuzhiyun struct ath9k_channel *chan,
493*4882a593Smuzhiyun int16_t *ratesArray,
494*4882a593Smuzhiyun u16 cfgCtl,
495*4882a593Smuzhiyun u16 antenna_reduction,
496*4882a593Smuzhiyun u16 powerLimit)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun #define CMP_CTL \
499*4882a593Smuzhiyun (((cfgCtl & ~CTL_MODE_M) | (pCtlMode[ctlMode] & CTL_MODE_M)) == \
500*4882a593Smuzhiyun pEepData->ctlIndex[i])
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun #define CMP_NO_CTL \
503*4882a593Smuzhiyun (((cfgCtl & ~CTL_MODE_M) | (pCtlMode[ctlMode] & CTL_MODE_M)) == \
504*4882a593Smuzhiyun ((pEepData->ctlIndex[i] & CTL_MODE_M) | SD_NO_CTL))
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun u16 twiceMaxEdgePower;
507*4882a593Smuzhiyun int i;
508*4882a593Smuzhiyun struct cal_ctl_data_ar9287 *rep;
509*4882a593Smuzhiyun struct cal_target_power_leg targetPowerOfdm = {0, {0, 0, 0, 0} },
510*4882a593Smuzhiyun targetPowerCck = {0, {0, 0, 0, 0} };
511*4882a593Smuzhiyun struct cal_target_power_leg targetPowerOfdmExt = {0, {0, 0, 0, 0} },
512*4882a593Smuzhiyun targetPowerCckExt = {0, {0, 0, 0, 0} };
513*4882a593Smuzhiyun struct cal_target_power_ht targetPowerHt20,
514*4882a593Smuzhiyun targetPowerHt40 = {0, {0, 0, 0, 0} };
515*4882a593Smuzhiyun u16 scaledPower = 0, minCtlPower;
516*4882a593Smuzhiyun static const u16 ctlModesFor11g[] = {
517*4882a593Smuzhiyun CTL_11B, CTL_11G, CTL_2GHT20,
518*4882a593Smuzhiyun CTL_11B_EXT, CTL_11G_EXT, CTL_2GHT40
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun u16 numCtlModes = 0;
521*4882a593Smuzhiyun const u16 *pCtlMode = NULL;
522*4882a593Smuzhiyun u16 ctlMode, freq;
523*4882a593Smuzhiyun struct chan_centers centers;
524*4882a593Smuzhiyun int tx_chainmask;
525*4882a593Smuzhiyun u16 twiceMinEdgePower;
526*4882a593Smuzhiyun struct ar9287_eeprom *pEepData = &ah->eeprom.map9287;
527*4882a593Smuzhiyun tx_chainmask = ah->txchainmask;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun ath9k_hw_get_channel_centers(ah, chan, ¢ers);
530*4882a593Smuzhiyun scaledPower = ath9k_hw_get_scaled_power(ah, powerLimit,
531*4882a593Smuzhiyun antenna_reduction);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /*
534*4882a593Smuzhiyun * Get TX power from EEPROM.
535*4882a593Smuzhiyun */
536*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan)) {
537*4882a593Smuzhiyun /* CTL_11B, CTL_11G, CTL_2GHT20 */
538*4882a593Smuzhiyun numCtlModes =
539*4882a593Smuzhiyun ARRAY_SIZE(ctlModesFor11g) - SUB_NUM_CTL_MODES_AT_2G_40;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun pCtlMode = ctlModesFor11g;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun ath9k_hw_get_legacy_target_powers(ah, chan,
544*4882a593Smuzhiyun pEepData->calTargetPowerCck,
545*4882a593Smuzhiyun AR9287_NUM_2G_CCK_TARGET_POWERS,
546*4882a593Smuzhiyun &targetPowerCck, 4, false);
547*4882a593Smuzhiyun ath9k_hw_get_legacy_target_powers(ah, chan,
548*4882a593Smuzhiyun pEepData->calTargetPower2G,
549*4882a593Smuzhiyun AR9287_NUM_2G_20_TARGET_POWERS,
550*4882a593Smuzhiyun &targetPowerOfdm, 4, false);
551*4882a593Smuzhiyun ath9k_hw_get_target_powers(ah, chan,
552*4882a593Smuzhiyun pEepData->calTargetPower2GHT20,
553*4882a593Smuzhiyun AR9287_NUM_2G_20_TARGET_POWERS,
554*4882a593Smuzhiyun &targetPowerHt20, 8, false);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
557*4882a593Smuzhiyun /* All 2G CTLs */
558*4882a593Smuzhiyun numCtlModes = ARRAY_SIZE(ctlModesFor11g);
559*4882a593Smuzhiyun ath9k_hw_get_target_powers(ah, chan,
560*4882a593Smuzhiyun pEepData->calTargetPower2GHT40,
561*4882a593Smuzhiyun AR9287_NUM_2G_40_TARGET_POWERS,
562*4882a593Smuzhiyun &targetPowerHt40, 8, true);
563*4882a593Smuzhiyun ath9k_hw_get_legacy_target_powers(ah, chan,
564*4882a593Smuzhiyun pEepData->calTargetPowerCck,
565*4882a593Smuzhiyun AR9287_NUM_2G_CCK_TARGET_POWERS,
566*4882a593Smuzhiyun &targetPowerCckExt, 4, true);
567*4882a593Smuzhiyun ath9k_hw_get_legacy_target_powers(ah, chan,
568*4882a593Smuzhiyun pEepData->calTargetPower2G,
569*4882a593Smuzhiyun AR9287_NUM_2G_20_TARGET_POWERS,
570*4882a593Smuzhiyun &targetPowerOfdmExt, 4, true);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
575*4882a593Smuzhiyun bool isHt40CtlMode =
576*4882a593Smuzhiyun (pCtlMode[ctlMode] == CTL_2GHT40) ? true : false;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (isHt40CtlMode)
579*4882a593Smuzhiyun freq = centers.synth_center;
580*4882a593Smuzhiyun else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
581*4882a593Smuzhiyun freq = centers.ext_center;
582*4882a593Smuzhiyun else
583*4882a593Smuzhiyun freq = centers.ctl_center;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun twiceMaxEdgePower = MAX_RATE_POWER;
586*4882a593Smuzhiyun /* Walk through the CTL indices stored in EEPROM */
587*4882a593Smuzhiyun for (i = 0; (i < AR9287_NUM_CTLS) && pEepData->ctlIndex[i]; i++) {
588*4882a593Smuzhiyun struct cal_ctl_edges *pRdEdgesPower;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /*
591*4882a593Smuzhiyun * Compare test group from regulatory channel list
592*4882a593Smuzhiyun * with test mode from pCtlMode list
593*4882a593Smuzhiyun */
594*4882a593Smuzhiyun if (CMP_CTL || CMP_NO_CTL) {
595*4882a593Smuzhiyun rep = &(pEepData->ctlData[i]);
596*4882a593Smuzhiyun pRdEdgesPower =
597*4882a593Smuzhiyun rep->ctlEdges[ar5416_get_ntxchains(tx_chainmask) - 1];
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun twiceMinEdgePower = ath9k_hw_get_max_edge_power(freq,
600*4882a593Smuzhiyun pRdEdgesPower,
601*4882a593Smuzhiyun IS_CHAN_2GHZ(chan),
602*4882a593Smuzhiyun AR5416_NUM_BAND_EDGES);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL) {
605*4882a593Smuzhiyun twiceMaxEdgePower = min(twiceMaxEdgePower,
606*4882a593Smuzhiyun twiceMinEdgePower);
607*4882a593Smuzhiyun } else {
608*4882a593Smuzhiyun twiceMaxEdgePower = twiceMinEdgePower;
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Apply ctl mode to correct target power set */
617*4882a593Smuzhiyun switch (pCtlMode[ctlMode]) {
618*4882a593Smuzhiyun case CTL_11B:
619*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerCck.tPow2x); i++) {
620*4882a593Smuzhiyun targetPowerCck.tPow2x[i] =
621*4882a593Smuzhiyun (u8)min((u16)targetPowerCck.tPow2x[i],
622*4882a593Smuzhiyun minCtlPower);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun break;
625*4882a593Smuzhiyun case CTL_11A:
626*4882a593Smuzhiyun case CTL_11G:
627*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerOfdm.tPow2x); i++) {
628*4882a593Smuzhiyun targetPowerOfdm.tPow2x[i] =
629*4882a593Smuzhiyun (u8)min((u16)targetPowerOfdm.tPow2x[i],
630*4882a593Smuzhiyun minCtlPower);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun break;
633*4882a593Smuzhiyun case CTL_5GHT20:
634*4882a593Smuzhiyun case CTL_2GHT20:
635*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++) {
636*4882a593Smuzhiyun targetPowerHt20.tPow2x[i] =
637*4882a593Smuzhiyun (u8)min((u16)targetPowerHt20.tPow2x[i],
638*4882a593Smuzhiyun minCtlPower);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun case CTL_11B_EXT:
642*4882a593Smuzhiyun targetPowerCckExt.tPow2x[0] =
643*4882a593Smuzhiyun (u8)min((u16)targetPowerCckExt.tPow2x[0],
644*4882a593Smuzhiyun minCtlPower);
645*4882a593Smuzhiyun break;
646*4882a593Smuzhiyun case CTL_11A_EXT:
647*4882a593Smuzhiyun case CTL_11G_EXT:
648*4882a593Smuzhiyun targetPowerOfdmExt.tPow2x[0] =
649*4882a593Smuzhiyun (u8)min((u16)targetPowerOfdmExt.tPow2x[0],
650*4882a593Smuzhiyun minCtlPower);
651*4882a593Smuzhiyun break;
652*4882a593Smuzhiyun case CTL_5GHT40:
653*4882a593Smuzhiyun case CTL_2GHT40:
654*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
655*4882a593Smuzhiyun targetPowerHt40.tPow2x[i] =
656*4882a593Smuzhiyun (u8)min((u16)targetPowerHt40.tPow2x[i],
657*4882a593Smuzhiyun minCtlPower);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun default:
661*4882a593Smuzhiyun break;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* Now set the rates array */
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun ratesArray[rate6mb] =
668*4882a593Smuzhiyun ratesArray[rate9mb] =
669*4882a593Smuzhiyun ratesArray[rate12mb] =
670*4882a593Smuzhiyun ratesArray[rate18mb] =
671*4882a593Smuzhiyun ratesArray[rate24mb] = targetPowerOfdm.tPow2x[0];
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun ratesArray[rate36mb] = targetPowerOfdm.tPow2x[1];
674*4882a593Smuzhiyun ratesArray[rate48mb] = targetPowerOfdm.tPow2x[2];
675*4882a593Smuzhiyun ratesArray[rate54mb] = targetPowerOfdm.tPow2x[3];
676*4882a593Smuzhiyun ratesArray[rateXr] = targetPowerOfdm.tPow2x[0];
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++)
679*4882a593Smuzhiyun ratesArray[rateHt20_0 + i] = targetPowerHt20.tPow2x[i];
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan)) {
682*4882a593Smuzhiyun ratesArray[rate1l] = targetPowerCck.tPow2x[0];
683*4882a593Smuzhiyun ratesArray[rate2s] =
684*4882a593Smuzhiyun ratesArray[rate2l] = targetPowerCck.tPow2x[1];
685*4882a593Smuzhiyun ratesArray[rate5_5s] =
686*4882a593Smuzhiyun ratesArray[rate5_5l] = targetPowerCck.tPow2x[2];
687*4882a593Smuzhiyun ratesArray[rate11s] =
688*4882a593Smuzhiyun ratesArray[rate11l] = targetPowerCck.tPow2x[3];
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
691*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++)
692*4882a593Smuzhiyun ratesArray[rateHt40_0 + i] = targetPowerHt40.tPow2x[i];
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun ratesArray[rateDupOfdm] = targetPowerHt40.tPow2x[0];
695*4882a593Smuzhiyun ratesArray[rateDupCck] = targetPowerHt40.tPow2x[0];
696*4882a593Smuzhiyun ratesArray[rateExtOfdm] = targetPowerOfdmExt.tPow2x[0];
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan))
699*4882a593Smuzhiyun ratesArray[rateExtCck] = targetPowerCckExt.tPow2x[0];
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun #undef CMP_CTL
703*4882a593Smuzhiyun #undef CMP_NO_CTL
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
ath9k_hw_ar9287_set_txpower(struct ath_hw * ah,struct ath9k_channel * chan,u16 cfgCtl,u8 twiceAntennaReduction,u8 powerLimit,bool test)706*4882a593Smuzhiyun static void ath9k_hw_ar9287_set_txpower(struct ath_hw *ah,
707*4882a593Smuzhiyun struct ath9k_channel *chan, u16 cfgCtl,
708*4882a593Smuzhiyun u8 twiceAntennaReduction,
709*4882a593Smuzhiyun u8 powerLimit, bool test)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
712*4882a593Smuzhiyun struct ar9287_eeprom *pEepData = &ah->eeprom.map9287;
713*4882a593Smuzhiyun struct modal_eep_ar9287_header *pModal = &pEepData->modalHeader;
714*4882a593Smuzhiyun int16_t ratesArray[Ar5416RateSize];
715*4882a593Smuzhiyun u8 ht40PowerIncForPdadc = 2;
716*4882a593Smuzhiyun int i;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun memset(ratesArray, 0, sizeof(ratesArray));
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (ath9k_hw_ar9287_get_eeprom_rev(ah) >= AR9287_EEP_MINOR_VER_2)
721*4882a593Smuzhiyun ht40PowerIncForPdadc = pModal->ht40PowerIncForPdadc;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun ath9k_hw_set_ar9287_power_per_rate_table(ah, chan,
724*4882a593Smuzhiyun &ratesArray[0], cfgCtl,
725*4882a593Smuzhiyun twiceAntennaReduction,
726*4882a593Smuzhiyun powerLimit);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun ath9k_hw_set_ar9287_power_cal_table(ah, chan);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun regulatory->max_power_level = 0;
731*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ratesArray); i++) {
732*4882a593Smuzhiyun if (ratesArray[i] > MAX_RATE_POWER)
733*4882a593Smuzhiyun ratesArray[i] = MAX_RATE_POWER;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun if (ratesArray[i] > regulatory->max_power_level)
736*4882a593Smuzhiyun regulatory->max_power_level = ratesArray[i];
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun ath9k_hw_update_regulatory_maxpower(ah);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun if (test)
742*4882a593Smuzhiyun return;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun for (i = 0; i < Ar5416RateSize; i++)
745*4882a593Smuzhiyun ratesArray[i] -= AR9287_PWR_TABLE_OFFSET_DB * 2;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* OFDM power per rate */
750*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE1,
751*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rate18mb], 24)
752*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate12mb], 16)
753*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate9mb], 8)
754*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate6mb], 0));
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE2,
757*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rate54mb], 24)
758*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate48mb], 16)
759*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate36mb], 8)
760*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate24mb], 0));
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* CCK power per rate */
763*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan)) {
764*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE3,
765*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rate2s], 24)
766*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate2l], 16)
767*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateXr], 8)
768*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate1l], 0));
769*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE4,
770*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rate11s], 24)
771*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate11l], 16)
772*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate5_5s], 8)
773*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate5_5l], 0));
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* HT20 power per rate */
777*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE5,
778*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt20_3], 24)
779*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_2], 16)
780*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_1], 8)
781*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_0], 0));
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE6,
784*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt20_7], 24)
785*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_6], 16)
786*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_5], 8)
787*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_4], 0));
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* HT40 power per rate */
790*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
791*4882a593Smuzhiyun if (ath9k_hw_ar9287_get_eeprom(ah, EEP_OL_PWRCTRL)) {
792*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE7,
793*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt40_3], 24)
794*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_2], 16)
795*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_1], 8)
796*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_0], 0));
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE8,
799*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt40_7], 24)
800*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_6], 16)
801*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_5], 8)
802*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_4], 0));
803*4882a593Smuzhiyun } else {
804*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE7,
805*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt40_3] +
806*4882a593Smuzhiyun ht40PowerIncForPdadc, 24)
807*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_2] +
808*4882a593Smuzhiyun ht40PowerIncForPdadc, 16)
809*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_1] +
810*4882a593Smuzhiyun ht40PowerIncForPdadc, 8)
811*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_0] +
812*4882a593Smuzhiyun ht40PowerIncForPdadc, 0));
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE8,
815*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt40_7] +
816*4882a593Smuzhiyun ht40PowerIncForPdadc, 24)
817*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_6] +
818*4882a593Smuzhiyun ht40PowerIncForPdadc, 16)
819*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_5] +
820*4882a593Smuzhiyun ht40PowerIncForPdadc, 8)
821*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_4] +
822*4882a593Smuzhiyun ht40PowerIncForPdadc, 0));
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* Dup/Ext power per rate */
826*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE9,
827*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateExtOfdm], 24)
828*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateExtCck], 16)
829*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateDupOfdm], 8)
830*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateDupCck], 0));
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* TPC initializations */
834*4882a593Smuzhiyun if (ah->tpc_enabled) {
835*4882a593Smuzhiyun int ht40_delta;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun ht40_delta = (IS_CHAN_HT40(chan)) ? ht40PowerIncForPdadc : 0;
838*4882a593Smuzhiyun ar5008_hw_init_rate_txpower(ah, ratesArray, chan, ht40_delta);
839*4882a593Smuzhiyun /* Enable TPC */
840*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE_MAX,
841*4882a593Smuzhiyun MAX_RATE_POWER | AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE);
842*4882a593Smuzhiyun } else {
843*4882a593Smuzhiyun /* Disable TPC */
844*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE_MAX, MAX_RATE_POWER);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
ath9k_hw_ar9287_set_board_values(struct ath_hw * ah,struct ath9k_channel * chan)850*4882a593Smuzhiyun static void ath9k_hw_ar9287_set_board_values(struct ath_hw *ah,
851*4882a593Smuzhiyun struct ath9k_channel *chan)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun struct ar9287_eeprom *eep = &ah->eeprom.map9287;
854*4882a593Smuzhiyun struct modal_eep_ar9287_header *pModal = &eep->modalHeader;
855*4882a593Smuzhiyun u32 regChainOffset, regval;
856*4882a593Smuzhiyun u8 txRxAttenLocal;
857*4882a593Smuzhiyun int i;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun pModal = &eep->modalHeader;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_SWITCH_COM, le32_to_cpu(pModal->antCtrlCommon));
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun for (i = 0; i < AR9287_MAX_CHAINS; i++) {
864*4882a593Smuzhiyun regChainOffset = i * 0x1000;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_SWITCH_CHAIN_0 + regChainOffset,
867*4882a593Smuzhiyun le32_to_cpu(pModal->antCtrlChain[i]));
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0) + regChainOffset,
870*4882a593Smuzhiyun (REG_READ(ah, AR_PHY_TIMING_CTRL4(0) + regChainOffset)
871*4882a593Smuzhiyun & ~(AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF |
872*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF)) |
873*4882a593Smuzhiyun SM(pModal->iqCalICh[i],
874*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF) |
875*4882a593Smuzhiyun SM(pModal->iqCalQCh[i],
876*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF));
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun txRxAttenLocal = pModal->txRxAttenCh[i];
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + regChainOffset,
881*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN,
882*4882a593Smuzhiyun pModal->bswMargin[i]);
883*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + regChainOffset,
884*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN1_DB,
885*4882a593Smuzhiyun pModal->bswAtten[i]);
886*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RXGAIN + regChainOffset,
887*4882a593Smuzhiyun AR9280_PHY_RXGAIN_TXRX_ATTEN,
888*4882a593Smuzhiyun txRxAttenLocal);
889*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RXGAIN + regChainOffset,
890*4882a593Smuzhiyun AR9280_PHY_RXGAIN_TXRX_MARGIN,
891*4882a593Smuzhiyun pModal->rxTxMarginCh[i]);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun if (IS_CHAN_HT40(chan))
896*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SETTLING,
897*4882a593Smuzhiyun AR_PHY_SETTLING_SWITCH, pModal->swSettleHt40);
898*4882a593Smuzhiyun else
899*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SETTLING,
900*4882a593Smuzhiyun AR_PHY_SETTLING_SWITCH, pModal->switchSettling);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_DESIRED_SZ,
903*4882a593Smuzhiyun AR_PHY_DESIRED_SZ_ADC, pModal->adcDesiredSize);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RF_CTL4,
906*4882a593Smuzhiyun SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAA_OFF)
907*4882a593Smuzhiyun | SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAB_OFF)
908*4882a593Smuzhiyun | SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAA_ON)
909*4882a593Smuzhiyun | SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAB_ON));
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RF_CTL3,
912*4882a593Smuzhiyun AR_PHY_TX_END_TO_A2_RX_ON, pModal->txEndToRxOn);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CCA,
915*4882a593Smuzhiyun AR9280_PHY_CCA_THRESH62, pModal->thresh62);
916*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_EXT_CCA0,
917*4882a593Smuzhiyun AR_PHY_EXT_CCA0_THRESH62, pModal->thresh62);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun regval = REG_READ(ah, AR9287_AN_RF2G3_CH0);
920*4882a593Smuzhiyun regval &= ~(AR9287_AN_RF2G3_DB1 |
921*4882a593Smuzhiyun AR9287_AN_RF2G3_DB2 |
922*4882a593Smuzhiyun AR9287_AN_RF2G3_OB_CCK |
923*4882a593Smuzhiyun AR9287_AN_RF2G3_OB_PSK |
924*4882a593Smuzhiyun AR9287_AN_RF2G3_OB_QAM |
925*4882a593Smuzhiyun AR9287_AN_RF2G3_OB_PAL_OFF);
926*4882a593Smuzhiyun regval |= (SM(pModal->db1, AR9287_AN_RF2G3_DB1) |
927*4882a593Smuzhiyun SM(pModal->db2, AR9287_AN_RF2G3_DB2) |
928*4882a593Smuzhiyun SM(pModal->ob_cck, AR9287_AN_RF2G3_OB_CCK) |
929*4882a593Smuzhiyun SM(pModal->ob_psk, AR9287_AN_RF2G3_OB_PSK) |
930*4882a593Smuzhiyun SM(pModal->ob_qam, AR9287_AN_RF2G3_OB_QAM) |
931*4882a593Smuzhiyun SM(pModal->ob_pal_off, AR9287_AN_RF2G3_OB_PAL_OFF));
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun ath9k_hw_analog_shift_regwrite(ah, AR9287_AN_RF2G3_CH0, regval);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun regval = REG_READ(ah, AR9287_AN_RF2G3_CH1);
936*4882a593Smuzhiyun regval &= ~(AR9287_AN_RF2G3_DB1 |
937*4882a593Smuzhiyun AR9287_AN_RF2G3_DB2 |
938*4882a593Smuzhiyun AR9287_AN_RF2G3_OB_CCK |
939*4882a593Smuzhiyun AR9287_AN_RF2G3_OB_PSK |
940*4882a593Smuzhiyun AR9287_AN_RF2G3_OB_QAM |
941*4882a593Smuzhiyun AR9287_AN_RF2G3_OB_PAL_OFF);
942*4882a593Smuzhiyun regval |= (SM(pModal->db1, AR9287_AN_RF2G3_DB1) |
943*4882a593Smuzhiyun SM(pModal->db2, AR9287_AN_RF2G3_DB2) |
944*4882a593Smuzhiyun SM(pModal->ob_cck, AR9287_AN_RF2G3_OB_CCK) |
945*4882a593Smuzhiyun SM(pModal->ob_psk, AR9287_AN_RF2G3_OB_PSK) |
946*4882a593Smuzhiyun SM(pModal->ob_qam, AR9287_AN_RF2G3_OB_QAM) |
947*4882a593Smuzhiyun SM(pModal->ob_pal_off, AR9287_AN_RF2G3_OB_PAL_OFF));
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun ath9k_hw_analog_shift_regwrite(ah, AR9287_AN_RF2G3_CH1, regval);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RF_CTL2,
952*4882a593Smuzhiyun AR_PHY_TX_END_DATA_START, pModal->txFrameToDataStart);
953*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RF_CTL2,
954*4882a593Smuzhiyun AR_PHY_TX_END_PA_ON, pModal->txFrameToPaOn);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TOP2,
957*4882a593Smuzhiyun AR9287_AN_TOP2_XPABIAS_LVL,
958*4882a593Smuzhiyun AR9287_AN_TOP2_XPABIAS_LVL_S,
959*4882a593Smuzhiyun pModal->xpaBiasLvl);
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
ath9k_hw_ar9287_get_spur_channel(struct ath_hw * ah,u16 i,bool is2GHz)962*4882a593Smuzhiyun static u16 ath9k_hw_ar9287_get_spur_channel(struct ath_hw *ah,
963*4882a593Smuzhiyun u16 i, bool is2GHz)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun __le16 spur_ch = ah->eeprom.map9287.modalHeader.spurChans[i].spurChan;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun return le16_to_cpu(spur_ch);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
ath9k_hw_ar9287_get_eepmisc(struct ath_hw * ah)970*4882a593Smuzhiyun static u8 ath9k_hw_ar9287_get_eepmisc(struct ath_hw *ah)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun return ah->eeprom.map9287.baseEepHeader.eepMisc;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun const struct eeprom_ops eep_ar9287_ops = {
976*4882a593Smuzhiyun .check_eeprom = ath9k_hw_ar9287_check_eeprom,
977*4882a593Smuzhiyun .get_eeprom = ath9k_hw_ar9287_get_eeprom,
978*4882a593Smuzhiyun .fill_eeprom = ath9k_hw_ar9287_fill_eeprom,
979*4882a593Smuzhiyun .dump_eeprom = ath9k_hw_ar9287_dump_eeprom,
980*4882a593Smuzhiyun .get_eeprom_ver = ath9k_hw_ar9287_get_eeprom_ver,
981*4882a593Smuzhiyun .get_eeprom_rev = ath9k_hw_ar9287_get_eeprom_rev,
982*4882a593Smuzhiyun .set_board_values = ath9k_hw_ar9287_set_board_values,
983*4882a593Smuzhiyun .set_txpower = ath9k_hw_ar9287_set_txpower,
984*4882a593Smuzhiyun .get_spur_channel = ath9k_hw_ar9287_get_spur_channel,
985*4882a593Smuzhiyun .get_eepmisc = ath9k_hw_ar9287_get_eepmisc
986*4882a593Smuzhiyun };
987