1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/unaligned.h>
18*4882a593Smuzhiyun #include "hw.h"
19*4882a593Smuzhiyun #include "ar9002_phy.h"
20*4882a593Smuzhiyun
ath9k_hw_4k_get_eeprom_ver(struct ath_hw * ah)21*4882a593Smuzhiyun static int ath9k_hw_4k_get_eeprom_ver(struct ath_hw *ah)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun u16 version = le16_to_cpu(ah->eeprom.map4k.baseEepHeader.version);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun return (version & AR5416_EEP_VER_MAJOR_MASK) >>
26*4882a593Smuzhiyun AR5416_EEP_VER_MAJOR_SHIFT;
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun
ath9k_hw_4k_get_eeprom_rev(struct ath_hw * ah)29*4882a593Smuzhiyun static int ath9k_hw_4k_get_eeprom_rev(struct ath_hw *ah)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun u16 version = le16_to_cpu(ah->eeprom.map4k.baseEepHeader.version);
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun return version & AR5416_EEP_VER_MINOR_MASK;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define SIZE_EEPROM_4K (sizeof(struct ar5416_eeprom_4k) / sizeof(u16))
37*4882a593Smuzhiyun
__ath9k_hw_4k_fill_eeprom(struct ath_hw * ah)38*4882a593Smuzhiyun static bool __ath9k_hw_4k_fill_eeprom(struct ath_hw *ah)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun u16 *eep_data = (u16 *)&ah->eeprom.map4k;
41*4882a593Smuzhiyun int addr, eep_start_loc = 64;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun for (addr = 0; addr < SIZE_EEPROM_4K; addr++) {
44*4882a593Smuzhiyun if (!ath9k_hw_nvram_read(ah, addr + eep_start_loc, eep_data))
45*4882a593Smuzhiyun return false;
46*4882a593Smuzhiyun eep_data++;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return true;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
__ath9k_hw_usb_4k_fill_eeprom(struct ath_hw * ah)52*4882a593Smuzhiyun static bool __ath9k_hw_usb_4k_fill_eeprom(struct ath_hw *ah)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun u16 *eep_data = (u16 *)&ah->eeprom.map4k;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun ath9k_hw_usb_gen_fill_eeprom(ah, eep_data, 64, SIZE_EEPROM_4K);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return true;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
ath9k_hw_4k_fill_eeprom(struct ath_hw * ah)61*4882a593Smuzhiyun static bool ath9k_hw_4k_fill_eeprom(struct ath_hw *ah)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (!ath9k_hw_use_flash(ah)) {
66*4882a593Smuzhiyun ath_dbg(common, EEPROM, "Reading from EEPROM, not flash\n");
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (common->bus_ops->ath_bus_type == ATH_USB)
70*4882a593Smuzhiyun return __ath9k_hw_usb_4k_fill_eeprom(ah);
71*4882a593Smuzhiyun else
72*4882a593Smuzhiyun return __ath9k_hw_4k_fill_eeprom(ah);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_COMMON_DEBUG
ath9k_dump_4k_modal_eeprom(char * buf,u32 len,u32 size,struct modal_eep_4k_header * modal_hdr)76*4882a593Smuzhiyun static u32 ath9k_dump_4k_modal_eeprom(char *buf, u32 len, u32 size,
77*4882a593Smuzhiyun struct modal_eep_4k_header *modal_hdr)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun PR_EEP("Chain0 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[0]));
80*4882a593Smuzhiyun PR_EEP("Ant. Common Control", le32_to_cpu(modal_hdr->antCtrlCommon));
81*4882a593Smuzhiyun PR_EEP("Chain0 Ant. Gain", modal_hdr->antennaGainCh[0]);
82*4882a593Smuzhiyun PR_EEP("Switch Settle", modal_hdr->switchSettling);
83*4882a593Smuzhiyun PR_EEP("Chain0 TxRxAtten", modal_hdr->txRxAttenCh[0]);
84*4882a593Smuzhiyun PR_EEP("Chain0 RxTxMargin", modal_hdr->rxTxMarginCh[0]);
85*4882a593Smuzhiyun PR_EEP("ADC Desired size", modal_hdr->adcDesiredSize);
86*4882a593Smuzhiyun PR_EEP("PGA Desired size", modal_hdr->pgaDesiredSize);
87*4882a593Smuzhiyun PR_EEP("Chain0 xlna Gain", modal_hdr->xlnaGainCh[0]);
88*4882a593Smuzhiyun PR_EEP("txEndToXpaOff", modal_hdr->txEndToXpaOff);
89*4882a593Smuzhiyun PR_EEP("txEndToRxOn", modal_hdr->txEndToRxOn);
90*4882a593Smuzhiyun PR_EEP("txFrameToXpaOn", modal_hdr->txFrameToXpaOn);
91*4882a593Smuzhiyun PR_EEP("CCA Threshold)", modal_hdr->thresh62);
92*4882a593Smuzhiyun PR_EEP("Chain0 NF Threshold", modal_hdr->noiseFloorThreshCh[0]);
93*4882a593Smuzhiyun PR_EEP("xpdGain", modal_hdr->xpdGain);
94*4882a593Smuzhiyun PR_EEP("External PD", modal_hdr->xpd);
95*4882a593Smuzhiyun PR_EEP("Chain0 I Coefficient", modal_hdr->iqCalICh[0]);
96*4882a593Smuzhiyun PR_EEP("Chain0 Q Coefficient", modal_hdr->iqCalQCh[0]);
97*4882a593Smuzhiyun PR_EEP("pdGainOverlap", modal_hdr->pdGainOverlap);
98*4882a593Smuzhiyun PR_EEP("O/D Bias Version", modal_hdr->version);
99*4882a593Smuzhiyun PR_EEP("CCK OutputBias", modal_hdr->ob_0);
100*4882a593Smuzhiyun PR_EEP("BPSK OutputBias", modal_hdr->ob_1);
101*4882a593Smuzhiyun PR_EEP("QPSK OutputBias", modal_hdr->ob_2);
102*4882a593Smuzhiyun PR_EEP("16QAM OutputBias", modal_hdr->ob_3);
103*4882a593Smuzhiyun PR_EEP("64QAM OutputBias", modal_hdr->ob_4);
104*4882a593Smuzhiyun PR_EEP("CCK Driver1_Bias", modal_hdr->db1_0);
105*4882a593Smuzhiyun PR_EEP("BPSK Driver1_Bias", modal_hdr->db1_1);
106*4882a593Smuzhiyun PR_EEP("QPSK Driver1_Bias", modal_hdr->db1_2);
107*4882a593Smuzhiyun PR_EEP("16QAM Driver1_Bias", modal_hdr->db1_3);
108*4882a593Smuzhiyun PR_EEP("64QAM Driver1_Bias", modal_hdr->db1_4);
109*4882a593Smuzhiyun PR_EEP("CCK Driver2_Bias", modal_hdr->db2_0);
110*4882a593Smuzhiyun PR_EEP("BPSK Driver2_Bias", modal_hdr->db2_1);
111*4882a593Smuzhiyun PR_EEP("QPSK Driver2_Bias", modal_hdr->db2_2);
112*4882a593Smuzhiyun PR_EEP("16QAM Driver2_Bias", modal_hdr->db2_3);
113*4882a593Smuzhiyun PR_EEP("64QAM Driver2_Bias", modal_hdr->db2_4);
114*4882a593Smuzhiyun PR_EEP("xPA Bias Level", modal_hdr->xpaBiasLvl);
115*4882a593Smuzhiyun PR_EEP("txFrameToDataStart", modal_hdr->txFrameToDataStart);
116*4882a593Smuzhiyun PR_EEP("txFrameToPaOn", modal_hdr->txFrameToPaOn);
117*4882a593Smuzhiyun PR_EEP("HT40 Power Inc.", modal_hdr->ht40PowerIncForPdadc);
118*4882a593Smuzhiyun PR_EEP("Chain0 bswAtten", modal_hdr->bswAtten[0]);
119*4882a593Smuzhiyun PR_EEP("Chain0 bswMargin", modal_hdr->bswMargin[0]);
120*4882a593Smuzhiyun PR_EEP("HT40 Switch Settle", modal_hdr->swSettleHt40);
121*4882a593Smuzhiyun PR_EEP("Chain0 xatten2Db", modal_hdr->xatten2Db[0]);
122*4882a593Smuzhiyun PR_EEP("Chain0 xatten2Margin", modal_hdr->xatten2Margin[0]);
123*4882a593Smuzhiyun PR_EEP("Ant. Diversity ctl1", modal_hdr->antdiv_ctl1);
124*4882a593Smuzhiyun PR_EEP("Ant. Diversity ctl2", modal_hdr->antdiv_ctl2);
125*4882a593Smuzhiyun PR_EEP("TX Diversity", modal_hdr->tx_diversity);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return len;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
ath9k_hw_4k_dump_eeprom(struct ath_hw * ah,bool dump_base_hdr,u8 * buf,u32 len,u32 size)130*4882a593Smuzhiyun static u32 ath9k_hw_4k_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
131*4882a593Smuzhiyun u8 *buf, u32 len, u32 size)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
134*4882a593Smuzhiyun struct base_eep_header_4k *pBase = &eep->baseEepHeader;
135*4882a593Smuzhiyun u32 binBuildNumber = le32_to_cpu(pBase->binBuildNumber);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (!dump_base_hdr) {
138*4882a593Smuzhiyun len += scnprintf(buf + len, size - len,
139*4882a593Smuzhiyun "%20s :\n", "2GHz modal Header");
140*4882a593Smuzhiyun len = ath9k_dump_4k_modal_eeprom(buf, len, size,
141*4882a593Smuzhiyun &eep->modalHeader);
142*4882a593Smuzhiyun goto out;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun PR_EEP("Major Version", ath9k_hw_4k_get_eeprom_ver(ah));
146*4882a593Smuzhiyun PR_EEP("Minor Version", ath9k_hw_4k_get_eeprom_rev(ah));
147*4882a593Smuzhiyun PR_EEP("Checksum", le16_to_cpu(pBase->checksum));
148*4882a593Smuzhiyun PR_EEP("Length", le16_to_cpu(pBase->length));
149*4882a593Smuzhiyun PR_EEP("RegDomain1", le16_to_cpu(pBase->regDmn[0]));
150*4882a593Smuzhiyun PR_EEP("RegDomain2", le16_to_cpu(pBase->regDmn[1]));
151*4882a593Smuzhiyun PR_EEP("TX Mask", pBase->txMask);
152*4882a593Smuzhiyun PR_EEP("RX Mask", pBase->rxMask);
153*4882a593Smuzhiyun PR_EEP("Allow 5GHz", !!(pBase->opCapFlags & AR5416_OPFLAGS_11A));
154*4882a593Smuzhiyun PR_EEP("Allow 2GHz", !!(pBase->opCapFlags & AR5416_OPFLAGS_11G));
155*4882a593Smuzhiyun PR_EEP("Disable 2GHz HT20", !!(pBase->opCapFlags &
156*4882a593Smuzhiyun AR5416_OPFLAGS_N_2G_HT20));
157*4882a593Smuzhiyun PR_EEP("Disable 2GHz HT40", !!(pBase->opCapFlags &
158*4882a593Smuzhiyun AR5416_OPFLAGS_N_2G_HT40));
159*4882a593Smuzhiyun PR_EEP("Disable 5Ghz HT20", !!(pBase->opCapFlags &
160*4882a593Smuzhiyun AR5416_OPFLAGS_N_5G_HT20));
161*4882a593Smuzhiyun PR_EEP("Disable 5Ghz HT40", !!(pBase->opCapFlags &
162*4882a593Smuzhiyun AR5416_OPFLAGS_N_5G_HT40));
163*4882a593Smuzhiyun PR_EEP("Big Endian", !!(pBase->eepMisc & AR5416_EEPMISC_BIG_ENDIAN));
164*4882a593Smuzhiyun PR_EEP("Cal Bin Major Ver", (binBuildNumber >> 24) & 0xFF);
165*4882a593Smuzhiyun PR_EEP("Cal Bin Minor Ver", (binBuildNumber >> 16) & 0xFF);
166*4882a593Smuzhiyun PR_EEP("Cal Bin Build", (binBuildNumber >> 8) & 0xFF);
167*4882a593Smuzhiyun PR_EEP("TX Gain type", pBase->txGainType);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun len += scnprintf(buf + len, size - len, "%20s : %pM\n", "MacAddress",
170*4882a593Smuzhiyun pBase->macAddr);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun out:
173*4882a593Smuzhiyun if (len > size)
174*4882a593Smuzhiyun len = size;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return len;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun #else
ath9k_hw_4k_dump_eeprom(struct ath_hw * ah,bool dump_base_hdr,u8 * buf,u32 len,u32 size)179*4882a593Smuzhiyun static u32 ath9k_hw_4k_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
180*4882a593Smuzhiyun u8 *buf, u32 len, u32 size)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun #endif
185*4882a593Smuzhiyun
ath9k_hw_4k_check_eeprom(struct ath_hw * ah)186*4882a593Smuzhiyun static int ath9k_hw_4k_check_eeprom(struct ath_hw *ah)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
189*4882a593Smuzhiyun u32 el;
190*4882a593Smuzhiyun bool need_swap;
191*4882a593Smuzhiyun int i, err;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun err = ath9k_hw_nvram_swap_data(ah, &need_swap, SIZE_EEPROM_4K);
194*4882a593Smuzhiyun if (err)
195*4882a593Smuzhiyun return err;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (need_swap)
198*4882a593Smuzhiyun el = swab16((__force u16)eep->baseEepHeader.length);
199*4882a593Smuzhiyun else
200*4882a593Smuzhiyun el = le16_to_cpu(eep->baseEepHeader.length);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun el = min(el / sizeof(u16), SIZE_EEPROM_4K);
203*4882a593Smuzhiyun if (!ath9k_hw_nvram_validate_checksum(ah, el))
204*4882a593Smuzhiyun return -EINVAL;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (need_swap) {
207*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.length);
208*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.checksum);
209*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.version);
210*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.regDmn[0]);
211*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.regDmn[1]);
212*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.rfSilent);
213*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.blueToothOptions);
214*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(eep->baseEepHeader.deviceCap);
215*4882a593Smuzhiyun EEPROM_FIELD_SWAB32(eep->modalHeader.antCtrlCommon);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++)
218*4882a593Smuzhiyun EEPROM_FIELD_SWAB32(eep->modalHeader.antCtrlChain[i]);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++)
221*4882a593Smuzhiyun EEPROM_FIELD_SWAB16(
222*4882a593Smuzhiyun eep->modalHeader.spurChans[i].spurChan);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (!ath9k_hw_nvram_check_version(ah, AR5416_EEP_VER,
226*4882a593Smuzhiyun AR5416_EEP_NO_BACK_VER))
227*4882a593Smuzhiyun return -EINVAL;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #undef SIZE_EEPROM_4K
233*4882a593Smuzhiyun
ath9k_hw_4k_get_eeprom(struct ath_hw * ah,enum eeprom_param param)234*4882a593Smuzhiyun static u32 ath9k_hw_4k_get_eeprom(struct ath_hw *ah,
235*4882a593Smuzhiyun enum eeprom_param param)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
238*4882a593Smuzhiyun struct modal_eep_4k_header *pModal = &eep->modalHeader;
239*4882a593Smuzhiyun struct base_eep_header_4k *pBase = &eep->baseEepHeader;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun switch (param) {
242*4882a593Smuzhiyun case EEP_NFTHRESH_2:
243*4882a593Smuzhiyun return pModal->noiseFloorThreshCh[0];
244*4882a593Smuzhiyun case EEP_MAC_LSW:
245*4882a593Smuzhiyun return get_unaligned_be16(pBase->macAddr);
246*4882a593Smuzhiyun case EEP_MAC_MID:
247*4882a593Smuzhiyun return get_unaligned_be16(pBase->macAddr + 2);
248*4882a593Smuzhiyun case EEP_MAC_MSW:
249*4882a593Smuzhiyun return get_unaligned_be16(pBase->macAddr + 4);
250*4882a593Smuzhiyun case EEP_REG_0:
251*4882a593Smuzhiyun return le16_to_cpu(pBase->regDmn[0]);
252*4882a593Smuzhiyun case EEP_OP_CAP:
253*4882a593Smuzhiyun return le16_to_cpu(pBase->deviceCap);
254*4882a593Smuzhiyun case EEP_OP_MODE:
255*4882a593Smuzhiyun return pBase->opCapFlags;
256*4882a593Smuzhiyun case EEP_RF_SILENT:
257*4882a593Smuzhiyun return le16_to_cpu(pBase->rfSilent);
258*4882a593Smuzhiyun case EEP_OB_2:
259*4882a593Smuzhiyun return pModal->ob_0;
260*4882a593Smuzhiyun case EEP_DB_2:
261*4882a593Smuzhiyun return pModal->db1_1;
262*4882a593Smuzhiyun case EEP_TX_MASK:
263*4882a593Smuzhiyun return pBase->txMask;
264*4882a593Smuzhiyun case EEP_RX_MASK:
265*4882a593Smuzhiyun return pBase->rxMask;
266*4882a593Smuzhiyun case EEP_FRAC_N_5G:
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun case EEP_PWR_TABLE_OFFSET:
269*4882a593Smuzhiyun return AR5416_PWR_TABLE_OFFSET_DB;
270*4882a593Smuzhiyun case EEP_MODAL_VER:
271*4882a593Smuzhiyun return pModal->version;
272*4882a593Smuzhiyun case EEP_ANT_DIV_CTL1:
273*4882a593Smuzhiyun return pModal->antdiv_ctl1;
274*4882a593Smuzhiyun case EEP_TXGAIN_TYPE:
275*4882a593Smuzhiyun return pBase->txGainType;
276*4882a593Smuzhiyun case EEP_ANTENNA_GAIN_2G:
277*4882a593Smuzhiyun return pModal->antennaGainCh[0];
278*4882a593Smuzhiyun default:
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
ath9k_hw_set_4k_power_cal_table(struct ath_hw * ah,struct ath9k_channel * chan)283*4882a593Smuzhiyun static void ath9k_hw_set_4k_power_cal_table(struct ath_hw *ah,
284*4882a593Smuzhiyun struct ath9k_channel *chan)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
287*4882a593Smuzhiyun struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
288*4882a593Smuzhiyun struct cal_data_per_freq_4k *pRawDataset;
289*4882a593Smuzhiyun u8 *pCalBChans = NULL;
290*4882a593Smuzhiyun u16 pdGainOverlap_t2;
291*4882a593Smuzhiyun static u8 pdadcValues[AR5416_NUM_PDADC_VALUES];
292*4882a593Smuzhiyun u16 gainBoundaries[AR5416_PD_GAINS_IN_MASK];
293*4882a593Smuzhiyun u16 numPiers, i, j;
294*4882a593Smuzhiyun u16 numXpdGain, xpdMask;
295*4882a593Smuzhiyun u16 xpdGainValues[AR5416_EEP4K_NUM_PD_GAINS] = { 0, 0 };
296*4882a593Smuzhiyun u32 reg32, regOffset, regChainOffset;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun xpdMask = pEepData->modalHeader.xpdGain;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (ath9k_hw_4k_get_eeprom_rev(ah) >= AR5416_EEP_MINOR_VER_2)
301*4882a593Smuzhiyun pdGainOverlap_t2 =
302*4882a593Smuzhiyun pEepData->modalHeader.pdGainOverlap;
303*4882a593Smuzhiyun else
304*4882a593Smuzhiyun pdGainOverlap_t2 = (u16)(MS(REG_READ(ah, AR_PHY_TPCRG5),
305*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_OVERLAP));
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun pCalBChans = pEepData->calFreqPier2G;
308*4882a593Smuzhiyun numPiers = AR5416_EEP4K_NUM_2G_CAL_PIERS;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun numXpdGain = 0;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun for (i = 1; i <= AR5416_PD_GAINS_IN_MASK; i++) {
313*4882a593Smuzhiyun if ((xpdMask >> (AR5416_PD_GAINS_IN_MASK - i)) & 1) {
314*4882a593Smuzhiyun if (numXpdGain >= AR5416_EEP4K_NUM_PD_GAINS)
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun xpdGainValues[numXpdGain] =
317*4882a593Smuzhiyun (u16)(AR5416_PD_GAINS_IN_MASK - i);
318*4882a593Smuzhiyun numXpdGain++;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ENABLE_REG_RMW_BUFFER(ah);
323*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_NUM_PD_GAIN,
324*4882a593Smuzhiyun (numXpdGain - 1) & 0x3);
325*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_1,
326*4882a593Smuzhiyun xpdGainValues[0]);
327*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_2,
328*4882a593Smuzhiyun xpdGainValues[1]);
329*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_3, 0);
330*4882a593Smuzhiyun REG_RMW_BUFFER_FLUSH(ah);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++) {
333*4882a593Smuzhiyun regChainOffset = i * 0x1000;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (pEepData->baseEepHeader.txMask & (1 << i)) {
336*4882a593Smuzhiyun pRawDataset = pEepData->calPierData2G[i];
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ath9k_hw_get_gain_boundaries_pdadcs(ah, chan,
339*4882a593Smuzhiyun pRawDataset, pCalBChans,
340*4882a593Smuzhiyun numPiers, pdGainOverlap_t2,
341*4882a593Smuzhiyun gainBoundaries,
342*4882a593Smuzhiyun pdadcValues, numXpdGain);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_TPCRG5 + regChainOffset,
347*4882a593Smuzhiyun SM(pdGainOverlap_t2,
348*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_OVERLAP)
349*4882a593Smuzhiyun | SM(gainBoundaries[0],
350*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1)
351*4882a593Smuzhiyun | SM(gainBoundaries[1],
352*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2)
353*4882a593Smuzhiyun | SM(gainBoundaries[2],
354*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3)
355*4882a593Smuzhiyun | SM(gainBoundaries[3],
356*4882a593Smuzhiyun AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4));
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun regOffset = AR_PHY_BASE + (672 << 2) + regChainOffset;
359*4882a593Smuzhiyun for (j = 0; j < 32; j++) {
360*4882a593Smuzhiyun reg32 = get_unaligned_le32(&pdadcValues[4 * j]);
361*4882a593Smuzhiyun REG_WRITE(ah, regOffset, reg32);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun ath_dbg(common, EEPROM,
364*4882a593Smuzhiyun "PDADC (%d,%4x): %4.4x %8.8x\n",
365*4882a593Smuzhiyun i, regChainOffset, regOffset,
366*4882a593Smuzhiyun reg32);
367*4882a593Smuzhiyun ath_dbg(common, EEPROM,
368*4882a593Smuzhiyun "PDADC: Chain %d | "
369*4882a593Smuzhiyun "PDADC %3d Value %3d | "
370*4882a593Smuzhiyun "PDADC %3d Value %3d | "
371*4882a593Smuzhiyun "PDADC %3d Value %3d | "
372*4882a593Smuzhiyun "PDADC %3d Value %3d |\n",
373*4882a593Smuzhiyun i, 4 * j, pdadcValues[4 * j],
374*4882a593Smuzhiyun 4 * j + 1, pdadcValues[4 * j + 1],
375*4882a593Smuzhiyun 4 * j + 2, pdadcValues[4 * j + 2],
376*4882a593Smuzhiyun 4 * j + 3, pdadcValues[4 * j + 3]);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun regOffset += 4;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
ath9k_hw_set_4k_power_per_rate_table(struct ath_hw * ah,struct ath9k_channel * chan,int16_t * ratesArray,u16 cfgCtl,u16 antenna_reduction,u16 powerLimit)386*4882a593Smuzhiyun static void ath9k_hw_set_4k_power_per_rate_table(struct ath_hw *ah,
387*4882a593Smuzhiyun struct ath9k_channel *chan,
388*4882a593Smuzhiyun int16_t *ratesArray,
389*4882a593Smuzhiyun u16 cfgCtl,
390*4882a593Smuzhiyun u16 antenna_reduction,
391*4882a593Smuzhiyun u16 powerLimit)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun #define CMP_TEST_GRP \
394*4882a593Smuzhiyun (((cfgCtl & ~CTL_MODE_M)| (pCtlMode[ctlMode] & CTL_MODE_M)) == \
395*4882a593Smuzhiyun pEepData->ctlIndex[i]) \
396*4882a593Smuzhiyun || (((cfgCtl & ~CTL_MODE_M) | (pCtlMode[ctlMode] & CTL_MODE_M)) == \
397*4882a593Smuzhiyun ((pEepData->ctlIndex[i] & CTL_MODE_M) | SD_NO_CTL))
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun int i;
400*4882a593Smuzhiyun u16 twiceMinEdgePower;
401*4882a593Smuzhiyun u16 twiceMaxEdgePower;
402*4882a593Smuzhiyun u16 scaledPower = 0, minCtlPower;
403*4882a593Smuzhiyun u16 numCtlModes;
404*4882a593Smuzhiyun const u16 *pCtlMode;
405*4882a593Smuzhiyun u16 ctlMode, freq;
406*4882a593Smuzhiyun struct chan_centers centers;
407*4882a593Smuzhiyun struct cal_ctl_data_4k *rep;
408*4882a593Smuzhiyun struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
409*4882a593Smuzhiyun struct cal_target_power_leg targetPowerOfdm, targetPowerCck = {
410*4882a593Smuzhiyun 0, { 0, 0, 0, 0}
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun struct cal_target_power_leg targetPowerOfdmExt = {
413*4882a593Smuzhiyun 0, { 0, 0, 0, 0} }, targetPowerCckExt = {
414*4882a593Smuzhiyun 0, { 0, 0, 0, 0 }
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun struct cal_target_power_ht targetPowerHt20, targetPowerHt40 = {
417*4882a593Smuzhiyun 0, {0, 0, 0, 0}
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun static const u16 ctlModesFor11g[] = {
420*4882a593Smuzhiyun CTL_11B, CTL_11G, CTL_2GHT20,
421*4882a593Smuzhiyun CTL_11B_EXT, CTL_11G_EXT, CTL_2GHT40
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun ath9k_hw_get_channel_centers(ah, chan, ¢ers);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun scaledPower = powerLimit - antenna_reduction;
427*4882a593Smuzhiyun scaledPower = min_t(u16, scaledPower, MAX_RATE_POWER);
428*4882a593Smuzhiyun numCtlModes = ARRAY_SIZE(ctlModesFor11g) - SUB_NUM_CTL_MODES_AT_2G_40;
429*4882a593Smuzhiyun pCtlMode = ctlModesFor11g;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun ath9k_hw_get_legacy_target_powers(ah, chan,
432*4882a593Smuzhiyun pEepData->calTargetPowerCck,
433*4882a593Smuzhiyun AR5416_NUM_2G_CCK_TARGET_POWERS,
434*4882a593Smuzhiyun &targetPowerCck, 4, false);
435*4882a593Smuzhiyun ath9k_hw_get_legacy_target_powers(ah, chan,
436*4882a593Smuzhiyun pEepData->calTargetPower2G,
437*4882a593Smuzhiyun AR5416_NUM_2G_20_TARGET_POWERS,
438*4882a593Smuzhiyun &targetPowerOfdm, 4, false);
439*4882a593Smuzhiyun ath9k_hw_get_target_powers(ah, chan,
440*4882a593Smuzhiyun pEepData->calTargetPower2GHT20,
441*4882a593Smuzhiyun AR5416_NUM_2G_20_TARGET_POWERS,
442*4882a593Smuzhiyun &targetPowerHt20, 8, false);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
445*4882a593Smuzhiyun numCtlModes = ARRAY_SIZE(ctlModesFor11g);
446*4882a593Smuzhiyun ath9k_hw_get_target_powers(ah, chan,
447*4882a593Smuzhiyun pEepData->calTargetPower2GHT40,
448*4882a593Smuzhiyun AR5416_NUM_2G_40_TARGET_POWERS,
449*4882a593Smuzhiyun &targetPowerHt40, 8, true);
450*4882a593Smuzhiyun ath9k_hw_get_legacy_target_powers(ah, chan,
451*4882a593Smuzhiyun pEepData->calTargetPowerCck,
452*4882a593Smuzhiyun AR5416_NUM_2G_CCK_TARGET_POWERS,
453*4882a593Smuzhiyun &targetPowerCckExt, 4, true);
454*4882a593Smuzhiyun ath9k_hw_get_legacy_target_powers(ah, chan,
455*4882a593Smuzhiyun pEepData->calTargetPower2G,
456*4882a593Smuzhiyun AR5416_NUM_2G_20_TARGET_POWERS,
457*4882a593Smuzhiyun &targetPowerOfdmExt, 4, true);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
461*4882a593Smuzhiyun bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
462*4882a593Smuzhiyun (pCtlMode[ctlMode] == CTL_2GHT40);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (isHt40CtlMode)
465*4882a593Smuzhiyun freq = centers.synth_center;
466*4882a593Smuzhiyun else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
467*4882a593Smuzhiyun freq = centers.ext_center;
468*4882a593Smuzhiyun else
469*4882a593Smuzhiyun freq = centers.ctl_center;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun twiceMaxEdgePower = MAX_RATE_POWER;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun for (i = 0; (i < AR5416_EEP4K_NUM_CTLS) &&
474*4882a593Smuzhiyun pEepData->ctlIndex[i]; i++) {
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (CMP_TEST_GRP) {
477*4882a593Smuzhiyun rep = &(pEepData->ctlData[i]);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun twiceMinEdgePower = ath9k_hw_get_max_edge_power(
480*4882a593Smuzhiyun freq,
481*4882a593Smuzhiyun rep->ctlEdges[
482*4882a593Smuzhiyun ar5416_get_ntxchains(ah->txchainmask) - 1],
483*4882a593Smuzhiyun IS_CHAN_2GHZ(chan),
484*4882a593Smuzhiyun AR5416_EEP4K_NUM_BAND_EDGES);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL) {
487*4882a593Smuzhiyun twiceMaxEdgePower =
488*4882a593Smuzhiyun min(twiceMaxEdgePower,
489*4882a593Smuzhiyun twiceMinEdgePower);
490*4882a593Smuzhiyun } else {
491*4882a593Smuzhiyun twiceMaxEdgePower = twiceMinEdgePower;
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun switch (pCtlMode[ctlMode]) {
500*4882a593Smuzhiyun case CTL_11B:
501*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerCck.tPow2x); i++) {
502*4882a593Smuzhiyun targetPowerCck.tPow2x[i] =
503*4882a593Smuzhiyun min((u16)targetPowerCck.tPow2x[i],
504*4882a593Smuzhiyun minCtlPower);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun break;
507*4882a593Smuzhiyun case CTL_11G:
508*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerOfdm.tPow2x); i++) {
509*4882a593Smuzhiyun targetPowerOfdm.tPow2x[i] =
510*4882a593Smuzhiyun min((u16)targetPowerOfdm.tPow2x[i],
511*4882a593Smuzhiyun minCtlPower);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun case CTL_2GHT20:
515*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++) {
516*4882a593Smuzhiyun targetPowerHt20.tPow2x[i] =
517*4882a593Smuzhiyun min((u16)targetPowerHt20.tPow2x[i],
518*4882a593Smuzhiyun minCtlPower);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun break;
521*4882a593Smuzhiyun case CTL_11B_EXT:
522*4882a593Smuzhiyun targetPowerCckExt.tPow2x[0] =
523*4882a593Smuzhiyun min((u16)targetPowerCckExt.tPow2x[0],
524*4882a593Smuzhiyun minCtlPower);
525*4882a593Smuzhiyun break;
526*4882a593Smuzhiyun case CTL_11G_EXT:
527*4882a593Smuzhiyun targetPowerOfdmExt.tPow2x[0] =
528*4882a593Smuzhiyun min((u16)targetPowerOfdmExt.tPow2x[0],
529*4882a593Smuzhiyun minCtlPower);
530*4882a593Smuzhiyun break;
531*4882a593Smuzhiyun case CTL_2GHT40:
532*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
533*4882a593Smuzhiyun targetPowerHt40.tPow2x[i] =
534*4882a593Smuzhiyun min((u16)targetPowerHt40.tPow2x[i],
535*4882a593Smuzhiyun minCtlPower);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun break;
538*4882a593Smuzhiyun default:
539*4882a593Smuzhiyun break;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun ratesArray[rate6mb] =
544*4882a593Smuzhiyun ratesArray[rate9mb] =
545*4882a593Smuzhiyun ratesArray[rate12mb] =
546*4882a593Smuzhiyun ratesArray[rate18mb] =
547*4882a593Smuzhiyun ratesArray[rate24mb] =
548*4882a593Smuzhiyun targetPowerOfdm.tPow2x[0];
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ratesArray[rate36mb] = targetPowerOfdm.tPow2x[1];
551*4882a593Smuzhiyun ratesArray[rate48mb] = targetPowerOfdm.tPow2x[2];
552*4882a593Smuzhiyun ratesArray[rate54mb] = targetPowerOfdm.tPow2x[3];
553*4882a593Smuzhiyun ratesArray[rateXr] = targetPowerOfdm.tPow2x[0];
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++)
556*4882a593Smuzhiyun ratesArray[rateHt20_0 + i] = targetPowerHt20.tPow2x[i];
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun ratesArray[rate1l] = targetPowerCck.tPow2x[0];
559*4882a593Smuzhiyun ratesArray[rate2s] = ratesArray[rate2l] = targetPowerCck.tPow2x[1];
560*4882a593Smuzhiyun ratesArray[rate5_5s] = ratesArray[rate5_5l] = targetPowerCck.tPow2x[2];
561*4882a593Smuzhiyun ratesArray[rate11s] = ratesArray[rate11l] = targetPowerCck.tPow2x[3];
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
564*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
565*4882a593Smuzhiyun ratesArray[rateHt40_0 + i] =
566*4882a593Smuzhiyun targetPowerHt40.tPow2x[i];
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun ratesArray[rateDupOfdm] = targetPowerHt40.tPow2x[0];
569*4882a593Smuzhiyun ratesArray[rateDupCck] = targetPowerHt40.tPow2x[0];
570*4882a593Smuzhiyun ratesArray[rateExtOfdm] = targetPowerOfdmExt.tPow2x[0];
571*4882a593Smuzhiyun ratesArray[rateExtCck] = targetPowerCckExt.tPow2x[0];
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun #undef CMP_TEST_GRP
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
ath9k_hw_4k_set_txpower(struct ath_hw * ah,struct ath9k_channel * chan,u16 cfgCtl,u8 twiceAntennaReduction,u8 powerLimit,bool test)577*4882a593Smuzhiyun static void ath9k_hw_4k_set_txpower(struct ath_hw *ah,
578*4882a593Smuzhiyun struct ath9k_channel *chan,
579*4882a593Smuzhiyun u16 cfgCtl,
580*4882a593Smuzhiyun u8 twiceAntennaReduction,
581*4882a593Smuzhiyun u8 powerLimit, bool test)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
584*4882a593Smuzhiyun struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
585*4882a593Smuzhiyun struct modal_eep_4k_header *pModal = &pEepData->modalHeader;
586*4882a593Smuzhiyun int16_t ratesArray[Ar5416RateSize];
587*4882a593Smuzhiyun u8 ht40PowerIncForPdadc = 2;
588*4882a593Smuzhiyun int i;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun memset(ratesArray, 0, sizeof(ratesArray));
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (ath9k_hw_4k_get_eeprom_rev(ah) >= AR5416_EEP_MINOR_VER_2)
593*4882a593Smuzhiyun ht40PowerIncForPdadc = pModal->ht40PowerIncForPdadc;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun ath9k_hw_set_4k_power_per_rate_table(ah, chan,
596*4882a593Smuzhiyun &ratesArray[0], cfgCtl,
597*4882a593Smuzhiyun twiceAntennaReduction,
598*4882a593Smuzhiyun powerLimit);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun ath9k_hw_set_4k_power_cal_table(ah, chan);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun regulatory->max_power_level = 0;
603*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ratesArray); i++) {
604*4882a593Smuzhiyun if (ratesArray[i] > MAX_RATE_POWER)
605*4882a593Smuzhiyun ratesArray[i] = MAX_RATE_POWER;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (ratesArray[i] > regulatory->max_power_level)
608*4882a593Smuzhiyun regulatory->max_power_level = ratesArray[i];
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (test)
612*4882a593Smuzhiyun return;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun for (i = 0; i < Ar5416RateSize; i++)
615*4882a593Smuzhiyun ratesArray[i] -= AR5416_PWR_TABLE_OFFSET_DB * 2;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* OFDM power per rate */
620*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE1,
621*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rate18mb], 24)
622*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate12mb], 16)
623*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate9mb], 8)
624*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate6mb], 0));
625*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE2,
626*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rate54mb], 24)
627*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate48mb], 16)
628*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate36mb], 8)
629*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate24mb], 0));
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* CCK power per rate */
632*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE3,
633*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rate2s], 24)
634*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate2l], 16)
635*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateXr], 8)
636*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate1l], 0));
637*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE4,
638*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rate11s], 24)
639*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate11l], 16)
640*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate5_5s], 8)
641*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rate5_5l], 0));
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* HT20 power per rate */
644*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE5,
645*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt20_3], 24)
646*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_2], 16)
647*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_1], 8)
648*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_0], 0));
649*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE6,
650*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt20_7], 24)
651*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_6], 16)
652*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_5], 8)
653*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt20_4], 0));
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* HT40 power per rate */
656*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
657*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE7,
658*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt40_3] +
659*4882a593Smuzhiyun ht40PowerIncForPdadc, 24)
660*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_2] +
661*4882a593Smuzhiyun ht40PowerIncForPdadc, 16)
662*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_1] +
663*4882a593Smuzhiyun ht40PowerIncForPdadc, 8)
664*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_0] +
665*4882a593Smuzhiyun ht40PowerIncForPdadc, 0));
666*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE8,
667*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateHt40_7] +
668*4882a593Smuzhiyun ht40PowerIncForPdadc, 24)
669*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_6] +
670*4882a593Smuzhiyun ht40PowerIncForPdadc, 16)
671*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_5] +
672*4882a593Smuzhiyun ht40PowerIncForPdadc, 8)
673*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateHt40_4] +
674*4882a593Smuzhiyun ht40PowerIncForPdadc, 0));
675*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE9,
676*4882a593Smuzhiyun ATH9K_POW_SM(ratesArray[rateExtOfdm], 24)
677*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateExtCck], 16)
678*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateDupOfdm], 8)
679*4882a593Smuzhiyun | ATH9K_POW_SM(ratesArray[rateDupCck], 0));
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* TPC initializations */
683*4882a593Smuzhiyun if (ah->tpc_enabled) {
684*4882a593Smuzhiyun int ht40_delta;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun ht40_delta = (IS_CHAN_HT40(chan)) ? ht40PowerIncForPdadc : 0;
687*4882a593Smuzhiyun ar5008_hw_init_rate_txpower(ah, ratesArray, chan, ht40_delta);
688*4882a593Smuzhiyun /* Enable TPC */
689*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE_MAX,
690*4882a593Smuzhiyun MAX_RATE_POWER | AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE);
691*4882a593Smuzhiyun } else {
692*4882a593Smuzhiyun /* Disable TPC */
693*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_POWER_TX_RATE_MAX, MAX_RATE_POWER);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
ath9k_hw_4k_set_gain(struct ath_hw * ah,struct modal_eep_4k_header * pModal,struct ar5416_eeprom_4k * eep,u8 txRxAttenLocal)699*4882a593Smuzhiyun static void ath9k_hw_4k_set_gain(struct ath_hw *ah,
700*4882a593Smuzhiyun struct modal_eep_4k_header *pModal,
701*4882a593Smuzhiyun struct ar5416_eeprom_4k *eep,
702*4882a593Smuzhiyun u8 txRxAttenLocal)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun ENABLE_REG_RMW_BUFFER(ah);
705*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_SWITCH_CHAIN_0,
706*4882a593Smuzhiyun le32_to_cpu(pModal->antCtrlChain[0]), 0);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_TIMING_CTRL4(0),
709*4882a593Smuzhiyun SM(pModal->iqCalICh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF) |
710*4882a593Smuzhiyun SM(pModal->iqCalQCh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF),
711*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF | AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (ath9k_hw_4k_get_eeprom_rev(ah) >= AR5416_EEP_MINOR_VER_3) {
714*4882a593Smuzhiyun txRxAttenLocal = pModal->txRxAttenCh[0];
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
717*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN, pModal->bswMargin[0]);
718*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
719*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
720*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
721*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
722*4882a593Smuzhiyun pModal->xatten2Margin[0]);
723*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
724*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN2_DB, pModal->xatten2Db[0]);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* Set the block 1 value to block 0 value */
727*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
728*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN,
729*4882a593Smuzhiyun pModal->bswMargin[0]);
730*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
731*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
732*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
733*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
734*4882a593Smuzhiyun pModal->xatten2Margin[0]);
735*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
736*4882a593Smuzhiyun AR_PHY_GAIN_2GHZ_XATTEN2_DB,
737*4882a593Smuzhiyun pModal->xatten2Db[0]);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
741*4882a593Smuzhiyun AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
742*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
743*4882a593Smuzhiyun AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
746*4882a593Smuzhiyun AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
747*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
748*4882a593Smuzhiyun AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
749*4882a593Smuzhiyun REG_RMW_BUFFER_FLUSH(ah);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /*
753*4882a593Smuzhiyun * Read EEPROM header info and program the device for correct operation
754*4882a593Smuzhiyun * given the channel value.
755*4882a593Smuzhiyun */
ath9k_hw_4k_set_board_values(struct ath_hw * ah,struct ath9k_channel * chan)756*4882a593Smuzhiyun static void ath9k_hw_4k_set_board_values(struct ath_hw *ah,
757*4882a593Smuzhiyun struct ath9k_channel *chan)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun struct ath9k_hw_capabilities *pCap = &ah->caps;
760*4882a593Smuzhiyun struct modal_eep_4k_header *pModal;
761*4882a593Smuzhiyun struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
762*4882a593Smuzhiyun struct base_eep_header_4k *pBase = &eep->baseEepHeader;
763*4882a593Smuzhiyun u8 txRxAttenLocal;
764*4882a593Smuzhiyun u8 ob[5], db1[5], db2[5];
765*4882a593Smuzhiyun u8 ant_div_control1, ant_div_control2;
766*4882a593Smuzhiyun u8 bb_desired_scale;
767*4882a593Smuzhiyun u32 regVal;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun pModal = &eep->modalHeader;
770*4882a593Smuzhiyun txRxAttenLocal = 23;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_SWITCH_COM, le32_to_cpu(pModal->antCtrlCommon));
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* Single chain for 4K EEPROM*/
775*4882a593Smuzhiyun ath9k_hw_4k_set_gain(ah, pModal, eep, txRxAttenLocal);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Initialize Ant Diversity settings from EEPROM */
778*4882a593Smuzhiyun if (pModal->version >= 3) {
779*4882a593Smuzhiyun ant_div_control1 = pModal->antdiv_ctl1;
780*4882a593Smuzhiyun ant_div_control2 = pModal->antdiv_ctl2;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
783*4882a593Smuzhiyun regVal &= (~(AR_PHY_9285_ANT_DIV_CTL_ALL));
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun regVal |= SM(ant_div_control1,
786*4882a593Smuzhiyun AR_PHY_9285_ANT_DIV_CTL);
787*4882a593Smuzhiyun regVal |= SM(ant_div_control2,
788*4882a593Smuzhiyun AR_PHY_9285_ANT_DIV_ALT_LNACONF);
789*4882a593Smuzhiyun regVal |= SM((ant_div_control2 >> 2),
790*4882a593Smuzhiyun AR_PHY_9285_ANT_DIV_MAIN_LNACONF);
791*4882a593Smuzhiyun regVal |= SM((ant_div_control1 >> 1),
792*4882a593Smuzhiyun AR_PHY_9285_ANT_DIV_ALT_GAINTB);
793*4882a593Smuzhiyun regVal |= SM((ant_div_control1 >> 2),
794*4882a593Smuzhiyun AR_PHY_9285_ANT_DIV_MAIN_GAINTB);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MULTICHAIN_GAIN_CTL, regVal);
798*4882a593Smuzhiyun regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
799*4882a593Smuzhiyun regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
800*4882a593Smuzhiyun regVal &= (~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
801*4882a593Smuzhiyun regVal |= SM((ant_div_control1 >> 3),
802*4882a593Smuzhiyun AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CCK_DETECT, regVal);
805*4882a593Smuzhiyun regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (pCap->hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) {
808*4882a593Smuzhiyun /*
809*4882a593Smuzhiyun * If diversity combining is enabled,
810*4882a593Smuzhiyun * set MAIN to LNA1 and ALT to LNA2 initially.
811*4882a593Smuzhiyun */
812*4882a593Smuzhiyun regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
813*4882a593Smuzhiyun regVal &= (~(AR_PHY_9285_ANT_DIV_MAIN_LNACONF |
814*4882a593Smuzhiyun AR_PHY_9285_ANT_DIV_ALT_LNACONF));
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun regVal |= (ATH_ANT_DIV_COMB_LNA1 <<
817*4882a593Smuzhiyun AR_PHY_9285_ANT_DIV_MAIN_LNACONF_S);
818*4882a593Smuzhiyun regVal |= (ATH_ANT_DIV_COMB_LNA2 <<
819*4882a593Smuzhiyun AR_PHY_9285_ANT_DIV_ALT_LNACONF_S);
820*4882a593Smuzhiyun regVal &= (~(AR_PHY_9285_FAST_DIV_BIAS));
821*4882a593Smuzhiyun regVal |= (0 << AR_PHY_9285_FAST_DIV_BIAS_S);
822*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MULTICHAIN_GAIN_CTL, regVal);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun if (pModal->version >= 2) {
827*4882a593Smuzhiyun ob[0] = pModal->ob_0;
828*4882a593Smuzhiyun ob[1] = pModal->ob_1;
829*4882a593Smuzhiyun ob[2] = pModal->ob_2;
830*4882a593Smuzhiyun ob[3] = pModal->ob_3;
831*4882a593Smuzhiyun ob[4] = pModal->ob_4;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun db1[0] = pModal->db1_0;
834*4882a593Smuzhiyun db1[1] = pModal->db1_1;
835*4882a593Smuzhiyun db1[2] = pModal->db1_2;
836*4882a593Smuzhiyun db1[3] = pModal->db1_3;
837*4882a593Smuzhiyun db1[4] = pModal->db1_4;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun db2[0] = pModal->db2_0;
840*4882a593Smuzhiyun db2[1] = pModal->db2_1;
841*4882a593Smuzhiyun db2[2] = pModal->db2_2;
842*4882a593Smuzhiyun db2[3] = pModal->db2_3;
843*4882a593Smuzhiyun db2[4] = pModal->db2_4;
844*4882a593Smuzhiyun } else if (pModal->version == 1) {
845*4882a593Smuzhiyun ob[0] = pModal->ob_0;
846*4882a593Smuzhiyun ob[1] = ob[2] = ob[3] = ob[4] = pModal->ob_1;
847*4882a593Smuzhiyun db1[0] = pModal->db1_0;
848*4882a593Smuzhiyun db1[1] = db1[2] = db1[3] = db1[4] = pModal->db1_1;
849*4882a593Smuzhiyun db2[0] = pModal->db2_0;
850*4882a593Smuzhiyun db2[1] = db2[2] = db2[3] = db2[4] = pModal->db2_1;
851*4882a593Smuzhiyun } else {
852*4882a593Smuzhiyun int i;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
855*4882a593Smuzhiyun ob[i] = pModal->ob_0;
856*4882a593Smuzhiyun db1[i] = pModal->db1_0;
857*4882a593Smuzhiyun db2[i] = pModal->db1_0;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun ENABLE_REG_RMW_BUFFER(ah);
862*4882a593Smuzhiyun if (AR_SREV_9271(ah)) {
863*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
864*4882a593Smuzhiyun AR9285_AN_RF2G3,
865*4882a593Smuzhiyun AR9271_AN_RF2G3_OB_cck,
866*4882a593Smuzhiyun AR9271_AN_RF2G3_OB_cck_S,
867*4882a593Smuzhiyun ob[0]);
868*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
869*4882a593Smuzhiyun AR9285_AN_RF2G3,
870*4882a593Smuzhiyun AR9271_AN_RF2G3_OB_psk,
871*4882a593Smuzhiyun AR9271_AN_RF2G3_OB_psk_S,
872*4882a593Smuzhiyun ob[1]);
873*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
874*4882a593Smuzhiyun AR9285_AN_RF2G3,
875*4882a593Smuzhiyun AR9271_AN_RF2G3_OB_qam,
876*4882a593Smuzhiyun AR9271_AN_RF2G3_OB_qam_S,
877*4882a593Smuzhiyun ob[2]);
878*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
879*4882a593Smuzhiyun AR9285_AN_RF2G3,
880*4882a593Smuzhiyun AR9271_AN_RF2G3_DB_1,
881*4882a593Smuzhiyun AR9271_AN_RF2G3_DB_1_S,
882*4882a593Smuzhiyun db1[0]);
883*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
884*4882a593Smuzhiyun AR9285_AN_RF2G4,
885*4882a593Smuzhiyun AR9271_AN_RF2G4_DB_2,
886*4882a593Smuzhiyun AR9271_AN_RF2G4_DB_2_S,
887*4882a593Smuzhiyun db2[0]);
888*4882a593Smuzhiyun } else {
889*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
890*4882a593Smuzhiyun AR9285_AN_RF2G3,
891*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_0,
892*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_0_S,
893*4882a593Smuzhiyun ob[0]);
894*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
895*4882a593Smuzhiyun AR9285_AN_RF2G3,
896*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_1,
897*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_1_S,
898*4882a593Smuzhiyun ob[1]);
899*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
900*4882a593Smuzhiyun AR9285_AN_RF2G3,
901*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_2,
902*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_2_S,
903*4882a593Smuzhiyun ob[2]);
904*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
905*4882a593Smuzhiyun AR9285_AN_RF2G3,
906*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_3,
907*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_3_S,
908*4882a593Smuzhiyun ob[3]);
909*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
910*4882a593Smuzhiyun AR9285_AN_RF2G3,
911*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_4,
912*4882a593Smuzhiyun AR9285_AN_RF2G3_OB_4_S,
913*4882a593Smuzhiyun ob[4]);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
916*4882a593Smuzhiyun AR9285_AN_RF2G3,
917*4882a593Smuzhiyun AR9285_AN_RF2G3_DB1_0,
918*4882a593Smuzhiyun AR9285_AN_RF2G3_DB1_0_S,
919*4882a593Smuzhiyun db1[0]);
920*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
921*4882a593Smuzhiyun AR9285_AN_RF2G3,
922*4882a593Smuzhiyun AR9285_AN_RF2G3_DB1_1,
923*4882a593Smuzhiyun AR9285_AN_RF2G3_DB1_1_S,
924*4882a593Smuzhiyun db1[1]);
925*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
926*4882a593Smuzhiyun AR9285_AN_RF2G3,
927*4882a593Smuzhiyun AR9285_AN_RF2G3_DB1_2,
928*4882a593Smuzhiyun AR9285_AN_RF2G3_DB1_2_S,
929*4882a593Smuzhiyun db1[2]);
930*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
931*4882a593Smuzhiyun AR9285_AN_RF2G4,
932*4882a593Smuzhiyun AR9285_AN_RF2G4_DB1_3,
933*4882a593Smuzhiyun AR9285_AN_RF2G4_DB1_3_S,
934*4882a593Smuzhiyun db1[3]);
935*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
936*4882a593Smuzhiyun AR9285_AN_RF2G4,
937*4882a593Smuzhiyun AR9285_AN_RF2G4_DB1_4,
938*4882a593Smuzhiyun AR9285_AN_RF2G4_DB1_4_S, db1[4]);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
941*4882a593Smuzhiyun AR9285_AN_RF2G4,
942*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_0,
943*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_0_S,
944*4882a593Smuzhiyun db2[0]);
945*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
946*4882a593Smuzhiyun AR9285_AN_RF2G4,
947*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_1,
948*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_1_S,
949*4882a593Smuzhiyun db2[1]);
950*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
951*4882a593Smuzhiyun AR9285_AN_RF2G4,
952*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_2,
953*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_2_S,
954*4882a593Smuzhiyun db2[2]);
955*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
956*4882a593Smuzhiyun AR9285_AN_RF2G4,
957*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_3,
958*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_3_S,
959*4882a593Smuzhiyun db2[3]);
960*4882a593Smuzhiyun ath9k_hw_analog_shift_rmw(ah,
961*4882a593Smuzhiyun AR9285_AN_RF2G4,
962*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_4,
963*4882a593Smuzhiyun AR9285_AN_RF2G4_DB2_4_S,
964*4882a593Smuzhiyun db2[4]);
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun REG_RMW_BUFFER_FLUSH(ah);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun ENABLE_REG_RMW_BUFFER(ah);
969*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SETTLING, AR_PHY_SETTLING_SWITCH,
970*4882a593Smuzhiyun pModal->switchSettling);
971*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_DESIRED_SZ, AR_PHY_DESIRED_SZ_ADC,
972*4882a593Smuzhiyun pModal->adcDesiredSize);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_RF_CTL4,
975*4882a593Smuzhiyun SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAA_OFF) |
976*4882a593Smuzhiyun SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAB_OFF) |
977*4882a593Smuzhiyun SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAA_ON) |
978*4882a593Smuzhiyun SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAB_ON), 0);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
981*4882a593Smuzhiyun pModal->txEndToRxOn);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (AR_SREV_9271_10(ah))
984*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
985*4882a593Smuzhiyun pModal->txEndToRxOn);
986*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CCA, AR9280_PHY_CCA_THRESH62,
987*4882a593Smuzhiyun pModal->thresh62);
988*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_EXT_CCA0, AR_PHY_EXT_CCA0_THRESH62,
989*4882a593Smuzhiyun pModal->thresh62);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (ath9k_hw_4k_get_eeprom_rev(ah) >= AR5416_EEP_MINOR_VER_2) {
992*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_DATA_START,
993*4882a593Smuzhiyun pModal->txFrameToDataStart);
994*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_PA_ON,
995*4882a593Smuzhiyun pModal->txFrameToPaOn);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun if (ath9k_hw_4k_get_eeprom_rev(ah) >= AR5416_EEP_MINOR_VER_3) {
999*4882a593Smuzhiyun if (IS_CHAN_HT40(chan))
1000*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SETTLING,
1001*4882a593Smuzhiyun AR_PHY_SETTLING_SWITCH,
1002*4882a593Smuzhiyun pModal->swSettleHt40);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun REG_RMW_BUFFER_FLUSH(ah);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun bb_desired_scale = (pModal->bb_scale_smrt_antenna &
1008*4882a593Smuzhiyun EEP_4K_BB_DESIRED_SCALE_MASK);
1009*4882a593Smuzhiyun if ((pBase->txGainType == 0) && (bb_desired_scale != 0)) {
1010*4882a593Smuzhiyun u32 pwrctrl, mask, clr;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun mask = BIT(0)|BIT(5)|BIT(10)|BIT(15)|BIT(20)|BIT(25);
1013*4882a593Smuzhiyun pwrctrl = mask * bb_desired_scale;
1014*4882a593Smuzhiyun clr = mask * 0x1f;
1015*4882a593Smuzhiyun ENABLE_REG_RMW_BUFFER(ah);
1016*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_TX_PWRCTRL8, pwrctrl, clr);
1017*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_TX_PWRCTRL10, pwrctrl, clr);
1018*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL12, pwrctrl, clr);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun mask = BIT(0)|BIT(5)|BIT(15);
1021*4882a593Smuzhiyun pwrctrl = mask * bb_desired_scale;
1022*4882a593Smuzhiyun clr = mask * 0x1f;
1023*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_TX_PWRCTRL9, pwrctrl, clr);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun mask = BIT(0)|BIT(5);
1026*4882a593Smuzhiyun pwrctrl = mask * bb_desired_scale;
1027*4882a593Smuzhiyun clr = mask * 0x1f;
1028*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL11, pwrctrl, clr);
1029*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL13, pwrctrl, clr);
1030*4882a593Smuzhiyun REG_RMW_BUFFER_FLUSH(ah);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
ath9k_hw_4k_get_spur_channel(struct ath_hw * ah,u16 i,bool is2GHz)1034*4882a593Smuzhiyun static u16 ath9k_hw_4k_get_spur_channel(struct ath_hw *ah, u16 i, bool is2GHz)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun return le16_to_cpu(ah->eeprom.map4k.modalHeader.spurChans[i].spurChan);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
ath9k_hw_4k_get_eepmisc(struct ath_hw * ah)1039*4882a593Smuzhiyun static u8 ath9k_hw_4k_get_eepmisc(struct ath_hw *ah)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun return ah->eeprom.map4k.baseEepHeader.eepMisc;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun const struct eeprom_ops eep_4k_ops = {
1045*4882a593Smuzhiyun .check_eeprom = ath9k_hw_4k_check_eeprom,
1046*4882a593Smuzhiyun .get_eeprom = ath9k_hw_4k_get_eeprom,
1047*4882a593Smuzhiyun .fill_eeprom = ath9k_hw_4k_fill_eeprom,
1048*4882a593Smuzhiyun .dump_eeprom = ath9k_hw_4k_dump_eeprom,
1049*4882a593Smuzhiyun .get_eeprom_ver = ath9k_hw_4k_get_eeprom_ver,
1050*4882a593Smuzhiyun .get_eeprom_rev = ath9k_hw_4k_get_eeprom_rev,
1051*4882a593Smuzhiyun .set_board_values = ath9k_hw_4k_set_board_values,
1052*4882a593Smuzhiyun .set_txpower = ath9k_hw_4k_set_txpower,
1053*4882a593Smuzhiyun .get_spur_channel = ath9k_hw_4k_get_spur_channel,
1054*4882a593Smuzhiyun .get_eepmisc = ath9k_hw_4k_get_eepmisc
1055*4882a593Smuzhiyun };
1056