xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/eeprom.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef EEPROM_H
18*4882a593Smuzhiyun #define EEPROM_H
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define AR_EEPROM_MODAL_SPURS   5
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "../ath.h"
23*4882a593Smuzhiyun #include <net/cfg80211.h>
24*4882a593Smuzhiyun #include "ar9003_eeprom.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* helpers to swap EEPROM fields, which are stored as __le16 or __le32. Since
27*4882a593Smuzhiyun  * we are 100% sure about it we __force these to u16/u32 for the swab calls to
28*4882a593Smuzhiyun  * silence the sparse checks. These macros are used when we have a Big Endian
29*4882a593Smuzhiyun  * EEPROM (according to AR5416_EEPMISC_BIG_ENDIAN) and need to convert the
30*4882a593Smuzhiyun  * fields to __le16/__le32.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define EEPROM_FIELD_SWAB16(field) \
33*4882a593Smuzhiyun 	(field = (__force __le16)swab16((__force u16)field))
34*4882a593Smuzhiyun #define EEPROM_FIELD_SWAB32(field) \
35*4882a593Smuzhiyun 	(field = (__force __le32)swab32((__force u32)field))
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
38*4882a593Smuzhiyun #define AR5416_EEPROM_MAGIC 0x5aa5
39*4882a593Smuzhiyun #else
40*4882a593Smuzhiyun #define AR5416_EEPROM_MAGIC 0xa55a
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define CTRY_DEBUG   0x1ff
44*4882a593Smuzhiyun #define	CTRY_DEFAULT 0
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define AR_EEPROM_EEPCAP_COMPRESS_DIS   0x0001
47*4882a593Smuzhiyun #define AR_EEPROM_EEPCAP_AES_DIS        0x0002
48*4882a593Smuzhiyun #define AR_EEPROM_EEPCAP_FASTFRAME_DIS  0x0004
49*4882a593Smuzhiyun #define AR_EEPROM_EEPCAP_BURST_DIS      0x0008
50*4882a593Smuzhiyun #define AR_EEPROM_EEPCAP_MAXQCU         0x01F0
51*4882a593Smuzhiyun #define AR_EEPROM_EEPCAP_MAXQCU_S       4
52*4882a593Smuzhiyun #define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN  0x0200
53*4882a593Smuzhiyun #define AR_EEPROM_EEPCAP_KC_ENTRIES     0xF000
54*4882a593Smuzhiyun #define AR_EEPROM_EEPCAP_KC_ENTRIES_S   12
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND   0x0040
57*4882a593Smuzhiyun #define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN    0x0080
58*4882a593Smuzhiyun #define AR_EEPROM_EEREGCAP_EN_KK_U2         0x0100
59*4882a593Smuzhiyun #define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND    0x0200
60*4882a593Smuzhiyun #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD     0x0400
61*4882a593Smuzhiyun #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A    0x0800
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0  0x4000
64*4882a593Smuzhiyun #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define AR5416_EEPROM_MAGIC_OFFSET  0x0
67*4882a593Smuzhiyun #define AR5416_EEPROM_S             2
68*4882a593Smuzhiyun #define AR5416_EEPROM_OFFSET        0x2000
69*4882a593Smuzhiyun #define AR5416_EEPROM_MAX           0xae0
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define AR5416_EEPROM_START_ADDR \
72*4882a593Smuzhiyun 	(AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define SD_NO_CTL               0xE0
75*4882a593Smuzhiyun #define NO_CTL                  0xff
76*4882a593Smuzhiyun #define CTL_MODE_M              0xf
77*4882a593Smuzhiyun #define CTL_11A                 0
78*4882a593Smuzhiyun #define CTL_11B                 1
79*4882a593Smuzhiyun #define CTL_11G                 2
80*4882a593Smuzhiyun #define CTL_2GHT20              5
81*4882a593Smuzhiyun #define CTL_5GHT20              6
82*4882a593Smuzhiyun #define CTL_2GHT40              7
83*4882a593Smuzhiyun #define CTL_5GHT40              8
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define EXT_ADDITIVE (0x8000)
86*4882a593Smuzhiyun #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
87*4882a593Smuzhiyun #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
88*4882a593Smuzhiyun #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define SUB_NUM_CTL_MODES_AT_5G_40 2
91*4882a593Smuzhiyun #define SUB_NUM_CTL_MODES_AT_2G_40 3
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define POWER_CORRECTION_FOR_TWO_CHAIN		6  /* 10*log10(2)*2 */
94*4882a593Smuzhiyun #define POWER_CORRECTION_FOR_THREE_CHAIN	10 /* 10*log10(3)*2 */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun  * For AR9285 and later chipsets, the following bits are not being programmed
98*4882a593Smuzhiyun  * in EEPROM and so need to be enabled always.
99*4882a593Smuzhiyun  *
100*4882a593Smuzhiyun  * Bit 0: en_fcc_mid
101*4882a593Smuzhiyun  * Bit 1: en_jap_mid
102*4882a593Smuzhiyun  * Bit 2: en_fcc_dfs_ht40
103*4882a593Smuzhiyun  * Bit 3: en_jap_ht40
104*4882a593Smuzhiyun  * Bit 4: en_jap_dfs_ht40
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun #define AR9285_RDEXT_DEFAULT    0x1F
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define ATH9K_POW_SM(_r, _s)	(((_r) & 0x3f) << (_s))
109*4882a593Smuzhiyun #define FREQ2FBIN(x, y)		(u8)((y) ? ((x) - 2300) : (((x) - 4800) / 5))
110*4882a593Smuzhiyun #define FBIN2FREQ(x, y)		((y) ? (2300 + x) : (4800 + 5 * x))
111*4882a593Smuzhiyun #define ath9k_hw_use_flash(_ah)	(!(_ah->ah_flags & AH_USE_EEPROM))
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \
114*4882a593Smuzhiyun 				 ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
115*4882a593Smuzhiyun #define OLC_FOR_AR9287_10_LATER (AR_SREV_9287_11_OR_LATER(ah) && \
116*4882a593Smuzhiyun 				 ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define EEP_RFSILENT_ENABLED        0x0001
119*4882a593Smuzhiyun #define EEP_RFSILENT_ENABLED_S      0
120*4882a593Smuzhiyun #define EEP_RFSILENT_POLARITY       0x0002
121*4882a593Smuzhiyun #define EEP_RFSILENT_POLARITY_S     1
122*4882a593Smuzhiyun #define EEP_RFSILENT_GPIO_SEL       ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x00fc : 0x001c)
123*4882a593Smuzhiyun #define EEP_RFSILENT_GPIO_SEL_S     2
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define AR5416_OPFLAGS_11A           0x01
126*4882a593Smuzhiyun #define AR5416_OPFLAGS_11G           0x02
127*4882a593Smuzhiyun #define AR5416_OPFLAGS_N_5G_HT40     0x04
128*4882a593Smuzhiyun #define AR5416_OPFLAGS_N_2G_HT40     0x08
129*4882a593Smuzhiyun #define AR5416_OPFLAGS_N_5G_HT20     0x10
130*4882a593Smuzhiyun #define AR5416_OPFLAGS_N_2G_HT20     0x20
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define AR5416_EEP_NO_BACK_VER       0x1
133*4882a593Smuzhiyun #define AR5416_EEP_VER               0xE
134*4882a593Smuzhiyun #define AR5416_EEP_VER_MAJOR_SHIFT   12
135*4882a593Smuzhiyun #define AR5416_EEP_VER_MAJOR_MASK    0xF000
136*4882a593Smuzhiyun #define AR5416_EEP_VER_MINOR_MASK    0x0FFF
137*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_2       0x2
138*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_3       0x3
139*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_7       0x7
140*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_9       0x9
141*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_16      0x10
142*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_17      0x11
143*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_19      0x13
144*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_20      0x14
145*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_21      0x15
146*4882a593Smuzhiyun #define AR5416_EEP_MINOR_VER_22      0x16
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define AR5416_NUM_5G_CAL_PIERS         8
149*4882a593Smuzhiyun #define AR5416_NUM_2G_CAL_PIERS         4
150*4882a593Smuzhiyun #define AR5416_NUM_5G_20_TARGET_POWERS  8
151*4882a593Smuzhiyun #define AR5416_NUM_5G_40_TARGET_POWERS  8
152*4882a593Smuzhiyun #define AR5416_NUM_2G_CCK_TARGET_POWERS 3
153*4882a593Smuzhiyun #define AR5416_NUM_2G_20_TARGET_POWERS  4
154*4882a593Smuzhiyun #define AR5416_NUM_2G_40_TARGET_POWERS  4
155*4882a593Smuzhiyun #define AR5416_NUM_CTLS                 24
156*4882a593Smuzhiyun #define AR5416_NUM_BAND_EDGES           8
157*4882a593Smuzhiyun #define AR5416_NUM_PD_GAINS             4
158*4882a593Smuzhiyun #define AR5416_PD_GAINS_IN_MASK         4
159*4882a593Smuzhiyun #define AR5416_PD_GAIN_ICEPTS           5
160*4882a593Smuzhiyun #define AR5416_NUM_PDADC_VALUES         128
161*4882a593Smuzhiyun #define AR5416_BCHAN_UNUSED             0xFF
162*4882a593Smuzhiyun #define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64
163*4882a593Smuzhiyun #define AR5416_MAX_CHAINS               3
164*4882a593Smuzhiyun #define AR9300_MAX_CHAINS		3
165*4882a593Smuzhiyun #define AR5416_PWR_TABLE_OFFSET_DB     -5
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Rx gain type values */
168*4882a593Smuzhiyun #define AR5416_EEP_RXGAIN_23DB_BACKOFF     0
169*4882a593Smuzhiyun #define AR5416_EEP_RXGAIN_13DB_BACKOFF     1
170*4882a593Smuzhiyun #define AR5416_EEP_RXGAIN_ORIG             2
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* Tx gain type values */
173*4882a593Smuzhiyun #define AR5416_EEP_TXGAIN_ORIGINAL         0
174*4882a593Smuzhiyun #define AR5416_EEP_TXGAIN_HIGH_POWER       1
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* Endianness of EEPROM content */
177*4882a593Smuzhiyun #define AR5416_EEPMISC_BIG_ENDIAN          0x01
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define AR5416_EEP4K_START_LOC                64
180*4882a593Smuzhiyun #define AR5416_EEP4K_NUM_2G_CAL_PIERS         3
181*4882a593Smuzhiyun #define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3
182*4882a593Smuzhiyun #define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS  3
183*4882a593Smuzhiyun #define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS  3
184*4882a593Smuzhiyun #define AR5416_EEP4K_NUM_CTLS                 12
185*4882a593Smuzhiyun #define AR5416_EEP4K_NUM_BAND_EDGES           4
186*4882a593Smuzhiyun #define AR5416_EEP4K_NUM_PD_GAINS             2
187*4882a593Smuzhiyun #define AR5416_EEP4K_MAX_CHAINS               1
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define AR9280_TX_GAIN_TABLE_SIZE 22
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define AR9287_EEP_VER               0xE
192*4882a593Smuzhiyun #define AR9287_EEP_MINOR_VER_1       0x1
193*4882a593Smuzhiyun #define AR9287_EEP_MINOR_VER_2       0x2
194*4882a593Smuzhiyun #define AR9287_EEP_MINOR_VER_3       0x3
195*4882a593Smuzhiyun #define AR9287_EEP_MINOR_VER         AR9287_EEP_MINOR_VER_3
196*4882a593Smuzhiyun #define AR9287_EEP_MINOR_VER_b       AR9287_EEP_MINOR_VER
197*4882a593Smuzhiyun #define AR9287_EEP_NO_BACK_VER       AR9287_EEP_MINOR_VER_1
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define AR9287_EEP_START_LOC            128
200*4882a593Smuzhiyun #define AR9287_HTC_EEP_START_LOC        256
201*4882a593Smuzhiyun #define AR9287_NUM_2G_CAL_PIERS         3
202*4882a593Smuzhiyun #define AR9287_NUM_2G_CCK_TARGET_POWERS 3
203*4882a593Smuzhiyun #define AR9287_NUM_2G_20_TARGET_POWERS  3
204*4882a593Smuzhiyun #define AR9287_NUM_2G_40_TARGET_POWERS  3
205*4882a593Smuzhiyun #define AR9287_NUM_CTLS              	12
206*4882a593Smuzhiyun #define AR9287_NUM_BAND_EDGES        	4
207*4882a593Smuzhiyun #define AR9287_PD_GAIN_ICEPTS           1
208*4882a593Smuzhiyun #define AR9287_EEPMISC_WOW              0x02
209*4882a593Smuzhiyun #define AR9287_MAX_CHAINS               2
210*4882a593Smuzhiyun #define AR9287_ANT_16S                  32
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define AR9287_DATA_SZ                  32
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define AR9287_PWR_TABLE_OFFSET_DB  -5
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define AR9287_CHECKSUM_LOCATION (AR9287_EEP_START_LOC + 1)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define CTL_EDGE_TPOWER(_ctl) ((_ctl) & 0x3f)
219*4882a593Smuzhiyun #define CTL_EDGE_FLAGS(_ctl) (((_ctl) >> 6) & 0x03)
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define LNA_CTL_BUF_MODE	BIT(0)
222*4882a593Smuzhiyun #define LNA_CTL_ISEL_LO		BIT(1)
223*4882a593Smuzhiyun #define LNA_CTL_ISEL_HI		BIT(2)
224*4882a593Smuzhiyun #define LNA_CTL_BUF_IN		BIT(3)
225*4882a593Smuzhiyun #define LNA_CTL_FEM_BAND	BIT(4)
226*4882a593Smuzhiyun #define LNA_CTL_LOCAL_BIAS	BIT(5)
227*4882a593Smuzhiyun #define LNA_CTL_FORCE_XPA	BIT(6)
228*4882a593Smuzhiyun #define LNA_CTL_USE_ANT1	BIT(7)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun enum eeprom_param {
231*4882a593Smuzhiyun 	EEP_NFTHRESH_5,
232*4882a593Smuzhiyun 	EEP_NFTHRESH_2,
233*4882a593Smuzhiyun 	EEP_MAC_MSW,
234*4882a593Smuzhiyun 	EEP_MAC_MID,
235*4882a593Smuzhiyun 	EEP_MAC_LSW,
236*4882a593Smuzhiyun 	EEP_REG_0,
237*4882a593Smuzhiyun 	EEP_OP_CAP,
238*4882a593Smuzhiyun 	EEP_OP_MODE,
239*4882a593Smuzhiyun 	EEP_RF_SILENT,
240*4882a593Smuzhiyun 	EEP_OB_5,
241*4882a593Smuzhiyun 	EEP_DB_5,
242*4882a593Smuzhiyun 	EEP_OB_2,
243*4882a593Smuzhiyun 	EEP_DB_2,
244*4882a593Smuzhiyun 	EEP_TX_MASK,
245*4882a593Smuzhiyun 	EEP_RX_MASK,
246*4882a593Smuzhiyun 	EEP_FSTCLK_5G,
247*4882a593Smuzhiyun 	EEP_RXGAIN_TYPE,
248*4882a593Smuzhiyun 	EEP_OL_PWRCTRL,
249*4882a593Smuzhiyun 	EEP_TXGAIN_TYPE,
250*4882a593Smuzhiyun 	EEP_RC_CHAIN_MASK,
251*4882a593Smuzhiyun 	EEP_DAC_HPWR_5G,
252*4882a593Smuzhiyun 	EEP_FRAC_N_5G,
253*4882a593Smuzhiyun 	EEP_DEV_TYPE,
254*4882a593Smuzhiyun 	EEP_TEMPSENSE_SLOPE,
255*4882a593Smuzhiyun 	EEP_TEMPSENSE_SLOPE_PAL_ON,
256*4882a593Smuzhiyun 	EEP_PWR_TABLE_OFFSET,
257*4882a593Smuzhiyun 	EEP_PAPRD,
258*4882a593Smuzhiyun 	EEP_MODAL_VER,
259*4882a593Smuzhiyun 	EEP_ANT_DIV_CTL1,
260*4882a593Smuzhiyun 	EEP_CHAIN_MASK_REDUCE,
261*4882a593Smuzhiyun 	EEP_ANTENNA_GAIN_2G,
262*4882a593Smuzhiyun 	EEP_ANTENNA_GAIN_5G,
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun enum ar5416_rates {
266*4882a593Smuzhiyun 	rate6mb, rate9mb, rate12mb, rate18mb,
267*4882a593Smuzhiyun 	rate24mb, rate36mb, rate48mb, rate54mb,
268*4882a593Smuzhiyun 	rate1l, rate2l, rate2s, rate5_5l,
269*4882a593Smuzhiyun 	rate5_5s, rate11l, rate11s, rateXr,
270*4882a593Smuzhiyun 	rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3,
271*4882a593Smuzhiyun 	rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7,
272*4882a593Smuzhiyun 	rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3,
273*4882a593Smuzhiyun 	rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7,
274*4882a593Smuzhiyun 	rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm,
275*4882a593Smuzhiyun 	Ar5416RateSize
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun enum ath9k_hal_freq_band {
279*4882a593Smuzhiyun 	ATH9K_HAL_FREQ_BAND_5GHZ = 0,
280*4882a593Smuzhiyun 	ATH9K_HAL_FREQ_BAND_2GHZ = 1
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun struct base_eep_header {
284*4882a593Smuzhiyun 	__le16 length;
285*4882a593Smuzhiyun 	__le16 checksum;
286*4882a593Smuzhiyun 	__le16 version;
287*4882a593Smuzhiyun 	u8 opCapFlags;
288*4882a593Smuzhiyun 	u8 eepMisc;
289*4882a593Smuzhiyun 	__le16 regDmn[2];
290*4882a593Smuzhiyun 	u8 macAddr[6];
291*4882a593Smuzhiyun 	u8 rxMask;
292*4882a593Smuzhiyun 	u8 txMask;
293*4882a593Smuzhiyun 	__le16 rfSilent;
294*4882a593Smuzhiyun 	__le16 blueToothOptions;
295*4882a593Smuzhiyun 	__le16 deviceCap;
296*4882a593Smuzhiyun 	__le32 binBuildNumber;
297*4882a593Smuzhiyun 	u8 deviceType;
298*4882a593Smuzhiyun 	u8 pwdclkind;
299*4882a593Smuzhiyun 	u8 fastClk5g;
300*4882a593Smuzhiyun 	u8 divChain;
301*4882a593Smuzhiyun 	u8 rxGainType;
302*4882a593Smuzhiyun 	u8 dacHiPwrMode_5G;
303*4882a593Smuzhiyun 	u8 openLoopPwrCntl;
304*4882a593Smuzhiyun 	u8 dacLpMode;
305*4882a593Smuzhiyun 	u8 txGainType;
306*4882a593Smuzhiyun 	u8 rcChainMask;
307*4882a593Smuzhiyun 	u8 desiredScaleCCK;
308*4882a593Smuzhiyun 	u8 pwr_table_offset;
309*4882a593Smuzhiyun 	u8 frac_n_5g;
310*4882a593Smuzhiyun 	u8 futureBase_3[21];
311*4882a593Smuzhiyun } __packed;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun struct base_eep_header_4k {
314*4882a593Smuzhiyun 	__le16 length;
315*4882a593Smuzhiyun 	__le16 checksum;
316*4882a593Smuzhiyun 	__le16 version;
317*4882a593Smuzhiyun 	u8 opCapFlags;
318*4882a593Smuzhiyun 	u8 eepMisc;
319*4882a593Smuzhiyun 	__le16 regDmn[2];
320*4882a593Smuzhiyun 	u8 macAddr[6];
321*4882a593Smuzhiyun 	u8 rxMask;
322*4882a593Smuzhiyun 	u8 txMask;
323*4882a593Smuzhiyun 	__le16 rfSilent;
324*4882a593Smuzhiyun 	__le16 blueToothOptions;
325*4882a593Smuzhiyun 	__le16 deviceCap;
326*4882a593Smuzhiyun 	__le32 binBuildNumber;
327*4882a593Smuzhiyun 	u8 deviceType;
328*4882a593Smuzhiyun 	u8 txGainType;
329*4882a593Smuzhiyun } __packed;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun struct spur_chan {
333*4882a593Smuzhiyun 	__le16 spurChan;
334*4882a593Smuzhiyun 	u8 spurRangeLow;
335*4882a593Smuzhiyun 	u8 spurRangeHigh;
336*4882a593Smuzhiyun } __packed;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun struct modal_eep_header {
339*4882a593Smuzhiyun 	__le32 antCtrlChain[AR5416_MAX_CHAINS];
340*4882a593Smuzhiyun 	__le32 antCtrlCommon;
341*4882a593Smuzhiyun 	u8 antennaGainCh[AR5416_MAX_CHAINS];
342*4882a593Smuzhiyun 	u8 switchSettling;
343*4882a593Smuzhiyun 	u8 txRxAttenCh[AR5416_MAX_CHAINS];
344*4882a593Smuzhiyun 	u8 rxTxMarginCh[AR5416_MAX_CHAINS];
345*4882a593Smuzhiyun 	u8 adcDesiredSize;
346*4882a593Smuzhiyun 	u8 pgaDesiredSize;
347*4882a593Smuzhiyun 	u8 xlnaGainCh[AR5416_MAX_CHAINS];
348*4882a593Smuzhiyun 	u8 txEndToXpaOff;
349*4882a593Smuzhiyun 	u8 txEndToRxOn;
350*4882a593Smuzhiyun 	u8 txFrameToXpaOn;
351*4882a593Smuzhiyun 	u8 thresh62;
352*4882a593Smuzhiyun 	u8 noiseFloorThreshCh[AR5416_MAX_CHAINS];
353*4882a593Smuzhiyun 	u8 xpdGain;
354*4882a593Smuzhiyun 	u8 xpd;
355*4882a593Smuzhiyun 	u8 iqCalICh[AR5416_MAX_CHAINS];
356*4882a593Smuzhiyun 	u8 iqCalQCh[AR5416_MAX_CHAINS];
357*4882a593Smuzhiyun 	u8 pdGainOverlap;
358*4882a593Smuzhiyun 	u8 ob;
359*4882a593Smuzhiyun 	u8 db;
360*4882a593Smuzhiyun 	u8 xpaBiasLvl;
361*4882a593Smuzhiyun 	u8 pwrDecreaseFor2Chain;
362*4882a593Smuzhiyun 	u8 pwrDecreaseFor3Chain;
363*4882a593Smuzhiyun 	u8 txFrameToDataStart;
364*4882a593Smuzhiyun 	u8 txFrameToPaOn;
365*4882a593Smuzhiyun 	u8 ht40PowerIncForPdadc;
366*4882a593Smuzhiyun 	u8 bswAtten[AR5416_MAX_CHAINS];
367*4882a593Smuzhiyun 	u8 bswMargin[AR5416_MAX_CHAINS];
368*4882a593Smuzhiyun 	u8 swSettleHt40;
369*4882a593Smuzhiyun 	u8 xatten2Db[AR5416_MAX_CHAINS];
370*4882a593Smuzhiyun 	u8 xatten2Margin[AR5416_MAX_CHAINS];
371*4882a593Smuzhiyun 	u8 ob_ch1;
372*4882a593Smuzhiyun 	u8 db_ch1;
373*4882a593Smuzhiyun 	u8 lna_ctl;
374*4882a593Smuzhiyun 	u8 miscBits;
375*4882a593Smuzhiyun 	__le16 xpaBiasLvlFreq[3];
376*4882a593Smuzhiyun 	u8 futureModal[6];
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];
379*4882a593Smuzhiyun } __packed;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun struct calDataPerFreqOpLoop {
382*4882a593Smuzhiyun 	u8 pwrPdg[2][5];
383*4882a593Smuzhiyun 	u8 vpdPdg[2][5];
384*4882a593Smuzhiyun 	u8 pcdac[2][5];
385*4882a593Smuzhiyun 	u8 empty[2][5];
386*4882a593Smuzhiyun } __packed;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun struct modal_eep_4k_header {
389*4882a593Smuzhiyun 	__le32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS];
390*4882a593Smuzhiyun 	__le32 antCtrlCommon;
391*4882a593Smuzhiyun 	u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS];
392*4882a593Smuzhiyun 	u8 switchSettling;
393*4882a593Smuzhiyun 	u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS];
394*4882a593Smuzhiyun 	u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS];
395*4882a593Smuzhiyun 	u8 adcDesiredSize;
396*4882a593Smuzhiyun 	u8 pgaDesiredSize;
397*4882a593Smuzhiyun 	u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS];
398*4882a593Smuzhiyun 	u8 txEndToXpaOff;
399*4882a593Smuzhiyun 	u8 txEndToRxOn;
400*4882a593Smuzhiyun 	u8 txFrameToXpaOn;
401*4882a593Smuzhiyun 	u8 thresh62;
402*4882a593Smuzhiyun 	u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS];
403*4882a593Smuzhiyun 	u8 xpdGain;
404*4882a593Smuzhiyun 	u8 xpd;
405*4882a593Smuzhiyun 	u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS];
406*4882a593Smuzhiyun 	u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS];
407*4882a593Smuzhiyun 	u8 pdGainOverlap;
408*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
409*4882a593Smuzhiyun 	u8 ob_1:4, ob_0:4;
410*4882a593Smuzhiyun 	u8 db1_1:4, db1_0:4;
411*4882a593Smuzhiyun #else
412*4882a593Smuzhiyun 	u8 ob_0:4, ob_1:4;
413*4882a593Smuzhiyun 	u8 db1_0:4, db1_1:4;
414*4882a593Smuzhiyun #endif
415*4882a593Smuzhiyun 	u8 xpaBiasLvl;
416*4882a593Smuzhiyun 	u8 txFrameToDataStart;
417*4882a593Smuzhiyun 	u8 txFrameToPaOn;
418*4882a593Smuzhiyun 	u8 ht40PowerIncForPdadc;
419*4882a593Smuzhiyun 	u8 bswAtten[AR5416_EEP4K_MAX_CHAINS];
420*4882a593Smuzhiyun 	u8 bswMargin[AR5416_EEP4K_MAX_CHAINS];
421*4882a593Smuzhiyun 	u8 swSettleHt40;
422*4882a593Smuzhiyun 	u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS];
423*4882a593Smuzhiyun 	u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS];
424*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
425*4882a593Smuzhiyun 	u8 db2_1:4, db2_0:4;
426*4882a593Smuzhiyun #else
427*4882a593Smuzhiyun 	u8 db2_0:4, db2_1:4;
428*4882a593Smuzhiyun #endif
429*4882a593Smuzhiyun 	u8 version;
430*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
431*4882a593Smuzhiyun 	u8 ob_3:4, ob_2:4;
432*4882a593Smuzhiyun 	u8 antdiv_ctl1:4, ob_4:4;
433*4882a593Smuzhiyun 	u8 db1_3:4, db1_2:4;
434*4882a593Smuzhiyun 	u8 antdiv_ctl2:4, db1_4:4;
435*4882a593Smuzhiyun 	u8 db2_2:4, db2_3:4;
436*4882a593Smuzhiyun 	u8 reserved:4, db2_4:4;
437*4882a593Smuzhiyun #else
438*4882a593Smuzhiyun 	u8 ob_2:4, ob_3:4;
439*4882a593Smuzhiyun 	u8 ob_4:4, antdiv_ctl1:4;
440*4882a593Smuzhiyun 	u8 db1_2:4, db1_3:4;
441*4882a593Smuzhiyun 	u8 db1_4:4, antdiv_ctl2:4;
442*4882a593Smuzhiyun 	u8 db2_2:4, db2_3:4;
443*4882a593Smuzhiyun 	u8 db2_4:4, reserved:4;
444*4882a593Smuzhiyun #endif
445*4882a593Smuzhiyun 	u8 tx_diversity;
446*4882a593Smuzhiyun 	u8 flc_pwr_thresh;
447*4882a593Smuzhiyun 	u8 bb_scale_smrt_antenna;
448*4882a593Smuzhiyun #define EEP_4K_BB_DESIRED_SCALE_MASK	0x1f
449*4882a593Smuzhiyun 	u8 futureModal[1];
450*4882a593Smuzhiyun 	struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];
451*4882a593Smuzhiyun } __packed;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun struct base_eep_ar9287_header {
454*4882a593Smuzhiyun 	__le16 length;
455*4882a593Smuzhiyun 	__le16 checksum;
456*4882a593Smuzhiyun 	__le16 version;
457*4882a593Smuzhiyun 	u8 opCapFlags;
458*4882a593Smuzhiyun 	u8 eepMisc;
459*4882a593Smuzhiyun 	__le16 regDmn[2];
460*4882a593Smuzhiyun 	u8 macAddr[6];
461*4882a593Smuzhiyun 	u8 rxMask;
462*4882a593Smuzhiyun 	u8 txMask;
463*4882a593Smuzhiyun 	__le16 rfSilent;
464*4882a593Smuzhiyun 	__le16 blueToothOptions;
465*4882a593Smuzhiyun 	__le16 deviceCap;
466*4882a593Smuzhiyun 	__le32 binBuildNumber;
467*4882a593Smuzhiyun 	u8 deviceType;
468*4882a593Smuzhiyun 	u8 openLoopPwrCntl;
469*4882a593Smuzhiyun 	int8_t pwrTableOffset;
470*4882a593Smuzhiyun 	int8_t tempSensSlope;
471*4882a593Smuzhiyun 	int8_t tempSensSlopePalOn;
472*4882a593Smuzhiyun 	u8 futureBase[29];
473*4882a593Smuzhiyun } __packed;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun struct modal_eep_ar9287_header {
476*4882a593Smuzhiyun 	__le32 antCtrlChain[AR9287_MAX_CHAINS];
477*4882a593Smuzhiyun 	__le32 antCtrlCommon;
478*4882a593Smuzhiyun 	int8_t antennaGainCh[AR9287_MAX_CHAINS];
479*4882a593Smuzhiyun 	u8 switchSettling;
480*4882a593Smuzhiyun 	u8 txRxAttenCh[AR9287_MAX_CHAINS];
481*4882a593Smuzhiyun 	u8 rxTxMarginCh[AR9287_MAX_CHAINS];
482*4882a593Smuzhiyun 	int8_t adcDesiredSize;
483*4882a593Smuzhiyun 	u8 txEndToXpaOff;
484*4882a593Smuzhiyun 	u8 txEndToRxOn;
485*4882a593Smuzhiyun 	u8 txFrameToXpaOn;
486*4882a593Smuzhiyun 	u8 thresh62;
487*4882a593Smuzhiyun 	int8_t noiseFloorThreshCh[AR9287_MAX_CHAINS];
488*4882a593Smuzhiyun 	u8 xpdGain;
489*4882a593Smuzhiyun 	u8 xpd;
490*4882a593Smuzhiyun 	int8_t iqCalICh[AR9287_MAX_CHAINS];
491*4882a593Smuzhiyun 	int8_t iqCalQCh[AR9287_MAX_CHAINS];
492*4882a593Smuzhiyun 	u8 pdGainOverlap;
493*4882a593Smuzhiyun 	u8 xpaBiasLvl;
494*4882a593Smuzhiyun 	u8 txFrameToDataStart;
495*4882a593Smuzhiyun 	u8 txFrameToPaOn;
496*4882a593Smuzhiyun 	u8 ht40PowerIncForPdadc;
497*4882a593Smuzhiyun 	u8 bswAtten[AR9287_MAX_CHAINS];
498*4882a593Smuzhiyun 	u8 bswMargin[AR9287_MAX_CHAINS];
499*4882a593Smuzhiyun 	u8 swSettleHt40;
500*4882a593Smuzhiyun 	u8 version;
501*4882a593Smuzhiyun 	u8 db1;
502*4882a593Smuzhiyun 	u8 db2;
503*4882a593Smuzhiyun 	u8 ob_cck;
504*4882a593Smuzhiyun 	u8 ob_psk;
505*4882a593Smuzhiyun 	u8 ob_qam;
506*4882a593Smuzhiyun 	u8 ob_pal_off;
507*4882a593Smuzhiyun 	u8 futureModal[30];
508*4882a593Smuzhiyun 	struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];
509*4882a593Smuzhiyun } __packed;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun struct cal_data_per_freq {
512*4882a593Smuzhiyun 	u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
513*4882a593Smuzhiyun 	u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
514*4882a593Smuzhiyun } __packed;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun struct cal_data_per_freq_4k {
517*4882a593Smuzhiyun 	u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
518*4882a593Smuzhiyun 	u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
519*4882a593Smuzhiyun } __packed;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun struct cal_target_power_leg {
522*4882a593Smuzhiyun 	u8 bChannel;
523*4882a593Smuzhiyun 	u8 tPow2x[4];
524*4882a593Smuzhiyun } __packed;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun struct cal_target_power_ht {
527*4882a593Smuzhiyun 	u8 bChannel;
528*4882a593Smuzhiyun 	u8 tPow2x[8];
529*4882a593Smuzhiyun } __packed;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun struct cal_ctl_edges {
532*4882a593Smuzhiyun 	u8 bChannel;
533*4882a593Smuzhiyun 	u8 ctl;
534*4882a593Smuzhiyun } __packed;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun struct cal_data_op_loop_ar9287 {
537*4882a593Smuzhiyun 	u8 pwrPdg[2][5];
538*4882a593Smuzhiyun 	u8 vpdPdg[2][5];
539*4882a593Smuzhiyun 	u8 pcdac[2][5];
540*4882a593Smuzhiyun 	u8 empty[2][5];
541*4882a593Smuzhiyun } __packed;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun struct cal_data_per_freq_ar9287 {
544*4882a593Smuzhiyun 	u8 pwrPdg[AR5416_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
545*4882a593Smuzhiyun 	u8 vpdPdg[AR5416_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
546*4882a593Smuzhiyun } __packed;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun union cal_data_per_freq_ar9287_u {
549*4882a593Smuzhiyun 	struct cal_data_op_loop_ar9287 calDataOpen;
550*4882a593Smuzhiyun 	struct cal_data_per_freq_ar9287 calDataClose;
551*4882a593Smuzhiyun } __packed;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun struct cal_ctl_data_ar9287 {
554*4882a593Smuzhiyun 	struct cal_ctl_edges
555*4882a593Smuzhiyun 	ctlEdges[AR9287_MAX_CHAINS][AR9287_NUM_BAND_EDGES];
556*4882a593Smuzhiyun } __packed;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun struct cal_ctl_data {
559*4882a593Smuzhiyun 	struct cal_ctl_edges
560*4882a593Smuzhiyun 	ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES];
561*4882a593Smuzhiyun } __packed;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun struct cal_ctl_data_4k {
564*4882a593Smuzhiyun 	struct cal_ctl_edges
565*4882a593Smuzhiyun 	ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES];
566*4882a593Smuzhiyun } __packed;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun struct ar5416_eeprom_def {
569*4882a593Smuzhiyun 	struct base_eep_header baseEepHeader;
570*4882a593Smuzhiyun 	u8 custData[64];
571*4882a593Smuzhiyun 	struct modal_eep_header modalHeader[2];
572*4882a593Smuzhiyun 	u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS];
573*4882a593Smuzhiyun 	u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS];
574*4882a593Smuzhiyun 	struct cal_data_per_freq
575*4882a593Smuzhiyun 	 calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS];
576*4882a593Smuzhiyun 	struct cal_data_per_freq
577*4882a593Smuzhiyun 	 calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS];
578*4882a593Smuzhiyun 	struct cal_target_power_leg
579*4882a593Smuzhiyun 	 calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS];
580*4882a593Smuzhiyun 	struct cal_target_power_ht
581*4882a593Smuzhiyun 	 calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS];
582*4882a593Smuzhiyun 	struct cal_target_power_ht
583*4882a593Smuzhiyun 	 calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS];
584*4882a593Smuzhiyun 	struct cal_target_power_leg
585*4882a593Smuzhiyun 	 calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS];
586*4882a593Smuzhiyun 	struct cal_target_power_leg
587*4882a593Smuzhiyun 	 calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS];
588*4882a593Smuzhiyun 	struct cal_target_power_ht
589*4882a593Smuzhiyun 	 calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS];
590*4882a593Smuzhiyun 	struct cal_target_power_ht
591*4882a593Smuzhiyun 	 calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS];
592*4882a593Smuzhiyun 	u8 ctlIndex[AR5416_NUM_CTLS];
593*4882a593Smuzhiyun 	struct cal_ctl_data ctlData[AR5416_NUM_CTLS];
594*4882a593Smuzhiyun 	u8 padding;
595*4882a593Smuzhiyun } __packed;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun struct ar5416_eeprom_4k {
598*4882a593Smuzhiyun 	struct base_eep_header_4k baseEepHeader;
599*4882a593Smuzhiyun 	u8 custData[20];
600*4882a593Smuzhiyun 	struct modal_eep_4k_header modalHeader;
601*4882a593Smuzhiyun 	u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS];
602*4882a593Smuzhiyun 	struct cal_data_per_freq_4k
603*4882a593Smuzhiyun 	calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS];
604*4882a593Smuzhiyun 	struct cal_target_power_leg
605*4882a593Smuzhiyun 	calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS];
606*4882a593Smuzhiyun 	struct cal_target_power_leg
607*4882a593Smuzhiyun 	calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
608*4882a593Smuzhiyun 	struct cal_target_power_ht
609*4882a593Smuzhiyun 	calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
610*4882a593Smuzhiyun 	struct cal_target_power_ht
611*4882a593Smuzhiyun 	calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS];
612*4882a593Smuzhiyun 	u8 ctlIndex[AR5416_EEP4K_NUM_CTLS];
613*4882a593Smuzhiyun 	struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS];
614*4882a593Smuzhiyun 	u8 padding;
615*4882a593Smuzhiyun } __packed;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun struct ar9287_eeprom {
618*4882a593Smuzhiyun 	struct base_eep_ar9287_header baseEepHeader;
619*4882a593Smuzhiyun 	u8 custData[AR9287_DATA_SZ];
620*4882a593Smuzhiyun 	struct modal_eep_ar9287_header modalHeader;
621*4882a593Smuzhiyun 	u8 calFreqPier2G[AR9287_NUM_2G_CAL_PIERS];
622*4882a593Smuzhiyun 	union cal_data_per_freq_ar9287_u
623*4882a593Smuzhiyun 	calPierData2G[AR9287_MAX_CHAINS][AR9287_NUM_2G_CAL_PIERS];
624*4882a593Smuzhiyun 	struct cal_target_power_leg
625*4882a593Smuzhiyun 	calTargetPowerCck[AR9287_NUM_2G_CCK_TARGET_POWERS];
626*4882a593Smuzhiyun 	struct cal_target_power_leg
627*4882a593Smuzhiyun 	calTargetPower2G[AR9287_NUM_2G_20_TARGET_POWERS];
628*4882a593Smuzhiyun 	struct cal_target_power_ht
629*4882a593Smuzhiyun 	calTargetPower2GHT20[AR9287_NUM_2G_20_TARGET_POWERS];
630*4882a593Smuzhiyun 	struct cal_target_power_ht
631*4882a593Smuzhiyun 	calTargetPower2GHT40[AR9287_NUM_2G_40_TARGET_POWERS];
632*4882a593Smuzhiyun 	u8 ctlIndex[AR9287_NUM_CTLS];
633*4882a593Smuzhiyun 	struct cal_ctl_data_ar9287 ctlData[AR9287_NUM_CTLS];
634*4882a593Smuzhiyun 	u8 padding;
635*4882a593Smuzhiyun } __packed;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun enum reg_ext_bitmap {
638*4882a593Smuzhiyun 	REG_EXT_FCC_MIDBAND = 0,
639*4882a593Smuzhiyun 	REG_EXT_JAPAN_MIDBAND = 1,
640*4882a593Smuzhiyun 	REG_EXT_FCC_DFS_HT40 = 2,
641*4882a593Smuzhiyun 	REG_EXT_JAPAN_NONDFS_HT40 = 3,
642*4882a593Smuzhiyun 	REG_EXT_JAPAN_DFS_HT40 = 4
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun struct ath9k_country_entry {
646*4882a593Smuzhiyun 	u16 countryCode;
647*4882a593Smuzhiyun 	u16 regDmnEnum;
648*4882a593Smuzhiyun 	u16 regDmn5G;
649*4882a593Smuzhiyun 	u16 regDmn2G;
650*4882a593Smuzhiyun 	u8 isMultidomain;
651*4882a593Smuzhiyun 	u8 iso[3];
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun struct eeprom_ops {
655*4882a593Smuzhiyun 	int (*check_eeprom)(struct ath_hw *hw);
656*4882a593Smuzhiyun 	u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param);
657*4882a593Smuzhiyun 	bool (*fill_eeprom)(struct ath_hw *hw);
658*4882a593Smuzhiyun 	u32 (*dump_eeprom)(struct ath_hw *hw, bool dump_base_hdr, u8 *buf,
659*4882a593Smuzhiyun 			   u32 len, u32 size);
660*4882a593Smuzhiyun 	int (*get_eeprom_ver)(struct ath_hw *hw);
661*4882a593Smuzhiyun 	int (*get_eeprom_rev)(struct ath_hw *hw);
662*4882a593Smuzhiyun 	void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan);
663*4882a593Smuzhiyun 	void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan);
664*4882a593Smuzhiyun 	void (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan,
665*4882a593Smuzhiyun 			   u16 cfgCtl, u8 twiceAntennaReduction,
666*4882a593Smuzhiyun 			   u8 powerLimit, bool test);
667*4882a593Smuzhiyun 	u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz);
668*4882a593Smuzhiyun 	u8 (*get_eepmisc)(struct ath_hw *ah);
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun void ath9k_hw_analog_shift_regwrite(struct ath_hw *ah, u32 reg, u32 val);
672*4882a593Smuzhiyun void ath9k_hw_analog_shift_rmw(struct ath_hw *ah, u32 reg, u32 mask,
673*4882a593Smuzhiyun 			       u32 shift, u32 val);
674*4882a593Smuzhiyun int16_t ath9k_hw_interpolate(u16 target, u16 srcLeft, u16 srcRight,
675*4882a593Smuzhiyun 			     int16_t targetLeft,
676*4882a593Smuzhiyun 			     int16_t targetRight);
677*4882a593Smuzhiyun bool ath9k_hw_get_lower_upper_index(u8 target, u8 *pList, u16 listSize,
678*4882a593Smuzhiyun 				    u16 *indexL, u16 *indexR);
679*4882a593Smuzhiyun bool ath9k_hw_nvram_read(struct ath_hw *ah, u32 off, u16 *data);
680*4882a593Smuzhiyun int ath9k_hw_nvram_swap_data(struct ath_hw *ah, bool *swap_needed, int size);
681*4882a593Smuzhiyun bool ath9k_hw_nvram_validate_checksum(struct ath_hw *ah, int size);
682*4882a593Smuzhiyun bool ath9k_hw_nvram_check_version(struct ath_hw *ah, int version, int minrev);
683*4882a593Smuzhiyun void ath9k_hw_usb_gen_fill_eeprom(struct ath_hw *ah, u16 *eep_data,
684*4882a593Smuzhiyun 				  int eep_start_loc, int size);
685*4882a593Smuzhiyun void ath9k_hw_fill_vpd_table(u8 pwrMin, u8 pwrMax, u8 *pPwrList,
686*4882a593Smuzhiyun 			     u8 *pVpdList, u16 numIntercepts,
687*4882a593Smuzhiyun 			     u8 *pRetVpdList);
688*4882a593Smuzhiyun void ath9k_hw_get_legacy_target_powers(struct ath_hw *ah,
689*4882a593Smuzhiyun 				       struct ath9k_channel *chan,
690*4882a593Smuzhiyun 				       struct cal_target_power_leg *powInfo,
691*4882a593Smuzhiyun 				       u16 numChannels,
692*4882a593Smuzhiyun 				       struct cal_target_power_leg *pNewPower,
693*4882a593Smuzhiyun 				       u16 numRates, bool isExtTarget);
694*4882a593Smuzhiyun void ath9k_hw_get_target_powers(struct ath_hw *ah,
695*4882a593Smuzhiyun 				struct ath9k_channel *chan,
696*4882a593Smuzhiyun 				struct cal_target_power_ht *powInfo,
697*4882a593Smuzhiyun 				u16 numChannels,
698*4882a593Smuzhiyun 				struct cal_target_power_ht *pNewPower,
699*4882a593Smuzhiyun 				u16 numRates, bool isHt40Target);
700*4882a593Smuzhiyun u16 ath9k_hw_get_max_edge_power(u16 freq, struct cal_ctl_edges *pRdEdgesPower,
701*4882a593Smuzhiyun 				bool is2GHz, int num_band_edges);
702*4882a593Smuzhiyun u16 ath9k_hw_get_scaled_power(struct ath_hw *ah, u16 power_limit,
703*4882a593Smuzhiyun 			      u8 antenna_reduction);
704*4882a593Smuzhiyun void ath9k_hw_update_regulatory_maxpower(struct ath_hw *ah);
705*4882a593Smuzhiyun int ath9k_hw_eeprom_init(struct ath_hw *ah);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun void ath9k_hw_get_gain_boundaries_pdadcs(struct ath_hw *ah,
708*4882a593Smuzhiyun 				struct ath9k_channel *chan,
709*4882a593Smuzhiyun 				void *pRawDataSet,
710*4882a593Smuzhiyun 				u8 *bChans, u16 availPiers,
711*4882a593Smuzhiyun 				u16 tPdGainOverlap,
712*4882a593Smuzhiyun 				u16 *pPdGainBoundaries, u8 *pPDADCValues,
713*4882a593Smuzhiyun 				u16 numXpdGains);
714*4882a593Smuzhiyun 
ath9k_hw_fbin2freq(u8 fbin,bool is2GHz)715*4882a593Smuzhiyun static inline u16 ath9k_hw_fbin2freq(u8 fbin, bool is2GHz)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	if (fbin == AR5416_BCHAN_UNUSED)
718*4882a593Smuzhiyun 		return fbin;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	return (u16) ((is2GHz) ? (2300 + fbin) : (4800 + 5 * fbin));
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun #define ar5416_get_ntxchains(_txchainmask)			\
724*4882a593Smuzhiyun 	(((_txchainmask >> 2) & 1) +                            \
725*4882a593Smuzhiyun 	 ((_txchainmask >> 1) & 1) + (_txchainmask & 1))
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun extern const struct eeprom_ops eep_def_ops;
728*4882a593Smuzhiyun extern const struct eeprom_ops eep_4k_ops;
729*4882a593Smuzhiyun extern const struct eeprom_ops eep_ar9287_ops;
730*4882a593Smuzhiyun extern const struct eeprom_ops eep_ar9287_ops;
731*4882a593Smuzhiyun extern const struct eeprom_ops eep_ar9300_ops;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun #endif /* EEPROM_H */
734