xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/calib.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun #include "hw-ops.h"
19*4882a593Smuzhiyun #include <linux/export.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Common calibration code */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 
ath9k_hw_get_nf_hist_mid(int16_t * nfCalBuffer)24*4882a593Smuzhiyun static int16_t ath9k_hw_get_nf_hist_mid(int16_t *nfCalBuffer)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	int16_t nfval;
27*4882a593Smuzhiyun 	int16_t sort[ATH9K_NF_CAL_HIST_MAX];
28*4882a593Smuzhiyun 	int i, j;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	for (i = 0; i < ATH9K_NF_CAL_HIST_MAX; i++)
31*4882a593Smuzhiyun 		sort[i] = nfCalBuffer[i];
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	for (i = 0; i < ATH9K_NF_CAL_HIST_MAX - 1; i++) {
34*4882a593Smuzhiyun 		for (j = 1; j < ATH9K_NF_CAL_HIST_MAX - i; j++) {
35*4882a593Smuzhiyun 			if (sort[j] > sort[j - 1]) {
36*4882a593Smuzhiyun 				nfval = sort[j];
37*4882a593Smuzhiyun 				sort[j] = sort[j - 1];
38*4882a593Smuzhiyun 				sort[j - 1] = nfval;
39*4882a593Smuzhiyun 			}
40*4882a593Smuzhiyun 		}
41*4882a593Smuzhiyun 	}
42*4882a593Smuzhiyun 	nfval = sort[(ATH9K_NF_CAL_HIST_MAX - 1) >> 1];
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	return nfval;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
ath9k_hw_get_nf_limits(struct ath_hw * ah,struct ath9k_channel * chan)47*4882a593Smuzhiyun static struct ath_nf_limits *ath9k_hw_get_nf_limits(struct ath_hw *ah,
48*4882a593Smuzhiyun 						    struct ath9k_channel *chan)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct ath_nf_limits *limit;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	if (!chan || IS_CHAN_2GHZ(chan))
53*4882a593Smuzhiyun 		limit = &ah->nf_2g;
54*4882a593Smuzhiyun 	else
55*4882a593Smuzhiyun 		limit = &ah->nf_5g;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return limit;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
ath9k_hw_get_default_nf(struct ath_hw * ah,struct ath9k_channel * chan,int chain)60*4882a593Smuzhiyun static s16 ath9k_hw_get_default_nf(struct ath_hw *ah,
61*4882a593Smuzhiyun 				   struct ath9k_channel *chan,
62*4882a593Smuzhiyun 				   int chain)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	s16 calib_nf = ath9k_hw_get_nf_limits(ah, chan)->cal[chain];
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (calib_nf)
67*4882a593Smuzhiyun 		return calib_nf;
68*4882a593Smuzhiyun 	else
69*4882a593Smuzhiyun 		return ath9k_hw_get_nf_limits(ah, chan)->nominal;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
ath9k_hw_getchan_noise(struct ath_hw * ah,struct ath9k_channel * chan,s16 nf)72*4882a593Smuzhiyun s16 ath9k_hw_getchan_noise(struct ath_hw *ah, struct ath9k_channel *chan,
73*4882a593Smuzhiyun 			   s16 nf)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	s8 noise = ATH_DEFAULT_NOISE_FLOOR;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	if (nf) {
78*4882a593Smuzhiyun 		s8 delta = nf - ATH9K_NF_CAL_NOISE_THRESH -
79*4882a593Smuzhiyun 			   ath9k_hw_get_default_nf(ah, chan, 0);
80*4882a593Smuzhiyun 		if (delta > 0)
81*4882a593Smuzhiyun 			noise += delta;
82*4882a593Smuzhiyun 	}
83*4882a593Smuzhiyun 	return noise;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_getchan_noise);
86*4882a593Smuzhiyun 
ath9k_hw_update_nfcal_hist_buffer(struct ath_hw * ah,struct ath9k_hw_cal_data * cal,int16_t * nfarray)87*4882a593Smuzhiyun static void ath9k_hw_update_nfcal_hist_buffer(struct ath_hw *ah,
88*4882a593Smuzhiyun 					      struct ath9k_hw_cal_data *cal,
89*4882a593Smuzhiyun 					      int16_t *nfarray)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
92*4882a593Smuzhiyun 	struct ath_nf_limits *limit;
93*4882a593Smuzhiyun 	struct ath9k_nfcal_hist *h;
94*4882a593Smuzhiyun 	bool high_nf_mid = false;
95*4882a593Smuzhiyun 	u8 chainmask = (ah->rxchainmask << 3) | ah->rxchainmask;
96*4882a593Smuzhiyun 	int i;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	h = cal->nfCalHist;
99*4882a593Smuzhiyun 	limit = ath9k_hw_get_nf_limits(ah, ah->curchan);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	for (i = 0; i < NUM_NF_READINGS; i++) {
102*4882a593Smuzhiyun 		if (!(chainmask & (1 << i)) ||
103*4882a593Smuzhiyun 		    ((i >= AR5416_MAX_CHAINS) && !IS_CHAN_HT40(ah->curchan)))
104*4882a593Smuzhiyun 			continue;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 		h[i].nfCalBuffer[h[i].currIndex] = nfarray[i];
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		if (++h[i].currIndex >= ATH9K_NF_CAL_HIST_MAX)
109*4882a593Smuzhiyun 			h[i].currIndex = 0;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		if (h[i].invalidNFcount > 0) {
112*4882a593Smuzhiyun 			h[i].invalidNFcount--;
113*4882a593Smuzhiyun 			h[i].privNF = nfarray[i];
114*4882a593Smuzhiyun 		} else {
115*4882a593Smuzhiyun 			h[i].privNF =
116*4882a593Smuzhiyun 				ath9k_hw_get_nf_hist_mid(h[i].nfCalBuffer);
117*4882a593Smuzhiyun 		}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		if (!h[i].privNF)
120*4882a593Smuzhiyun 			continue;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		if (h[i].privNF > limit->max) {
123*4882a593Smuzhiyun 			high_nf_mid = true;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 			ath_dbg(common, CALIBRATE,
126*4882a593Smuzhiyun 				"NFmid[%d] (%d) > MAX (%d), %s\n",
127*4882a593Smuzhiyun 				i, h[i].privNF, limit->max,
128*4882a593Smuzhiyun 				(test_bit(NFCAL_INTF, &cal->cal_flags) ?
129*4882a593Smuzhiyun 				 "not corrected (due to interference)" :
130*4882a593Smuzhiyun 				 "correcting to MAX"));
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 			/*
133*4882a593Smuzhiyun 			 * Normally we limit the average noise floor by the
134*4882a593Smuzhiyun 			 * hardware specific maximum here. However if we have
135*4882a593Smuzhiyun 			 * encountered stuck beacons because of interference,
136*4882a593Smuzhiyun 			 * we bypass this limit here in order to better deal
137*4882a593Smuzhiyun 			 * with our environment.
138*4882a593Smuzhiyun 			 */
139*4882a593Smuzhiyun 			if (!test_bit(NFCAL_INTF, &cal->cal_flags))
140*4882a593Smuzhiyun 				h[i].privNF = limit->max;
141*4882a593Smuzhiyun 		}
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/*
145*4882a593Smuzhiyun 	 * If the noise floor seems normal for all chains, assume that
146*4882a593Smuzhiyun 	 * there is no significant interference in the environment anymore.
147*4882a593Smuzhiyun 	 * Re-enable the enforcement of the NF maximum again.
148*4882a593Smuzhiyun 	 */
149*4882a593Smuzhiyun 	if (!high_nf_mid)
150*4882a593Smuzhiyun 		clear_bit(NFCAL_INTF, &cal->cal_flags);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
ath9k_hw_get_nf_thresh(struct ath_hw * ah,enum nl80211_band band,int16_t * nft)153*4882a593Smuzhiyun static bool ath9k_hw_get_nf_thresh(struct ath_hw *ah,
154*4882a593Smuzhiyun 				   enum nl80211_band band,
155*4882a593Smuzhiyun 				   int16_t *nft)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	switch (band) {
158*4882a593Smuzhiyun 	case NL80211_BAND_5GHZ:
159*4882a593Smuzhiyun 		*nft = (int8_t)ah->eep_ops->get_eeprom(ah, EEP_NFTHRESH_5);
160*4882a593Smuzhiyun 		break;
161*4882a593Smuzhiyun 	case NL80211_BAND_2GHZ:
162*4882a593Smuzhiyun 		*nft = (int8_t)ah->eep_ops->get_eeprom(ah, EEP_NFTHRESH_2);
163*4882a593Smuzhiyun 		break;
164*4882a593Smuzhiyun 	default:
165*4882a593Smuzhiyun 		BUG_ON(1);
166*4882a593Smuzhiyun 		return false;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return true;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
ath9k_hw_reset_calibration(struct ath_hw * ah,struct ath9k_cal_list * currCal)172*4882a593Smuzhiyun void ath9k_hw_reset_calibration(struct ath_hw *ah,
173*4882a593Smuzhiyun 				struct ath9k_cal_list *currCal)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	int i;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ath9k_hw_setup_calibration(ah, currCal);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	ah->cal_start_time = jiffies;
180*4882a593Smuzhiyun 	currCal->calState = CAL_RUNNING;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	for (i = 0; i < AR5416_MAX_CHAINS; i++) {
183*4882a593Smuzhiyun 		ah->meas0.sign[i] = 0;
184*4882a593Smuzhiyun 		ah->meas1.sign[i] = 0;
185*4882a593Smuzhiyun 		ah->meas2.sign[i] = 0;
186*4882a593Smuzhiyun 		ah->meas3.sign[i] = 0;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	ah->cal_samples = 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* This is done for the currently configured channel */
ath9k_hw_reset_calvalid(struct ath_hw * ah)193*4882a593Smuzhiyun bool ath9k_hw_reset_calvalid(struct ath_hw *ah)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
196*4882a593Smuzhiyun 	struct ath9k_cal_list *currCal = ah->cal_list_curr;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (!ah->caldata)
199*4882a593Smuzhiyun 		return true;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (!AR_SREV_9100(ah) && !AR_SREV_9160_10_OR_LATER(ah))
202*4882a593Smuzhiyun 		return true;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (currCal == NULL)
205*4882a593Smuzhiyun 		return true;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (currCal->calState != CAL_DONE) {
208*4882a593Smuzhiyun 		ath_dbg(common, CALIBRATE, "Calibration state incorrect, %d\n",
209*4882a593Smuzhiyun 			currCal->calState);
210*4882a593Smuzhiyun 		return true;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	currCal = ah->cal_list;
214*4882a593Smuzhiyun 	do {
215*4882a593Smuzhiyun 		ath_dbg(common, CALIBRATE, "Resetting Cal %d state for channel %u\n",
216*4882a593Smuzhiyun 			currCal->calData->calType,
217*4882a593Smuzhiyun 			ah->curchan->chan->center_freq);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		ah->caldata->CalValid &= ~currCal->calData->calType;
220*4882a593Smuzhiyun 		currCal->calState = CAL_WAITING;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		currCal = currCal->calNext;
223*4882a593Smuzhiyun 	} while (currCal != ah->cal_list);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return false;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_reset_calvalid);
228*4882a593Smuzhiyun 
ath9k_hw_start_nfcal(struct ath_hw * ah,bool update)229*4882a593Smuzhiyun void ath9k_hw_start_nfcal(struct ath_hw *ah, bool update)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	if (ah->caldata)
232*4882a593Smuzhiyun 		set_bit(NFCAL_PENDING, &ah->caldata->cal_flags);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
235*4882a593Smuzhiyun 		    AR_PHY_AGC_CONTROL_ENABLE_NF);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (update)
238*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
239*4882a593Smuzhiyun 		    AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
240*4882a593Smuzhiyun 	else
241*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
242*4882a593Smuzhiyun 		    AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
ath9k_hw_loadnf(struct ath_hw * ah,struct ath9k_channel * chan)247*4882a593Smuzhiyun int ath9k_hw_loadnf(struct ath_hw *ah, struct ath9k_channel *chan)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct ath9k_nfcal_hist *h = NULL;
250*4882a593Smuzhiyun 	unsigned i, j;
251*4882a593Smuzhiyun 	u8 chainmask = (ah->rxchainmask << 3) | ah->rxchainmask;
252*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
253*4882a593Smuzhiyun 	s16 default_nf = ath9k_hw_get_nf_limits(ah, chan)->nominal;
254*4882a593Smuzhiyun 	u32 bb_agc_ctl = REG_READ(ah, AR_PHY_AGC_CONTROL);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (ah->caldata)
257*4882a593Smuzhiyun 		h = ah->caldata->nfCalHist;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	ENABLE_REG_RMW_BUFFER(ah);
260*4882a593Smuzhiyun 	for (i = 0; i < NUM_NF_READINGS; i++) {
261*4882a593Smuzhiyun 		if (chainmask & (1 << i)) {
262*4882a593Smuzhiyun 			s16 nfval;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 			if ((i >= AR5416_MAX_CHAINS) && !IS_CHAN_HT40(chan))
265*4882a593Smuzhiyun 				continue;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 			if (ah->nf_override)
268*4882a593Smuzhiyun 				nfval = ah->nf_override;
269*4882a593Smuzhiyun 			else if (h)
270*4882a593Smuzhiyun 				nfval = h[i].privNF;
271*4882a593Smuzhiyun 			else {
272*4882a593Smuzhiyun 				/* Try to get calibrated noise floor value */
273*4882a593Smuzhiyun 				nfval =
274*4882a593Smuzhiyun 				    ath9k_hw_get_nf_limits(ah, chan)->cal[i];
275*4882a593Smuzhiyun 				if (nfval > -60 || nfval < -127)
276*4882a593Smuzhiyun 					nfval = default_nf;
277*4882a593Smuzhiyun 			}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 			REG_RMW(ah, ah->nf_regs[i],
280*4882a593Smuzhiyun 				(((u32) nfval << 1) & 0x1ff), 0x1ff);
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/*
285*4882a593Smuzhiyun 	 * stop NF cal if ongoing to ensure NF load completes immediately
286*4882a593Smuzhiyun 	 * (or after end rx/tx frame if ongoing)
287*4882a593Smuzhiyun 	 */
288*4882a593Smuzhiyun 	if (bb_agc_ctl & AR_PHY_AGC_CONTROL_NF) {
289*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
290*4882a593Smuzhiyun 		REG_RMW_BUFFER_FLUSH(ah);
291*4882a593Smuzhiyun 		ENABLE_REG_RMW_BUFFER(ah);
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/*
295*4882a593Smuzhiyun 	 * Load software filtered NF value into baseband internal minCCApwr
296*4882a593Smuzhiyun 	 * variable.
297*4882a593Smuzhiyun 	 */
298*4882a593Smuzhiyun 	REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
299*4882a593Smuzhiyun 		    AR_PHY_AGC_CONTROL_ENABLE_NF);
300*4882a593Smuzhiyun 	REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
301*4882a593Smuzhiyun 		    AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
302*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
303*4882a593Smuzhiyun 	REG_RMW_BUFFER_FLUSH(ah);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/*
306*4882a593Smuzhiyun 	 * Wait for load to complete, should be fast, a few 10s of us.
307*4882a593Smuzhiyun 	 * The max delay was changed from an original 250us to 22.2 msec.
308*4882a593Smuzhiyun 	 * This would increase timeout to the longest possible frame
309*4882a593Smuzhiyun 	 * (11n max length 22.1 msec)
310*4882a593Smuzhiyun 	 */
311*4882a593Smuzhiyun 	for (j = 0; j < 22200; j++) {
312*4882a593Smuzhiyun 		if ((REG_READ(ah, AR_PHY_AGC_CONTROL) &
313*4882a593Smuzhiyun 			      AR_PHY_AGC_CONTROL_NF) == 0)
314*4882a593Smuzhiyun 			break;
315*4882a593Smuzhiyun 		udelay(10);
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/*
319*4882a593Smuzhiyun 	 * Restart NF so it can continue.
320*4882a593Smuzhiyun 	 */
321*4882a593Smuzhiyun 	if (bb_agc_ctl & AR_PHY_AGC_CONTROL_NF) {
322*4882a593Smuzhiyun 		ENABLE_REG_RMW_BUFFER(ah);
323*4882a593Smuzhiyun 		if (bb_agc_ctl & AR_PHY_AGC_CONTROL_ENABLE_NF)
324*4882a593Smuzhiyun 			REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
325*4882a593Smuzhiyun 				    AR_PHY_AGC_CONTROL_ENABLE_NF);
326*4882a593Smuzhiyun 		if (bb_agc_ctl & AR_PHY_AGC_CONTROL_NO_UPDATE_NF)
327*4882a593Smuzhiyun 			REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
328*4882a593Smuzhiyun 				    AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
329*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
330*4882a593Smuzhiyun 		REG_RMW_BUFFER_FLUSH(ah);
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/*
334*4882a593Smuzhiyun 	 * We timed out waiting for the noisefloor to load, probably due to an
335*4882a593Smuzhiyun 	 * in-progress rx. Simply return here and allow the load plenty of time
336*4882a593Smuzhiyun 	 * to complete before the next calibration interval.  We need to avoid
337*4882a593Smuzhiyun 	 * trying to load -50 (which happens below) while the previous load is
338*4882a593Smuzhiyun 	 * still in progress as this can cause rx deafness. Instead by returning
339*4882a593Smuzhiyun 	 * here, the baseband nf cal will just be capped by our present
340*4882a593Smuzhiyun 	 * noisefloor until the next calibration timer.
341*4882a593Smuzhiyun 	 */
342*4882a593Smuzhiyun 	if (j == 22200) {
343*4882a593Smuzhiyun 		ath_dbg(common, ANY,
344*4882a593Smuzhiyun 			"Timeout while waiting for nf to load: AR_PHY_AGC_CONTROL=0x%x\n",
345*4882a593Smuzhiyun 			REG_READ(ah, AR_PHY_AGC_CONTROL));
346*4882a593Smuzhiyun 		return -ETIMEDOUT;
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/*
350*4882a593Smuzhiyun 	 * Restore maxCCAPower register parameter again so that we're not capped
351*4882a593Smuzhiyun 	 * by the median we just loaded.  This will be initial (and max) value
352*4882a593Smuzhiyun 	 * of next noise floor calibration the baseband does.
353*4882a593Smuzhiyun 	 */
354*4882a593Smuzhiyun 	ENABLE_REG_RMW_BUFFER(ah);
355*4882a593Smuzhiyun 	for (i = 0; i < NUM_NF_READINGS; i++) {
356*4882a593Smuzhiyun 		if (chainmask & (1 << i)) {
357*4882a593Smuzhiyun 			if ((i >= AR5416_MAX_CHAINS) && !IS_CHAN_HT40(chan))
358*4882a593Smuzhiyun 				continue;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 			REG_RMW(ah, ah->nf_regs[i],
361*4882a593Smuzhiyun 					(((u32) (-50) << 1) & 0x1ff), 0x1ff);
362*4882a593Smuzhiyun 		}
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 	REG_RMW_BUFFER_FLUSH(ah);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_loadnf);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 
ath9k_hw_nf_sanitize(struct ath_hw * ah,s16 * nf)371*4882a593Smuzhiyun static void ath9k_hw_nf_sanitize(struct ath_hw *ah, s16 *nf)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
374*4882a593Smuzhiyun 	struct ath_nf_limits *limit;
375*4882a593Smuzhiyun 	int i;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (IS_CHAN_2GHZ(ah->curchan))
378*4882a593Smuzhiyun 		limit = &ah->nf_2g;
379*4882a593Smuzhiyun 	else
380*4882a593Smuzhiyun 		limit = &ah->nf_5g;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	for (i = 0; i < NUM_NF_READINGS; i++) {
383*4882a593Smuzhiyun 		if (!nf[i])
384*4882a593Smuzhiyun 			continue;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 		ath_dbg(common, CALIBRATE,
387*4882a593Smuzhiyun 			"NF calibrated [%s] [chain %d] is %d\n",
388*4882a593Smuzhiyun 			(i >= 3 ? "ext" : "ctl"), i % 3, nf[i]);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		if (nf[i] > limit->max) {
391*4882a593Smuzhiyun 			ath_dbg(common, CALIBRATE,
392*4882a593Smuzhiyun 				"NF[%d] (%d) > MAX (%d), correcting to MAX\n",
393*4882a593Smuzhiyun 				i, nf[i], limit->max);
394*4882a593Smuzhiyun 			nf[i] = limit->max;
395*4882a593Smuzhiyun 		} else if (nf[i] < limit->min) {
396*4882a593Smuzhiyun 			ath_dbg(common, CALIBRATE,
397*4882a593Smuzhiyun 				"NF[%d] (%d) < MIN (%d), correcting to NOM\n",
398*4882a593Smuzhiyun 				i, nf[i], limit->min);
399*4882a593Smuzhiyun 			nf[i] = limit->nominal;
400*4882a593Smuzhiyun 		}
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
ath9k_hw_getnf(struct ath_hw * ah,struct ath9k_channel * chan)404*4882a593Smuzhiyun bool ath9k_hw_getnf(struct ath_hw *ah, struct ath9k_channel *chan)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
407*4882a593Smuzhiyun 	int16_t nf, nfThresh;
408*4882a593Smuzhiyun 	int16_t nfarray[NUM_NF_READINGS] = { 0 };
409*4882a593Smuzhiyun 	struct ath9k_nfcal_hist *h;
410*4882a593Smuzhiyun 	struct ieee80211_channel *c = chan->chan;
411*4882a593Smuzhiyun 	struct ath9k_hw_cal_data *caldata = ah->caldata;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	if (REG_READ(ah, AR_PHY_AGC_CONTROL) & AR_PHY_AGC_CONTROL_NF) {
414*4882a593Smuzhiyun 		ath_dbg(common, CALIBRATE,
415*4882a593Smuzhiyun 			"NF did not complete in calibration window\n");
416*4882a593Smuzhiyun 		return false;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	ath9k_hw_do_getnf(ah, nfarray);
420*4882a593Smuzhiyun 	ath9k_hw_nf_sanitize(ah, nfarray);
421*4882a593Smuzhiyun 	nf = nfarray[0];
422*4882a593Smuzhiyun 	if (ath9k_hw_get_nf_thresh(ah, c->band, &nfThresh)
423*4882a593Smuzhiyun 	    && nf > nfThresh) {
424*4882a593Smuzhiyun 		ath_dbg(common, CALIBRATE,
425*4882a593Smuzhiyun 			"noise floor failed detected; detected %d, threshold %d\n",
426*4882a593Smuzhiyun 			nf, nfThresh);
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (!caldata) {
430*4882a593Smuzhiyun 		chan->noisefloor = nf;
431*4882a593Smuzhiyun 		return false;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	h = caldata->nfCalHist;
435*4882a593Smuzhiyun 	clear_bit(NFCAL_PENDING, &caldata->cal_flags);
436*4882a593Smuzhiyun 	ath9k_hw_update_nfcal_hist_buffer(ah, caldata, nfarray);
437*4882a593Smuzhiyun 	chan->noisefloor = h[0].privNF;
438*4882a593Smuzhiyun 	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
439*4882a593Smuzhiyun 	return true;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_getnf);
442*4882a593Smuzhiyun 
ath9k_init_nfcal_hist_buffer(struct ath_hw * ah,struct ath9k_channel * chan)443*4882a593Smuzhiyun void ath9k_init_nfcal_hist_buffer(struct ath_hw *ah,
444*4882a593Smuzhiyun 				  struct ath9k_channel *chan)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	struct ath9k_nfcal_hist *h;
447*4882a593Smuzhiyun 	int i, j, k = 0;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	ah->caldata->channel = chan->channel;
450*4882a593Smuzhiyun 	ah->caldata->channelFlags = chan->channelFlags;
451*4882a593Smuzhiyun 	h = ah->caldata->nfCalHist;
452*4882a593Smuzhiyun 	for (i = 0; i < NUM_NF_READINGS; i++) {
453*4882a593Smuzhiyun 		h[i].currIndex = 0;
454*4882a593Smuzhiyun 		h[i].privNF = ath9k_hw_get_default_nf(ah, chan, k);
455*4882a593Smuzhiyun 		h[i].invalidNFcount = AR_PHY_CCA_FILTERWINDOW_LENGTH;
456*4882a593Smuzhiyun 		for (j = 0; j < ATH9K_NF_CAL_HIST_MAX; j++)
457*4882a593Smuzhiyun 			h[i].nfCalBuffer[j] = h[i].privNF;
458*4882a593Smuzhiyun 		if (++k >= AR5416_MAX_CHAINS)
459*4882a593Smuzhiyun 			k = 0;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 
ath9k_hw_bstuck_nfcal(struct ath_hw * ah)464*4882a593Smuzhiyun void ath9k_hw_bstuck_nfcal(struct ath_hw *ah)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct ath9k_hw_cal_data *caldata = ah->caldata;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	if (unlikely(!caldata))
469*4882a593Smuzhiyun 		return;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	/*
472*4882a593Smuzhiyun 	 * If beacons are stuck, the most likely cause is interference.
473*4882a593Smuzhiyun 	 * Triggering a noise floor calibration at this point helps the
474*4882a593Smuzhiyun 	 * hardware adapt to a noisy environment much faster.
475*4882a593Smuzhiyun 	 * To ensure that we recover from stuck beacons quickly, let
476*4882a593Smuzhiyun 	 * the baseband update the internal NF value itself, similar to
477*4882a593Smuzhiyun 	 * what is being done after a full reset.
478*4882a593Smuzhiyun 	 */
479*4882a593Smuzhiyun 	if (!test_bit(NFCAL_PENDING, &caldata->cal_flags))
480*4882a593Smuzhiyun 		ath9k_hw_start_nfcal(ah, true);
481*4882a593Smuzhiyun 	else if (!(REG_READ(ah, AR_PHY_AGC_CONTROL) & AR_PHY_AGC_CONTROL_NF))
482*4882a593Smuzhiyun 		ath9k_hw_getnf(ah, ah->curchan);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	set_bit(NFCAL_INTF, &caldata->cal_flags);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_bstuck_nfcal);
487*4882a593Smuzhiyun 
488