1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2010-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/export.h>
18*4882a593Smuzhiyun #include "hw.h"
19*4882a593Smuzhiyun #include "ar9003_phy.h"
20*4882a593Smuzhiyun #include "ar9003_eeprom.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define AR9300_OFDM_RATES 8
23*4882a593Smuzhiyun #define AR9300_HT_SS_RATES 8
24*4882a593Smuzhiyun #define AR9300_HT_DS_RATES 8
25*4882a593Smuzhiyun #define AR9300_HT_TS_RATES 8
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define AR9300_11NA_OFDM_SHIFT 0
28*4882a593Smuzhiyun #define AR9300_11NA_HT_SS_SHIFT 8
29*4882a593Smuzhiyun #define AR9300_11NA_HT_DS_SHIFT 16
30*4882a593Smuzhiyun #define AR9300_11NA_HT_TS_SHIFT 24
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define AR9300_11NG_OFDM_SHIFT 4
33*4882a593Smuzhiyun #define AR9300_11NG_HT_SS_SHIFT 12
34*4882a593Smuzhiyun #define AR9300_11NG_HT_DS_SHIFT 20
35*4882a593Smuzhiyun #define AR9300_11NG_HT_TS_SHIFT 28
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const int firstep_table[] =
38*4882a593Smuzhiyun /* level: 0 1 2 3 4 5 6 7 8 */
39*4882a593Smuzhiyun { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const int cycpwrThr1_table[] =
42*4882a593Smuzhiyun /* level: 0 1 2 3 4 5 6 7 8 */
43*4882a593Smuzhiyun { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * register values to turn OFDM weak signal detection OFF
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun static const int m1ThreshLow_off = 127;
49*4882a593Smuzhiyun static const int m2ThreshLow_off = 127;
50*4882a593Smuzhiyun static const int m1Thresh_off = 127;
51*4882a593Smuzhiyun static const int m2Thresh_off = 127;
52*4882a593Smuzhiyun static const int m2CountThr_off = 31;
53*4882a593Smuzhiyun static const int m2CountThrLow_off = 63;
54*4882a593Smuzhiyun static const int m1ThreshLowExt_off = 127;
55*4882a593Smuzhiyun static const int m2ThreshLowExt_off = 127;
56*4882a593Smuzhiyun static const int m1ThreshExt_off = 127;
57*4882a593Smuzhiyun static const int m2ThreshExt_off = 127;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const u8 ofdm2pwr[] = {
60*4882a593Smuzhiyun ALL_TARGET_LEGACY_6_24,
61*4882a593Smuzhiyun ALL_TARGET_LEGACY_6_24,
62*4882a593Smuzhiyun ALL_TARGET_LEGACY_6_24,
63*4882a593Smuzhiyun ALL_TARGET_LEGACY_6_24,
64*4882a593Smuzhiyun ALL_TARGET_LEGACY_6_24,
65*4882a593Smuzhiyun ALL_TARGET_LEGACY_36,
66*4882a593Smuzhiyun ALL_TARGET_LEGACY_48,
67*4882a593Smuzhiyun ALL_TARGET_LEGACY_54
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const u8 mcs2pwr_ht20[] = {
71*4882a593Smuzhiyun ALL_TARGET_HT20_0_8_16,
72*4882a593Smuzhiyun ALL_TARGET_HT20_1_3_9_11_17_19,
73*4882a593Smuzhiyun ALL_TARGET_HT20_1_3_9_11_17_19,
74*4882a593Smuzhiyun ALL_TARGET_HT20_1_3_9_11_17_19,
75*4882a593Smuzhiyun ALL_TARGET_HT20_4,
76*4882a593Smuzhiyun ALL_TARGET_HT20_5,
77*4882a593Smuzhiyun ALL_TARGET_HT20_6,
78*4882a593Smuzhiyun ALL_TARGET_HT20_7,
79*4882a593Smuzhiyun ALL_TARGET_HT20_0_8_16,
80*4882a593Smuzhiyun ALL_TARGET_HT20_1_3_9_11_17_19,
81*4882a593Smuzhiyun ALL_TARGET_HT20_1_3_9_11_17_19,
82*4882a593Smuzhiyun ALL_TARGET_HT20_1_3_9_11_17_19,
83*4882a593Smuzhiyun ALL_TARGET_HT20_12,
84*4882a593Smuzhiyun ALL_TARGET_HT20_13,
85*4882a593Smuzhiyun ALL_TARGET_HT20_14,
86*4882a593Smuzhiyun ALL_TARGET_HT20_15,
87*4882a593Smuzhiyun ALL_TARGET_HT20_0_8_16,
88*4882a593Smuzhiyun ALL_TARGET_HT20_1_3_9_11_17_19,
89*4882a593Smuzhiyun ALL_TARGET_HT20_1_3_9_11_17_19,
90*4882a593Smuzhiyun ALL_TARGET_HT20_1_3_9_11_17_19,
91*4882a593Smuzhiyun ALL_TARGET_HT20_20,
92*4882a593Smuzhiyun ALL_TARGET_HT20_21,
93*4882a593Smuzhiyun ALL_TARGET_HT20_22,
94*4882a593Smuzhiyun ALL_TARGET_HT20_23
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const u8 mcs2pwr_ht40[] = {
98*4882a593Smuzhiyun ALL_TARGET_HT40_0_8_16,
99*4882a593Smuzhiyun ALL_TARGET_HT40_1_3_9_11_17_19,
100*4882a593Smuzhiyun ALL_TARGET_HT40_1_3_9_11_17_19,
101*4882a593Smuzhiyun ALL_TARGET_HT40_1_3_9_11_17_19,
102*4882a593Smuzhiyun ALL_TARGET_HT40_4,
103*4882a593Smuzhiyun ALL_TARGET_HT40_5,
104*4882a593Smuzhiyun ALL_TARGET_HT40_6,
105*4882a593Smuzhiyun ALL_TARGET_HT40_7,
106*4882a593Smuzhiyun ALL_TARGET_HT40_0_8_16,
107*4882a593Smuzhiyun ALL_TARGET_HT40_1_3_9_11_17_19,
108*4882a593Smuzhiyun ALL_TARGET_HT40_1_3_9_11_17_19,
109*4882a593Smuzhiyun ALL_TARGET_HT40_1_3_9_11_17_19,
110*4882a593Smuzhiyun ALL_TARGET_HT40_12,
111*4882a593Smuzhiyun ALL_TARGET_HT40_13,
112*4882a593Smuzhiyun ALL_TARGET_HT40_14,
113*4882a593Smuzhiyun ALL_TARGET_HT40_15,
114*4882a593Smuzhiyun ALL_TARGET_HT40_0_8_16,
115*4882a593Smuzhiyun ALL_TARGET_HT40_1_3_9_11_17_19,
116*4882a593Smuzhiyun ALL_TARGET_HT40_1_3_9_11_17_19,
117*4882a593Smuzhiyun ALL_TARGET_HT40_1_3_9_11_17_19,
118*4882a593Smuzhiyun ALL_TARGET_HT40_20,
119*4882a593Smuzhiyun ALL_TARGET_HT40_21,
120*4882a593Smuzhiyun ALL_TARGET_HT40_22,
121*4882a593Smuzhiyun ALL_TARGET_HT40_23,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /**
125*4882a593Smuzhiyun * ar9003_hw_set_channel - set channel on single-chip device
126*4882a593Smuzhiyun * @ah: atheros hardware structure
127*4882a593Smuzhiyun * @chan:
128*4882a593Smuzhiyun *
129*4882a593Smuzhiyun * This is the function to change channel on single-chip devices, that is
130*4882a593Smuzhiyun * for AR9300 family of chipsets.
131*4882a593Smuzhiyun *
132*4882a593Smuzhiyun * This function takes the channel value in MHz and sets
133*4882a593Smuzhiyun * hardware channel value. Assumes writes have been enabled to analog bus.
134*4882a593Smuzhiyun *
135*4882a593Smuzhiyun * Actual Expression,
136*4882a593Smuzhiyun *
137*4882a593Smuzhiyun * For 2GHz channel,
138*4882a593Smuzhiyun * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
139*4882a593Smuzhiyun * (freq_ref = 40MHz)
140*4882a593Smuzhiyun *
141*4882a593Smuzhiyun * For 5GHz channel,
142*4882a593Smuzhiyun * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
143*4882a593Smuzhiyun * (freq_ref = 40MHz/(24>>amodeRefSel))
144*4882a593Smuzhiyun *
145*4882a593Smuzhiyun * For 5GHz channels which are 5MHz spaced,
146*4882a593Smuzhiyun * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
147*4882a593Smuzhiyun * (freq_ref = 40MHz)
148*4882a593Smuzhiyun */
ar9003_hw_set_channel(struct ath_hw * ah,struct ath9k_channel * chan)149*4882a593Smuzhiyun static int ar9003_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun u16 bMode, fracMode = 0, aModeRefSel = 0;
152*4882a593Smuzhiyun u32 freq, chan_frac, div, channelSel = 0, reg32 = 0;
153*4882a593Smuzhiyun struct chan_centers centers;
154*4882a593Smuzhiyun int loadSynthChannel;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun ath9k_hw_get_channel_centers(ah, chan, ¢ers);
157*4882a593Smuzhiyun freq = centers.synth_center;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (freq < 4800) { /* 2 GHz, fractional mode */
160*4882a593Smuzhiyun if (AR_SREV_9330(ah) || AR_SREV_9485(ah) ||
161*4882a593Smuzhiyun AR_SREV_9531(ah) || AR_SREV_9550(ah) ||
162*4882a593Smuzhiyun AR_SREV_9561(ah) || AR_SREV_9565(ah)) {
163*4882a593Smuzhiyun if (ah->is_clk_25mhz)
164*4882a593Smuzhiyun div = 75;
165*4882a593Smuzhiyun else
166*4882a593Smuzhiyun div = 120;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun channelSel = (freq * 4) / div;
169*4882a593Smuzhiyun chan_frac = (((freq * 4) % div) * 0x20000) / div;
170*4882a593Smuzhiyun channelSel = (channelSel << 17) | chan_frac;
171*4882a593Smuzhiyun } else if (AR_SREV_9340(ah)) {
172*4882a593Smuzhiyun if (ah->is_clk_25mhz) {
173*4882a593Smuzhiyun channelSel = (freq * 2) / 75;
174*4882a593Smuzhiyun chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
175*4882a593Smuzhiyun channelSel = (channelSel << 17) | chan_frac;
176*4882a593Smuzhiyun } else {
177*4882a593Smuzhiyun channelSel = CHANSEL_2G(freq) >> 1;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun } else {
180*4882a593Smuzhiyun channelSel = CHANSEL_2G(freq);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun /* Set to 2G mode */
183*4882a593Smuzhiyun bMode = 1;
184*4882a593Smuzhiyun } else {
185*4882a593Smuzhiyun if ((AR_SREV_9340(ah) || AR_SREV_9550(ah) ||
186*4882a593Smuzhiyun AR_SREV_9531(ah) || AR_SREV_9561(ah)) &&
187*4882a593Smuzhiyun ah->is_clk_25mhz) {
188*4882a593Smuzhiyun channelSel = freq / 75;
189*4882a593Smuzhiyun chan_frac = ((freq % 75) * 0x20000) / 75;
190*4882a593Smuzhiyun channelSel = (channelSel << 17) | chan_frac;
191*4882a593Smuzhiyun } else {
192*4882a593Smuzhiyun channelSel = CHANSEL_5G(freq);
193*4882a593Smuzhiyun /* Doubler is ON, so, divide channelSel by 2. */
194*4882a593Smuzhiyun channelSel >>= 1;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun /* Set to 5G mode */
197*4882a593Smuzhiyun bMode = 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Enable fractional mode for all channels */
201*4882a593Smuzhiyun fracMode = 1;
202*4882a593Smuzhiyun aModeRefSel = 0;
203*4882a593Smuzhiyun loadSynthChannel = 0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun reg32 = (bMode << 29);
206*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Enable Long shift Select for Synthesizer */
209*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_SYNTH4,
210*4882a593Smuzhiyun AR_PHY_SYNTH4_LONG_SHIFT_SELECT, 1);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Program Synth. setting */
213*4882a593Smuzhiyun reg32 = (channelSel << 2) | (fracMode << 30) |
214*4882a593Smuzhiyun (aModeRefSel << 28) | (loadSynthChannel << 31);
215*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Toggle Load Synth channel bit */
218*4882a593Smuzhiyun loadSynthChannel = 1;
219*4882a593Smuzhiyun reg32 = (channelSel << 2) | (fracMode << 30) |
220*4882a593Smuzhiyun (aModeRefSel << 28) | (loadSynthChannel << 31);
221*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ah->curchan = chan;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /**
229*4882a593Smuzhiyun * ar9003_hw_spur_mitigate_mrc_cck - convert baseband spur frequency
230*4882a593Smuzhiyun * @ah: atheros hardware structure
231*4882a593Smuzhiyun * @chan:
232*4882a593Smuzhiyun *
233*4882a593Smuzhiyun * For single-chip solutions. Converts to baseband spur frequency given the
234*4882a593Smuzhiyun * input channel frequency and compute register settings below.
235*4882a593Smuzhiyun *
236*4882a593Smuzhiyun * Spur mitigation for MRC CCK
237*4882a593Smuzhiyun */
ar9003_hw_spur_mitigate_mrc_cck(struct ath_hw * ah,struct ath9k_channel * chan)238*4882a593Smuzhiyun static void ar9003_hw_spur_mitigate_mrc_cck(struct ath_hw *ah,
239*4882a593Smuzhiyun struct ath9k_channel *chan)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun static const u32 spur_freq[4] = { 2420, 2440, 2464, 2480 };
242*4882a593Smuzhiyun int cur_bb_spur, negative = 0, cck_spur_freq;
243*4882a593Smuzhiyun int i;
244*4882a593Smuzhiyun int range, max_spur_cnts, synth_freq;
245*4882a593Smuzhiyun u8 *spur_fbin_ptr = ar9003_get_spur_chan_ptr(ah, IS_CHAN_2GHZ(chan));
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * Need to verify range +/- 10 MHz in control channel, otherwise spur
249*4882a593Smuzhiyun * is out-of-band and can be ignored.
250*4882a593Smuzhiyun */
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
253*4882a593Smuzhiyun AR_SREV_9550(ah) || AR_SREV_9561(ah)) {
254*4882a593Smuzhiyun if (spur_fbin_ptr[0] == 0) /* No spur */
255*4882a593Smuzhiyun return;
256*4882a593Smuzhiyun max_spur_cnts = 5;
257*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
258*4882a593Smuzhiyun range = 19;
259*4882a593Smuzhiyun if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
260*4882a593Smuzhiyun AR_PHY_GC_DYN2040_PRI_CH) == 0)
261*4882a593Smuzhiyun synth_freq = chan->channel + 10;
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun synth_freq = chan->channel - 10;
264*4882a593Smuzhiyun } else {
265*4882a593Smuzhiyun range = 10;
266*4882a593Smuzhiyun synth_freq = chan->channel;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun } else {
269*4882a593Smuzhiyun range = AR_SREV_9462(ah) ? 5 : 10;
270*4882a593Smuzhiyun max_spur_cnts = 4;
271*4882a593Smuzhiyun synth_freq = chan->channel;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun for (i = 0; i < max_spur_cnts; i++) {
275*4882a593Smuzhiyun if (AR_SREV_9462(ah) && (i == 0 || i == 3))
276*4882a593Smuzhiyun continue;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun negative = 0;
279*4882a593Smuzhiyun if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
280*4882a593Smuzhiyun AR_SREV_9550(ah) || AR_SREV_9561(ah))
281*4882a593Smuzhiyun cur_bb_spur = ath9k_hw_fbin2freq(spur_fbin_ptr[i],
282*4882a593Smuzhiyun IS_CHAN_2GHZ(chan));
283*4882a593Smuzhiyun else
284*4882a593Smuzhiyun cur_bb_spur = spur_freq[i];
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun cur_bb_spur -= synth_freq;
287*4882a593Smuzhiyun if (cur_bb_spur < 0) {
288*4882a593Smuzhiyun negative = 1;
289*4882a593Smuzhiyun cur_bb_spur = -cur_bb_spur;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun if (cur_bb_spur < range) {
292*4882a593Smuzhiyun cck_spur_freq = (int)((cur_bb_spur << 19) / 11);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (negative == 1)
295*4882a593Smuzhiyun cck_spur_freq = -cck_spur_freq;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun cck_spur_freq = cck_spur_freq & 0xfffff;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
300*4882a593Smuzhiyun AR_PHY_AGC_CONTROL_YCOK_MAX, 0x7);
301*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
302*4882a593Smuzhiyun AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR, 0x7f);
303*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
304*4882a593Smuzhiyun AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE,
305*4882a593Smuzhiyun 0x2);
306*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
307*4882a593Smuzhiyun AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT,
308*4882a593Smuzhiyun 0x1);
309*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
310*4882a593Smuzhiyun AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ,
311*4882a593Smuzhiyun cck_spur_freq);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
318*4882a593Smuzhiyun AR_PHY_AGC_CONTROL_YCOK_MAX, 0x5);
319*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
320*4882a593Smuzhiyun AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT, 0x0);
321*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
322*4882a593Smuzhiyun AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, 0x0);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Clean all spur register fields */
ar9003_hw_spur_ofdm_clear(struct ath_hw * ah)326*4882a593Smuzhiyun static void ar9003_hw_spur_ofdm_clear(struct ath_hw *ah)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING4,
329*4882a593Smuzhiyun AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0);
330*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING11,
331*4882a593Smuzhiyun AR_PHY_TIMING11_SPUR_FREQ_SD, 0);
332*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING11,
333*4882a593Smuzhiyun AR_PHY_TIMING11_SPUR_DELTA_PHASE, 0);
334*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
335*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, 0);
336*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING11,
337*4882a593Smuzhiyun AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0);
338*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING11,
339*4882a593Smuzhiyun AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0);
340*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING4,
341*4882a593Smuzhiyun AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0);
342*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
343*4882a593Smuzhiyun AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 0);
344*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
345*4882a593Smuzhiyun AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 0);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
348*4882a593Smuzhiyun AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0);
349*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING4,
350*4882a593Smuzhiyun AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0);
351*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING4,
352*4882a593Smuzhiyun AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0);
353*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
354*4882a593Smuzhiyun AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, 0);
355*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
356*4882a593Smuzhiyun AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, 0);
357*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
358*4882a593Smuzhiyun AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, 0);
359*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
360*4882a593Smuzhiyun AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0);
361*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
362*4882a593Smuzhiyun AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0);
363*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
364*4882a593Smuzhiyun AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0);
365*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
366*4882a593Smuzhiyun AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
ar9003_hw_spur_ofdm(struct ath_hw * ah,int freq_offset,int spur_freq_sd,int spur_delta_phase,int spur_subchannel_sd,int range,int synth_freq)369*4882a593Smuzhiyun static void ar9003_hw_spur_ofdm(struct ath_hw *ah,
370*4882a593Smuzhiyun int freq_offset,
371*4882a593Smuzhiyun int spur_freq_sd,
372*4882a593Smuzhiyun int spur_delta_phase,
373*4882a593Smuzhiyun int spur_subchannel_sd,
374*4882a593Smuzhiyun int range,
375*4882a593Smuzhiyun int synth_freq)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun int mask_index = 0;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* OFDM Spur mitigation */
380*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING4,
381*4882a593Smuzhiyun AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0x1);
382*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING11,
383*4882a593Smuzhiyun AR_PHY_TIMING11_SPUR_FREQ_SD, spur_freq_sd);
384*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING11,
385*4882a593Smuzhiyun AR_PHY_TIMING11_SPUR_DELTA_PHASE, spur_delta_phase);
386*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
387*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, spur_subchannel_sd);
388*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING11,
389*4882a593Smuzhiyun AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0x1);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (!(AR_SREV_9565(ah) && range == 10 && synth_freq == 2437))
392*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING11,
393*4882a593Smuzhiyun AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0x1);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING4,
396*4882a593Smuzhiyun AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0x1);
397*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
398*4882a593Smuzhiyun AR_PHY_SPUR_REG_SPUR_RSSI_THRESH, 34);
399*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
400*4882a593Smuzhiyun AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 1);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (!AR_SREV_9340(ah) &&
403*4882a593Smuzhiyun REG_READ_FIELD(ah, AR_PHY_MODE,
404*4882a593Smuzhiyun AR_PHY_MODE_DYNAMIC) == 0x1)
405*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
406*4882a593Smuzhiyun AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 1);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun mask_index = (freq_offset << 4) / 5;
409*4882a593Smuzhiyun if (mask_index < 0)
410*4882a593Smuzhiyun mask_index = mask_index - 1;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun mask_index = mask_index & 0x7f;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
415*4882a593Smuzhiyun AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0x1);
416*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING4,
417*4882a593Smuzhiyun AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0x1);
418*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING4,
419*4882a593Smuzhiyun AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0x1);
420*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
421*4882a593Smuzhiyun AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, mask_index);
422*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
423*4882a593Smuzhiyun AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, mask_index);
424*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
425*4882a593Smuzhiyun AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, mask_index);
426*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
427*4882a593Smuzhiyun AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0xc);
428*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
429*4882a593Smuzhiyun AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0xc);
430*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
431*4882a593Smuzhiyun AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
432*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
433*4882a593Smuzhiyun AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0xff);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
ar9003_hw_spur_ofdm_9565(struct ath_hw * ah,int freq_offset)436*4882a593Smuzhiyun static void ar9003_hw_spur_ofdm_9565(struct ath_hw *ah,
437*4882a593Smuzhiyun int freq_offset)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun int mask_index = 0;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun mask_index = (freq_offset << 4) / 5;
442*4882a593Smuzhiyun if (mask_index < 0)
443*4882a593Smuzhiyun mask_index = mask_index - 1;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun mask_index = mask_index & 0x7f;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
448*4882a593Smuzhiyun AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_B,
449*4882a593Smuzhiyun mask_index);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* A == B */
452*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_B,
453*4882a593Smuzhiyun AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A,
454*4882a593Smuzhiyun mask_index);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
457*4882a593Smuzhiyun AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_B,
458*4882a593Smuzhiyun mask_index);
459*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
460*4882a593Smuzhiyun AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_B, 0xe);
461*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
462*4882a593Smuzhiyun AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_B, 0xe);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* A == B */
465*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_B,
466*4882a593Smuzhiyun AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
ar9003_hw_spur_ofdm_work(struct ath_hw * ah,struct ath9k_channel * chan,int freq_offset,int range,int synth_freq)469*4882a593Smuzhiyun static void ar9003_hw_spur_ofdm_work(struct ath_hw *ah,
470*4882a593Smuzhiyun struct ath9k_channel *chan,
471*4882a593Smuzhiyun int freq_offset,
472*4882a593Smuzhiyun int range,
473*4882a593Smuzhiyun int synth_freq)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun int spur_freq_sd = 0;
476*4882a593Smuzhiyun int spur_subchannel_sd = 0;
477*4882a593Smuzhiyun int spur_delta_phase = 0;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
480*4882a593Smuzhiyun if (freq_offset < 0) {
481*4882a593Smuzhiyun if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
482*4882a593Smuzhiyun AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
483*4882a593Smuzhiyun spur_subchannel_sd = 1;
484*4882a593Smuzhiyun else
485*4882a593Smuzhiyun spur_subchannel_sd = 0;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun spur_freq_sd = ((freq_offset + 10) << 9) / 11;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun } else {
490*4882a593Smuzhiyun if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
491*4882a593Smuzhiyun AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
492*4882a593Smuzhiyun spur_subchannel_sd = 0;
493*4882a593Smuzhiyun else
494*4882a593Smuzhiyun spur_subchannel_sd = 1;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun spur_freq_sd = ((freq_offset - 10) << 9) / 11;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun spur_delta_phase = (freq_offset << 17) / 5;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun } else {
503*4882a593Smuzhiyun spur_subchannel_sd = 0;
504*4882a593Smuzhiyun spur_freq_sd = (freq_offset << 9) /11;
505*4882a593Smuzhiyun spur_delta_phase = (freq_offset << 18) / 5;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun spur_freq_sd = spur_freq_sd & 0x3ff;
509*4882a593Smuzhiyun spur_delta_phase = spur_delta_phase & 0xfffff;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun ar9003_hw_spur_ofdm(ah,
512*4882a593Smuzhiyun freq_offset,
513*4882a593Smuzhiyun spur_freq_sd,
514*4882a593Smuzhiyun spur_delta_phase,
515*4882a593Smuzhiyun spur_subchannel_sd,
516*4882a593Smuzhiyun range, synth_freq);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* Spur mitigation for OFDM */
ar9003_hw_spur_mitigate_ofdm(struct ath_hw * ah,struct ath9k_channel * chan)520*4882a593Smuzhiyun static void ar9003_hw_spur_mitigate_ofdm(struct ath_hw *ah,
521*4882a593Smuzhiyun struct ath9k_channel *chan)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun int synth_freq;
524*4882a593Smuzhiyun int range = 10;
525*4882a593Smuzhiyun int freq_offset = 0;
526*4882a593Smuzhiyun int mode;
527*4882a593Smuzhiyun u8* spurChansPtr;
528*4882a593Smuzhiyun unsigned int i;
529*4882a593Smuzhiyun struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun if (IS_CHAN_5GHZ(chan)) {
532*4882a593Smuzhiyun spurChansPtr = &(eep->modalHeader5G.spurChans[0]);
533*4882a593Smuzhiyun mode = 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun else {
536*4882a593Smuzhiyun spurChansPtr = &(eep->modalHeader2G.spurChans[0]);
537*4882a593Smuzhiyun mode = 1;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (spurChansPtr[0] == 0)
541*4882a593Smuzhiyun return; /* No spur in the mode */
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
544*4882a593Smuzhiyun range = 19;
545*4882a593Smuzhiyun if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
546*4882a593Smuzhiyun AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
547*4882a593Smuzhiyun synth_freq = chan->channel - 10;
548*4882a593Smuzhiyun else
549*4882a593Smuzhiyun synth_freq = chan->channel + 10;
550*4882a593Smuzhiyun } else {
551*4882a593Smuzhiyun range = 10;
552*4882a593Smuzhiyun synth_freq = chan->channel;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun ar9003_hw_spur_ofdm_clear(ah);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun for (i = 0; i < AR_EEPROM_MODAL_SPURS && spurChansPtr[i]; i++) {
558*4882a593Smuzhiyun freq_offset = ath9k_hw_fbin2freq(spurChansPtr[i], mode);
559*4882a593Smuzhiyun freq_offset -= synth_freq;
560*4882a593Smuzhiyun if (abs(freq_offset) < range) {
561*4882a593Smuzhiyun ar9003_hw_spur_ofdm_work(ah, chan, freq_offset,
562*4882a593Smuzhiyun range, synth_freq);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (AR_SREV_9565(ah) && (i < 4)) {
565*4882a593Smuzhiyun freq_offset = ath9k_hw_fbin2freq(spurChansPtr[i + 1],
566*4882a593Smuzhiyun mode);
567*4882a593Smuzhiyun freq_offset -= synth_freq;
568*4882a593Smuzhiyun if (abs(freq_offset) < range)
569*4882a593Smuzhiyun ar9003_hw_spur_ofdm_9565(ah, freq_offset);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
ar9003_hw_spur_mitigate(struct ath_hw * ah,struct ath9k_channel * chan)577*4882a593Smuzhiyun static void ar9003_hw_spur_mitigate(struct ath_hw *ah,
578*4882a593Smuzhiyun struct ath9k_channel *chan)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun if (!AR_SREV_9565(ah))
581*4882a593Smuzhiyun ar9003_hw_spur_mitigate_mrc_cck(ah, chan);
582*4882a593Smuzhiyun ar9003_hw_spur_mitigate_ofdm(ah, chan);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
ar9003_hw_compute_pll_control_soc(struct ath_hw * ah,struct ath9k_channel * chan)585*4882a593Smuzhiyun static u32 ar9003_hw_compute_pll_control_soc(struct ath_hw *ah,
586*4882a593Smuzhiyun struct ath9k_channel *chan)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun u32 pll;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun pll = SM(0x5, AR_RTC_9300_SOC_PLL_REFDIV);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (chan && IS_CHAN_HALF_RATE(chan))
593*4882a593Smuzhiyun pll |= SM(0x1, AR_RTC_9300_SOC_PLL_CLKSEL);
594*4882a593Smuzhiyun else if (chan && IS_CHAN_QUARTER_RATE(chan))
595*4882a593Smuzhiyun pll |= SM(0x2, AR_RTC_9300_SOC_PLL_CLKSEL);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun pll |= SM(0x2c, AR_RTC_9300_SOC_PLL_DIV_INT);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun return pll;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
ar9003_hw_compute_pll_control(struct ath_hw * ah,struct ath9k_channel * chan)602*4882a593Smuzhiyun static u32 ar9003_hw_compute_pll_control(struct ath_hw *ah,
603*4882a593Smuzhiyun struct ath9k_channel *chan)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun u32 pll;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun pll = SM(0x5, AR_RTC_9300_PLL_REFDIV);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (chan && IS_CHAN_HALF_RATE(chan))
610*4882a593Smuzhiyun pll |= SM(0x1, AR_RTC_9300_PLL_CLKSEL);
611*4882a593Smuzhiyun else if (chan && IS_CHAN_QUARTER_RATE(chan))
612*4882a593Smuzhiyun pll |= SM(0x2, AR_RTC_9300_PLL_CLKSEL);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun pll |= SM(0x2c, AR_RTC_9300_PLL_DIV);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return pll;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
ar9003_hw_set_channel_regs(struct ath_hw * ah,struct ath9k_channel * chan)619*4882a593Smuzhiyun static void ar9003_hw_set_channel_regs(struct ath_hw *ah,
620*4882a593Smuzhiyun struct ath9k_channel *chan)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun u32 phymode;
623*4882a593Smuzhiyun u32 enableDacFifo = 0;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun enableDacFifo =
626*4882a593Smuzhiyun (REG_READ(ah, AR_PHY_GEN_CTRL) & AR_PHY_GC_ENABLE_DAC_FIFO);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* Enable 11n HT, 20 MHz */
629*4882a593Smuzhiyun phymode = AR_PHY_GC_HT_EN | AR_PHY_GC_SHORT_GI_40 | enableDacFifo;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (!AR_SREV_9561(ah))
632*4882a593Smuzhiyun phymode |= AR_PHY_GC_SINGLE_HT_LTF1;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* Configure baseband for dynamic 20/40 operation */
635*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
636*4882a593Smuzhiyun phymode |= AR_PHY_GC_DYN2040_EN;
637*4882a593Smuzhiyun /* Configure control (primary) channel at +-10MHz */
638*4882a593Smuzhiyun if (IS_CHAN_HT40PLUS(chan))
639*4882a593Smuzhiyun phymode |= AR_PHY_GC_DYN2040_PRI_CH;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* make sure we preserve INI settings */
644*4882a593Smuzhiyun phymode |= REG_READ(ah, AR_PHY_GEN_CTRL);
645*4882a593Smuzhiyun /* turn off Green Field detection for STA for now */
646*4882a593Smuzhiyun phymode &= ~AR_PHY_GC_GF_DETECT_EN;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_GEN_CTRL, phymode);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* Configure MAC for 20/40 operation */
651*4882a593Smuzhiyun ath9k_hw_set11nmac2040(ah, chan);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* global transmit timeout (25 TUs default)*/
654*4882a593Smuzhiyun REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
655*4882a593Smuzhiyun /* carrier sense timeout */
656*4882a593Smuzhiyun REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
ar9003_hw_init_bb(struct ath_hw * ah,struct ath9k_channel * chan)659*4882a593Smuzhiyun static void ar9003_hw_init_bb(struct ath_hw *ah,
660*4882a593Smuzhiyun struct ath9k_channel *chan)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun u32 synthDelay;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /*
665*4882a593Smuzhiyun * Wait for the frequency synth to settle (synth goes on
666*4882a593Smuzhiyun * via AR_PHY_ACTIVE_EN). Read the phy active delay register.
667*4882a593Smuzhiyun * Value is in 100ns increments.
668*4882a593Smuzhiyun */
669*4882a593Smuzhiyun synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* Activate the PHY (includes baseband activate + synthesizer on) */
672*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
673*4882a593Smuzhiyun ath9k_hw_synth_delay(ah, chan, synthDelay);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
ar9003_hw_set_chain_masks(struct ath_hw * ah,u8 rx,u8 tx)676*4882a593Smuzhiyun void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun if (ah->caps.tx_chainmask == 5 || ah->caps.rx_chainmask == 5)
679*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
680*4882a593Smuzhiyun AR_PHY_SWAP_ALT_CHAIN);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx);
683*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && (tx == 0x7))
686*4882a593Smuzhiyun tx = 3;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun REG_WRITE(ah, AR_SELFGEN_MASK, tx);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun * Override INI values with chip specific configuration.
693*4882a593Smuzhiyun */
ar9003_hw_override_ini(struct ath_hw * ah)694*4882a593Smuzhiyun static void ar9003_hw_override_ini(struct ath_hw *ah)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun u32 val;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /*
699*4882a593Smuzhiyun * Set the RX_ABORT and RX_DIS and clear it only after
700*4882a593Smuzhiyun * RXE is set for MAC. This prevents frames with
701*4882a593Smuzhiyun * corrupted descriptor status.
702*4882a593Smuzhiyun */
703*4882a593Smuzhiyun REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /*
706*4882a593Smuzhiyun * For AR9280 and above, there is a new feature that allows
707*4882a593Smuzhiyun * Multicast search based on both MAC Address and Key ID. By default,
708*4882a593Smuzhiyun * this feature is enabled. But since the driver is not using this
709*4882a593Smuzhiyun * feature, we switch it off; otherwise multicast search based on
710*4882a593Smuzhiyun * MAC addr only will fail.
711*4882a593Smuzhiyun */
712*4882a593Smuzhiyun val = REG_READ(ah, AR_PCU_MISC_MODE2) & (~AR_ADHOC_MCAST_KEYID_ENABLE);
713*4882a593Smuzhiyun val |= AR_AGG_WEP_ENABLE_FIX |
714*4882a593Smuzhiyun AR_AGG_WEP_ENABLE |
715*4882a593Smuzhiyun AR_PCU_MISC_MODE2_CFP_IGNORE;
716*4882a593Smuzhiyun REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
719*4882a593Smuzhiyun REG_WRITE(ah, AR_GLB_SWREG_DISCONT_MODE,
720*4882a593Smuzhiyun AR_GLB_SWREG_DISCONT_EN_BT_WLAN);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (REG_READ_FIELD(ah, AR_PHY_TX_IQCAL_CONTROL_0,
723*4882a593Smuzhiyun AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL))
724*4882a593Smuzhiyun ah->enabled_cals |= TX_IQ_CAL;
725*4882a593Smuzhiyun else
726*4882a593Smuzhiyun ah->enabled_cals &= ~TX_IQ_CAL;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (REG_READ(ah, AR_PHY_CL_CAL_CTL) & AR_PHY_CL_CAL_ENABLE)
731*4882a593Smuzhiyun ah->enabled_cals |= TX_CL_CAL;
732*4882a593Smuzhiyun else
733*4882a593Smuzhiyun ah->enabled_cals &= ~TX_CL_CAL;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun if (AR_SREV_9340(ah) || AR_SREV_9531(ah) || AR_SREV_9550(ah) ||
736*4882a593Smuzhiyun AR_SREV_9561(ah)) {
737*4882a593Smuzhiyun if (ah->is_clk_25mhz) {
738*4882a593Smuzhiyun REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
739*4882a593Smuzhiyun REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
740*4882a593Smuzhiyun REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
741*4882a593Smuzhiyun } else {
742*4882a593Smuzhiyun REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
743*4882a593Smuzhiyun REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
744*4882a593Smuzhiyun REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun udelay(100);
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
ar9003_hw_prog_ini(struct ath_hw * ah,struct ar5416IniArray * iniArr,int column)750*4882a593Smuzhiyun static void ar9003_hw_prog_ini(struct ath_hw *ah,
751*4882a593Smuzhiyun struct ar5416IniArray *iniArr,
752*4882a593Smuzhiyun int column)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun unsigned int i, regWrites = 0;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* New INI format: Array may be undefined (pre, core, post arrays) */
757*4882a593Smuzhiyun if (!iniArr->ia_array)
758*4882a593Smuzhiyun return;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /*
761*4882a593Smuzhiyun * New INI format: Pre, core, and post arrays for a given subsystem
762*4882a593Smuzhiyun * may be modal (> 2 columns) or non-modal (2 columns). Determine if
763*4882a593Smuzhiyun * the array is non-modal and force the column to 1.
764*4882a593Smuzhiyun */
765*4882a593Smuzhiyun if (column >= iniArr->ia_columns)
766*4882a593Smuzhiyun column = 1;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun for (i = 0; i < iniArr->ia_rows; i++) {
769*4882a593Smuzhiyun u32 reg = INI_RA(iniArr, i, 0);
770*4882a593Smuzhiyun u32 val = INI_RA(iniArr, i, column);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun REG_WRITE(ah, reg, val);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun DO_DELAY(regWrites);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
ar9550_hw_get_modes_txgain_index(struct ath_hw * ah,struct ath9k_channel * chan)778*4882a593Smuzhiyun static int ar9550_hw_get_modes_txgain_index(struct ath_hw *ah,
779*4882a593Smuzhiyun struct ath9k_channel *chan)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun int ret;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan)) {
784*4882a593Smuzhiyun if (IS_CHAN_HT40(chan))
785*4882a593Smuzhiyun return 7;
786*4882a593Smuzhiyun else
787*4882a593Smuzhiyun return 8;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (chan->channel <= 5350)
791*4882a593Smuzhiyun ret = 1;
792*4882a593Smuzhiyun else if ((chan->channel > 5350) && (chan->channel <= 5600))
793*4882a593Smuzhiyun ret = 3;
794*4882a593Smuzhiyun else
795*4882a593Smuzhiyun ret = 5;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun if (IS_CHAN_HT40(chan))
798*4882a593Smuzhiyun ret++;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun return ret;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
ar9561_hw_get_modes_txgain_index(struct ath_hw * ah,struct ath9k_channel * chan)803*4882a593Smuzhiyun static int ar9561_hw_get_modes_txgain_index(struct ath_hw *ah,
804*4882a593Smuzhiyun struct ath9k_channel *chan)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan)) {
807*4882a593Smuzhiyun if (IS_CHAN_HT40(chan))
808*4882a593Smuzhiyun return 1;
809*4882a593Smuzhiyun else
810*4882a593Smuzhiyun return 2;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun return 0;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
ar9003_doubler_fix(struct ath_hw * ah)816*4882a593Smuzhiyun static void ar9003_doubler_fix(struct ath_hw *ah)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun if (AR_SREV_9300(ah) || AR_SREV_9580(ah) || AR_SREV_9550(ah)) {
819*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_65NM_CH0_RXTX2,
820*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK_S |
821*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK_S, 0);
822*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_65NM_CH1_RXTX2,
823*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK_S |
824*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK_S, 0);
825*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_65NM_CH2_RXTX2,
826*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK_S |
827*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK_S, 0);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun udelay(200);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_65NM_CH0_RXTX2,
832*4882a593Smuzhiyun AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK);
833*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_65NM_CH1_RXTX2,
834*4882a593Smuzhiyun AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK);
835*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_65NM_CH2_RXTX2,
836*4882a593Smuzhiyun AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun udelay(1);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX2,
841*4882a593Smuzhiyun AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK, 1);
842*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX2,
843*4882a593Smuzhiyun AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK, 1);
844*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX2,
845*4882a593Smuzhiyun AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK, 1);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun udelay(200);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_SYNTH12,
850*4882a593Smuzhiyun AR_PHY_65NM_CH0_SYNTH12_VREFMUL3, 0xf);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_65NM_CH0_RXTX2, 0,
853*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK_S |
854*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK_S);
855*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_65NM_CH1_RXTX2, 0,
856*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK_S |
857*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK_S);
858*4882a593Smuzhiyun REG_RMW(ah, AR_PHY_65NM_CH2_RXTX2, 0,
859*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK_S |
860*4882a593Smuzhiyun 1 << AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK_S);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
ar9003_hw_process_ini(struct ath_hw * ah,struct ath9k_channel * chan)864*4882a593Smuzhiyun static int ar9003_hw_process_ini(struct ath_hw *ah,
865*4882a593Smuzhiyun struct ath9k_channel *chan)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun unsigned int regWrites = 0, i;
868*4882a593Smuzhiyun u32 modesIndex;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (IS_CHAN_5GHZ(chan))
871*4882a593Smuzhiyun modesIndex = IS_CHAN_HT40(chan) ? 2 : 1;
872*4882a593Smuzhiyun else
873*4882a593Smuzhiyun modesIndex = IS_CHAN_HT40(chan) ? 3 : 4;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /*
876*4882a593Smuzhiyun * SOC, MAC, BB, RADIO initvals.
877*4882a593Smuzhiyun */
878*4882a593Smuzhiyun for (i = 0; i < ATH_INI_NUM_SPLIT; i++) {
879*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniSOC[i], modesIndex);
880*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniMac[i], modesIndex);
881*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniBB[i], modesIndex);
882*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniRadio[i], modesIndex);
883*4882a593Smuzhiyun if (i == ATH_INI_POST && AR_SREV_9462_20_OR_LATER(ah))
884*4882a593Smuzhiyun ar9003_hw_prog_ini(ah,
885*4882a593Smuzhiyun &ah->ini_radio_post_sys2ant,
886*4882a593Smuzhiyun modesIndex);
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun ar9003_doubler_fix(ah);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /*
892*4882a593Smuzhiyun * RXGAIN initvals.
893*4882a593Smuzhiyun */
894*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesRxGain, 1, regWrites);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun if (AR_SREV_9462_20_OR_LATER(ah)) {
897*4882a593Smuzhiyun /*
898*4882a593Smuzhiyun * CUS217 mix LNA mode.
899*4882a593Smuzhiyun */
900*4882a593Smuzhiyun if (ar9003_hw_get_rx_gain_idx(ah) == 2) {
901*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->ini_modes_rxgain_bb_core,
902*4882a593Smuzhiyun 1, regWrites);
903*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->ini_modes_rxgain_bb_postamble,
904*4882a593Smuzhiyun modesIndex, regWrites);
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /*
908*4882a593Smuzhiyun * 5G-XLNA
909*4882a593Smuzhiyun */
910*4882a593Smuzhiyun if ((ar9003_hw_get_rx_gain_idx(ah) == 2) ||
911*4882a593Smuzhiyun (ar9003_hw_get_rx_gain_idx(ah) == 3)) {
912*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->ini_modes_rxgain_xlna,
913*4882a593Smuzhiyun modesIndex, regWrites);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun if (AR_SREV_9550(ah) || AR_SREV_9561(ah))
918*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->ini_modes_rx_gain_bounds, modesIndex,
919*4882a593Smuzhiyun regWrites);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun if (AR_SREV_9561(ah) && (ar9003_hw_get_rx_gain_idx(ah) == 0))
922*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->ini_modes_rxgain_xlna,
923*4882a593Smuzhiyun modesIndex, regWrites);
924*4882a593Smuzhiyun /*
925*4882a593Smuzhiyun * TXGAIN initvals.
926*4882a593Smuzhiyun */
927*4882a593Smuzhiyun if (AR_SREV_9550(ah) || AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
928*4882a593Smuzhiyun int modes_txgain_index = 1;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun if (AR_SREV_9550(ah))
931*4882a593Smuzhiyun modes_txgain_index = ar9550_hw_get_modes_txgain_index(ah, chan);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun if (AR_SREV_9561(ah))
934*4882a593Smuzhiyun modes_txgain_index =
935*4882a593Smuzhiyun ar9561_hw_get_modes_txgain_index(ah, chan);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun if (modes_txgain_index < 0)
938*4882a593Smuzhiyun return -EINVAL;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesTxGain, modes_txgain_index,
941*4882a593Smuzhiyun regWrites);
942*4882a593Smuzhiyun } else {
943*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /*
947*4882a593Smuzhiyun * For 5GHz channels requiring Fast Clock, apply
948*4882a593Smuzhiyun * different modal values.
949*4882a593Smuzhiyun */
950*4882a593Smuzhiyun if (IS_CHAN_A_FAST_CLOCK(ah, chan))
951*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesFastClock,
952*4882a593Smuzhiyun modesIndex, regWrites);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /*
955*4882a593Smuzhiyun * Clock frequency initvals.
956*4882a593Smuzhiyun */
957*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniAdditional, 1, regWrites);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /*
960*4882a593Smuzhiyun * JAPAN regulatory.
961*4882a593Smuzhiyun */
962*4882a593Smuzhiyun if (chan->channel == 2484) {
963*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniCckfirJapan2484, 1);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun if (AR_SREV_9531(ah))
966*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_FCAL_2_0,
967*4882a593Smuzhiyun AR_PHY_FLC_PWR_THRESH, 0);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun ah->modes_index = modesIndex;
971*4882a593Smuzhiyun ar9003_hw_override_ini(ah);
972*4882a593Smuzhiyun ar9003_hw_set_channel_regs(ah, chan);
973*4882a593Smuzhiyun ar9003_hw_set_chain_masks(ah, ah->rxchainmask, ah->txchainmask);
974*4882a593Smuzhiyun ath9k_hw_apply_txpower(ah, chan, false);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun return 0;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
ar9003_hw_set_rfmode(struct ath_hw * ah,struct ath9k_channel * chan)979*4882a593Smuzhiyun static void ar9003_hw_set_rfmode(struct ath_hw *ah,
980*4882a593Smuzhiyun struct ath9k_channel *chan)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun u32 rfMode = 0;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun if (chan == NULL)
985*4882a593Smuzhiyun return;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan))
988*4882a593Smuzhiyun rfMode |= AR_PHY_MODE_DYNAMIC;
989*4882a593Smuzhiyun else
990*4882a593Smuzhiyun rfMode |= AR_PHY_MODE_OFDM;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (IS_CHAN_A_FAST_CLOCK(ah, chan))
993*4882a593Smuzhiyun rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun if (IS_CHAN_HALF_RATE(chan) || IS_CHAN_QUARTER_RATE(chan))
996*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_FRAME_CTL,
997*4882a593Smuzhiyun AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW, 3);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MODE, rfMode);
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
ar9003_hw_mark_phy_inactive(struct ath_hw * ah)1002*4882a593Smuzhiyun static void ar9003_hw_mark_phy_inactive(struct ath_hw *ah)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
ar9003_hw_set_delta_slope(struct ath_hw * ah,struct ath9k_channel * chan)1007*4882a593Smuzhiyun static void ar9003_hw_set_delta_slope(struct ath_hw *ah,
1008*4882a593Smuzhiyun struct ath9k_channel *chan)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun u32 coef_scaled, ds_coef_exp, ds_coef_man;
1011*4882a593Smuzhiyun u32 clockMhzScaled = 0x64000000;
1012*4882a593Smuzhiyun struct chan_centers centers;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /*
1015*4882a593Smuzhiyun * half and quarter rate can divide the scaled clock by 2 or 4
1016*4882a593Smuzhiyun * scale for selected channel bandwidth
1017*4882a593Smuzhiyun */
1018*4882a593Smuzhiyun if (IS_CHAN_HALF_RATE(chan))
1019*4882a593Smuzhiyun clockMhzScaled = clockMhzScaled >> 1;
1020*4882a593Smuzhiyun else if (IS_CHAN_QUARTER_RATE(chan))
1021*4882a593Smuzhiyun clockMhzScaled = clockMhzScaled >> 2;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /*
1024*4882a593Smuzhiyun * ALGO -> coef = 1e8/fcarrier*fclock/40;
1025*4882a593Smuzhiyun * scaled coef to provide precision for this floating calculation
1026*4882a593Smuzhiyun */
1027*4882a593Smuzhiyun ath9k_hw_get_channel_centers(ah, chan, ¢ers);
1028*4882a593Smuzhiyun coef_scaled = clockMhzScaled / centers.synth_center;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1031*4882a593Smuzhiyun &ds_coef_exp);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1034*4882a593Smuzhiyun AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1035*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1036*4882a593Smuzhiyun AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /*
1039*4882a593Smuzhiyun * For Short GI,
1040*4882a593Smuzhiyun * scaled coeff is 9/10 that of normal coeff
1041*4882a593Smuzhiyun */
1042*4882a593Smuzhiyun coef_scaled = (9 * coef_scaled) / 10;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1045*4882a593Smuzhiyun &ds_coef_exp);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* for short gi */
1048*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
1049*4882a593Smuzhiyun AR_PHY_SGI_DSC_MAN, ds_coef_man);
1050*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
1051*4882a593Smuzhiyun AR_PHY_SGI_DSC_EXP, ds_coef_exp);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
ar9003_hw_rfbus_req(struct ath_hw * ah)1054*4882a593Smuzhiyun static bool ar9003_hw_rfbus_req(struct ath_hw *ah)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1057*4882a593Smuzhiyun return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
1058*4882a593Smuzhiyun AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /*
1062*4882a593Smuzhiyun * Wait for the frequency synth to settle (synth goes on via PHY_ACTIVE_EN).
1063*4882a593Smuzhiyun * Read the phy active delay register. Value is in 100ns increments.
1064*4882a593Smuzhiyun */
ar9003_hw_rfbus_done(struct ath_hw * ah)1065*4882a593Smuzhiyun static void ar9003_hw_rfbus_done(struct ath_hw *ah)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun ath9k_hw_synth_delay(ah, ah->curchan, synthDelay);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
ar9003_hw_ani_control(struct ath_hw * ah,enum ath9k_ani_cmd cmd,int param)1074*4882a593Smuzhiyun static bool ar9003_hw_ani_control(struct ath_hw *ah,
1075*4882a593Smuzhiyun enum ath9k_ani_cmd cmd, int param)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
1078*4882a593Smuzhiyun struct ath9k_channel *chan = ah->curchan;
1079*4882a593Smuzhiyun struct ar5416AniState *aniState = &ah->ani;
1080*4882a593Smuzhiyun int m1ThreshLow, m2ThreshLow;
1081*4882a593Smuzhiyun int m1Thresh, m2Thresh;
1082*4882a593Smuzhiyun int m2CountThr, m2CountThrLow;
1083*4882a593Smuzhiyun int m1ThreshLowExt, m2ThreshLowExt;
1084*4882a593Smuzhiyun int m1ThreshExt, m2ThreshExt;
1085*4882a593Smuzhiyun s32 value, value2;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun switch (cmd & ah->ani_function) {
1088*4882a593Smuzhiyun case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
1089*4882a593Smuzhiyun /*
1090*4882a593Smuzhiyun * on == 1 means ofdm weak signal detection is ON
1091*4882a593Smuzhiyun * on == 1 is the default, for less noise immunity
1092*4882a593Smuzhiyun *
1093*4882a593Smuzhiyun * on == 0 means ofdm weak signal detection is OFF
1094*4882a593Smuzhiyun * on == 0 means more noise imm
1095*4882a593Smuzhiyun */
1096*4882a593Smuzhiyun u32 on = param ? 1 : 0;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
1099*4882a593Smuzhiyun goto skip_ws_det;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun m1ThreshLow = on ?
1102*4882a593Smuzhiyun aniState->iniDef.m1ThreshLow : m1ThreshLow_off;
1103*4882a593Smuzhiyun m2ThreshLow = on ?
1104*4882a593Smuzhiyun aniState->iniDef.m2ThreshLow : m2ThreshLow_off;
1105*4882a593Smuzhiyun m1Thresh = on ?
1106*4882a593Smuzhiyun aniState->iniDef.m1Thresh : m1Thresh_off;
1107*4882a593Smuzhiyun m2Thresh = on ?
1108*4882a593Smuzhiyun aniState->iniDef.m2Thresh : m2Thresh_off;
1109*4882a593Smuzhiyun m2CountThr = on ?
1110*4882a593Smuzhiyun aniState->iniDef.m2CountThr : m2CountThr_off;
1111*4882a593Smuzhiyun m2CountThrLow = on ?
1112*4882a593Smuzhiyun aniState->iniDef.m2CountThrLow : m2CountThrLow_off;
1113*4882a593Smuzhiyun m1ThreshLowExt = on ?
1114*4882a593Smuzhiyun aniState->iniDef.m1ThreshLowExt : m1ThreshLowExt_off;
1115*4882a593Smuzhiyun m2ThreshLowExt = on ?
1116*4882a593Smuzhiyun aniState->iniDef.m2ThreshLowExt : m2ThreshLowExt_off;
1117*4882a593Smuzhiyun m1ThreshExt = on ?
1118*4882a593Smuzhiyun aniState->iniDef.m1ThreshExt : m1ThreshExt_off;
1119*4882a593Smuzhiyun m2ThreshExt = on ?
1120*4882a593Smuzhiyun aniState->iniDef.m2ThreshExt : m2ThreshExt_off;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1123*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
1124*4882a593Smuzhiyun m1ThreshLow);
1125*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1126*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
1127*4882a593Smuzhiyun m2ThreshLow);
1128*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1129*4882a593Smuzhiyun AR_PHY_SFCORR_M1_THRESH,
1130*4882a593Smuzhiyun m1Thresh);
1131*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1132*4882a593Smuzhiyun AR_PHY_SFCORR_M2_THRESH,
1133*4882a593Smuzhiyun m2Thresh);
1134*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1135*4882a593Smuzhiyun AR_PHY_SFCORR_M2COUNT_THR,
1136*4882a593Smuzhiyun m2CountThr);
1137*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1138*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
1139*4882a593Smuzhiyun m2CountThrLow);
1140*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1141*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_M1_THRESH_LOW,
1142*4882a593Smuzhiyun m1ThreshLowExt);
1143*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1144*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_M2_THRESH_LOW,
1145*4882a593Smuzhiyun m2ThreshLowExt);
1146*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1147*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_M1_THRESH,
1148*4882a593Smuzhiyun m1ThreshExt);
1149*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1150*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_M2_THRESH,
1151*4882a593Smuzhiyun m2ThreshExt);
1152*4882a593Smuzhiyun skip_ws_det:
1153*4882a593Smuzhiyun if (on)
1154*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
1155*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
1156*4882a593Smuzhiyun else
1157*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
1158*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (on != aniState->ofdmWeakSigDetect) {
1161*4882a593Smuzhiyun ath_dbg(common, ANI,
1162*4882a593Smuzhiyun "** ch %d: ofdm weak signal: %s=>%s\n",
1163*4882a593Smuzhiyun chan->channel,
1164*4882a593Smuzhiyun aniState->ofdmWeakSigDetect ?
1165*4882a593Smuzhiyun "on" : "off",
1166*4882a593Smuzhiyun on ? "on" : "off");
1167*4882a593Smuzhiyun if (on)
1168*4882a593Smuzhiyun ah->stats.ast_ani_ofdmon++;
1169*4882a593Smuzhiyun else
1170*4882a593Smuzhiyun ah->stats.ast_ani_ofdmoff++;
1171*4882a593Smuzhiyun aniState->ofdmWeakSigDetect = on;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun break;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun case ATH9K_ANI_FIRSTEP_LEVEL:{
1176*4882a593Smuzhiyun u32 level = param;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun if (level >= ARRAY_SIZE(firstep_table)) {
1179*4882a593Smuzhiyun ath_dbg(common, ANI,
1180*4882a593Smuzhiyun "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
1181*4882a593Smuzhiyun level, ARRAY_SIZE(firstep_table));
1182*4882a593Smuzhiyun return false;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /*
1186*4882a593Smuzhiyun * make register setting relative to default
1187*4882a593Smuzhiyun * from INI file & cap value
1188*4882a593Smuzhiyun */
1189*4882a593Smuzhiyun value = firstep_table[level] -
1190*4882a593Smuzhiyun firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
1191*4882a593Smuzhiyun aniState->iniDef.firstep;
1192*4882a593Smuzhiyun if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
1193*4882a593Smuzhiyun value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
1194*4882a593Smuzhiyun if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
1195*4882a593Smuzhiyun value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
1196*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
1197*4882a593Smuzhiyun AR_PHY_FIND_SIG_FIRSTEP,
1198*4882a593Smuzhiyun value);
1199*4882a593Smuzhiyun /*
1200*4882a593Smuzhiyun * we need to set first step low register too
1201*4882a593Smuzhiyun * make register setting relative to default
1202*4882a593Smuzhiyun * from INI file & cap value
1203*4882a593Smuzhiyun */
1204*4882a593Smuzhiyun value2 = firstep_table[level] -
1205*4882a593Smuzhiyun firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
1206*4882a593Smuzhiyun aniState->iniDef.firstepLow;
1207*4882a593Smuzhiyun if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
1208*4882a593Smuzhiyun value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
1209*4882a593Smuzhiyun if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
1210*4882a593Smuzhiyun value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
1213*4882a593Smuzhiyun AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW, value2);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun if (level != aniState->firstepLevel) {
1216*4882a593Smuzhiyun ath_dbg(common, ANI,
1217*4882a593Smuzhiyun "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
1218*4882a593Smuzhiyun chan->channel,
1219*4882a593Smuzhiyun aniState->firstepLevel,
1220*4882a593Smuzhiyun level,
1221*4882a593Smuzhiyun ATH9K_ANI_FIRSTEP_LVL,
1222*4882a593Smuzhiyun value,
1223*4882a593Smuzhiyun aniState->iniDef.firstep);
1224*4882a593Smuzhiyun ath_dbg(common, ANI,
1225*4882a593Smuzhiyun "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
1226*4882a593Smuzhiyun chan->channel,
1227*4882a593Smuzhiyun aniState->firstepLevel,
1228*4882a593Smuzhiyun level,
1229*4882a593Smuzhiyun ATH9K_ANI_FIRSTEP_LVL,
1230*4882a593Smuzhiyun value2,
1231*4882a593Smuzhiyun aniState->iniDef.firstepLow);
1232*4882a593Smuzhiyun if (level > aniState->firstepLevel)
1233*4882a593Smuzhiyun ah->stats.ast_ani_stepup++;
1234*4882a593Smuzhiyun else if (level < aniState->firstepLevel)
1235*4882a593Smuzhiyun ah->stats.ast_ani_stepdown++;
1236*4882a593Smuzhiyun aniState->firstepLevel = level;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun break;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
1241*4882a593Smuzhiyun u32 level = param;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
1244*4882a593Smuzhiyun ath_dbg(common, ANI,
1245*4882a593Smuzhiyun "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
1246*4882a593Smuzhiyun level, ARRAY_SIZE(cycpwrThr1_table));
1247*4882a593Smuzhiyun return false;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun /*
1250*4882a593Smuzhiyun * make register setting relative to default
1251*4882a593Smuzhiyun * from INI file & cap value
1252*4882a593Smuzhiyun */
1253*4882a593Smuzhiyun value = cycpwrThr1_table[level] -
1254*4882a593Smuzhiyun cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
1255*4882a593Smuzhiyun aniState->iniDef.cycpwrThr1;
1256*4882a593Smuzhiyun if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
1257*4882a593Smuzhiyun value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
1258*4882a593Smuzhiyun if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
1259*4882a593Smuzhiyun value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
1260*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING5,
1261*4882a593Smuzhiyun AR_PHY_TIMING5_CYCPWR_THR1,
1262*4882a593Smuzhiyun value);
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun /*
1265*4882a593Smuzhiyun * set AR_PHY_EXT_CCA for extension channel
1266*4882a593Smuzhiyun * make register setting relative to default
1267*4882a593Smuzhiyun * from INI file & cap value
1268*4882a593Smuzhiyun */
1269*4882a593Smuzhiyun value2 = cycpwrThr1_table[level] -
1270*4882a593Smuzhiyun cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
1271*4882a593Smuzhiyun aniState->iniDef.cycpwrThr1Ext;
1272*4882a593Smuzhiyun if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
1273*4882a593Smuzhiyun value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
1274*4882a593Smuzhiyun if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
1275*4882a593Smuzhiyun value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
1276*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
1277*4882a593Smuzhiyun AR_PHY_EXT_CYCPWR_THR1, value2);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun if (level != aniState->spurImmunityLevel) {
1280*4882a593Smuzhiyun ath_dbg(common, ANI,
1281*4882a593Smuzhiyun "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
1282*4882a593Smuzhiyun chan->channel,
1283*4882a593Smuzhiyun aniState->spurImmunityLevel,
1284*4882a593Smuzhiyun level,
1285*4882a593Smuzhiyun ATH9K_ANI_SPUR_IMMUNE_LVL,
1286*4882a593Smuzhiyun value,
1287*4882a593Smuzhiyun aniState->iniDef.cycpwrThr1);
1288*4882a593Smuzhiyun ath_dbg(common, ANI,
1289*4882a593Smuzhiyun "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
1290*4882a593Smuzhiyun chan->channel,
1291*4882a593Smuzhiyun aniState->spurImmunityLevel,
1292*4882a593Smuzhiyun level,
1293*4882a593Smuzhiyun ATH9K_ANI_SPUR_IMMUNE_LVL,
1294*4882a593Smuzhiyun value2,
1295*4882a593Smuzhiyun aniState->iniDef.cycpwrThr1Ext);
1296*4882a593Smuzhiyun if (level > aniState->spurImmunityLevel)
1297*4882a593Smuzhiyun ah->stats.ast_ani_spurup++;
1298*4882a593Smuzhiyun else if (level < aniState->spurImmunityLevel)
1299*4882a593Smuzhiyun ah->stats.ast_ani_spurdown++;
1300*4882a593Smuzhiyun aniState->spurImmunityLevel = level;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun break;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun case ATH9K_ANI_MRC_CCK:{
1305*4882a593Smuzhiyun /*
1306*4882a593Smuzhiyun * is_on == 1 means MRC CCK ON (default, less noise imm)
1307*4882a593Smuzhiyun * is_on == 0 means MRC CCK is OFF (more noise imm)
1308*4882a593Smuzhiyun */
1309*4882a593Smuzhiyun bool is_on = param ? 1 : 0;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun if (ah->caps.rx_chainmask == 1)
1312*4882a593Smuzhiyun break;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
1315*4882a593Smuzhiyun AR_PHY_MRC_CCK_ENABLE, is_on);
1316*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
1317*4882a593Smuzhiyun AR_PHY_MRC_CCK_MUX_REG, is_on);
1318*4882a593Smuzhiyun if (is_on != aniState->mrcCCK) {
1319*4882a593Smuzhiyun ath_dbg(common, ANI, "** ch %d: MRC CCK: %s=>%s\n",
1320*4882a593Smuzhiyun chan->channel,
1321*4882a593Smuzhiyun aniState->mrcCCK ? "on" : "off",
1322*4882a593Smuzhiyun is_on ? "on" : "off");
1323*4882a593Smuzhiyun if (is_on)
1324*4882a593Smuzhiyun ah->stats.ast_ani_ccklow++;
1325*4882a593Smuzhiyun else
1326*4882a593Smuzhiyun ah->stats.ast_ani_cckhigh++;
1327*4882a593Smuzhiyun aniState->mrcCCK = is_on;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun break;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun default:
1332*4882a593Smuzhiyun ath_dbg(common, ANI, "invalid cmd %u\n", cmd);
1333*4882a593Smuzhiyun return false;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun ath_dbg(common, ANI,
1337*4882a593Smuzhiyun "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
1338*4882a593Smuzhiyun aniState->spurImmunityLevel,
1339*4882a593Smuzhiyun aniState->ofdmWeakSigDetect ? "on" : "off",
1340*4882a593Smuzhiyun aniState->firstepLevel,
1341*4882a593Smuzhiyun aniState->mrcCCK ? "on" : "off",
1342*4882a593Smuzhiyun aniState->listenTime,
1343*4882a593Smuzhiyun aniState->ofdmPhyErrCount,
1344*4882a593Smuzhiyun aniState->cckPhyErrCount);
1345*4882a593Smuzhiyun return true;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
ar9003_hw_do_getnf(struct ath_hw * ah,int16_t nfarray[NUM_NF_READINGS])1348*4882a593Smuzhiyun static void ar9003_hw_do_getnf(struct ath_hw *ah,
1349*4882a593Smuzhiyun int16_t nfarray[NUM_NF_READINGS])
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun #define AR_PHY_CH_MINCCA_PWR 0x1FF00000
1352*4882a593Smuzhiyun #define AR_PHY_CH_MINCCA_PWR_S 20
1353*4882a593Smuzhiyun #define AR_PHY_CH_EXT_MINCCA_PWR 0x01FF0000
1354*4882a593Smuzhiyun #define AR_PHY_CH_EXT_MINCCA_PWR_S 16
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun int16_t nf;
1357*4882a593Smuzhiyun int i;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun for (i = 0; i < AR9300_MAX_CHAINS; i++) {
1360*4882a593Smuzhiyun if (ah->rxchainmask & BIT(i)) {
1361*4882a593Smuzhiyun nf = MS(REG_READ(ah, ah->nf_regs[i]),
1362*4882a593Smuzhiyun AR_PHY_CH_MINCCA_PWR);
1363*4882a593Smuzhiyun nfarray[i] = sign_extend32(nf, 8);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (IS_CHAN_HT40(ah->curchan)) {
1366*4882a593Smuzhiyun u8 ext_idx = AR9300_MAX_CHAINS + i;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun nf = MS(REG_READ(ah, ah->nf_regs[ext_idx]),
1369*4882a593Smuzhiyun AR_PHY_CH_EXT_MINCCA_PWR);
1370*4882a593Smuzhiyun nfarray[ext_idx] = sign_extend32(nf, 8);
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
ar9003_hw_set_nf_limits(struct ath_hw * ah)1376*4882a593Smuzhiyun static void ar9003_hw_set_nf_limits(struct ath_hw *ah)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ;
1379*4882a593Smuzhiyun ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ;
1380*4882a593Smuzhiyun ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9300_2GHZ;
1381*4882a593Smuzhiyun ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ;
1382*4882a593Smuzhiyun ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ;
1383*4882a593Smuzhiyun ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9300_5GHZ;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun if (AR_SREV_9330(ah))
1386*4882a593Smuzhiyun ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9330_2GHZ;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
1389*4882a593Smuzhiyun ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_2GHZ;
1390*4882a593Smuzhiyun ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9462_2GHZ;
1391*4882a593Smuzhiyun ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_5GHZ;
1392*4882a593Smuzhiyun ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9462_5GHZ;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /*
1397*4882a593Smuzhiyun * Initialize the ANI register values with default (ini) values.
1398*4882a593Smuzhiyun * This routine is called during a (full) hardware reset after
1399*4882a593Smuzhiyun * all the registers are initialised from the INI.
1400*4882a593Smuzhiyun */
ar9003_hw_ani_cache_ini_regs(struct ath_hw * ah)1401*4882a593Smuzhiyun static void ar9003_hw_ani_cache_ini_regs(struct ath_hw *ah)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun struct ar5416AniState *aniState;
1404*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
1405*4882a593Smuzhiyun struct ath9k_channel *chan = ah->curchan;
1406*4882a593Smuzhiyun struct ath9k_ani_default *iniDef;
1407*4882a593Smuzhiyun u32 val;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun aniState = &ah->ani;
1410*4882a593Smuzhiyun iniDef = &aniState->iniDef;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun ath_dbg(common, ANI, "ver %d.%d opmode %u chan %d Mhz\n",
1413*4882a593Smuzhiyun ah->hw_version.macVersion,
1414*4882a593Smuzhiyun ah->hw_version.macRev,
1415*4882a593Smuzhiyun ah->opmode,
1416*4882a593Smuzhiyun chan->channel);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_SFCORR);
1419*4882a593Smuzhiyun iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
1420*4882a593Smuzhiyun iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
1421*4882a593Smuzhiyun iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_SFCORR_LOW);
1424*4882a593Smuzhiyun iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
1425*4882a593Smuzhiyun iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
1426*4882a593Smuzhiyun iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_SFCORR_EXT);
1429*4882a593Smuzhiyun iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
1430*4882a593Smuzhiyun iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
1431*4882a593Smuzhiyun iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
1432*4882a593Smuzhiyun iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
1433*4882a593Smuzhiyun iniDef->firstep = REG_READ_FIELD(ah,
1434*4882a593Smuzhiyun AR_PHY_FIND_SIG,
1435*4882a593Smuzhiyun AR_PHY_FIND_SIG_FIRSTEP);
1436*4882a593Smuzhiyun iniDef->firstepLow = REG_READ_FIELD(ah,
1437*4882a593Smuzhiyun AR_PHY_FIND_SIG_LOW,
1438*4882a593Smuzhiyun AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW);
1439*4882a593Smuzhiyun iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
1440*4882a593Smuzhiyun AR_PHY_TIMING5,
1441*4882a593Smuzhiyun AR_PHY_TIMING5_CYCPWR_THR1);
1442*4882a593Smuzhiyun iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
1443*4882a593Smuzhiyun AR_PHY_EXT_CCA,
1444*4882a593Smuzhiyun AR_PHY_EXT_CYCPWR_THR1);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun /* these levels just got reset to defaults by the INI */
1447*4882a593Smuzhiyun aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
1448*4882a593Smuzhiyun aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
1449*4882a593Smuzhiyun aniState->ofdmWeakSigDetect = true;
1450*4882a593Smuzhiyun aniState->mrcCCK = true;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
ar9003_hw_set_radar_params(struct ath_hw * ah,struct ath_hw_radar_conf * conf)1453*4882a593Smuzhiyun static void ar9003_hw_set_radar_params(struct ath_hw *ah,
1454*4882a593Smuzhiyun struct ath_hw_radar_conf *conf)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun unsigned int regWrites = 0;
1457*4882a593Smuzhiyun u32 radar_0 = 0, radar_1;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun if (!conf) {
1460*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
1461*4882a593Smuzhiyun return;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
1465*4882a593Smuzhiyun radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
1466*4882a593Smuzhiyun radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
1467*4882a593Smuzhiyun radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
1468*4882a593Smuzhiyun radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
1469*4882a593Smuzhiyun radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun radar_1 = REG_READ(ah, AR_PHY_RADAR_1);
1472*4882a593Smuzhiyun radar_1 &= ~(AR_PHY_RADAR_1_MAXLEN | AR_PHY_RADAR_1_RELSTEP_THRESH |
1473*4882a593Smuzhiyun AR_PHY_RADAR_1_RELPWR_THRESH);
1474*4882a593Smuzhiyun radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
1475*4882a593Smuzhiyun radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
1476*4882a593Smuzhiyun radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
1477*4882a593Smuzhiyun radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
1478*4882a593Smuzhiyun radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
1481*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
1482*4882a593Smuzhiyun if (conf->ext_channel)
1483*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1484*4882a593Smuzhiyun else
1485*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun if (AR_SREV_9300(ah) || AR_SREV_9340(ah) || AR_SREV_9580(ah)) {
1488*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->ini_dfs,
1489*4882a593Smuzhiyun IS_CHAN_HT40(ah->curchan) ? 2 : 1, regWrites);
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
ar9003_hw_set_radar_conf(struct ath_hw * ah)1493*4882a593Smuzhiyun static void ar9003_hw_set_radar_conf(struct ath_hw *ah)
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun struct ath_hw_radar_conf *conf = &ah->radar_conf;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun conf->fir_power = -28;
1498*4882a593Smuzhiyun conf->radar_rssi = 0;
1499*4882a593Smuzhiyun conf->pulse_height = 10;
1500*4882a593Smuzhiyun conf->pulse_rssi = 15;
1501*4882a593Smuzhiyun conf->pulse_inband = 8;
1502*4882a593Smuzhiyun conf->pulse_maxlen = 255;
1503*4882a593Smuzhiyun conf->pulse_inband_step = 12;
1504*4882a593Smuzhiyun conf->radar_inband = 8;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
ar9003_hw_antdiv_comb_conf_get(struct ath_hw * ah,struct ath_hw_antcomb_conf * antconf)1507*4882a593Smuzhiyun static void ar9003_hw_antdiv_comb_conf_get(struct ath_hw *ah,
1508*4882a593Smuzhiyun struct ath_hw_antcomb_conf *antconf)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun u32 regval;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1513*4882a593Smuzhiyun antconf->main_lna_conf = (regval & AR_PHY_ANT_DIV_MAIN_LNACONF) >>
1514*4882a593Smuzhiyun AR_PHY_ANT_DIV_MAIN_LNACONF_S;
1515*4882a593Smuzhiyun antconf->alt_lna_conf = (regval & AR_PHY_ANT_DIV_ALT_LNACONF) >>
1516*4882a593Smuzhiyun AR_PHY_ANT_DIV_ALT_LNACONF_S;
1517*4882a593Smuzhiyun antconf->fast_div_bias = (regval & AR_PHY_ANT_FAST_DIV_BIAS) >>
1518*4882a593Smuzhiyun AR_PHY_ANT_FAST_DIV_BIAS_S;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun if (AR_SREV_9330_11(ah)) {
1521*4882a593Smuzhiyun antconf->lna1_lna2_switch_delta = -1;
1522*4882a593Smuzhiyun antconf->lna1_lna2_delta = -9;
1523*4882a593Smuzhiyun antconf->div_group = 1;
1524*4882a593Smuzhiyun } else if (AR_SREV_9485(ah)) {
1525*4882a593Smuzhiyun antconf->lna1_lna2_switch_delta = -1;
1526*4882a593Smuzhiyun antconf->lna1_lna2_delta = -9;
1527*4882a593Smuzhiyun antconf->div_group = 2;
1528*4882a593Smuzhiyun } else if (AR_SREV_9565(ah)) {
1529*4882a593Smuzhiyun antconf->lna1_lna2_switch_delta = 3;
1530*4882a593Smuzhiyun antconf->lna1_lna2_delta = -9;
1531*4882a593Smuzhiyun antconf->div_group = 3;
1532*4882a593Smuzhiyun } else {
1533*4882a593Smuzhiyun antconf->lna1_lna2_switch_delta = -1;
1534*4882a593Smuzhiyun antconf->lna1_lna2_delta = -3;
1535*4882a593Smuzhiyun antconf->div_group = 0;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
ar9003_hw_antdiv_comb_conf_set(struct ath_hw * ah,struct ath_hw_antcomb_conf * antconf)1539*4882a593Smuzhiyun static void ar9003_hw_antdiv_comb_conf_set(struct ath_hw *ah,
1540*4882a593Smuzhiyun struct ath_hw_antcomb_conf *antconf)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun u32 regval;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1545*4882a593Smuzhiyun regval &= ~(AR_PHY_ANT_DIV_MAIN_LNACONF |
1546*4882a593Smuzhiyun AR_PHY_ANT_DIV_ALT_LNACONF |
1547*4882a593Smuzhiyun AR_PHY_ANT_FAST_DIV_BIAS |
1548*4882a593Smuzhiyun AR_PHY_ANT_DIV_MAIN_GAINTB |
1549*4882a593Smuzhiyun AR_PHY_ANT_DIV_ALT_GAINTB);
1550*4882a593Smuzhiyun regval |= ((antconf->main_lna_conf << AR_PHY_ANT_DIV_MAIN_LNACONF_S)
1551*4882a593Smuzhiyun & AR_PHY_ANT_DIV_MAIN_LNACONF);
1552*4882a593Smuzhiyun regval |= ((antconf->alt_lna_conf << AR_PHY_ANT_DIV_ALT_LNACONF_S)
1553*4882a593Smuzhiyun & AR_PHY_ANT_DIV_ALT_LNACONF);
1554*4882a593Smuzhiyun regval |= ((antconf->fast_div_bias << AR_PHY_ANT_FAST_DIV_BIAS_S)
1555*4882a593Smuzhiyun & AR_PHY_ANT_FAST_DIV_BIAS);
1556*4882a593Smuzhiyun regval |= ((antconf->main_gaintb << AR_PHY_ANT_DIV_MAIN_GAINTB_S)
1557*4882a593Smuzhiyun & AR_PHY_ANT_DIV_MAIN_GAINTB);
1558*4882a593Smuzhiyun regval |= ((antconf->alt_gaintb << AR_PHY_ANT_DIV_ALT_GAINTB_S)
1559*4882a593Smuzhiyun & AR_PHY_ANT_DIV_ALT_GAINTB);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1565*4882a593Smuzhiyun
ar9003_hw_set_bt_ant_diversity(struct ath_hw * ah,bool enable)1566*4882a593Smuzhiyun static void ar9003_hw_set_bt_ant_diversity(struct ath_hw *ah, bool enable)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun struct ath9k_hw_capabilities *pCap = &ah->caps;
1569*4882a593Smuzhiyun u8 ant_div_ctl1;
1570*4882a593Smuzhiyun u32 regval;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun if (!AR_SREV_9485(ah) && !AR_SREV_9565(ah))
1573*4882a593Smuzhiyun return;
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun if (AR_SREV_9485(ah)) {
1576*4882a593Smuzhiyun regval = ar9003_hw_ant_ctrl_common_2_get(ah,
1577*4882a593Smuzhiyun IS_CHAN_2GHZ(ah->curchan));
1578*4882a593Smuzhiyun if (enable) {
1579*4882a593Smuzhiyun regval &= ~AR_SWITCH_TABLE_COM2_ALL;
1580*4882a593Smuzhiyun regval |= ah->config.ant_ctrl_comm2g_switch_enable;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM_2,
1583*4882a593Smuzhiyun AR_SWITCH_TABLE_COM2_ALL, regval);
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun /*
1589*4882a593Smuzhiyun * Set MAIN/ALT LNA conf.
1590*4882a593Smuzhiyun * Set MAIN/ALT gain_tb.
1591*4882a593Smuzhiyun */
1592*4882a593Smuzhiyun regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1593*4882a593Smuzhiyun regval &= (~AR_ANT_DIV_CTRL_ALL);
1594*4882a593Smuzhiyun regval |= (ant_div_ctl1 & 0x3f) << AR_ANT_DIV_CTRL_ALL_S;
1595*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun if (AR_SREV_9485_11_OR_LATER(ah)) {
1598*4882a593Smuzhiyun /*
1599*4882a593Smuzhiyun * Enable LNA diversity.
1600*4882a593Smuzhiyun */
1601*4882a593Smuzhiyun regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1602*4882a593Smuzhiyun regval &= ~AR_PHY_ANT_DIV_LNADIV;
1603*4882a593Smuzhiyun regval |= ((ant_div_ctl1 >> 6) & 0x1) << AR_PHY_ANT_DIV_LNADIV_S;
1604*4882a593Smuzhiyun if (enable)
1605*4882a593Smuzhiyun regval |= AR_ANT_DIV_ENABLE;
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun /*
1610*4882a593Smuzhiyun * Enable fast antenna diversity.
1611*4882a593Smuzhiyun */
1612*4882a593Smuzhiyun regval = REG_READ(ah, AR_PHY_CCK_DETECT);
1613*4882a593Smuzhiyun regval &= ~AR_FAST_DIV_ENABLE;
1614*4882a593Smuzhiyun regval |= ((ant_div_ctl1 >> 7) & 0x1) << AR_FAST_DIV_ENABLE_S;
1615*4882a593Smuzhiyun if (enable)
1616*4882a593Smuzhiyun regval |= AR_FAST_DIV_ENABLE;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CCK_DETECT, regval);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun if (pCap->hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) {
1621*4882a593Smuzhiyun regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1622*4882a593Smuzhiyun regval &= (~(AR_PHY_ANT_DIV_MAIN_LNACONF |
1623*4882a593Smuzhiyun AR_PHY_ANT_DIV_ALT_LNACONF |
1624*4882a593Smuzhiyun AR_PHY_ANT_DIV_ALT_GAINTB |
1625*4882a593Smuzhiyun AR_PHY_ANT_DIV_MAIN_GAINTB));
1626*4882a593Smuzhiyun /*
1627*4882a593Smuzhiyun * Set MAIN to LNA1 and ALT to LNA2 at the
1628*4882a593Smuzhiyun * beginning.
1629*4882a593Smuzhiyun */
1630*4882a593Smuzhiyun regval |= (ATH_ANT_DIV_COMB_LNA1 <<
1631*4882a593Smuzhiyun AR_PHY_ANT_DIV_MAIN_LNACONF_S);
1632*4882a593Smuzhiyun regval |= (ATH_ANT_DIV_COMB_LNA2 <<
1633*4882a593Smuzhiyun AR_PHY_ANT_DIV_ALT_LNACONF_S);
1634*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun } else if (AR_SREV_9565(ah)) {
1637*4882a593Smuzhiyun if (enable) {
1638*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_MC_GAIN_CTRL,
1639*4882a593Smuzhiyun AR_ANT_DIV_ENABLE);
1640*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_MC_GAIN_CTRL,
1641*4882a593Smuzhiyun (1 << AR_PHY_ANT_SW_RX_PROT_S));
1642*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_CCK_DETECT,
1643*4882a593Smuzhiyun AR_FAST_DIV_ENABLE);
1644*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_RESTART,
1645*4882a593Smuzhiyun AR_PHY_RESTART_ENABLE_DIV_M2FLAG);
1646*4882a593Smuzhiyun REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV,
1647*4882a593Smuzhiyun AR_BTCOEX_WL_LNADIV_FORCE_ON);
1648*4882a593Smuzhiyun } else {
1649*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_MC_GAIN_CTRL,
1650*4882a593Smuzhiyun AR_ANT_DIV_ENABLE);
1651*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_MC_GAIN_CTRL,
1652*4882a593Smuzhiyun (1 << AR_PHY_ANT_SW_RX_PROT_S));
1653*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_CCK_DETECT,
1654*4882a593Smuzhiyun AR_FAST_DIV_ENABLE);
1655*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_RESTART,
1656*4882a593Smuzhiyun AR_PHY_RESTART_ENABLE_DIV_M2FLAG);
1657*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_BTCOEX_WL_LNADIV,
1658*4882a593Smuzhiyun AR_BTCOEX_WL_LNADIV_FORCE_ON);
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1661*4882a593Smuzhiyun regval &= ~(AR_PHY_ANT_DIV_MAIN_LNACONF |
1662*4882a593Smuzhiyun AR_PHY_ANT_DIV_ALT_LNACONF |
1663*4882a593Smuzhiyun AR_PHY_ANT_DIV_MAIN_GAINTB |
1664*4882a593Smuzhiyun AR_PHY_ANT_DIV_ALT_GAINTB);
1665*4882a593Smuzhiyun regval |= (ATH_ANT_DIV_COMB_LNA1 <<
1666*4882a593Smuzhiyun AR_PHY_ANT_DIV_MAIN_LNACONF_S);
1667*4882a593Smuzhiyun regval |= (ATH_ANT_DIV_COMB_LNA2 <<
1668*4882a593Smuzhiyun AR_PHY_ANT_DIV_ALT_LNACONF_S);
1669*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun #endif
1675*4882a593Smuzhiyun
ar9003_hw_fast_chan_change(struct ath_hw * ah,struct ath9k_channel * chan,u8 * ini_reloaded)1676*4882a593Smuzhiyun static int ar9003_hw_fast_chan_change(struct ath_hw *ah,
1677*4882a593Smuzhiyun struct ath9k_channel *chan,
1678*4882a593Smuzhiyun u8 *ini_reloaded)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun unsigned int regWrites = 0;
1681*4882a593Smuzhiyun u32 modesIndex, txgain_index;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun if (IS_CHAN_5GHZ(chan))
1684*4882a593Smuzhiyun modesIndex = IS_CHAN_HT40(chan) ? 2 : 1;
1685*4882a593Smuzhiyun else
1686*4882a593Smuzhiyun modesIndex = IS_CHAN_HT40(chan) ? 3 : 4;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun txgain_index = AR_SREV_9531(ah) ? 1 : modesIndex;
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun if (modesIndex == ah->modes_index) {
1691*4882a593Smuzhiyun *ini_reloaded = false;
1692*4882a593Smuzhiyun goto set_rfmode;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniSOC[ATH_INI_POST], modesIndex);
1696*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniMac[ATH_INI_POST], modesIndex);
1697*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniBB[ATH_INI_POST], modesIndex);
1698*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniRadio[ATH_INI_POST], modesIndex);
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun if (AR_SREV_9462_20_OR_LATER(ah))
1701*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->ini_radio_post_sys2ant,
1702*4882a593Smuzhiyun modesIndex);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesTxGain, txgain_index, regWrites);
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun if (AR_SREV_9462_20_OR_LATER(ah)) {
1707*4882a593Smuzhiyun /*
1708*4882a593Smuzhiyun * CUS217 mix LNA mode.
1709*4882a593Smuzhiyun */
1710*4882a593Smuzhiyun if (ar9003_hw_get_rx_gain_idx(ah) == 2) {
1711*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->ini_modes_rxgain_bb_core,
1712*4882a593Smuzhiyun 1, regWrites);
1713*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->ini_modes_rxgain_bb_postamble,
1714*4882a593Smuzhiyun modesIndex, regWrites);
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun /*
1719*4882a593Smuzhiyun * For 5GHz channels requiring Fast Clock, apply
1720*4882a593Smuzhiyun * different modal values.
1721*4882a593Smuzhiyun */
1722*4882a593Smuzhiyun if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1723*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesFastClock, modesIndex, regWrites);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun if (AR_SREV_9565(ah))
1726*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesFastClock, 1, regWrites);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun /*
1729*4882a593Smuzhiyun * JAPAN regulatory.
1730*4882a593Smuzhiyun */
1731*4882a593Smuzhiyun if (chan->channel == 2484)
1732*4882a593Smuzhiyun ar9003_hw_prog_ini(ah, &ah->iniCckfirJapan2484, 1);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun ah->modes_index = modesIndex;
1735*4882a593Smuzhiyun *ini_reloaded = true;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun set_rfmode:
1738*4882a593Smuzhiyun ar9003_hw_set_rfmode(ah, chan);
1739*4882a593Smuzhiyun return 0;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
ar9003_hw_spectral_scan_config(struct ath_hw * ah,struct ath_spec_scan * param)1742*4882a593Smuzhiyun static void ar9003_hw_spectral_scan_config(struct ath_hw *ah,
1743*4882a593Smuzhiyun struct ath_spec_scan *param)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun u8 count;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun if (!param->enabled) {
1748*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_SPECTRAL_SCAN,
1749*4882a593Smuzhiyun AR_PHY_SPECTRAL_SCAN_ENABLE);
1750*4882a593Smuzhiyun return;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_FFT_ENA);
1754*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN, AR_PHY_SPECTRAL_SCAN_ENABLE);
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun /* on AR93xx and newer, count = 0 will make the the chip send
1757*4882a593Smuzhiyun * spectral samples endlessly. Check if this really was intended,
1758*4882a593Smuzhiyun * and fix otherwise.
1759*4882a593Smuzhiyun */
1760*4882a593Smuzhiyun count = param->count;
1761*4882a593Smuzhiyun if (param->endless)
1762*4882a593Smuzhiyun count = 0;
1763*4882a593Smuzhiyun else if (param->count == 0)
1764*4882a593Smuzhiyun count = 1;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun if (param->short_repeat)
1767*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN,
1768*4882a593Smuzhiyun AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT);
1769*4882a593Smuzhiyun else
1770*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_SPECTRAL_SCAN,
1771*4882a593Smuzhiyun AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT);
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPECTRAL_SCAN,
1774*4882a593Smuzhiyun AR_PHY_SPECTRAL_SCAN_COUNT, count);
1775*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPECTRAL_SCAN,
1776*4882a593Smuzhiyun AR_PHY_SPECTRAL_SCAN_PERIOD, param->period);
1777*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SPECTRAL_SCAN,
1778*4882a593Smuzhiyun AR_PHY_SPECTRAL_SCAN_FFT_PERIOD, param->fft_period);
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun return;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun
ar9003_hw_spectral_scan_trigger(struct ath_hw * ah)1783*4882a593Smuzhiyun static void ar9003_hw_spectral_scan_trigger(struct ath_hw *ah)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN,
1786*4882a593Smuzhiyun AR_PHY_SPECTRAL_SCAN_ENABLE);
1787*4882a593Smuzhiyun /* Activate spectral scan */
1788*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN,
1789*4882a593Smuzhiyun AR_PHY_SPECTRAL_SCAN_ACTIVE);
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
ar9003_hw_spectral_scan_wait(struct ath_hw * ah)1792*4882a593Smuzhiyun static void ar9003_hw_spectral_scan_wait(struct ath_hw *ah)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun /* Poll for spectral scan complete */
1797*4882a593Smuzhiyun if (!ath9k_hw_wait(ah, AR_PHY_SPECTRAL_SCAN,
1798*4882a593Smuzhiyun AR_PHY_SPECTRAL_SCAN_ACTIVE,
1799*4882a593Smuzhiyun 0, AH_WAIT_TIMEOUT)) {
1800*4882a593Smuzhiyun ath_err(common, "spectral scan wait failed\n");
1801*4882a593Smuzhiyun return;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
ar9003_hw_tx99_start(struct ath_hw * ah,u32 qnum)1805*4882a593Smuzhiyun static void ar9003_hw_tx99_start(struct ath_hw *ah, u32 qnum)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_TEST, PHY_AGC_CLR);
1808*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_DIS);
1809*4882a593Smuzhiyun REG_WRITE(ah, AR_CR, AR_CR_RXD);
1810*4882a593Smuzhiyun REG_WRITE(ah, AR_DLCL_IFS(qnum), 0);
1811*4882a593Smuzhiyun REG_WRITE(ah, AR_D_GBL_IFS_SIFS, 20); /* 50 OK */
1812*4882a593Smuzhiyun REG_WRITE(ah, AR_D_GBL_IFS_EIFS, 20);
1813*4882a593Smuzhiyun REG_WRITE(ah, AR_TIME_OUT, 0x00000400);
1814*4882a593Smuzhiyun REG_WRITE(ah, AR_DRETRY_LIMIT(qnum), 0xffffffff);
1815*4882a593Smuzhiyun REG_SET_BIT(ah, AR_QMISC(qnum), AR_Q_MISC_DCU_EARLY_TERM_REQ);
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun
ar9003_hw_tx99_stop(struct ath_hw * ah)1818*4882a593Smuzhiyun static void ar9003_hw_tx99_stop(struct ath_hw *ah)
1819*4882a593Smuzhiyun {
1820*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_TEST, PHY_AGC_CLR);
1821*4882a593Smuzhiyun REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_DIS);
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
ar9003_hw_tx99_set_txpower(struct ath_hw * ah,u8 txpower)1824*4882a593Smuzhiyun static void ar9003_hw_tx99_set_txpower(struct ath_hw *ah, u8 txpower)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun static u8 p_pwr_array[ar9300RateSize] = { 0 };
1827*4882a593Smuzhiyun unsigned int i;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun txpower = txpower <= MAX_RATE_POWER ? txpower : MAX_RATE_POWER;
1830*4882a593Smuzhiyun for (i = 0; i < ar9300RateSize; i++)
1831*4882a593Smuzhiyun p_pwr_array[i] = txpower;
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun ar9003_hw_tx_power_regwrite(ah, p_pwr_array);
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun
ar9003_hw_init_txpower_cck(struct ath_hw * ah,u8 * rate_array)1836*4882a593Smuzhiyun static void ar9003_hw_init_txpower_cck(struct ath_hw *ah, u8 *rate_array)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun ah->tx_power[0] = rate_array[ALL_TARGET_LEGACY_1L_5L];
1839*4882a593Smuzhiyun ah->tx_power[1] = rate_array[ALL_TARGET_LEGACY_1L_5L];
1840*4882a593Smuzhiyun ah->tx_power[2] = min(rate_array[ALL_TARGET_LEGACY_1L_5L],
1841*4882a593Smuzhiyun rate_array[ALL_TARGET_LEGACY_5S]);
1842*4882a593Smuzhiyun ah->tx_power[3] = min(rate_array[ALL_TARGET_LEGACY_11L],
1843*4882a593Smuzhiyun rate_array[ALL_TARGET_LEGACY_11S]);
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun
ar9003_hw_init_txpower_ofdm(struct ath_hw * ah,u8 * rate_array,int offset)1846*4882a593Smuzhiyun static void ar9003_hw_init_txpower_ofdm(struct ath_hw *ah, u8 *rate_array,
1847*4882a593Smuzhiyun int offset)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun int i, j;
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun for (i = offset; i < offset + AR9300_OFDM_RATES; i++) {
1852*4882a593Smuzhiyun /* OFDM rate to power table idx */
1853*4882a593Smuzhiyun j = ofdm2pwr[i - offset];
1854*4882a593Smuzhiyun ah->tx_power[i] = rate_array[j];
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun
ar9003_hw_init_txpower_ht(struct ath_hw * ah,u8 * rate_array,int ss_offset,int ds_offset,int ts_offset,bool is_40)1858*4882a593Smuzhiyun static void ar9003_hw_init_txpower_ht(struct ath_hw *ah, u8 *rate_array,
1859*4882a593Smuzhiyun int ss_offset, int ds_offset,
1860*4882a593Smuzhiyun int ts_offset, bool is_40)
1861*4882a593Smuzhiyun {
1862*4882a593Smuzhiyun int i, j, mcs_idx = 0;
1863*4882a593Smuzhiyun const u8 *mcs2pwr = (is_40) ? mcs2pwr_ht40 : mcs2pwr_ht20;
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun for (i = ss_offset; i < ss_offset + AR9300_HT_SS_RATES; i++) {
1866*4882a593Smuzhiyun j = mcs2pwr[mcs_idx];
1867*4882a593Smuzhiyun ah->tx_power[i] = rate_array[j];
1868*4882a593Smuzhiyun mcs_idx++;
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun for (i = ds_offset; i < ds_offset + AR9300_HT_DS_RATES; i++) {
1872*4882a593Smuzhiyun j = mcs2pwr[mcs_idx];
1873*4882a593Smuzhiyun ah->tx_power[i] = rate_array[j];
1874*4882a593Smuzhiyun mcs_idx++;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun for (i = ts_offset; i < ts_offset + AR9300_HT_TS_RATES; i++) {
1878*4882a593Smuzhiyun j = mcs2pwr[mcs_idx];
1879*4882a593Smuzhiyun ah->tx_power[i] = rate_array[j];
1880*4882a593Smuzhiyun mcs_idx++;
1881*4882a593Smuzhiyun }
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
ar9003_hw_init_txpower_stbc(struct ath_hw * ah,int ss_offset,int ds_offset,int ts_offset)1884*4882a593Smuzhiyun static void ar9003_hw_init_txpower_stbc(struct ath_hw *ah, int ss_offset,
1885*4882a593Smuzhiyun int ds_offset, int ts_offset)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun memcpy(&ah->tx_power_stbc[ss_offset], &ah->tx_power[ss_offset],
1888*4882a593Smuzhiyun AR9300_HT_SS_RATES);
1889*4882a593Smuzhiyun memcpy(&ah->tx_power_stbc[ds_offset], &ah->tx_power[ds_offset],
1890*4882a593Smuzhiyun AR9300_HT_DS_RATES);
1891*4882a593Smuzhiyun memcpy(&ah->tx_power_stbc[ts_offset], &ah->tx_power[ts_offset],
1892*4882a593Smuzhiyun AR9300_HT_TS_RATES);
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun
ar9003_hw_init_rate_txpower(struct ath_hw * ah,u8 * rate_array,struct ath9k_channel * chan)1895*4882a593Smuzhiyun void ar9003_hw_init_rate_txpower(struct ath_hw *ah, u8 *rate_array,
1896*4882a593Smuzhiyun struct ath9k_channel *chan)
1897*4882a593Smuzhiyun {
1898*4882a593Smuzhiyun if (IS_CHAN_5GHZ(chan)) {
1899*4882a593Smuzhiyun ar9003_hw_init_txpower_ofdm(ah, rate_array,
1900*4882a593Smuzhiyun AR9300_11NA_OFDM_SHIFT);
1901*4882a593Smuzhiyun if (IS_CHAN_HT20(chan) || IS_CHAN_HT40(chan)) {
1902*4882a593Smuzhiyun ar9003_hw_init_txpower_ht(ah, rate_array,
1903*4882a593Smuzhiyun AR9300_11NA_HT_SS_SHIFT,
1904*4882a593Smuzhiyun AR9300_11NA_HT_DS_SHIFT,
1905*4882a593Smuzhiyun AR9300_11NA_HT_TS_SHIFT,
1906*4882a593Smuzhiyun IS_CHAN_HT40(chan));
1907*4882a593Smuzhiyun ar9003_hw_init_txpower_stbc(ah,
1908*4882a593Smuzhiyun AR9300_11NA_HT_SS_SHIFT,
1909*4882a593Smuzhiyun AR9300_11NA_HT_DS_SHIFT,
1910*4882a593Smuzhiyun AR9300_11NA_HT_TS_SHIFT);
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun } else {
1913*4882a593Smuzhiyun ar9003_hw_init_txpower_cck(ah, rate_array);
1914*4882a593Smuzhiyun ar9003_hw_init_txpower_ofdm(ah, rate_array,
1915*4882a593Smuzhiyun AR9300_11NG_OFDM_SHIFT);
1916*4882a593Smuzhiyun if (IS_CHAN_HT20(chan) || IS_CHAN_HT40(chan)) {
1917*4882a593Smuzhiyun ar9003_hw_init_txpower_ht(ah, rate_array,
1918*4882a593Smuzhiyun AR9300_11NG_HT_SS_SHIFT,
1919*4882a593Smuzhiyun AR9300_11NG_HT_DS_SHIFT,
1920*4882a593Smuzhiyun AR9300_11NG_HT_TS_SHIFT,
1921*4882a593Smuzhiyun IS_CHAN_HT40(chan));
1922*4882a593Smuzhiyun ar9003_hw_init_txpower_stbc(ah,
1923*4882a593Smuzhiyun AR9300_11NG_HT_SS_SHIFT,
1924*4882a593Smuzhiyun AR9300_11NG_HT_DS_SHIFT,
1925*4882a593Smuzhiyun AR9300_11NG_HT_TS_SHIFT);
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun }
1928*4882a593Smuzhiyun }
1929*4882a593Smuzhiyun
ar9003_hw_attach_phy_ops(struct ath_hw * ah)1930*4882a593Smuzhiyun void ar9003_hw_attach_phy_ops(struct ath_hw *ah)
1931*4882a593Smuzhiyun {
1932*4882a593Smuzhiyun struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
1933*4882a593Smuzhiyun struct ath_hw_ops *ops = ath9k_hw_ops(ah);
1934*4882a593Smuzhiyun static const u32 ar9300_cca_regs[6] = {
1935*4882a593Smuzhiyun AR_PHY_CCA_0,
1936*4882a593Smuzhiyun AR_PHY_CCA_1,
1937*4882a593Smuzhiyun AR_PHY_CCA_2,
1938*4882a593Smuzhiyun AR_PHY_EXT_CCA,
1939*4882a593Smuzhiyun AR_PHY_EXT_CCA_1,
1940*4882a593Smuzhiyun AR_PHY_EXT_CCA_2,
1941*4882a593Smuzhiyun };
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun priv_ops->rf_set_freq = ar9003_hw_set_channel;
1944*4882a593Smuzhiyun priv_ops->spur_mitigate_freq = ar9003_hw_spur_mitigate;
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
1947*4882a593Smuzhiyun AR_SREV_9561(ah))
1948*4882a593Smuzhiyun priv_ops->compute_pll_control = ar9003_hw_compute_pll_control_soc;
1949*4882a593Smuzhiyun else
1950*4882a593Smuzhiyun priv_ops->compute_pll_control = ar9003_hw_compute_pll_control;
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun priv_ops->set_channel_regs = ar9003_hw_set_channel_regs;
1953*4882a593Smuzhiyun priv_ops->init_bb = ar9003_hw_init_bb;
1954*4882a593Smuzhiyun priv_ops->process_ini = ar9003_hw_process_ini;
1955*4882a593Smuzhiyun priv_ops->set_rfmode = ar9003_hw_set_rfmode;
1956*4882a593Smuzhiyun priv_ops->mark_phy_inactive = ar9003_hw_mark_phy_inactive;
1957*4882a593Smuzhiyun priv_ops->set_delta_slope = ar9003_hw_set_delta_slope;
1958*4882a593Smuzhiyun priv_ops->rfbus_req = ar9003_hw_rfbus_req;
1959*4882a593Smuzhiyun priv_ops->rfbus_done = ar9003_hw_rfbus_done;
1960*4882a593Smuzhiyun priv_ops->ani_control = ar9003_hw_ani_control;
1961*4882a593Smuzhiyun priv_ops->do_getnf = ar9003_hw_do_getnf;
1962*4882a593Smuzhiyun priv_ops->ani_cache_ini_regs = ar9003_hw_ani_cache_ini_regs;
1963*4882a593Smuzhiyun priv_ops->set_radar_params = ar9003_hw_set_radar_params;
1964*4882a593Smuzhiyun priv_ops->fast_chan_change = ar9003_hw_fast_chan_change;
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun ops->antdiv_comb_conf_get = ar9003_hw_antdiv_comb_conf_get;
1967*4882a593Smuzhiyun ops->antdiv_comb_conf_set = ar9003_hw_antdiv_comb_conf_set;
1968*4882a593Smuzhiyun ops->spectral_scan_config = ar9003_hw_spectral_scan_config;
1969*4882a593Smuzhiyun ops->spectral_scan_trigger = ar9003_hw_spectral_scan_trigger;
1970*4882a593Smuzhiyun ops->spectral_scan_wait = ar9003_hw_spectral_scan_wait;
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1973*4882a593Smuzhiyun ops->set_bt_ant_diversity = ar9003_hw_set_bt_ant_diversity;
1974*4882a593Smuzhiyun #endif
1975*4882a593Smuzhiyun ops->tx99_start = ar9003_hw_tx99_start;
1976*4882a593Smuzhiyun ops->tx99_stop = ar9003_hw_tx99_stop;
1977*4882a593Smuzhiyun ops->tx99_set_txpower = ar9003_hw_tx99_set_txpower;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun ar9003_hw_set_nf_limits(ah);
1980*4882a593Smuzhiyun ar9003_hw_set_radar_conf(ah);
1981*4882a593Smuzhiyun memcpy(ah->nf_regs, ar9300_cca_regs, sizeof(ah->nf_regs));
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun /*
1985*4882a593Smuzhiyun * Baseband Watchdog signatures:
1986*4882a593Smuzhiyun *
1987*4882a593Smuzhiyun * 0x04000539: BB hang when operating in HT40 DFS Channel.
1988*4882a593Smuzhiyun * Full chip reset is not required, but a recovery
1989*4882a593Smuzhiyun * mechanism is needed.
1990*4882a593Smuzhiyun *
1991*4882a593Smuzhiyun * 0x1300000a: Related to CAC deafness.
1992*4882a593Smuzhiyun * Chip reset is not required.
1993*4882a593Smuzhiyun *
1994*4882a593Smuzhiyun * 0x0400000a: Related to CAC deafness.
1995*4882a593Smuzhiyun * Full chip reset is required.
1996*4882a593Smuzhiyun *
1997*4882a593Smuzhiyun * 0x04000b09: RX state machine gets into an illegal state
1998*4882a593Smuzhiyun * when a packet with unsupported rate is received.
1999*4882a593Smuzhiyun * Full chip reset is required and PHY_RESTART has
2000*4882a593Smuzhiyun * to be disabled.
2001*4882a593Smuzhiyun *
2002*4882a593Smuzhiyun * 0x04000409: Packet stuck on receive.
2003*4882a593Smuzhiyun * Full chip reset is required for all chips except
2004*4882a593Smuzhiyun * AR9340, AR9531 and AR9561.
2005*4882a593Smuzhiyun */
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun /*
2008*4882a593Smuzhiyun * ar9003_hw_bb_watchdog_check(): Returns true if a chip reset is required.
2009*4882a593Smuzhiyun */
ar9003_hw_bb_watchdog_check(struct ath_hw * ah)2010*4882a593Smuzhiyun bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun u32 val;
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun switch(ah->bb_watchdog_last_status) {
2015*4882a593Smuzhiyun case 0x04000539:
2016*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_RADAR_0);
2017*4882a593Smuzhiyun val &= (~AR_PHY_RADAR_0_FIRPWR);
2018*4882a593Smuzhiyun val |= SM(0x7f, AR_PHY_RADAR_0_FIRPWR);
2019*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RADAR_0, val);
2020*4882a593Smuzhiyun udelay(1);
2021*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_RADAR_0);
2022*4882a593Smuzhiyun val &= ~AR_PHY_RADAR_0_FIRPWR;
2023*4882a593Smuzhiyun val |= SM(AR9300_DFS_FIRPWR, AR_PHY_RADAR_0_FIRPWR);
2024*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RADAR_0, val);
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun return false;
2027*4882a593Smuzhiyun case 0x1300000a:
2028*4882a593Smuzhiyun return false;
2029*4882a593Smuzhiyun case 0x0400000a:
2030*4882a593Smuzhiyun case 0x04000b09:
2031*4882a593Smuzhiyun return true;
2032*4882a593Smuzhiyun case 0x04000409:
2033*4882a593Smuzhiyun if (AR_SREV_9340(ah) || AR_SREV_9531(ah) || AR_SREV_9561(ah))
2034*4882a593Smuzhiyun return false;
2035*4882a593Smuzhiyun else
2036*4882a593Smuzhiyun return true;
2037*4882a593Smuzhiyun default:
2038*4882a593Smuzhiyun /*
2039*4882a593Smuzhiyun * For any other unknown signatures, do a
2040*4882a593Smuzhiyun * full chip reset.
2041*4882a593Smuzhiyun */
2042*4882a593Smuzhiyun return true;
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_hw_bb_watchdog_check);
2046*4882a593Smuzhiyun
ar9003_hw_bb_watchdog_config(struct ath_hw * ah)2047*4882a593Smuzhiyun void ar9003_hw_bb_watchdog_config(struct ath_hw *ah)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
2050*4882a593Smuzhiyun u32 idle_tmo_ms = ah->bb_watchdog_timeout_ms;
2051*4882a593Smuzhiyun u32 val, idle_count;
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun if (!idle_tmo_ms) {
2054*4882a593Smuzhiyun /* disable IRQ, disable chip-reset for BB panic */
2055*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
2056*4882a593Smuzhiyun REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) &
2057*4882a593Smuzhiyun ~(AR_PHY_WATCHDOG_RST_ENABLE |
2058*4882a593Smuzhiyun AR_PHY_WATCHDOG_IRQ_ENABLE));
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun /* disable watchdog in non-IDLE mode, disable in IDLE mode */
2061*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
2062*4882a593Smuzhiyun REG_READ(ah, AR_PHY_WATCHDOG_CTL_1) &
2063*4882a593Smuzhiyun ~(AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
2064*4882a593Smuzhiyun AR_PHY_WATCHDOG_IDLE_ENABLE));
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun ath_dbg(common, RESET, "Disabled BB Watchdog\n");
2067*4882a593Smuzhiyun return;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun /* enable IRQ, disable chip-reset for BB watchdog */
2071*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) & AR_PHY_WATCHDOG_CNTL2_MASK;
2072*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
2073*4882a593Smuzhiyun (val | AR_PHY_WATCHDOG_IRQ_ENABLE) &
2074*4882a593Smuzhiyun ~AR_PHY_WATCHDOG_RST_ENABLE);
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun /* bound limit to 10 secs */
2077*4882a593Smuzhiyun if (idle_tmo_ms > 10000)
2078*4882a593Smuzhiyun idle_tmo_ms = 10000;
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun /*
2081*4882a593Smuzhiyun * The time unit for watchdog event is 2^15 44/88MHz cycles.
2082*4882a593Smuzhiyun *
2083*4882a593Smuzhiyun * For HT20 we have a time unit of 2^15/44 MHz = .74 ms per tick
2084*4882a593Smuzhiyun * For HT40 we have a time unit of 2^15/88 MHz = .37 ms per tick
2085*4882a593Smuzhiyun *
2086*4882a593Smuzhiyun * Given we use fast clock now in 5 GHz, these time units should
2087*4882a593Smuzhiyun * be common for both 2 GHz and 5 GHz.
2088*4882a593Smuzhiyun */
2089*4882a593Smuzhiyun idle_count = (100 * idle_tmo_ms) / 74;
2090*4882a593Smuzhiyun if (ah->curchan && IS_CHAN_HT40(ah->curchan))
2091*4882a593Smuzhiyun idle_count = (100 * idle_tmo_ms) / 37;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun /*
2094*4882a593Smuzhiyun * enable watchdog in non-IDLE mode, disable in IDLE mode,
2095*4882a593Smuzhiyun * set idle time-out.
2096*4882a593Smuzhiyun */
2097*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
2098*4882a593Smuzhiyun AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
2099*4882a593Smuzhiyun AR_PHY_WATCHDOG_IDLE_MASK |
2100*4882a593Smuzhiyun (AR_PHY_WATCHDOG_NON_IDLE_MASK & (idle_count << 2)));
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun ath_dbg(common, RESET, "Enabled BB Watchdog timeout (%u ms)\n",
2103*4882a593Smuzhiyun idle_tmo_ms);
2104*4882a593Smuzhiyun }
2105*4882a593Smuzhiyun
ar9003_hw_bb_watchdog_read(struct ath_hw * ah)2106*4882a593Smuzhiyun void ar9003_hw_bb_watchdog_read(struct ath_hw *ah)
2107*4882a593Smuzhiyun {
2108*4882a593Smuzhiyun /*
2109*4882a593Smuzhiyun * we want to avoid printing in ISR context so we save the
2110*4882a593Smuzhiyun * watchdog status to be printed later in bottom half context.
2111*4882a593Smuzhiyun */
2112*4882a593Smuzhiyun ah->bb_watchdog_last_status = REG_READ(ah, AR_PHY_WATCHDOG_STATUS);
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun /*
2115*4882a593Smuzhiyun * the watchdog timer should reset on status read but to be sure
2116*4882a593Smuzhiyun * sure we write 0 to the watchdog status bit.
2117*4882a593Smuzhiyun */
2118*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_WATCHDOG_STATUS,
2119*4882a593Smuzhiyun ah->bb_watchdog_last_status & ~AR_PHY_WATCHDOG_STATUS_CLR);
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun
ar9003_hw_bb_watchdog_dbg_info(struct ath_hw * ah)2122*4882a593Smuzhiyun void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah)
2123*4882a593Smuzhiyun {
2124*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
2125*4882a593Smuzhiyun u32 status;
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun if (likely(!(common->debug_mask & ATH_DBG_RESET)))
2128*4882a593Smuzhiyun return;
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun status = ah->bb_watchdog_last_status;
2131*4882a593Smuzhiyun ath_dbg(common, RESET,
2132*4882a593Smuzhiyun "\n==== BB update: BB status=0x%08x ====\n", status);
2133*4882a593Smuzhiyun ath_dbg(common, RESET,
2134*4882a593Smuzhiyun "** BB state: wd=%u det=%u rdar=%u rOFDM=%d rCCK=%u tOFDM=%u tCCK=%u agc=%u src=%u **\n",
2135*4882a593Smuzhiyun MS(status, AR_PHY_WATCHDOG_INFO),
2136*4882a593Smuzhiyun MS(status, AR_PHY_WATCHDOG_DET_HANG),
2137*4882a593Smuzhiyun MS(status, AR_PHY_WATCHDOG_RADAR_SM),
2138*4882a593Smuzhiyun MS(status, AR_PHY_WATCHDOG_RX_OFDM_SM),
2139*4882a593Smuzhiyun MS(status, AR_PHY_WATCHDOG_RX_CCK_SM),
2140*4882a593Smuzhiyun MS(status, AR_PHY_WATCHDOG_TX_OFDM_SM),
2141*4882a593Smuzhiyun MS(status, AR_PHY_WATCHDOG_TX_CCK_SM),
2142*4882a593Smuzhiyun MS(status, AR_PHY_WATCHDOG_AGC_SM),
2143*4882a593Smuzhiyun MS(status, AR_PHY_WATCHDOG_SRCH_SM));
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun ath_dbg(common, RESET, "** BB WD cntl: cntl1=0x%08x cntl2=0x%08x **\n",
2146*4882a593Smuzhiyun REG_READ(ah, AR_PHY_WATCHDOG_CTL_1),
2147*4882a593Smuzhiyun REG_READ(ah, AR_PHY_WATCHDOG_CTL_2));
2148*4882a593Smuzhiyun ath_dbg(common, RESET, "** BB mode: BB_gen_controls=0x%08x **\n",
2149*4882a593Smuzhiyun REG_READ(ah, AR_PHY_GEN_CTRL));
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun #define PCT(_field) (common->cc_survey._field * 100 / common->cc_survey.cycles)
2152*4882a593Smuzhiyun if (common->cc_survey.cycles)
2153*4882a593Smuzhiyun ath_dbg(common, RESET,
2154*4882a593Smuzhiyun "** BB busy times: rx_clear=%d%%, rx_frame=%d%%, tx_frame=%d%% **\n",
2155*4882a593Smuzhiyun PCT(rx_busy), PCT(rx_frame), PCT(tx_frame));
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun ath_dbg(common, RESET, "==== BB update: done ====\n\n");
2158*4882a593Smuzhiyun }
2159*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_hw_bb_watchdog_dbg_info);
2160*4882a593Smuzhiyun
ar9003_hw_disable_phy_restart(struct ath_hw * ah)2161*4882a593Smuzhiyun void ar9003_hw_disable_phy_restart(struct ath_hw *ah)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun u8 result;
2164*4882a593Smuzhiyun u32 val;
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun /* While receiving unsupported rate frame rx state machine
2167*4882a593Smuzhiyun * gets into a state 0xb and if phy_restart happens in that
2168*4882a593Smuzhiyun * state, BB would go hang. If RXSM is in 0xb state after
2169*4882a593Smuzhiyun * first bb panic, ensure to disable the phy_restart.
2170*4882a593Smuzhiyun */
2171*4882a593Smuzhiyun result = MS(ah->bb_watchdog_last_status, AR_PHY_WATCHDOG_RX_OFDM_SM);
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun if ((result == 0xb) || ah->bb_hang_rx_ofdm) {
2174*4882a593Smuzhiyun ah->bb_hang_rx_ofdm = true;
2175*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_RESTART);
2176*4882a593Smuzhiyun val &= ~AR_PHY_RESTART_ENA;
2177*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RESTART, val);
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_hw_disable_phy_restart);
2181