xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/ar9003_mci.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2010-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef AR9003_MCI_H
18*4882a593Smuzhiyun #define AR9003_MCI_H
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define MCI_FLAG_DISABLE_TIMESTAMP      0x00000001      /* Disable time stamp */
21*4882a593Smuzhiyun #define MCI_RECOVERY_DUR_TSF		(100 * 1000)    /* 100 ms */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Default remote BT device MCI COEX version */
24*4882a593Smuzhiyun #define MCI_GPM_COEX_MAJOR_VERSION_DEFAULT  3
25*4882a593Smuzhiyun #define MCI_GPM_COEX_MINOR_VERSION_DEFAULT  0
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Local WLAN MCI COEX version */
28*4882a593Smuzhiyun #define MCI_GPM_COEX_MAJOR_VERSION_WLAN     3
29*4882a593Smuzhiyun #define MCI_GPM_COEX_MINOR_VERSION_WLAN     0
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun enum mci_gpm_coex_query_type {
32*4882a593Smuzhiyun 	MCI_GPM_COEX_QUERY_BT_ALL_INFO      = BIT(0),
33*4882a593Smuzhiyun 	MCI_GPM_COEX_QUERY_BT_TOPOLOGY      = BIT(1),
34*4882a593Smuzhiyun 	MCI_GPM_COEX_QUERY_BT_DEBUG         = BIT(2),
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun enum mci_gpm_coex_halt_bt_gpm {
38*4882a593Smuzhiyun 	MCI_GPM_COEX_BT_GPM_UNHALT,
39*4882a593Smuzhiyun 	MCI_GPM_COEX_BT_GPM_HALT
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun enum mci_gpm_coex_bt_update_flags_op {
43*4882a593Smuzhiyun 	MCI_GPM_COEX_BT_FLAGS_READ,
44*4882a593Smuzhiyun 	MCI_GPM_COEX_BT_FLAGS_SET,
45*4882a593Smuzhiyun 	MCI_GPM_COEX_BT_FLAGS_CLEAR
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define MCI_NUM_BT_CHANNELS     79
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_UPDATE_CORR          0x00000002
51*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_UPDATE_HDR           0x00000004
52*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_UPDATE_PLD           0x00000008
53*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_LNA_CTRL             0x00000010
54*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_DEBUG                0x00000020
55*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_SCHED_MSG            0x00000040
56*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_CONT_MSG             0x00000080
57*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_COEX_GPM             0x00000100
58*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_CPU_INT_MSG          0x00000200
59*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_MCI_MODE             0x00000400
60*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_AR9462_MODE          0x00001000
61*4882a593Smuzhiyun #define MCI_BT_MCI_FLAGS_OTHER                0x00010000
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define MCI_DEFAULT_BT_MCI_FLAGS              0x00011dde
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define MCI_TOGGLE_BT_MCI_FLAGS  (MCI_BT_MCI_FLAGS_UPDATE_CORR | \
66*4882a593Smuzhiyun 				  MCI_BT_MCI_FLAGS_UPDATE_HDR  | \
67*4882a593Smuzhiyun 				  MCI_BT_MCI_FLAGS_UPDATE_PLD  | \
68*4882a593Smuzhiyun 				  MCI_BT_MCI_FLAGS_MCI_MODE)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MCI_2G_FLAGS_CLEAR_MASK   0x00000000
71*4882a593Smuzhiyun #define MCI_2G_FLAGS_SET_MASK     MCI_TOGGLE_BT_MCI_FLAGS
72*4882a593Smuzhiyun #define MCI_2G_FLAGS              MCI_DEFAULT_BT_MCI_FLAGS
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define MCI_5G_FLAGS_CLEAR_MASK   MCI_TOGGLE_BT_MCI_FLAGS
75*4882a593Smuzhiyun #define MCI_5G_FLAGS_SET_MASK     0x00000000
76*4882a593Smuzhiyun #define MCI_5G_FLAGS              (MCI_DEFAULT_BT_MCI_FLAGS & \
77*4882a593Smuzhiyun 				   ~MCI_TOGGLE_BT_MCI_FLAGS)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun  * Default value for AR9462 is 0x00002201
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun #define ATH_MCI_CONFIG_CONCUR_TX            0x00000003
83*4882a593Smuzhiyun #define ATH_MCI_CONFIG_MCI_OBS_MCI          0x00000004
84*4882a593Smuzhiyun #define ATH_MCI_CONFIG_MCI_OBS_TXRX         0x00000008
85*4882a593Smuzhiyun #define ATH_MCI_CONFIG_MCI_OBS_BT           0x00000010
86*4882a593Smuzhiyun #define ATH_MCI_CONFIG_DISABLE_MCI_CAL      0x00000020
87*4882a593Smuzhiyun #define ATH_MCI_CONFIG_DISABLE_OSLA         0x00000040
88*4882a593Smuzhiyun #define ATH_MCI_CONFIG_DISABLE_FTP_STOMP    0x00000080
89*4882a593Smuzhiyun #define ATH_MCI_CONFIG_AGGR_THRESH          0x00000700
90*4882a593Smuzhiyun #define ATH_MCI_CONFIG_AGGR_THRESH_S        8
91*4882a593Smuzhiyun #define ATH_MCI_CONFIG_DISABLE_AGGR_THRESH  0x00000800
92*4882a593Smuzhiyun #define ATH_MCI_CONFIG_CLK_DIV              0x00003000
93*4882a593Smuzhiyun #define ATH_MCI_CONFIG_CLK_DIV_S            12
94*4882a593Smuzhiyun #define ATH_MCI_CONFIG_DISABLE_TUNING       0x00004000
95*4882a593Smuzhiyun #define ATH_MCI_CONFIG_DISABLE_AIC          0x00008000
96*4882a593Smuzhiyun #define ATH_MCI_CONFIG_AIC_CAL_NUM_CHAN     0x007f0000
97*4882a593Smuzhiyun #define ATH_MCI_CONFIG_AIC_CAL_NUM_CHAN_S   16
98*4882a593Smuzhiyun #define ATH_MCI_CONFIG_NO_QUIET_ACK         0x00800000
99*4882a593Smuzhiyun #define ATH_MCI_CONFIG_NO_QUIET_ACK_S       23
100*4882a593Smuzhiyun #define ATH_MCI_CONFIG_ANT_ARCH             0x07000000
101*4882a593Smuzhiyun #define ATH_MCI_CONFIG_ANT_ARCH_S           24
102*4882a593Smuzhiyun #define ATH_MCI_CONFIG_FORCE_QUIET_ACK      0x08000000
103*4882a593Smuzhiyun #define ATH_MCI_CONFIG_FORCE_QUIET_ACK_S    27
104*4882a593Smuzhiyun #define ATH_MCI_CONFIG_FORCE_2CHAIN_ACK     0x10000000
105*4882a593Smuzhiyun #define ATH_MCI_CONFIG_MCI_STAT_DBG         0x20000000
106*4882a593Smuzhiyun #define ATH_MCI_CONFIG_MCI_WEIGHT_DBG       0x40000000
107*4882a593Smuzhiyun #define ATH_MCI_CONFIG_DISABLE_MCI          0x80000000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define ATH_MCI_CONFIG_MCI_OBS_MASK     (ATH_MCI_CONFIG_MCI_OBS_MCI  | \
110*4882a593Smuzhiyun 					 ATH_MCI_CONFIG_MCI_OBS_TXRX | \
111*4882a593Smuzhiyun 					 ATH_MCI_CONFIG_MCI_OBS_BT)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define ATH_MCI_CONFIG_MCI_OBS_GPIO     0x0000002F
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define ATH_MCI_ANT_ARCH_1_ANT_PA_LNA_NON_SHARED 0x00
116*4882a593Smuzhiyun #define ATH_MCI_ANT_ARCH_1_ANT_PA_LNA_SHARED     0x01
117*4882a593Smuzhiyun #define ATH_MCI_ANT_ARCH_2_ANT_PA_LNA_NON_SHARED 0x02
118*4882a593Smuzhiyun #define ATH_MCI_ANT_ARCH_2_ANT_PA_LNA_SHARED     0x03
119*4882a593Smuzhiyun #define ATH_MCI_ANT_ARCH_3_ANT                   0x04
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define MCI_ANT_ARCH_PA_LNA_SHARED(mci)					\
122*4882a593Smuzhiyun 	((MS(mci->config, ATH_MCI_CONFIG_ANT_ARCH) == ATH_MCI_ANT_ARCH_1_ANT_PA_LNA_SHARED) || \
123*4882a593Smuzhiyun 	 (MS(mci->config, ATH_MCI_CONFIG_ANT_ARCH) == ATH_MCI_ANT_ARCH_2_ANT_PA_LNA_SHARED))
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun enum mci_message_header {		/* length of payload */
126*4882a593Smuzhiyun 	MCI_LNA_CTRL     = 0x10,        /* len = 0 */
127*4882a593Smuzhiyun 	MCI_CONT_NACK    = 0x20,        /* len = 0 */
128*4882a593Smuzhiyun 	MCI_CONT_INFO    = 0x30,        /* len = 4 */
129*4882a593Smuzhiyun 	MCI_CONT_RST     = 0x40,        /* len = 0 */
130*4882a593Smuzhiyun 	MCI_SCHD_INFO    = 0x50,        /* len = 16 */
131*4882a593Smuzhiyun 	MCI_CPU_INT      = 0x60,        /* len = 4 */
132*4882a593Smuzhiyun 	MCI_SYS_WAKING   = 0x70,        /* len = 0 */
133*4882a593Smuzhiyun 	MCI_GPM          = 0x80,        /* len = 16 */
134*4882a593Smuzhiyun 	MCI_LNA_INFO     = 0x90,        /* len = 1 */
135*4882a593Smuzhiyun 	MCI_LNA_STATE    = 0x94,
136*4882a593Smuzhiyun 	MCI_LNA_TAKE     = 0x98,
137*4882a593Smuzhiyun 	MCI_LNA_TRANS    = 0x9c,
138*4882a593Smuzhiyun 	MCI_SYS_SLEEPING = 0xa0,        /* len = 0 */
139*4882a593Smuzhiyun 	MCI_REQ_WAKE     = 0xc0,        /* len = 0 */
140*4882a593Smuzhiyun 	MCI_DEBUG_16     = 0xfe,        /* len = 2 */
141*4882a593Smuzhiyun 	MCI_REMOTE_RESET = 0xff         /* len = 16 */
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun enum ath_mci_gpm_coex_profile_type {
145*4882a593Smuzhiyun 	MCI_GPM_COEX_PROFILE_UNKNOWN,
146*4882a593Smuzhiyun 	MCI_GPM_COEX_PROFILE_RFCOMM,
147*4882a593Smuzhiyun 	MCI_GPM_COEX_PROFILE_A2DP,
148*4882a593Smuzhiyun 	MCI_GPM_COEX_PROFILE_HID,
149*4882a593Smuzhiyun 	MCI_GPM_COEX_PROFILE_BNEP,
150*4882a593Smuzhiyun 	MCI_GPM_COEX_PROFILE_VOICE,
151*4882a593Smuzhiyun 	MCI_GPM_COEX_PROFILE_A2DPVO,
152*4882a593Smuzhiyun 	MCI_GPM_COEX_PROFILE_MAX
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* MCI GPM/Coex opcode/type definitions */
156*4882a593Smuzhiyun enum {
157*4882a593Smuzhiyun 	MCI_GPM_COEX_W_GPM_PAYLOAD      = 1,
158*4882a593Smuzhiyun 	MCI_GPM_COEX_B_GPM_TYPE         = 4,
159*4882a593Smuzhiyun 	MCI_GPM_COEX_B_GPM_OPCODE       = 5,
160*4882a593Smuzhiyun 	/* MCI_GPM_WLAN_CAL_REQ, MCI_GPM_WLAN_CAL_DONE */
161*4882a593Smuzhiyun 	MCI_GPM_WLAN_CAL_W_SEQUENCE     = 2,
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* MCI_GPM_COEX_VERSION_QUERY */
164*4882a593Smuzhiyun 	/* MCI_GPM_COEX_VERSION_RESPONSE */
165*4882a593Smuzhiyun 	MCI_GPM_COEX_B_MAJOR_VERSION    = 6,
166*4882a593Smuzhiyun 	MCI_GPM_COEX_B_MINOR_VERSION    = 7,
167*4882a593Smuzhiyun 	/* MCI_GPM_COEX_STATUS_QUERY */
168*4882a593Smuzhiyun 	MCI_GPM_COEX_B_BT_BITMAP        = 6,
169*4882a593Smuzhiyun 	MCI_GPM_COEX_B_WLAN_BITMAP      = 7,
170*4882a593Smuzhiyun 	/* MCI_GPM_COEX_HALT_BT_GPM */
171*4882a593Smuzhiyun 	MCI_GPM_COEX_B_HALT_STATE       = 6,
172*4882a593Smuzhiyun 	/* MCI_GPM_COEX_WLAN_CHANNELS */
173*4882a593Smuzhiyun 	MCI_GPM_COEX_B_CHANNEL_MAP      = 6,
174*4882a593Smuzhiyun 	/* MCI_GPM_COEX_BT_PROFILE_INFO */
175*4882a593Smuzhiyun 	MCI_GPM_COEX_B_PROFILE_TYPE     = 6,
176*4882a593Smuzhiyun 	MCI_GPM_COEX_B_PROFILE_LINKID   = 7,
177*4882a593Smuzhiyun 	MCI_GPM_COEX_B_PROFILE_STATE    = 8,
178*4882a593Smuzhiyun 	MCI_GPM_COEX_B_PROFILE_ROLE     = 9,
179*4882a593Smuzhiyun 	MCI_GPM_COEX_B_PROFILE_RATE     = 10,
180*4882a593Smuzhiyun 	MCI_GPM_COEX_B_PROFILE_VOTYPE   = 11,
181*4882a593Smuzhiyun 	MCI_GPM_COEX_H_PROFILE_T        = 12,
182*4882a593Smuzhiyun 	MCI_GPM_COEX_B_PROFILE_W        = 14,
183*4882a593Smuzhiyun 	MCI_GPM_COEX_B_PROFILE_A        = 15,
184*4882a593Smuzhiyun 	/* MCI_GPM_COEX_BT_STATUS_UPDATE */
185*4882a593Smuzhiyun 	MCI_GPM_COEX_B_STATUS_TYPE      = 6,
186*4882a593Smuzhiyun 	MCI_GPM_COEX_B_STATUS_LINKID    = 7,
187*4882a593Smuzhiyun 	MCI_GPM_COEX_B_STATUS_STATE     = 8,
188*4882a593Smuzhiyun 	/* MCI_GPM_COEX_BT_UPDATE_FLAGS */
189*4882a593Smuzhiyun 	MCI_GPM_COEX_W_BT_FLAGS         = 6,
190*4882a593Smuzhiyun 	MCI_GPM_COEX_B_BT_FLAGS_OP      = 10
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun enum mci_gpm_subtype {
194*4882a593Smuzhiyun 	MCI_GPM_BT_CAL_REQ      = 0,
195*4882a593Smuzhiyun 	MCI_GPM_BT_CAL_GRANT    = 1,
196*4882a593Smuzhiyun 	MCI_GPM_BT_CAL_DONE     = 2,
197*4882a593Smuzhiyun 	MCI_GPM_WLAN_CAL_REQ    = 3,
198*4882a593Smuzhiyun 	MCI_GPM_WLAN_CAL_GRANT  = 4,
199*4882a593Smuzhiyun 	MCI_GPM_WLAN_CAL_DONE   = 5,
200*4882a593Smuzhiyun 	MCI_GPM_COEX_AGENT      = 0x0c,
201*4882a593Smuzhiyun 	MCI_GPM_RSVD_PATTERN    = 0xfe,
202*4882a593Smuzhiyun 	MCI_GPM_RSVD_PATTERN32  = 0xfefefefe,
203*4882a593Smuzhiyun 	MCI_GPM_BT_DEBUG        = 0xff
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun enum mci_bt_state {
207*4882a593Smuzhiyun 	MCI_BT_SLEEP,
208*4882a593Smuzhiyun 	MCI_BT_AWAKE,
209*4882a593Smuzhiyun 	MCI_BT_CAL_START,
210*4882a593Smuzhiyun 	MCI_BT_CAL
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun enum mci_ps_state {
214*4882a593Smuzhiyun 	MCI_PS_DISABLE,
215*4882a593Smuzhiyun 	MCI_PS_ENABLE,
216*4882a593Smuzhiyun 	MCI_PS_ENABLE_OFF,
217*4882a593Smuzhiyun 	MCI_PS_ENABLE_ON
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* Type of state query */
221*4882a593Smuzhiyun enum mci_state_type {
222*4882a593Smuzhiyun 	MCI_STATE_ENABLE,
223*4882a593Smuzhiyun 	MCI_STATE_INIT_GPM_OFFSET,
224*4882a593Smuzhiyun 	MCI_STATE_CHECK_GPM_OFFSET,
225*4882a593Smuzhiyun 	MCI_STATE_NEXT_GPM_OFFSET,
226*4882a593Smuzhiyun 	MCI_STATE_LAST_GPM_OFFSET,
227*4882a593Smuzhiyun 	MCI_STATE_BT,
228*4882a593Smuzhiyun 	MCI_STATE_SET_BT_SLEEP,
229*4882a593Smuzhiyun 	MCI_STATE_SET_BT_AWAKE,
230*4882a593Smuzhiyun 	MCI_STATE_SET_BT_CAL_START,
231*4882a593Smuzhiyun 	MCI_STATE_SET_BT_CAL,
232*4882a593Smuzhiyun 	MCI_STATE_LAST_SCHD_MSG_OFFSET,
233*4882a593Smuzhiyun 	MCI_STATE_REMOTE_SLEEP,
234*4882a593Smuzhiyun 	MCI_STATE_CONT_STATUS,
235*4882a593Smuzhiyun 	MCI_STATE_RESET_REQ_WAKE,
236*4882a593Smuzhiyun 	MCI_STATE_SEND_WLAN_COEX_VERSION,
237*4882a593Smuzhiyun 	MCI_STATE_SET_BT_COEX_VERSION,
238*4882a593Smuzhiyun 	MCI_STATE_SEND_WLAN_CHANNELS,
239*4882a593Smuzhiyun 	MCI_STATE_SEND_VERSION_QUERY,
240*4882a593Smuzhiyun 	MCI_STATE_SEND_STATUS_QUERY,
241*4882a593Smuzhiyun 	MCI_STATE_NEED_FLUSH_BT_INFO,
242*4882a593Smuzhiyun 	MCI_STATE_SET_CONCUR_TX_PRI,
243*4882a593Smuzhiyun 	MCI_STATE_RECOVER_RX,
244*4882a593Smuzhiyun 	MCI_STATE_NEED_FTP_STOMP,
245*4882a593Smuzhiyun 	MCI_STATE_NEED_TUNING,
246*4882a593Smuzhiyun 	MCI_STATE_NEED_STAT_DEBUG,
247*4882a593Smuzhiyun 	MCI_STATE_SHARED_CHAIN_CONCUR_TX,
248*4882a593Smuzhiyun 	MCI_STATE_AIC_CAL,
249*4882a593Smuzhiyun 	MCI_STATE_AIC_START,
250*4882a593Smuzhiyun 	MCI_STATE_AIC_CAL_RESET,
251*4882a593Smuzhiyun 	MCI_STATE_AIC_CAL_SINGLE,
252*4882a593Smuzhiyun 	MCI_STATE_IS_AR9462,
253*4882a593Smuzhiyun 	MCI_STATE_IS_AR9565_1ANT,
254*4882a593Smuzhiyun 	MCI_STATE_IS_AR9565_2ANT,
255*4882a593Smuzhiyun 	MCI_STATE_WLAN_WEAK_SIGNAL,
256*4882a593Smuzhiyun 	MCI_STATE_SET_WLAN_PS_STATE,
257*4882a593Smuzhiyun 	MCI_STATE_GET_WLAN_PS_STATE,
258*4882a593Smuzhiyun 	MCI_STATE_DEBUG,
259*4882a593Smuzhiyun 	MCI_STATE_STAT_DEBUG,
260*4882a593Smuzhiyun 	MCI_STATE_ALLOW_FCS,
261*4882a593Smuzhiyun 	MCI_STATE_SET_2G_CONTENTION,
262*4882a593Smuzhiyun 	MCI_STATE_MAX
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun enum mci_gpm_coex_opcode {
266*4882a593Smuzhiyun 	MCI_GPM_COEX_VERSION_QUERY,
267*4882a593Smuzhiyun 	MCI_GPM_COEX_VERSION_RESPONSE,
268*4882a593Smuzhiyun 	MCI_GPM_COEX_STATUS_QUERY,
269*4882a593Smuzhiyun 	MCI_GPM_COEX_HALT_BT_GPM,
270*4882a593Smuzhiyun 	MCI_GPM_COEX_WLAN_CHANNELS,
271*4882a593Smuzhiyun 	MCI_GPM_COEX_BT_PROFILE_INFO,
272*4882a593Smuzhiyun 	MCI_GPM_COEX_BT_STATUS_UPDATE,
273*4882a593Smuzhiyun 	MCI_GPM_COEX_BT_UPDATE_FLAGS,
274*4882a593Smuzhiyun 	MCI_GPM_COEX_NOOP,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #define MCI_GPM_NOMORE  0
278*4882a593Smuzhiyun #define MCI_GPM_MORE    1
279*4882a593Smuzhiyun #define MCI_GPM_INVALID 0xffffffff
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define MCI_GPM_RECYCLE(_p_gpm)	do {			  \
282*4882a593Smuzhiyun 	*(((u32 *)_p_gpm) + MCI_GPM_COEX_W_GPM_PAYLOAD) = \
283*4882a593Smuzhiyun 				MCI_GPM_RSVD_PATTERN32;   \
284*4882a593Smuzhiyun } while (0)
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define MCI_GPM_TYPE(_p_gpm)	\
287*4882a593Smuzhiyun 	(*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) & 0xff)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define MCI_GPM_OPCODE(_p_gpm)	\
290*4882a593Smuzhiyun 	(*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) & 0xff)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define MCI_GPM_SET_CAL_TYPE(_p_gpm, _cal_type)	do {			   \
293*4882a593Smuzhiyun 	*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_cal_type) & 0xff;\
294*4882a593Smuzhiyun } while (0)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun #define MCI_GPM_SET_TYPE_OPCODE(_p_gpm, _type, _opcode) do {		   \
297*4882a593Smuzhiyun 	*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_type) & 0xff;	   \
298*4882a593Smuzhiyun 	*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) = (_opcode) & 0xff;\
299*4882a593Smuzhiyun } while (0)
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define MCI_GPM_IS_CAL_TYPE(_type) ((_type) <= MCI_GPM_WLAN_CAL_DONE)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun  * Functions that are available to the MCI driver core.
305*4882a593Smuzhiyun  */
306*4882a593Smuzhiyun bool ar9003_mci_send_message(struct ath_hw *ah, u8 header, u32 flag,
307*4882a593Smuzhiyun 			     u32 *payload, u8 len, bool wait_done,
308*4882a593Smuzhiyun 			     bool check_bt);
309*4882a593Smuzhiyun u32 ar9003_mci_state(struct ath_hw *ah, u32 state_type);
310*4882a593Smuzhiyun int ar9003_mci_setup(struct ath_hw *ah, u32 gpm_addr, void *gpm_buf,
311*4882a593Smuzhiyun 		     u16 len, u32 sched_addr);
312*4882a593Smuzhiyun void ar9003_mci_cleanup(struct ath_hw *ah);
313*4882a593Smuzhiyun void ar9003_mci_get_interrupt(struct ath_hw *ah, u32 *raw_intr,
314*4882a593Smuzhiyun 			      u32 *rx_msg_intr);
315*4882a593Smuzhiyun u32 ar9003_mci_get_next_gpm_offset(struct ath_hw *ah, u32 *more);
316*4882a593Smuzhiyun void ar9003_mci_set_bt_version(struct ath_hw *ah, u8 major, u8 minor);
317*4882a593Smuzhiyun void ar9003_mci_send_wlan_channels(struct ath_hw *ah);
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun  * These functions are used by ath9k_hw.
320*4882a593Smuzhiyun  */
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun void ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep);
325*4882a593Smuzhiyun void ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable);
326*4882a593Smuzhiyun void ar9003_mci_init_cal_done(struct ath_hw *ah);
327*4882a593Smuzhiyun void ar9003_mci_set_full_sleep(struct ath_hw *ah);
328*4882a593Smuzhiyun void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool force);
329*4882a593Smuzhiyun void ar9003_mci_check_bt(struct ath_hw *ah);
330*4882a593Smuzhiyun bool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan);
331*4882a593Smuzhiyun int ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan,
332*4882a593Smuzhiyun 			 struct ath9k_hw_cal_data *caldata);
333*4882a593Smuzhiyun int ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g,
334*4882a593Smuzhiyun 		     bool is_full_sleep);
335*4882a593Smuzhiyun void ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked);
336*4882a593Smuzhiyun void ar9003_mci_bt_gain_ctrl(struct ath_hw *ah);
337*4882a593Smuzhiyun void ar9003_mci_set_power_awake(struct ath_hw *ah);
338*4882a593Smuzhiyun void ar9003_mci_check_gpm_offset(struct ath_hw *ah);
339*4882a593Smuzhiyun u16 ar9003_mci_get_max_txpower(struct ath_hw *ah, u8 ctlmode);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #else
342*4882a593Smuzhiyun 
ar9003_mci_stop_bt(struct ath_hw * ah,bool save_fullsleep)343*4882a593Smuzhiyun static inline void ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun }
ar9003_mci_init_cal_req(struct ath_hw * ah,bool * is_reusable)346*4882a593Smuzhiyun static inline void ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun }
ar9003_mci_init_cal_done(struct ath_hw * ah)349*4882a593Smuzhiyun static inline void ar9003_mci_init_cal_done(struct ath_hw *ah)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun }
ar9003_mci_set_full_sleep(struct ath_hw * ah)352*4882a593Smuzhiyun static inline void ar9003_mci_set_full_sleep(struct ath_hw *ah)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun }
ar9003_mci_2g5g_switch(struct ath_hw * ah,bool wait_done)355*4882a593Smuzhiyun static inline void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool wait_done)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun }
ar9003_mci_check_bt(struct ath_hw * ah)358*4882a593Smuzhiyun static inline void ar9003_mci_check_bt(struct ath_hw *ah)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun }
ar9003_mci_start_reset(struct ath_hw * ah,struct ath9k_channel * chan)361*4882a593Smuzhiyun static inline bool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	return false;
364*4882a593Smuzhiyun }
ar9003_mci_end_reset(struct ath_hw * ah,struct ath9k_channel * chan,struct ath9k_hw_cal_data * caldata)365*4882a593Smuzhiyun static inline int ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan,
366*4882a593Smuzhiyun 				       struct ath9k_hw_cal_data *caldata)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	return 0;
369*4882a593Smuzhiyun }
ar9003_mci_reset(struct ath_hw * ah,bool en_int,bool is_2g,bool is_full_sleep)370*4882a593Smuzhiyun static inline void ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g,
371*4882a593Smuzhiyun 				    bool is_full_sleep)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun }
ar9003_mci_get_isr(struct ath_hw * ah,enum ath9k_int * masked)374*4882a593Smuzhiyun static inline void ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun }
ar9003_mci_bt_gain_ctrl(struct ath_hw * ah)377*4882a593Smuzhiyun static inline void ar9003_mci_bt_gain_ctrl(struct ath_hw *ah)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun }
ar9003_mci_set_power_awake(struct ath_hw * ah)380*4882a593Smuzhiyun static inline void ar9003_mci_set_power_awake(struct ath_hw *ah)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun }
ar9003_mci_check_gpm_offset(struct ath_hw * ah)383*4882a593Smuzhiyun static inline void ar9003_mci_check_gpm_offset(struct ath_hw *ah)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun }
ar9003_mci_get_max_txpower(struct ath_hw * ah,u8 ctlmode)386*4882a593Smuzhiyun static inline u16 ar9003_mci_get_max_txpower(struct ath_hw *ah, u8 ctlmode)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	return -1;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #endif
393