xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/ar9003_mci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/export.h>
18*4882a593Smuzhiyun #include "hw.h"
19*4882a593Smuzhiyun #include "hw-ops.h"
20*4882a593Smuzhiyun #include "ar9003_phy.h"
21*4882a593Smuzhiyun #include "ar9003_mci.h"
22*4882a593Smuzhiyun #include "ar9003_aic.h"
23*4882a593Smuzhiyun 
ar9003_mci_reset_req_wakeup(struct ath_hw * ah)24*4882a593Smuzhiyun static void ar9003_mci_reset_req_wakeup(struct ath_hw *ah)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
27*4882a593Smuzhiyun 		      AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 1);
28*4882a593Smuzhiyun 	udelay(1);
29*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
30*4882a593Smuzhiyun 		      AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 0);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
ar9003_mci_wait_for_interrupt(struct ath_hw * ah,u32 address,u32 bit_position,int time_out)33*4882a593Smuzhiyun static int ar9003_mci_wait_for_interrupt(struct ath_hw *ah, u32 address,
34*4882a593Smuzhiyun 					u32 bit_position, int time_out)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	while (time_out) {
39*4882a593Smuzhiyun 		if (!(REG_READ(ah, address) & bit_position)) {
40*4882a593Smuzhiyun 			udelay(10);
41*4882a593Smuzhiyun 			time_out -= 10;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 			if (time_out < 0)
44*4882a593Smuzhiyun 				break;
45*4882a593Smuzhiyun 			else
46*4882a593Smuzhiyun 				continue;
47*4882a593Smuzhiyun 		}
48*4882a593Smuzhiyun 		REG_WRITE(ah, address, bit_position);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 		if (address != AR_MCI_INTERRUPT_RX_MSG_RAW)
51*4882a593Smuzhiyun 			break;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 		if (bit_position & AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)
54*4882a593Smuzhiyun 			ar9003_mci_reset_req_wakeup(ah);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 		if (bit_position & (AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING |
57*4882a593Smuzhiyun 				    AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING))
58*4882a593Smuzhiyun 			REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
59*4882a593Smuzhiyun 				  AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 		REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_RX_MSG);
62*4882a593Smuzhiyun 		break;
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	if (time_out <= 0) {
66*4882a593Smuzhiyun 		ath_dbg(common, MCI,
67*4882a593Smuzhiyun 			"MCI Wait for Reg 0x%08x = 0x%08x timeout\n",
68*4882a593Smuzhiyun 			address, bit_position);
69*4882a593Smuzhiyun 		ath_dbg(common, MCI,
70*4882a593Smuzhiyun 			"MCI INT_RAW = 0x%08x, RX_MSG_RAW = 0x%08x\n",
71*4882a593Smuzhiyun 			REG_READ(ah, AR_MCI_INTERRUPT_RAW),
72*4882a593Smuzhiyun 			REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
73*4882a593Smuzhiyun 		time_out = 0;
74*4882a593Smuzhiyun 	}
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return time_out;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
ar9003_mci_remote_reset(struct ath_hw * ah,bool wait_done)79*4882a593Smuzhiyun static void ar9003_mci_remote_reset(struct ath_hw *ah, bool wait_done)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	u32 payload[4] = { 0xffffffff, 0xffffffff, 0xffffffff, 0xffffff00};
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_REMOTE_RESET, 0, payload, 16,
84*4882a593Smuzhiyun 				wait_done, false);
85*4882a593Smuzhiyun 	udelay(5);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
ar9003_mci_send_lna_transfer(struct ath_hw * ah,bool wait_done)88*4882a593Smuzhiyun static void ar9003_mci_send_lna_transfer(struct ath_hw *ah, bool wait_done)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	u32 payload = 0x00000000;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_LNA_TRANS, 0, &payload, 1,
93*4882a593Smuzhiyun 				wait_done, false);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
ar9003_mci_send_req_wake(struct ath_hw * ah,bool wait_done)96*4882a593Smuzhiyun static void ar9003_mci_send_req_wake(struct ath_hw *ah, bool wait_done)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_REQ_WAKE, MCI_FLAG_DISABLE_TIMESTAMP,
99*4882a593Smuzhiyun 				NULL, 0, wait_done, false);
100*4882a593Smuzhiyun 	udelay(5);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
ar9003_mci_send_sys_waking(struct ath_hw * ah,bool wait_done)103*4882a593Smuzhiyun static void ar9003_mci_send_sys_waking(struct ath_hw *ah, bool wait_done)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_SYS_WAKING, MCI_FLAG_DISABLE_TIMESTAMP,
106*4882a593Smuzhiyun 				NULL, 0, wait_done, false);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
ar9003_mci_send_lna_take(struct ath_hw * ah,bool wait_done)109*4882a593Smuzhiyun static void ar9003_mci_send_lna_take(struct ath_hw *ah, bool wait_done)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	u32 payload = 0x70000000;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_LNA_TAKE, 0, &payload, 1,
114*4882a593Smuzhiyun 				wait_done, false);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
ar9003_mci_send_sys_sleeping(struct ath_hw * ah,bool wait_done)117*4882a593Smuzhiyun static void ar9003_mci_send_sys_sleeping(struct ath_hw *ah, bool wait_done)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_SYS_SLEEPING,
120*4882a593Smuzhiyun 				MCI_FLAG_DISABLE_TIMESTAMP,
121*4882a593Smuzhiyun 				NULL, 0, wait_done, false);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
ar9003_mci_send_coex_version_query(struct ath_hw * ah,bool wait_done)124*4882a593Smuzhiyun static void ar9003_mci_send_coex_version_query(struct ath_hw *ah,
125*4882a593Smuzhiyun 					       bool wait_done)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
128*4882a593Smuzhiyun 	u32 payload[4] = {0, 0, 0, 0};
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (mci->bt_version_known ||
131*4882a593Smuzhiyun 	    (mci->bt_state == MCI_BT_SLEEP))
132*4882a593Smuzhiyun 		return;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
135*4882a593Smuzhiyun 				MCI_GPM_COEX_VERSION_QUERY);
136*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
ar9003_mci_send_coex_version_response(struct ath_hw * ah,bool wait_done)139*4882a593Smuzhiyun static void ar9003_mci_send_coex_version_response(struct ath_hw *ah,
140*4882a593Smuzhiyun 						  bool wait_done)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
143*4882a593Smuzhiyun 	u32 payload[4] = {0, 0, 0, 0};
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
146*4882a593Smuzhiyun 				MCI_GPM_COEX_VERSION_RESPONSE);
147*4882a593Smuzhiyun 	*(((u8 *)payload) + MCI_GPM_COEX_B_MAJOR_VERSION) =
148*4882a593Smuzhiyun 		mci->wlan_ver_major;
149*4882a593Smuzhiyun 	*(((u8 *)payload) + MCI_GPM_COEX_B_MINOR_VERSION) =
150*4882a593Smuzhiyun 		mci->wlan_ver_minor;
151*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
ar9003_mci_send_coex_wlan_channels(struct ath_hw * ah,bool wait_done)154*4882a593Smuzhiyun static void ar9003_mci_send_coex_wlan_channels(struct ath_hw *ah,
155*4882a593Smuzhiyun 					       bool wait_done)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
158*4882a593Smuzhiyun 	u32 *payload = &mci->wlan_channels[0];
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (!mci->wlan_channels_update ||
161*4882a593Smuzhiyun 	    (mci->bt_state == MCI_BT_SLEEP))
162*4882a593Smuzhiyun 		return;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
165*4882a593Smuzhiyun 				MCI_GPM_COEX_WLAN_CHANNELS);
166*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
167*4882a593Smuzhiyun 	MCI_GPM_SET_TYPE_OPCODE(payload, 0xff, 0xff);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
ar9003_mci_send_coex_bt_status_query(struct ath_hw * ah,bool wait_done,u8 query_type)170*4882a593Smuzhiyun static void ar9003_mci_send_coex_bt_status_query(struct ath_hw *ah,
171*4882a593Smuzhiyun 						bool wait_done, u8 query_type)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
174*4882a593Smuzhiyun 	u32 payload[4] = {0, 0, 0, 0};
175*4882a593Smuzhiyun 	bool query_btinfo;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (mci->bt_state == MCI_BT_SLEEP)
178*4882a593Smuzhiyun 		return;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	query_btinfo = !!(query_type & (MCI_GPM_COEX_QUERY_BT_ALL_INFO |
181*4882a593Smuzhiyun 					MCI_GPM_COEX_QUERY_BT_TOPOLOGY));
182*4882a593Smuzhiyun 	MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
183*4882a593Smuzhiyun 				MCI_GPM_COEX_STATUS_QUERY);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	*(((u8 *)payload) + MCI_GPM_COEX_B_BT_BITMAP) = query_type;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/*
188*4882a593Smuzhiyun 	 * If bt_status_query message is  not sent successfully,
189*4882a593Smuzhiyun 	 * then need_flush_btinfo should be set again.
190*4882a593Smuzhiyun 	 */
191*4882a593Smuzhiyun 	if (!ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
192*4882a593Smuzhiyun 				wait_done, true)) {
193*4882a593Smuzhiyun 		if (query_btinfo)
194*4882a593Smuzhiyun 			mci->need_flush_btinfo = true;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (query_btinfo)
198*4882a593Smuzhiyun 		mci->query_bt = false;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
ar9003_mci_send_coex_halt_bt_gpm(struct ath_hw * ah,bool halt,bool wait_done)201*4882a593Smuzhiyun static void ar9003_mci_send_coex_halt_bt_gpm(struct ath_hw *ah, bool halt,
202*4882a593Smuzhiyun 					     bool wait_done)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
205*4882a593Smuzhiyun 	u32 payload[4] = {0, 0, 0, 0};
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
208*4882a593Smuzhiyun 				MCI_GPM_COEX_HALT_BT_GPM);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (halt) {
211*4882a593Smuzhiyun 		mci->query_bt = true;
212*4882a593Smuzhiyun 		/* Send next unhalt no matter halt sent or not */
213*4882a593Smuzhiyun 		mci->unhalt_bt_gpm = true;
214*4882a593Smuzhiyun 		mci->need_flush_btinfo = true;
215*4882a593Smuzhiyun 		*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
216*4882a593Smuzhiyun 			MCI_GPM_COEX_BT_GPM_HALT;
217*4882a593Smuzhiyun 	} else
218*4882a593Smuzhiyun 		*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
219*4882a593Smuzhiyun 			MCI_GPM_COEX_BT_GPM_UNHALT;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
ar9003_mci_prep_interface(struct ath_hw * ah)224*4882a593Smuzhiyun static void ar9003_mci_prep_interface(struct ath_hw *ah)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
227*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
228*4882a593Smuzhiyun 	u32 saved_mci_int_en;
229*4882a593Smuzhiyun 	u32 mci_timeout = 150;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	mci->bt_state = MCI_BT_SLEEP;
232*4882a593Smuzhiyun 	saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
235*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
236*4882a593Smuzhiyun 		  REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
237*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
238*4882a593Smuzhiyun 		  REG_READ(ah, AR_MCI_INTERRUPT_RAW));
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	ar9003_mci_remote_reset(ah, true);
241*4882a593Smuzhiyun 	ar9003_mci_send_req_wake(ah, true);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	if (!ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
244*4882a593Smuzhiyun 				  AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING, 500))
245*4882a593Smuzhiyun 		goto clear_redunt;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	mci->bt_state = MCI_BT_AWAKE;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * we don't need to send more remote_reset at this moment.
251*4882a593Smuzhiyun 	 * If BT receive first remote_reset, then BT HW will
252*4882a593Smuzhiyun 	 * be cleaned up and will be able to receive req_wake
253*4882a593Smuzhiyun 	 * and BT HW will respond sys_waking.
254*4882a593Smuzhiyun 	 * In this case, WLAN will receive BT's HW sys_waking.
255*4882a593Smuzhiyun 	 * Otherwise, if BT SW missed initial remote_reset,
256*4882a593Smuzhiyun 	 * that remote_reset will still clean up BT MCI RX,
257*4882a593Smuzhiyun 	 * and the req_wake will wake BT up,
258*4882a593Smuzhiyun 	 * and BT SW will respond this req_wake with a remote_reset and
259*4882a593Smuzhiyun 	 * sys_waking. In this case, WLAN will receive BT's SW
260*4882a593Smuzhiyun 	 * sys_waking. In either case, BT's RX is cleaned up. So we
261*4882a593Smuzhiyun 	 * don't need to reply BT's remote_reset now, if any.
262*4882a593Smuzhiyun 	 * Similarly, if in any case, WLAN can receive BT's sys_waking,
263*4882a593Smuzhiyun 	 * that means WLAN's RX is also fine.
264*4882a593Smuzhiyun 	 */
265*4882a593Smuzhiyun 	ar9003_mci_send_sys_waking(ah, true);
266*4882a593Smuzhiyun 	udelay(10);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/*
269*4882a593Smuzhiyun 	 * Set BT priority interrupt value to be 0xff to
270*4882a593Smuzhiyun 	 * avoid having too many BT PRIORITY interrupts.
271*4882a593Smuzhiyun 	 */
272*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_BT_PRI0, 0xFFFFFFFF);
273*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_BT_PRI1, 0xFFFFFFFF);
274*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_BT_PRI2, 0xFFFFFFFF);
275*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_BT_PRI3, 0xFFFFFFFF);
276*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_BT_PRI, 0X000000FF);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/*
279*4882a593Smuzhiyun 	 * A contention reset will be received after send out
280*4882a593Smuzhiyun 	 * sys_waking. Also BT priority interrupt bits will be set.
281*4882a593Smuzhiyun 	 * Clear those bits before the next step.
282*4882a593Smuzhiyun 	 */
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
285*4882a593Smuzhiyun 		  AR_MCI_INTERRUPT_RX_MSG_CONT_RST);
286*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_BT_PRI);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (mci->is_2g && MCI_ANT_ARCH_PA_LNA_SHARED(mci)) {
289*4882a593Smuzhiyun 		ar9003_mci_send_lna_transfer(ah, true);
290*4882a593Smuzhiyun 		udelay(5);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (mci->is_2g && !mci->update_2g5g && MCI_ANT_ARCH_PA_LNA_SHARED(mci)) {
294*4882a593Smuzhiyun 		if (ar9003_mci_wait_for_interrupt(ah,
295*4882a593Smuzhiyun 					AR_MCI_INTERRUPT_RX_MSG_RAW,
296*4882a593Smuzhiyun 					AR_MCI_INTERRUPT_RX_MSG_LNA_INFO,
297*4882a593Smuzhiyun 					mci_timeout))
298*4882a593Smuzhiyun 			ath_dbg(common, MCI,
299*4882a593Smuzhiyun 				"MCI WLAN has control over the LNA & BT obeys it\n");
300*4882a593Smuzhiyun 		else
301*4882a593Smuzhiyun 			ath_dbg(common, MCI,
302*4882a593Smuzhiyun 				"MCI BT didn't respond to LNA_TRANS\n");
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun clear_redunt:
306*4882a593Smuzhiyun 	/* Clear the extra redundant SYS_WAKING from BT */
307*4882a593Smuzhiyun 	if ((mci->bt_state == MCI_BT_AWAKE) &&
308*4882a593Smuzhiyun 	    (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
309*4882a593Smuzhiyun 			    AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING)) &&
310*4882a593Smuzhiyun 	    (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
311*4882a593Smuzhiyun 			    AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING) == 0)) {
312*4882a593Smuzhiyun 		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
313*4882a593Smuzhiyun 			  AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING);
314*4882a593Smuzhiyun 		REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
315*4882a593Smuzhiyun 			  AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
ar9003_mci_set_full_sleep(struct ath_hw * ah)321*4882a593Smuzhiyun void ar9003_mci_set_full_sleep(struct ath_hw *ah)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (ar9003_mci_state(ah, MCI_STATE_ENABLE) &&
326*4882a593Smuzhiyun 	    (mci->bt_state != MCI_BT_SLEEP) &&
327*4882a593Smuzhiyun 	    !mci->halted_bt_gpm) {
328*4882a593Smuzhiyun 		ar9003_mci_send_coex_halt_bt_gpm(ah, true, true);
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	mci->ready = false;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
ar9003_mci_disable_interrupt(struct ath_hw * ah)334*4882a593Smuzhiyun static void ar9003_mci_disable_interrupt(struct ath_hw *ah)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
337*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
ar9003_mci_enable_interrupt(struct ath_hw * ah)340*4882a593Smuzhiyun static void ar9003_mci_enable_interrupt(struct ath_hw *ah)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_EN, AR_MCI_INTERRUPT_DEFAULT);
343*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
344*4882a593Smuzhiyun 		  AR_MCI_INTERRUPT_RX_MSG_DEFAULT);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
ar9003_mci_check_int(struct ath_hw * ah,u32 ints)347*4882a593Smuzhiyun static bool ar9003_mci_check_int(struct ath_hw *ah, u32 ints)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	u32 intr;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW);
352*4882a593Smuzhiyun 	return ((intr & ints) == ints);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
ar9003_mci_get_interrupt(struct ath_hw * ah,u32 * raw_intr,u32 * rx_msg_intr)355*4882a593Smuzhiyun void ar9003_mci_get_interrupt(struct ath_hw *ah, u32 *raw_intr,
356*4882a593Smuzhiyun 			      u32 *rx_msg_intr)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	*raw_intr = mci->raw_intr;
361*4882a593Smuzhiyun 	*rx_msg_intr = mci->rx_msg_intr;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* Clean int bits after the values are read. */
364*4882a593Smuzhiyun 	mci->raw_intr = 0;
365*4882a593Smuzhiyun 	mci->rx_msg_intr = 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_mci_get_interrupt);
368*4882a593Smuzhiyun 
ar9003_mci_get_isr(struct ath_hw * ah,enum ath9k_int * masked)369*4882a593Smuzhiyun void ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
372*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
373*4882a593Smuzhiyun 	u32 raw_intr, rx_msg_intr;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	rx_msg_intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW);
376*4882a593Smuzhiyun 	raw_intr = REG_READ(ah, AR_MCI_INTERRUPT_RAW);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if ((raw_intr == 0xdeadbeef) || (rx_msg_intr == 0xdeadbeef)) {
379*4882a593Smuzhiyun 		ath_dbg(common, MCI,
380*4882a593Smuzhiyun 			"MCI gets 0xdeadbeef during int processing\n");
381*4882a593Smuzhiyun 	} else {
382*4882a593Smuzhiyun 		mci->rx_msg_intr |= rx_msg_intr;
383*4882a593Smuzhiyun 		mci->raw_intr |= raw_intr;
384*4882a593Smuzhiyun 		*masked |= ATH9K_INT_MCI;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 		if (rx_msg_intr & AR_MCI_INTERRUPT_RX_MSG_CONT_INFO)
387*4882a593Smuzhiyun 			mci->cont_status = REG_READ(ah, AR_MCI_CONT_STATUS);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, rx_msg_intr);
390*4882a593Smuzhiyun 		REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, raw_intr);
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
ar9003_mci_2g5g_changed(struct ath_hw * ah,bool is_2g)394*4882a593Smuzhiyun static void ar9003_mci_2g5g_changed(struct ath_hw *ah, bool is_2g)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (!mci->update_2g5g &&
399*4882a593Smuzhiyun 	    (mci->is_2g != is_2g))
400*4882a593Smuzhiyun 		mci->update_2g5g = true;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	mci->is_2g = is_2g;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
ar9003_mci_is_gpm_valid(struct ath_hw * ah,u32 msg_index)405*4882a593Smuzhiyun static bool ar9003_mci_is_gpm_valid(struct ath_hw *ah, u32 msg_index)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
408*4882a593Smuzhiyun 	u32 *payload;
409*4882a593Smuzhiyun 	u32 recv_type, offset;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (msg_index == MCI_GPM_INVALID)
412*4882a593Smuzhiyun 		return false;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	offset = msg_index << 4;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	payload = (u32 *)(mci->gpm_buf + offset);
417*4882a593Smuzhiyun 	recv_type = MCI_GPM_TYPE(payload);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (recv_type == MCI_GPM_RSVD_PATTERN)
420*4882a593Smuzhiyun 		return false;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	return true;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
ar9003_mci_observation_set_up(struct ath_hw * ah)425*4882a593Smuzhiyun static void ar9003_mci_observation_set_up(struct ath_hw *ah)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MCI) {
430*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 3, NULL,
431*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA);
432*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 2, NULL,
433*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK);
434*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 1, NULL,
435*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
436*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 0, NULL,
437*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
438*4882a593Smuzhiyun 	} else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_TXRX) {
439*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 3, NULL,
440*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX);
441*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 2, NULL,
442*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX);
443*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 1, NULL,
444*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
445*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 0, NULL,
446*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
447*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 5, NULL,
448*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
449*4882a593Smuzhiyun 	} else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_BT) {
450*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 3, NULL,
451*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
452*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 2, NULL,
453*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
454*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 1, NULL,
455*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
456*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, 0, NULL,
457*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
458*4882a593Smuzhiyun 	} else
459*4882a593Smuzhiyun 		return;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_DS_JTAG_DISABLE, 1);
464*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_WLAN_UART_INTF_EN, 0);
465*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_GLB_GPIO_CONTROL, ATH_MCI_CONFIG_MCI_OBS_GPIO);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_GPIO_OBS_SEL, 0);
468*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_MAC_BB_OBS_SEL, 1);
469*4882a593Smuzhiyun 	REG_WRITE(ah, AR_OBS, 0x4b);
470*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL1, 0x03);
471*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL2, 0x01);
472*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_LSB, 0x02);
473*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_MSB, 0x03);
474*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_TEST_CTL_STATUS,
475*4882a593Smuzhiyun 		      AR_PHY_TEST_CTL_DEBUGPORT_SEL, 0x07);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
ar9003_mci_send_coex_bt_flags(struct ath_hw * ah,bool wait_done,u8 opcode,u32 bt_flags)478*4882a593Smuzhiyun static bool ar9003_mci_send_coex_bt_flags(struct ath_hw *ah, bool wait_done,
479*4882a593Smuzhiyun 					  u8 opcode, u32 bt_flags)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	u32 pld[4] = {0, 0, 0, 0};
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	MCI_GPM_SET_TYPE_OPCODE(pld, MCI_GPM_COEX_AGENT,
484*4882a593Smuzhiyun 				MCI_GPM_COEX_BT_UPDATE_FLAGS);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	*(((u8 *)pld) + MCI_GPM_COEX_B_BT_FLAGS_OP)  = opcode;
487*4882a593Smuzhiyun 	*(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 0) = bt_flags & 0xFF;
488*4882a593Smuzhiyun 	*(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 1) = (bt_flags >> 8) & 0xFF;
489*4882a593Smuzhiyun 	*(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 2) = (bt_flags >> 16) & 0xFF;
490*4882a593Smuzhiyun 	*(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 3) = (bt_flags >> 24) & 0xFF;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16,
493*4882a593Smuzhiyun 				       wait_done, true);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
ar9003_mci_sync_bt_state(struct ath_hw * ah)496*4882a593Smuzhiyun static void ar9003_mci_sync_bt_state(struct ath_hw *ah)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
499*4882a593Smuzhiyun 	u32 cur_bt_state;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	cur_bt_state = ar9003_mci_state(ah, MCI_STATE_REMOTE_SLEEP);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (mci->bt_state != cur_bt_state)
504*4882a593Smuzhiyun 		mci->bt_state = cur_bt_state;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	if (mci->bt_state != MCI_BT_SLEEP) {
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 		ar9003_mci_send_coex_version_query(ah, true);
509*4882a593Smuzhiyun 		ar9003_mci_send_coex_wlan_channels(ah, true);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 		if (mci->unhalt_bt_gpm == true)
512*4882a593Smuzhiyun 			ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
ar9003_mci_check_bt(struct ath_hw * ah)516*4882a593Smuzhiyun void ar9003_mci_check_bt(struct ath_hw *ah)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (!mci_hw->ready)
521*4882a593Smuzhiyun 		return;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/*
524*4882a593Smuzhiyun 	 * check BT state again to make
525*4882a593Smuzhiyun 	 * sure it's not changed.
526*4882a593Smuzhiyun 	 */
527*4882a593Smuzhiyun 	ar9003_mci_sync_bt_state(ah);
528*4882a593Smuzhiyun 	ar9003_mci_2g5g_switch(ah, true);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	if ((mci_hw->bt_state == MCI_BT_AWAKE) &&
531*4882a593Smuzhiyun 	    (mci_hw->query_bt == true)) {
532*4882a593Smuzhiyun 		mci_hw->need_flush_btinfo = true;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
ar9003_mci_process_gpm_extra(struct ath_hw * ah,u8 gpm_type,u8 gpm_opcode,u32 * p_gpm)536*4882a593Smuzhiyun static void ar9003_mci_process_gpm_extra(struct ath_hw *ah, u8 gpm_type,
537*4882a593Smuzhiyun 					 u8 gpm_opcode, u32 *p_gpm)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
540*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
541*4882a593Smuzhiyun 	u8 *p_data = (u8 *) p_gpm;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if (gpm_type != MCI_GPM_COEX_AGENT)
544*4882a593Smuzhiyun 		return;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	switch (gpm_opcode) {
547*4882a593Smuzhiyun 	case MCI_GPM_COEX_VERSION_QUERY:
548*4882a593Smuzhiyun 		ath_dbg(common, MCI, "MCI Recv GPM COEX Version Query\n");
549*4882a593Smuzhiyun 		ar9003_mci_send_coex_version_response(ah, true);
550*4882a593Smuzhiyun 		break;
551*4882a593Smuzhiyun 	case MCI_GPM_COEX_VERSION_RESPONSE:
552*4882a593Smuzhiyun 		ath_dbg(common, MCI, "MCI Recv GPM COEX Version Response\n");
553*4882a593Smuzhiyun 		mci->bt_ver_major =
554*4882a593Smuzhiyun 			*(p_data + MCI_GPM_COEX_B_MAJOR_VERSION);
555*4882a593Smuzhiyun 		mci->bt_ver_minor =
556*4882a593Smuzhiyun 			*(p_data + MCI_GPM_COEX_B_MINOR_VERSION);
557*4882a593Smuzhiyun 		mci->bt_version_known = true;
558*4882a593Smuzhiyun 		ath_dbg(common, MCI, "MCI BT Coex version: %d.%d\n",
559*4882a593Smuzhiyun 			mci->bt_ver_major, mci->bt_ver_minor);
560*4882a593Smuzhiyun 		break;
561*4882a593Smuzhiyun 	case MCI_GPM_COEX_STATUS_QUERY:
562*4882a593Smuzhiyun 		ath_dbg(common, MCI,
563*4882a593Smuzhiyun 			"MCI Recv GPM COEX Status Query = 0x%02X\n",
564*4882a593Smuzhiyun 			*(p_data + MCI_GPM_COEX_B_WLAN_BITMAP));
565*4882a593Smuzhiyun 		mci->wlan_channels_update = true;
566*4882a593Smuzhiyun 		ar9003_mci_send_coex_wlan_channels(ah, true);
567*4882a593Smuzhiyun 		break;
568*4882a593Smuzhiyun 	case MCI_GPM_COEX_BT_PROFILE_INFO:
569*4882a593Smuzhiyun 		mci->query_bt = true;
570*4882a593Smuzhiyun 		ath_dbg(common, MCI, "MCI Recv GPM COEX BT_Profile_Info\n");
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun 	case MCI_GPM_COEX_BT_STATUS_UPDATE:
573*4882a593Smuzhiyun 		mci->query_bt = true;
574*4882a593Smuzhiyun 		ath_dbg(common, MCI,
575*4882a593Smuzhiyun 			"MCI Recv GPM COEX BT_Status_Update SEQ=%d (drop&query)\n",
576*4882a593Smuzhiyun 			*(p_gpm + 3));
577*4882a593Smuzhiyun 		break;
578*4882a593Smuzhiyun 	default:
579*4882a593Smuzhiyun 		break;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
ar9003_mci_wait_for_gpm(struct ath_hw * ah,u8 gpm_type,u8 gpm_opcode,int time_out)583*4882a593Smuzhiyun static u32 ar9003_mci_wait_for_gpm(struct ath_hw *ah, u8 gpm_type,
584*4882a593Smuzhiyun 				   u8 gpm_opcode, int time_out)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
587*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
588*4882a593Smuzhiyun 	u32 *p_gpm = NULL, mismatch = 0, more_data;
589*4882a593Smuzhiyun 	u32 offset;
590*4882a593Smuzhiyun 	u8 recv_type = 0, recv_opcode = 0;
591*4882a593Smuzhiyun 	bool b_is_bt_cal_done = (gpm_type == MCI_GPM_BT_CAL_DONE);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	more_data = time_out ? MCI_GPM_NOMORE : MCI_GPM_MORE;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	while (time_out > 0) {
596*4882a593Smuzhiyun 		if (p_gpm) {
597*4882a593Smuzhiyun 			MCI_GPM_RECYCLE(p_gpm);
598*4882a593Smuzhiyun 			p_gpm = NULL;
599*4882a593Smuzhiyun 		}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		if (more_data != MCI_GPM_MORE)
602*4882a593Smuzhiyun 			time_out = ar9003_mci_wait_for_interrupt(ah,
603*4882a593Smuzhiyun 					AR_MCI_INTERRUPT_RX_MSG_RAW,
604*4882a593Smuzhiyun 					AR_MCI_INTERRUPT_RX_MSG_GPM,
605*4882a593Smuzhiyun 					time_out);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 		if (!time_out)
608*4882a593Smuzhiyun 			break;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 		offset = ar9003_mci_get_next_gpm_offset(ah, &more_data);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		if (offset == MCI_GPM_INVALID)
613*4882a593Smuzhiyun 			continue;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		p_gpm = (u32 *) (mci->gpm_buf + offset);
616*4882a593Smuzhiyun 		recv_type = MCI_GPM_TYPE(p_gpm);
617*4882a593Smuzhiyun 		recv_opcode = MCI_GPM_OPCODE(p_gpm);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		if (MCI_GPM_IS_CAL_TYPE(recv_type)) {
620*4882a593Smuzhiyun 			if (recv_type == gpm_type) {
621*4882a593Smuzhiyun 				if ((gpm_type == MCI_GPM_BT_CAL_DONE) &&
622*4882a593Smuzhiyun 				    !b_is_bt_cal_done) {
623*4882a593Smuzhiyun 					gpm_type = MCI_GPM_BT_CAL_GRANT;
624*4882a593Smuzhiyun 					continue;
625*4882a593Smuzhiyun 				}
626*4882a593Smuzhiyun 				break;
627*4882a593Smuzhiyun 			}
628*4882a593Smuzhiyun 		} else if ((recv_type == gpm_type) &&
629*4882a593Smuzhiyun 			   (recv_opcode == gpm_opcode))
630*4882a593Smuzhiyun 			break;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 		/*
633*4882a593Smuzhiyun 		 * check if it's cal_grant
634*4882a593Smuzhiyun 		 *
635*4882a593Smuzhiyun 		 * When we're waiting for cal_grant in reset routine,
636*4882a593Smuzhiyun 		 * it's possible that BT sends out cal_request at the
637*4882a593Smuzhiyun 		 * same time. Since BT's calibration doesn't happen
638*4882a593Smuzhiyun 		 * that often, we'll let BT completes calibration then
639*4882a593Smuzhiyun 		 * we continue to wait for cal_grant from BT.
640*4882a593Smuzhiyun 		 * Orginal: Wait BT_CAL_GRANT.
641*4882a593Smuzhiyun 		 * New: Receive BT_CAL_REQ -> send WLAN_CAL_GRANT->wait
642*4882a593Smuzhiyun 		 * BT_CAL_DONE -> Wait BT_CAL_GRANT.
643*4882a593Smuzhiyun 		 */
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 		if ((gpm_type == MCI_GPM_BT_CAL_GRANT) &&
646*4882a593Smuzhiyun 		    (recv_type == MCI_GPM_BT_CAL_REQ)) {
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 			u32 payload[4] = {0, 0, 0, 0};
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 			gpm_type = MCI_GPM_BT_CAL_DONE;
651*4882a593Smuzhiyun 			MCI_GPM_SET_CAL_TYPE(payload,
652*4882a593Smuzhiyun 					     MCI_GPM_WLAN_CAL_GRANT);
653*4882a593Smuzhiyun 			ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
654*4882a593Smuzhiyun 						false, false);
655*4882a593Smuzhiyun 			continue;
656*4882a593Smuzhiyun 		} else {
657*4882a593Smuzhiyun 			ath_dbg(common, MCI, "MCI GPM subtype not match 0x%x\n",
658*4882a593Smuzhiyun 				*(p_gpm + 1));
659*4882a593Smuzhiyun 			mismatch++;
660*4882a593Smuzhiyun 			ar9003_mci_process_gpm_extra(ah, recv_type,
661*4882a593Smuzhiyun 						     recv_opcode, p_gpm);
662*4882a593Smuzhiyun 		}
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (p_gpm) {
666*4882a593Smuzhiyun 		MCI_GPM_RECYCLE(p_gpm);
667*4882a593Smuzhiyun 		p_gpm = NULL;
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (time_out <= 0)
671*4882a593Smuzhiyun 		time_out = 0;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	while (more_data == MCI_GPM_MORE) {
674*4882a593Smuzhiyun 		offset = ar9003_mci_get_next_gpm_offset(ah, &more_data);
675*4882a593Smuzhiyun 		if (offset == MCI_GPM_INVALID)
676*4882a593Smuzhiyun 			break;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		p_gpm = (u32 *) (mci->gpm_buf + offset);
679*4882a593Smuzhiyun 		recv_type = MCI_GPM_TYPE(p_gpm);
680*4882a593Smuzhiyun 		recv_opcode = MCI_GPM_OPCODE(p_gpm);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		if (!MCI_GPM_IS_CAL_TYPE(recv_type))
683*4882a593Smuzhiyun 			ar9003_mci_process_gpm_extra(ah, recv_type,
684*4882a593Smuzhiyun 						     recv_opcode, p_gpm);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		MCI_GPM_RECYCLE(p_gpm);
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return time_out;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
ar9003_mci_start_reset(struct ath_hw * ah,struct ath9k_channel * chan)692*4882a593Smuzhiyun bool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
695*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
696*4882a593Smuzhiyun 	u32 payload[4] = {0, 0, 0, 0};
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	ar9003_mci_2g5g_changed(ah, IS_CHAN_2GHZ(chan));
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	if (mci_hw->bt_state != MCI_BT_CAL_START)
701*4882a593Smuzhiyun 		return false;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	mci_hw->bt_state = MCI_BT_CAL;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/*
706*4882a593Smuzhiyun 	 * MCI FIX: disable mci interrupt here. This is to avoid
707*4882a593Smuzhiyun 	 * SW_MSG_DONE or RX_MSG bits to trigger MCI_INT and
708*4882a593Smuzhiyun 	 * lead to mci_intr reentry.
709*4882a593Smuzhiyun 	 */
710*4882a593Smuzhiyun 	ar9003_mci_disable_interrupt(ah);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	MCI_GPM_SET_CAL_TYPE(payload, MCI_GPM_WLAN_CAL_GRANT);
713*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_GPM, 0, payload,
714*4882a593Smuzhiyun 				16, true, false);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	/* Wait BT calibration to be completed for 25ms */
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_DONE,
719*4882a593Smuzhiyun 				    0, 25000))
720*4882a593Smuzhiyun 		ath_dbg(common, MCI, "MCI BT_CAL_DONE received\n");
721*4882a593Smuzhiyun 	else
722*4882a593Smuzhiyun 		ath_dbg(common, MCI,
723*4882a593Smuzhiyun 			"MCI BT_CAL_DONE not received\n");
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	mci_hw->bt_state = MCI_BT_AWAKE;
726*4882a593Smuzhiyun 	/* MCI FIX: enable mci interrupt here */
727*4882a593Smuzhiyun 	ar9003_mci_enable_interrupt(ah);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	return true;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
ar9003_mci_end_reset(struct ath_hw * ah,struct ath9k_channel * chan,struct ath9k_hw_cal_data * caldata)732*4882a593Smuzhiyun int ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan,
733*4882a593Smuzhiyun 			 struct ath9k_hw_cal_data *caldata)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (!mci_hw->ready)
738*4882a593Smuzhiyun 		return 0;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (!IS_CHAN_2GHZ(chan) || (mci_hw->bt_state != MCI_BT_SLEEP))
741*4882a593Smuzhiyun 		goto exit;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	if (!ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET) &&
744*4882a593Smuzhiyun 	    !ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE))
745*4882a593Smuzhiyun 		goto exit;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	/*
748*4882a593Smuzhiyun 	 * BT is sleeping. Check if BT wakes up during
749*4882a593Smuzhiyun 	 * WLAN calibration. If BT wakes up during
750*4882a593Smuzhiyun 	 * WLAN calibration, need to go through all
751*4882a593Smuzhiyun 	 * message exchanges again and recal.
752*4882a593Smuzhiyun 	 */
753*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
754*4882a593Smuzhiyun 		  (AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET |
755*4882a593Smuzhiyun 		   AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE));
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	ar9003_mci_remote_reset(ah, true);
758*4882a593Smuzhiyun 	ar9003_mci_send_sys_waking(ah, true);
759*4882a593Smuzhiyun 	udelay(1);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (IS_CHAN_2GHZ(chan))
762*4882a593Smuzhiyun 		ar9003_mci_send_lna_transfer(ah, true);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	mci_hw->bt_state = MCI_BT_AWAKE;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	REG_CLR_BIT(ah, AR_PHY_TIMING4,
767*4882a593Smuzhiyun 		    1 << AR_PHY_TIMING_CONTROL4_DO_GAIN_DC_IQ_CAL_SHIFT);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (caldata) {
770*4882a593Smuzhiyun 		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
771*4882a593Smuzhiyun 		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
772*4882a593Smuzhiyun 		clear_bit(RTT_DONE, &caldata->cal_flags);
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (!ath9k_hw_init_cal(ah, chan))
776*4882a593Smuzhiyun 		return -EIO;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_PHY_TIMING4,
779*4882a593Smuzhiyun 		    1 << AR_PHY_TIMING_CONTROL4_DO_GAIN_DC_IQ_CAL_SHIFT);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun exit:
782*4882a593Smuzhiyun 	ar9003_mci_enable_interrupt(ah);
783*4882a593Smuzhiyun 	return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
ar9003_mci_mute_bt(struct ath_hw * ah)786*4882a593Smuzhiyun static void ar9003_mci_mute_bt(struct ath_hw *ah)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/* disable all MCI messages */
791*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE, 0xffff0000);
792*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS0, 0xffffffff);
793*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS1, 0xffffffff);
794*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS2, 0xffffffff);
795*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS3, 0xffffffff);
796*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* wait pending HW messages to flush out */
799*4882a593Smuzhiyun 	udelay(10);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	/*
802*4882a593Smuzhiyun 	 * Send LNA_TAKE and SYS_SLEEPING when
803*4882a593Smuzhiyun 	 * 1. reset not after resuming from full sleep
804*4882a593Smuzhiyun 	 * 2. before reset MCI RX, to quiet BT and avoid MCI RX misalignment
805*4882a593Smuzhiyun 	 */
806*4882a593Smuzhiyun 	if (MCI_ANT_ARCH_PA_LNA_SHARED(mci)) {
807*4882a593Smuzhiyun 		ar9003_mci_send_lna_take(ah, true);
808*4882a593Smuzhiyun 		udelay(5);
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	ar9003_mci_send_sys_sleeping(ah, true);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
ar9003_mci_osla_setup(struct ath_hw * ah,bool enable)814*4882a593Smuzhiyun static void ar9003_mci_osla_setup(struct ath_hw *ah, bool enable)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
817*4882a593Smuzhiyun 	u32 thresh;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	if (!enable) {
820*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_BTCOEX_CTRL,
821*4882a593Smuzhiyun 			    AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
822*4882a593Smuzhiyun 		return;
823*4882a593Smuzhiyun 	}
824*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2, AR_MCI_SCHD_TABLE_2_HW_BASED, 1);
825*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2,
826*4882a593Smuzhiyun 		      AR_MCI_SCHD_TABLE_2_MEM_BASED, 1);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	if (AR_SREV_9565(ah))
829*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_MCI_MISC, AR_MCI_MISC_HW_FIX_EN, 1);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	if (!(mci->config & ATH_MCI_CONFIG_DISABLE_AGGR_THRESH)) {
832*4882a593Smuzhiyun 		thresh = MS(mci->config, ATH_MCI_CONFIG_AGGR_THRESH);
833*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
834*4882a593Smuzhiyun 			      AR_BTCOEX_CTRL_AGGR_THRESH, thresh);
835*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
836*4882a593Smuzhiyun 			      AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 1);
837*4882a593Smuzhiyun 	} else
838*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
839*4882a593Smuzhiyun 			      AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 0);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
842*4882a593Smuzhiyun 		      AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN, 1);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
ar9003_mci_stat_setup(struct ath_hw * ah)845*4882a593Smuzhiyun static void ar9003_mci_stat_setup(struct ath_hw *ah)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	if (!AR_SREV_9565(ah))
850*4882a593Smuzhiyun 		return;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (mci->config & ATH_MCI_CONFIG_MCI_STAT_DBG) {
853*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_MCI_DBG_CNT_CTRL,
854*4882a593Smuzhiyun 			      AR_MCI_DBG_CNT_CTRL_ENABLE, 1);
855*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_MCI_DBG_CNT_CTRL,
856*4882a593Smuzhiyun 			      AR_MCI_DBG_CNT_CTRL_BT_LINKID,
857*4882a593Smuzhiyun 			      MCI_STAT_ALL_BT_LINKID);
858*4882a593Smuzhiyun 	} else {
859*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_MCI_DBG_CNT_CTRL,
860*4882a593Smuzhiyun 			      AR_MCI_DBG_CNT_CTRL_ENABLE, 0);
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
ar9003_mci_set_btcoex_ctrl_9565_1ANT(struct ath_hw * ah)864*4882a593Smuzhiyun static void ar9003_mci_set_btcoex_ctrl_9565_1ANT(struct ath_hw *ah)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	u32 regval;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) |
869*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) |
870*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_PA_SHARED) |
871*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_LNA_SHARED) |
872*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_NUM_ANTENNAS) |
873*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_RX_CHAIN_MASK) |
874*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) |
875*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) |
876*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2,
879*4882a593Smuzhiyun 		      AR_BTCOEX_CTRL2_TX_CHAIN_MASK, 0x1);
880*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_CTRL, regval);
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
ar9003_mci_set_btcoex_ctrl_9565_2ANT(struct ath_hw * ah)883*4882a593Smuzhiyun static void ar9003_mci_set_btcoex_ctrl_9565_2ANT(struct ath_hw *ah)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	u32 regval;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) |
888*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) |
889*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_PA_SHARED) |
890*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_LNA_SHARED) |
891*4882a593Smuzhiyun 		 SM(2, AR_BTCOEX_CTRL_NUM_ANTENNAS) |
892*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_RX_CHAIN_MASK) |
893*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) |
894*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) |
895*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2,
898*4882a593Smuzhiyun 		      AR_BTCOEX_CTRL2_TX_CHAIN_MASK, 0x0);
899*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_CTRL, regval);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
ar9003_mci_set_btcoex_ctrl_9462(struct ath_hw * ah)902*4882a593Smuzhiyun static void ar9003_mci_set_btcoex_ctrl_9462(struct ath_hw *ah)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	u32 regval;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun         regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) |
907*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) |
908*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_PA_SHARED) |
909*4882a593Smuzhiyun 		 SM(1, AR_BTCOEX_CTRL_LNA_SHARED) |
910*4882a593Smuzhiyun 		 SM(2, AR_BTCOEX_CTRL_NUM_ANTENNAS) |
911*4882a593Smuzhiyun 		 SM(3, AR_BTCOEX_CTRL_RX_CHAIN_MASK) |
912*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) |
913*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) |
914*4882a593Smuzhiyun 		 SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_CTRL, regval);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
ar9003_mci_reset(struct ath_hw * ah,bool en_int,bool is_2g,bool is_full_sleep)919*4882a593Smuzhiyun int ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g,
920*4882a593Smuzhiyun 		     bool is_full_sleep)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
923*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
924*4882a593Smuzhiyun 	u32 regval, i;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	ath_dbg(common, MCI, "MCI Reset (full_sleep = %d, is_2g = %d)\n",
927*4882a593Smuzhiyun 		is_full_sleep, is_2g);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	if (REG_READ(ah, AR_BTCOEX_CTRL) == 0xdeadbeef) {
930*4882a593Smuzhiyun 		ath_err(common, "BTCOEX control register is dead\n");
931*4882a593Smuzhiyun 		return -EINVAL;
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	/* Program MCI DMA related registers */
935*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_GPM_0, mci->gpm_addr);
936*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_GPM_1, mci->gpm_len);
937*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_SCHD_TABLE_0, mci->sched_addr);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/*
940*4882a593Smuzhiyun 	* To avoid MCI state machine be affected by incoming remote MCI msgs,
941*4882a593Smuzhiyun 	* MCI mode will be enabled later, right before reset the MCI TX and RX.
942*4882a593Smuzhiyun 	*/
943*4882a593Smuzhiyun 	if (AR_SREV_9565(ah)) {
944*4882a593Smuzhiyun 		u8 ant = MS(mci->config, ATH_MCI_CONFIG_ANT_ARCH);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 		if (ant == ATH_MCI_ANT_ARCH_1_ANT_PA_LNA_SHARED)
947*4882a593Smuzhiyun 			ar9003_mci_set_btcoex_ctrl_9565_1ANT(ah);
948*4882a593Smuzhiyun 		else
949*4882a593Smuzhiyun 			ar9003_mci_set_btcoex_ctrl_9565_2ANT(ah);
950*4882a593Smuzhiyun 	} else {
951*4882a593Smuzhiyun 		ar9003_mci_set_btcoex_ctrl_9462(ah);
952*4882a593Smuzhiyun 	}
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	if (is_2g && !(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA))
955*4882a593Smuzhiyun 		ar9003_mci_osla_setup(ah, true);
956*4882a593Smuzhiyun 	else
957*4882a593Smuzhiyun 		ar9003_mci_osla_setup(ah, false);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
960*4882a593Smuzhiyun 		    AR_BTCOEX_CTRL_SPDT_ENABLE);
961*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_BTCOEX_CTRL3,
962*4882a593Smuzhiyun 		      AR_BTCOEX_CTRL3_CONT_INFO_TIMEOUT, 20);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_RX_DEWEIGHT, 0);
965*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	/* Set the time out to 3.125ms (5 BT slots) */
968*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_BTCOEX_WL_LNA, AR_BTCOEX_WL_LNA_TIMEOUT, 0x3D090);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	/* concurrent tx priority */
971*4882a593Smuzhiyun 	if (mci->config & ATH_MCI_CONFIG_CONCUR_TX) {
972*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2,
973*4882a593Smuzhiyun 			      AR_BTCOEX_CTRL2_DESC_BASED_TXPWR_ENABLE, 0);
974*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2,
975*4882a593Smuzhiyun 			      AR_BTCOEX_CTRL2_TXPWR_THRESH, 0x7f);
976*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
977*4882a593Smuzhiyun 			      AR_BTCOEX_CTRL_REDUCE_TXPWR, 0);
978*4882a593Smuzhiyun 		for (i = 0; i < 8; i++)
979*4882a593Smuzhiyun 			REG_WRITE(ah, AR_BTCOEX_MAX_TXPWR(i), 0x7f7f7f7f);
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	regval = MS(mci->config, ATH_MCI_CONFIG_CLK_DIV);
983*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_CLK_DIV, regval);
984*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_BTCOEX_CTRL, AR_BTCOEX_CTRL_MCI_MODE_EN);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	/* Resetting the Rx and Tx paths of MCI */
987*4882a593Smuzhiyun 	regval = REG_READ(ah, AR_MCI_COMMAND2);
988*4882a593Smuzhiyun 	regval |= SM(1, AR_MCI_COMMAND2_RESET_TX);
989*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_COMMAND2, regval);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	udelay(1);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	regval &= ~SM(1, AR_MCI_COMMAND2_RESET_TX);
994*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_COMMAND2, regval);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (is_full_sleep) {
997*4882a593Smuzhiyun 		ar9003_mci_mute_bt(ah);
998*4882a593Smuzhiyun 		udelay(100);
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/* Check pending GPM msg before MCI Reset Rx */
1002*4882a593Smuzhiyun 	ar9003_mci_check_gpm_offset(ah);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	regval |= SM(1, AR_MCI_COMMAND2_RESET_RX);
1005*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_COMMAND2, regval);
1006*4882a593Smuzhiyun 	udelay(1);
1007*4882a593Smuzhiyun 	regval &= ~SM(1, AR_MCI_COMMAND2_RESET_RX);
1008*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_COMMAND2, regval);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	/* Init GPM offset after MCI Reset Rx */
1011*4882a593Smuzhiyun 	ar9003_mci_state(ah, MCI_STATE_INIT_GPM_OFFSET);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE,
1014*4882a593Smuzhiyun 		  (SM(0xe801, AR_MCI_MSG_ATTRIBUTES_TABLE_INVALID_HDR) |
1015*4882a593Smuzhiyun 		   SM(0x0000, AR_MCI_MSG_ATTRIBUTES_TABLE_CHECKSUM)));
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	if (MCI_ANT_ARCH_PA_LNA_SHARED(mci))
1018*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_MCI_TX_CTRL,
1019*4882a593Smuzhiyun 			    AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1020*4882a593Smuzhiyun 	else
1021*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_MCI_TX_CTRL,
1022*4882a593Smuzhiyun 			    AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	ar9003_mci_observation_set_up(ah);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	mci->ready = true;
1027*4882a593Smuzhiyun 	ar9003_mci_prep_interface(ah);
1028*4882a593Smuzhiyun 	ar9003_mci_stat_setup(ah);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	if (en_int)
1031*4882a593Smuzhiyun 		ar9003_mci_enable_interrupt(ah);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (ath9k_hw_is_aic_enabled(ah))
1034*4882a593Smuzhiyun 		ar9003_aic_start_normal(ah);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	return 0;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
ar9003_mci_stop_bt(struct ath_hw * ah,bool save_fullsleep)1039*4882a593Smuzhiyun void ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	ar9003_mci_disable_interrupt(ah);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	if (mci_hw->ready && !save_fullsleep) {
1046*4882a593Smuzhiyun 		ar9003_mci_mute_bt(ah);
1047*4882a593Smuzhiyun 		udelay(20);
1048*4882a593Smuzhiyun 		REG_WRITE(ah, AR_BTCOEX_CTRL, 0);
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	mci_hw->bt_state = MCI_BT_SLEEP;
1052*4882a593Smuzhiyun 	mci_hw->ready = false;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
ar9003_mci_send_2g5g_status(struct ath_hw * ah,bool wait_done)1055*4882a593Smuzhiyun static void ar9003_mci_send_2g5g_status(struct ath_hw *ah, bool wait_done)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1058*4882a593Smuzhiyun 	u32 to_set, to_clear;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	if (!mci->update_2g5g || (mci->bt_state == MCI_BT_SLEEP))
1061*4882a593Smuzhiyun 		return;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	if (mci->is_2g) {
1064*4882a593Smuzhiyun 		to_clear = MCI_2G_FLAGS_CLEAR_MASK;
1065*4882a593Smuzhiyun 		to_set = MCI_2G_FLAGS_SET_MASK;
1066*4882a593Smuzhiyun 	} else {
1067*4882a593Smuzhiyun 		to_clear = MCI_5G_FLAGS_CLEAR_MASK;
1068*4882a593Smuzhiyun 		to_set = MCI_5G_FLAGS_SET_MASK;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	if (to_clear)
1072*4882a593Smuzhiyun 		ar9003_mci_send_coex_bt_flags(ah, wait_done,
1073*4882a593Smuzhiyun 					      MCI_GPM_COEX_BT_FLAGS_CLEAR,
1074*4882a593Smuzhiyun 					      to_clear);
1075*4882a593Smuzhiyun 	if (to_set)
1076*4882a593Smuzhiyun 		ar9003_mci_send_coex_bt_flags(ah, wait_done,
1077*4882a593Smuzhiyun 					      MCI_GPM_COEX_BT_FLAGS_SET,
1078*4882a593Smuzhiyun 					      to_set);
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun 
ar9003_mci_queue_unsent_gpm(struct ath_hw * ah,u8 header,u32 * payload,bool queue)1081*4882a593Smuzhiyun static void ar9003_mci_queue_unsent_gpm(struct ath_hw *ah, u8 header,
1082*4882a593Smuzhiyun 					u32 *payload, bool queue)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1085*4882a593Smuzhiyun 	u8 type, opcode;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	/* check if the message is to be queued */
1088*4882a593Smuzhiyun 	if (header != MCI_GPM)
1089*4882a593Smuzhiyun 		return;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	type = MCI_GPM_TYPE(payload);
1092*4882a593Smuzhiyun 	opcode = MCI_GPM_OPCODE(payload);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	if (type != MCI_GPM_COEX_AGENT)
1095*4882a593Smuzhiyun 		return;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	switch (opcode) {
1098*4882a593Smuzhiyun 	case MCI_GPM_COEX_BT_UPDATE_FLAGS:
1099*4882a593Smuzhiyun 		if (*(((u8 *)payload) + MCI_GPM_COEX_B_BT_FLAGS_OP) ==
1100*4882a593Smuzhiyun 		    MCI_GPM_COEX_BT_FLAGS_READ)
1101*4882a593Smuzhiyun 			break;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 		mci->update_2g5g = queue;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 		break;
1106*4882a593Smuzhiyun 	case MCI_GPM_COEX_WLAN_CHANNELS:
1107*4882a593Smuzhiyun 		mci->wlan_channels_update = queue;
1108*4882a593Smuzhiyun 		break;
1109*4882a593Smuzhiyun 	case MCI_GPM_COEX_HALT_BT_GPM:
1110*4882a593Smuzhiyun 		if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
1111*4882a593Smuzhiyun 		    MCI_GPM_COEX_BT_GPM_UNHALT) {
1112*4882a593Smuzhiyun 			mci->unhalt_bt_gpm = queue;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 			if (!queue)
1115*4882a593Smuzhiyun 				mci->halted_bt_gpm = false;
1116*4882a593Smuzhiyun 		}
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 		if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
1119*4882a593Smuzhiyun 				MCI_GPM_COEX_BT_GPM_HALT) {
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 			mci->halted_bt_gpm = !queue;
1122*4882a593Smuzhiyun 		}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 		break;
1125*4882a593Smuzhiyun 	default:
1126*4882a593Smuzhiyun 		break;
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
ar9003_mci_2g5g_switch(struct ath_hw * ah,bool force)1130*4882a593Smuzhiyun void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool force)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	if (!mci->update_2g5g && !force)
1135*4882a593Smuzhiyun 		return;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (mci->is_2g) {
1138*4882a593Smuzhiyun 		ar9003_mci_send_2g5g_status(ah, true);
1139*4882a593Smuzhiyun 		ar9003_mci_send_lna_transfer(ah, true);
1140*4882a593Smuzhiyun 		udelay(5);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_MCI_TX_CTRL,
1143*4882a593Smuzhiyun 			    AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1144*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_PHY_GLB_CONTROL,
1145*4882a593Smuzhiyun 			    AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 		if (!(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA))
1148*4882a593Smuzhiyun 			ar9003_mci_osla_setup(ah, true);
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 		if (AR_SREV_9462(ah))
1151*4882a593Smuzhiyun 			REG_WRITE(ah, AR_SELFGEN_MASK, 0x02);
1152*4882a593Smuzhiyun 	} else {
1153*4882a593Smuzhiyun 		ar9003_mci_send_lna_take(ah, true);
1154*4882a593Smuzhiyun 		udelay(5);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_MCI_TX_CTRL,
1157*4882a593Smuzhiyun 			    AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1158*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
1159*4882a593Smuzhiyun 			    AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 		ar9003_mci_osla_setup(ah, false);
1162*4882a593Smuzhiyun 		ar9003_mci_send_2g5g_status(ah, true);
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun 
ar9003_mci_send_message(struct ath_hw * ah,u8 header,u32 flag,u32 * payload,u8 len,bool wait_done,bool check_bt)1166*4882a593Smuzhiyun bool ar9003_mci_send_message(struct ath_hw *ah, u8 header, u32 flag,
1167*4882a593Smuzhiyun 			     u32 *payload, u8 len, bool wait_done,
1168*4882a593Smuzhiyun 			     bool check_bt)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
1171*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1172*4882a593Smuzhiyun 	bool msg_sent = false;
1173*4882a593Smuzhiyun 	u32 regval;
1174*4882a593Smuzhiyun 	u32 saved_mci_int_en;
1175*4882a593Smuzhiyun 	int i;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
1178*4882a593Smuzhiyun 	regval = REG_READ(ah, AR_BTCOEX_CTRL);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	if ((regval == 0xdeadbeef) || !(regval & AR_BTCOEX_CTRL_MCI_MODE_EN)) {
1181*4882a593Smuzhiyun 		ath_dbg(common, MCI,
1182*4882a593Smuzhiyun 			"MCI Not sending 0x%x. MCI is not enabled. full_sleep = %d\n",
1183*4882a593Smuzhiyun 			header, (ah->power_mode == ATH9K_PM_FULL_SLEEP) ? 1 : 0);
1184*4882a593Smuzhiyun 		ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1185*4882a593Smuzhiyun 		return false;
1186*4882a593Smuzhiyun 	} else if (check_bt && (mci->bt_state == MCI_BT_SLEEP)) {
1187*4882a593Smuzhiyun 		ath_dbg(common, MCI,
1188*4882a593Smuzhiyun 			"MCI Don't send message 0x%x. BT is in sleep state\n",
1189*4882a593Smuzhiyun 			header);
1190*4882a593Smuzhiyun 		ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1191*4882a593Smuzhiyun 		return false;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	if (wait_done)
1195*4882a593Smuzhiyun 		REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/* Need to clear SW_MSG_DONE raw bit before wait */
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
1200*4882a593Smuzhiyun 		  (AR_MCI_INTERRUPT_SW_MSG_DONE |
1201*4882a593Smuzhiyun 		   AR_MCI_INTERRUPT_MSG_FAIL_MASK));
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	if (payload) {
1204*4882a593Smuzhiyun 		for (i = 0; (i * 4) < len; i++)
1205*4882a593Smuzhiyun 			REG_WRITE(ah, (AR_MCI_TX_PAYLOAD0 + i * 4),
1206*4882a593Smuzhiyun 				  *(payload + i));
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_COMMAND0,
1210*4882a593Smuzhiyun 		  (SM((flag & MCI_FLAG_DISABLE_TIMESTAMP),
1211*4882a593Smuzhiyun 		      AR_MCI_COMMAND0_DISABLE_TIMESTAMP) |
1212*4882a593Smuzhiyun 		   SM(len, AR_MCI_COMMAND0_LEN) |
1213*4882a593Smuzhiyun 		   SM(header, AR_MCI_COMMAND0_HEADER)));
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	if (wait_done &&
1216*4882a593Smuzhiyun 	    !(ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RAW,
1217*4882a593Smuzhiyun 					    AR_MCI_INTERRUPT_SW_MSG_DONE, 500)))
1218*4882a593Smuzhiyun 		ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1219*4882a593Smuzhiyun 	else {
1220*4882a593Smuzhiyun 		ar9003_mci_queue_unsent_gpm(ah, header, payload, false);
1221*4882a593Smuzhiyun 		msg_sent = true;
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	if (wait_done)
1225*4882a593Smuzhiyun 		REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	return msg_sent;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_mci_send_message);
1230*4882a593Smuzhiyun 
ar9003_mci_init_cal_req(struct ath_hw * ah,bool * is_reusable)1231*4882a593Smuzhiyun void ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
1234*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1235*4882a593Smuzhiyun 	u32 pld[4] = {0, 0, 0, 0};
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	if ((mci_hw->bt_state != MCI_BT_AWAKE) ||
1238*4882a593Smuzhiyun 	    (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL))
1239*4882a593Smuzhiyun 		return;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_REQ);
1242*4882a593Smuzhiyun 	pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_seq++;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_GRANT, 0, 50000)) {
1247*4882a593Smuzhiyun 		ath_dbg(common, MCI, "MCI BT_CAL_GRANT received\n");
1248*4882a593Smuzhiyun 	} else {
1249*4882a593Smuzhiyun 		*is_reusable = false;
1250*4882a593Smuzhiyun 		ath_dbg(common, MCI, "MCI BT_CAL_GRANT not received\n");
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun 
ar9003_mci_init_cal_done(struct ath_hw * ah)1254*4882a593Smuzhiyun void ar9003_mci_init_cal_done(struct ath_hw *ah)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1257*4882a593Smuzhiyun 	u32 pld[4] = {0, 0, 0, 0};
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	if ((mci_hw->bt_state != MCI_BT_AWAKE) ||
1260*4882a593Smuzhiyun 	    (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL))
1261*4882a593Smuzhiyun 		return;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_DONE);
1264*4882a593Smuzhiyun 	pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_done++;
1265*4882a593Smuzhiyun 	ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false);
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
ar9003_mci_setup(struct ath_hw * ah,u32 gpm_addr,void * gpm_buf,u16 len,u32 sched_addr)1268*4882a593Smuzhiyun int ar9003_mci_setup(struct ath_hw *ah, u32 gpm_addr, void *gpm_buf,
1269*4882a593Smuzhiyun 		     u16 len, u32 sched_addr)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	mci->gpm_addr = gpm_addr;
1274*4882a593Smuzhiyun 	mci->gpm_buf = gpm_buf;
1275*4882a593Smuzhiyun 	mci->gpm_len = len;
1276*4882a593Smuzhiyun 	mci->sched_addr = sched_addr;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	return ar9003_mci_reset(ah, true, true, true);
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_mci_setup);
1281*4882a593Smuzhiyun 
ar9003_mci_cleanup(struct ath_hw * ah)1282*4882a593Smuzhiyun void ar9003_mci_cleanup(struct ath_hw *ah)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	/* Turn off MCI and Jupiter mode. */
1285*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_CTRL, 0x00);
1286*4882a593Smuzhiyun 	ar9003_mci_disable_interrupt(ah);
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_mci_cleanup);
1289*4882a593Smuzhiyun 
ar9003_mci_state(struct ath_hw * ah,u32 state_type)1290*4882a593Smuzhiyun u32 ar9003_mci_state(struct ath_hw *ah, u32 state_type)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1293*4882a593Smuzhiyun 	u32 value = 0, tsf;
1294*4882a593Smuzhiyun 	u8 query_type;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	switch (state_type) {
1297*4882a593Smuzhiyun 	case MCI_STATE_ENABLE:
1298*4882a593Smuzhiyun 		if (mci->ready) {
1299*4882a593Smuzhiyun 			value = REG_READ(ah, AR_BTCOEX_CTRL);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 			if ((value == 0xdeadbeef) || (value == 0xffffffff))
1302*4882a593Smuzhiyun 				value = 0;
1303*4882a593Smuzhiyun 		}
1304*4882a593Smuzhiyun 		value &= AR_BTCOEX_CTRL_MCI_MODE_EN;
1305*4882a593Smuzhiyun 		break;
1306*4882a593Smuzhiyun 	case MCI_STATE_INIT_GPM_OFFSET:
1307*4882a593Smuzhiyun 		value = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 		if (value < mci->gpm_len)
1310*4882a593Smuzhiyun 			mci->gpm_idx = value;
1311*4882a593Smuzhiyun 		else
1312*4882a593Smuzhiyun 			mci->gpm_idx = 0;
1313*4882a593Smuzhiyun 		break;
1314*4882a593Smuzhiyun 	case MCI_STATE_LAST_SCHD_MSG_OFFSET:
1315*4882a593Smuzhiyun 		value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
1316*4882a593Smuzhiyun 				    AR_MCI_RX_LAST_SCHD_MSG_INDEX);
1317*4882a593Smuzhiyun 		/* Make it in bytes */
1318*4882a593Smuzhiyun 		value <<= 4;
1319*4882a593Smuzhiyun 		break;
1320*4882a593Smuzhiyun 	case MCI_STATE_REMOTE_SLEEP:
1321*4882a593Smuzhiyun 		value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
1322*4882a593Smuzhiyun 			   AR_MCI_RX_REMOTE_SLEEP) ?
1323*4882a593Smuzhiyun 			MCI_BT_SLEEP : MCI_BT_AWAKE;
1324*4882a593Smuzhiyun 		break;
1325*4882a593Smuzhiyun 	case MCI_STATE_SET_BT_AWAKE:
1326*4882a593Smuzhiyun 		mci->bt_state = MCI_BT_AWAKE;
1327*4882a593Smuzhiyun 		ar9003_mci_send_coex_version_query(ah, true);
1328*4882a593Smuzhiyun 		ar9003_mci_send_coex_wlan_channels(ah, true);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 		if (mci->unhalt_bt_gpm)
1331*4882a593Smuzhiyun 			ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 		ar9003_mci_2g5g_switch(ah, false);
1334*4882a593Smuzhiyun 		break;
1335*4882a593Smuzhiyun 	case MCI_STATE_RESET_REQ_WAKE:
1336*4882a593Smuzhiyun 		ar9003_mci_reset_req_wakeup(ah);
1337*4882a593Smuzhiyun 		mci->update_2g5g = true;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 		if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MASK) {
1340*4882a593Smuzhiyun 			/* Check if we still have control of the GPIOs */
1341*4882a593Smuzhiyun 			if ((REG_READ(ah, AR_GLB_GPIO_CONTROL) &
1342*4882a593Smuzhiyun 			     ATH_MCI_CONFIG_MCI_OBS_GPIO) !=
1343*4882a593Smuzhiyun 			    ATH_MCI_CONFIG_MCI_OBS_GPIO) {
1344*4882a593Smuzhiyun 				ar9003_mci_observation_set_up(ah);
1345*4882a593Smuzhiyun 			}
1346*4882a593Smuzhiyun 		}
1347*4882a593Smuzhiyun 		break;
1348*4882a593Smuzhiyun 	case MCI_STATE_SEND_WLAN_COEX_VERSION:
1349*4882a593Smuzhiyun 		ar9003_mci_send_coex_version_response(ah, true);
1350*4882a593Smuzhiyun 		break;
1351*4882a593Smuzhiyun 	case MCI_STATE_SEND_VERSION_QUERY:
1352*4882a593Smuzhiyun 		ar9003_mci_send_coex_version_query(ah, true);
1353*4882a593Smuzhiyun 		break;
1354*4882a593Smuzhiyun 	case MCI_STATE_SEND_STATUS_QUERY:
1355*4882a593Smuzhiyun 		query_type = MCI_GPM_COEX_QUERY_BT_TOPOLOGY;
1356*4882a593Smuzhiyun 		ar9003_mci_send_coex_bt_status_query(ah, true, query_type);
1357*4882a593Smuzhiyun 		break;
1358*4882a593Smuzhiyun 	case MCI_STATE_RECOVER_RX:
1359*4882a593Smuzhiyun 		tsf = ath9k_hw_gettsf32(ah);
1360*4882a593Smuzhiyun 		if ((tsf - mci->last_recovery) <= MCI_RECOVERY_DUR_TSF) {
1361*4882a593Smuzhiyun 			ath_dbg(ath9k_hw_common(ah), MCI,
1362*4882a593Smuzhiyun 				"(MCI) ignore Rx recovery\n");
1363*4882a593Smuzhiyun 			break;
1364*4882a593Smuzhiyun 		}
1365*4882a593Smuzhiyun 		ath_dbg(ath9k_hw_common(ah), MCI, "(MCI) RECOVER RX\n");
1366*4882a593Smuzhiyun 		mci->last_recovery = tsf;
1367*4882a593Smuzhiyun 		ar9003_mci_prep_interface(ah);
1368*4882a593Smuzhiyun 		mci->query_bt = true;
1369*4882a593Smuzhiyun 		mci->need_flush_btinfo = true;
1370*4882a593Smuzhiyun 		ar9003_mci_send_coex_wlan_channels(ah, true);
1371*4882a593Smuzhiyun 		ar9003_mci_2g5g_switch(ah, false);
1372*4882a593Smuzhiyun 		break;
1373*4882a593Smuzhiyun 	case MCI_STATE_NEED_FTP_STOMP:
1374*4882a593Smuzhiyun 		value = !(mci->config & ATH_MCI_CONFIG_DISABLE_FTP_STOMP);
1375*4882a593Smuzhiyun 		break;
1376*4882a593Smuzhiyun 	case MCI_STATE_NEED_FLUSH_BT_INFO:
1377*4882a593Smuzhiyun 		value = (!mci->unhalt_bt_gpm && mci->need_flush_btinfo) ? 1 : 0;
1378*4882a593Smuzhiyun 		mci->need_flush_btinfo = false;
1379*4882a593Smuzhiyun 		break;
1380*4882a593Smuzhiyun 	case MCI_STATE_AIC_CAL:
1381*4882a593Smuzhiyun 		if (ath9k_hw_is_aic_enabled(ah))
1382*4882a593Smuzhiyun 			value = ar9003_aic_calibration(ah);
1383*4882a593Smuzhiyun 		break;
1384*4882a593Smuzhiyun 	case MCI_STATE_AIC_START:
1385*4882a593Smuzhiyun 		if (ath9k_hw_is_aic_enabled(ah))
1386*4882a593Smuzhiyun 			ar9003_aic_start_normal(ah);
1387*4882a593Smuzhiyun 		break;
1388*4882a593Smuzhiyun 	case MCI_STATE_AIC_CAL_RESET:
1389*4882a593Smuzhiyun 		if (ath9k_hw_is_aic_enabled(ah))
1390*4882a593Smuzhiyun 			value = ar9003_aic_cal_reset(ah);
1391*4882a593Smuzhiyun 		break;
1392*4882a593Smuzhiyun 	case MCI_STATE_AIC_CAL_SINGLE:
1393*4882a593Smuzhiyun 		if (ath9k_hw_is_aic_enabled(ah))
1394*4882a593Smuzhiyun 			value = ar9003_aic_calibration_single(ah);
1395*4882a593Smuzhiyun 		break;
1396*4882a593Smuzhiyun 	default:
1397*4882a593Smuzhiyun 		break;
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	return value;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_mci_state);
1403*4882a593Smuzhiyun 
ar9003_mci_bt_gain_ctrl(struct ath_hw * ah)1404*4882a593Smuzhiyun void ar9003_mci_bt_gain_ctrl(struct ath_hw *ah)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
1407*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	ath_dbg(common, MCI, "Give LNA and SPDT control to BT\n");
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	ar9003_mci_send_lna_take(ah, true);
1412*4882a593Smuzhiyun 	udelay(50);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
1415*4882a593Smuzhiyun 	mci->is_2g = false;
1416*4882a593Smuzhiyun 	mci->update_2g5g = true;
1417*4882a593Smuzhiyun 	ar9003_mci_send_2g5g_status(ah, true);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	/* Force another 2g5g update at next scanning */
1420*4882a593Smuzhiyun 	mci->update_2g5g = true;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
ar9003_mci_set_power_awake(struct ath_hw * ah)1423*4882a593Smuzhiyun void ar9003_mci_set_power_awake(struct ath_hw *ah)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun 	u32 btcoex_ctrl2, diag_sw;
1426*4882a593Smuzhiyun 	int i;
1427*4882a593Smuzhiyun 	u8 lna_ctrl, bt_sleep;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	for (i = 0; i < AH_WAIT_TIMEOUT; i++) {
1430*4882a593Smuzhiyun 		btcoex_ctrl2 = REG_READ(ah, AR_BTCOEX_CTRL2);
1431*4882a593Smuzhiyun 		if (btcoex_ctrl2 != 0xdeadbeef)
1432*4882a593Smuzhiyun 			break;
1433*4882a593Smuzhiyun 		udelay(AH_TIME_QUANTUM);
1434*4882a593Smuzhiyun 	}
1435*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_CTRL2, (btcoex_ctrl2 | BIT(23)));
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	for (i = 0; i < AH_WAIT_TIMEOUT; i++) {
1438*4882a593Smuzhiyun 		diag_sw = REG_READ(ah, AR_DIAG_SW);
1439*4882a593Smuzhiyun 		if (diag_sw != 0xdeadbeef)
1440*4882a593Smuzhiyun 			break;
1441*4882a593Smuzhiyun 		udelay(AH_TIME_QUANTUM);
1442*4882a593Smuzhiyun 	}
1443*4882a593Smuzhiyun 	REG_WRITE(ah, AR_DIAG_SW, (diag_sw | BIT(27) | BIT(19) | BIT(18)));
1444*4882a593Smuzhiyun 	lna_ctrl = REG_READ(ah, AR_OBS_BUS_CTRL) & 0x3;
1445*4882a593Smuzhiyun 	bt_sleep = MS(REG_READ(ah, AR_MCI_RX_STATUS), AR_MCI_RX_REMOTE_SLEEP);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	REG_WRITE(ah, AR_BTCOEX_CTRL2, btcoex_ctrl2);
1448*4882a593Smuzhiyun 	REG_WRITE(ah, AR_DIAG_SW, diag_sw);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	if (bt_sleep && (lna_ctrl == 2)) {
1451*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_BTCOEX_RC, 0x1);
1452*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_BTCOEX_RC, 0x1);
1453*4882a593Smuzhiyun 		udelay(50);
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun 
ar9003_mci_check_gpm_offset(struct ath_hw * ah)1457*4882a593Smuzhiyun void ar9003_mci_check_gpm_offset(struct ath_hw *ah)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
1460*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1461*4882a593Smuzhiyun 	u32 offset;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/*
1464*4882a593Smuzhiyun 	 * This should only be called before "MAC Warm Reset" or "MCI Reset Rx".
1465*4882a593Smuzhiyun 	 */
1466*4882a593Smuzhiyun 	offset = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1467*4882a593Smuzhiyun 	if (mci->gpm_idx == offset)
1468*4882a593Smuzhiyun 		return;
1469*4882a593Smuzhiyun 	ath_dbg(common, MCI, "GPM cached write pointer mismatch %d %d\n",
1470*4882a593Smuzhiyun 		mci->gpm_idx, offset);
1471*4882a593Smuzhiyun 	mci->query_bt = true;
1472*4882a593Smuzhiyun 	mci->need_flush_btinfo = true;
1473*4882a593Smuzhiyun 	mci->gpm_idx = 0;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun 
ar9003_mci_get_next_gpm_offset(struct ath_hw * ah,u32 * more)1476*4882a593Smuzhiyun u32 ar9003_mci_get_next_gpm_offset(struct ath_hw *ah, u32 *more)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1479*4882a593Smuzhiyun 	u32 offset, more_gpm = 0, gpm_ptr;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	/*
1482*4882a593Smuzhiyun 	 * This could be useful to avoid new GPM message interrupt which
1483*4882a593Smuzhiyun 	 * may lead to spurious interrupt after power sleep, or multiple
1484*4882a593Smuzhiyun 	 * entry of ath_mci_intr().
1485*4882a593Smuzhiyun 	 * Adding empty GPM check by returning HAL_MCI_GPM_INVALID can
1486*4882a593Smuzhiyun 	 * alleviate this effect, but clearing GPM RX interrupt bit is
1487*4882a593Smuzhiyun 	 * safe, because whether this is called from hw or driver code
1488*4882a593Smuzhiyun 	 * there must be an interrupt bit set/triggered initially
1489*4882a593Smuzhiyun 	 */
1490*4882a593Smuzhiyun 	REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
1491*4882a593Smuzhiyun 			AR_MCI_INTERRUPT_RX_MSG_GPM);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1494*4882a593Smuzhiyun 	offset = gpm_ptr;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	if (!offset)
1497*4882a593Smuzhiyun 		offset = mci->gpm_len - 1;
1498*4882a593Smuzhiyun 	else if (offset >= mci->gpm_len) {
1499*4882a593Smuzhiyun 		if (offset != 0xFFFF)
1500*4882a593Smuzhiyun 			offset = 0;
1501*4882a593Smuzhiyun 	} else {
1502*4882a593Smuzhiyun 		offset--;
1503*4882a593Smuzhiyun 	}
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	if ((offset == 0xFFFF) || (gpm_ptr == mci->gpm_idx)) {
1506*4882a593Smuzhiyun 		offset = MCI_GPM_INVALID;
1507*4882a593Smuzhiyun 		more_gpm = MCI_GPM_NOMORE;
1508*4882a593Smuzhiyun 		goto out;
1509*4882a593Smuzhiyun 	}
1510*4882a593Smuzhiyun 	for (;;) {
1511*4882a593Smuzhiyun 		u32 temp_index;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 		/* skip reserved GPM if any */
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 		if (offset != mci->gpm_idx)
1516*4882a593Smuzhiyun 			more_gpm = MCI_GPM_MORE;
1517*4882a593Smuzhiyun 		else
1518*4882a593Smuzhiyun 			more_gpm = MCI_GPM_NOMORE;
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 		temp_index = mci->gpm_idx;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 		if (temp_index >= mci->gpm_len)
1523*4882a593Smuzhiyun 			temp_index = 0;
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 		mci->gpm_idx++;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 		if (mci->gpm_idx >= mci->gpm_len)
1528*4882a593Smuzhiyun 			mci->gpm_idx = 0;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 		if (ar9003_mci_is_gpm_valid(ah, temp_index)) {
1531*4882a593Smuzhiyun 			offset = temp_index;
1532*4882a593Smuzhiyun 			break;
1533*4882a593Smuzhiyun 		}
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 		if (more_gpm == MCI_GPM_NOMORE) {
1536*4882a593Smuzhiyun 			offset = MCI_GPM_INVALID;
1537*4882a593Smuzhiyun 			break;
1538*4882a593Smuzhiyun 		}
1539*4882a593Smuzhiyun 	}
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	if (offset != MCI_GPM_INVALID)
1542*4882a593Smuzhiyun 		offset <<= 4;
1543*4882a593Smuzhiyun out:
1544*4882a593Smuzhiyun 	if (more)
1545*4882a593Smuzhiyun 		*more = more_gpm;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	return offset;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_mci_get_next_gpm_offset);
1550*4882a593Smuzhiyun 
ar9003_mci_set_bt_version(struct ath_hw * ah,u8 major,u8 minor)1551*4882a593Smuzhiyun void ar9003_mci_set_bt_version(struct ath_hw *ah, u8 major, u8 minor)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	mci->bt_ver_major = major;
1556*4882a593Smuzhiyun 	mci->bt_ver_minor = minor;
1557*4882a593Smuzhiyun 	mci->bt_version_known = true;
1558*4882a593Smuzhiyun 	ath_dbg(ath9k_hw_common(ah), MCI, "MCI BT version set: %d.%d\n",
1559*4882a593Smuzhiyun 		mci->bt_ver_major, mci->bt_ver_minor);
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_mci_set_bt_version);
1562*4882a593Smuzhiyun 
ar9003_mci_send_wlan_channels(struct ath_hw * ah)1563*4882a593Smuzhiyun void ar9003_mci_send_wlan_channels(struct ath_hw *ah)
1564*4882a593Smuzhiyun {
1565*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	mci->wlan_channels_update = true;
1568*4882a593Smuzhiyun 	ar9003_mci_send_coex_wlan_channels(ah, true);
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun EXPORT_SYMBOL(ar9003_mci_send_wlan_channels);
1571*4882a593Smuzhiyun 
ar9003_mci_get_max_txpower(struct ath_hw * ah,u8 ctlmode)1572*4882a593Smuzhiyun u16 ar9003_mci_get_max_txpower(struct ath_hw *ah, u8 ctlmode)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun 	if (!ah->btcoex_hw.mci.concur_tx)
1575*4882a593Smuzhiyun 		goto out;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (ctlmode == CTL_2GHT20)
1578*4882a593Smuzhiyun 		return ATH_BTCOEX_HT20_MAX_TXPOWER;
1579*4882a593Smuzhiyun 	else if (ctlmode == CTL_2GHT40)
1580*4882a593Smuzhiyun 		return ATH_BTCOEX_HT40_MAX_TXPOWER;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun out:
1583*4882a593Smuzhiyun 	return -1;
1584*4882a593Smuzhiyun }
1585