1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2010-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun #include <linux/export.h>
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun #include "ar9003_mac.h"
19*4882a593Smuzhiyun #include "ar9003_mci.h"
20*4882a593Smuzhiyun
ar9003_hw_rx_enable(struct ath_hw * hw)21*4882a593Smuzhiyun static void ar9003_hw_rx_enable(struct ath_hw *hw)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun REG_WRITE(hw, AR_CR, 0);
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static void
ar9003_set_txdesc(struct ath_hw * ah,void * ds,struct ath_tx_info * i)27*4882a593Smuzhiyun ar9003_set_txdesc(struct ath_hw *ah, void *ds, struct ath_tx_info *i)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun struct ar9003_txc *ads = ds;
30*4882a593Smuzhiyun int checksum = 0;
31*4882a593Smuzhiyun u32 val, ctl12, ctl17;
32*4882a593Smuzhiyun u8 desc_len;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun desc_len = ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x18 : 0x17);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun val = (ATHEROS_VENDOR_ID << AR_DescId_S) |
37*4882a593Smuzhiyun (1 << AR_TxRxDesc_S) |
38*4882a593Smuzhiyun (1 << AR_CtrlStat_S) |
39*4882a593Smuzhiyun (i->qcu << AR_TxQcuNum_S) | desc_len;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun checksum += val;
42*4882a593Smuzhiyun WRITE_ONCE(ads->info, val);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun checksum += i->link;
45*4882a593Smuzhiyun WRITE_ONCE(ads->link, i->link);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun checksum += i->buf_addr[0];
48*4882a593Smuzhiyun WRITE_ONCE(ads->data0, i->buf_addr[0]);
49*4882a593Smuzhiyun checksum += i->buf_addr[1];
50*4882a593Smuzhiyun WRITE_ONCE(ads->data1, i->buf_addr[1]);
51*4882a593Smuzhiyun checksum += i->buf_addr[2];
52*4882a593Smuzhiyun WRITE_ONCE(ads->data2, i->buf_addr[2]);
53*4882a593Smuzhiyun checksum += i->buf_addr[3];
54*4882a593Smuzhiyun WRITE_ONCE(ads->data3, i->buf_addr[3]);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun checksum += (val = (i->buf_len[0] << AR_BufLen_S) & AR_BufLen);
57*4882a593Smuzhiyun WRITE_ONCE(ads->ctl3, val);
58*4882a593Smuzhiyun checksum += (val = (i->buf_len[1] << AR_BufLen_S) & AR_BufLen);
59*4882a593Smuzhiyun WRITE_ONCE(ads->ctl5, val);
60*4882a593Smuzhiyun checksum += (val = (i->buf_len[2] << AR_BufLen_S) & AR_BufLen);
61*4882a593Smuzhiyun WRITE_ONCE(ads->ctl7, val);
62*4882a593Smuzhiyun checksum += (val = (i->buf_len[3] << AR_BufLen_S) & AR_BufLen);
63*4882a593Smuzhiyun WRITE_ONCE(ads->ctl9, val);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun checksum = (u16) (((checksum & 0xffff) + (checksum >> 16)) & 0xffff);
66*4882a593Smuzhiyun WRITE_ONCE(ads->ctl10, checksum);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (i->is_first || i->is_last) {
69*4882a593Smuzhiyun WRITE_ONCE(ads->ctl13, set11nTries(i->rates, 0)
70*4882a593Smuzhiyun | set11nTries(i->rates, 1)
71*4882a593Smuzhiyun | set11nTries(i->rates, 2)
72*4882a593Smuzhiyun | set11nTries(i->rates, 3)
73*4882a593Smuzhiyun | (i->dur_update ? AR_DurUpdateEna : 0)
74*4882a593Smuzhiyun | SM(0, AR_BurstDur));
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun WRITE_ONCE(ads->ctl14, set11nRate(i->rates, 0)
77*4882a593Smuzhiyun | set11nRate(i->rates, 1)
78*4882a593Smuzhiyun | set11nRate(i->rates, 2)
79*4882a593Smuzhiyun | set11nRate(i->rates, 3));
80*4882a593Smuzhiyun } else {
81*4882a593Smuzhiyun WRITE_ONCE(ads->ctl13, 0);
82*4882a593Smuzhiyun WRITE_ONCE(ads->ctl14, 0);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun ads->ctl20 = 0;
86*4882a593Smuzhiyun ads->ctl21 = 0;
87*4882a593Smuzhiyun ads->ctl22 = 0;
88*4882a593Smuzhiyun ads->ctl23 = 0;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun ctl17 = SM(i->keytype, AR_EncrType);
91*4882a593Smuzhiyun if (!i->is_first) {
92*4882a593Smuzhiyun WRITE_ONCE(ads->ctl11, 0);
93*4882a593Smuzhiyun WRITE_ONCE(ads->ctl12, i->is_last ? 0 : AR_TxMore);
94*4882a593Smuzhiyun WRITE_ONCE(ads->ctl15, 0);
95*4882a593Smuzhiyun WRITE_ONCE(ads->ctl16, 0);
96*4882a593Smuzhiyun WRITE_ONCE(ads->ctl17, ctl17);
97*4882a593Smuzhiyun WRITE_ONCE(ads->ctl18, 0);
98*4882a593Smuzhiyun WRITE_ONCE(ads->ctl19, 0);
99*4882a593Smuzhiyun return;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun WRITE_ONCE(ads->ctl11, (i->pkt_len & AR_FrameLen)
103*4882a593Smuzhiyun | (i->flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
104*4882a593Smuzhiyun | SM(i->txpower[0], AR_XmitPower0)
105*4882a593Smuzhiyun | (i->flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
106*4882a593Smuzhiyun | (i->keyix != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
107*4882a593Smuzhiyun | (i->flags & ATH9K_TXDESC_LOWRXCHAIN ? AR_LowRxChain : 0)
108*4882a593Smuzhiyun | (i->flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
109*4882a593Smuzhiyun | (i->flags & ATH9K_TXDESC_RTSENA ? AR_RTSEnable :
110*4882a593Smuzhiyun (i->flags & ATH9K_TXDESC_CTSENA ? AR_CTSEnable : 0)));
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ctl12 = (i->keyix != ATH9K_TXKEYIX_INVALID ?
113*4882a593Smuzhiyun SM(i->keyix, AR_DestIdx) : 0)
114*4882a593Smuzhiyun | SM(i->type, AR_FrameType)
115*4882a593Smuzhiyun | (i->flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
116*4882a593Smuzhiyun | (i->flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
117*4882a593Smuzhiyun | (i->flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun ctl17 |= (i->flags & ATH9K_TXDESC_LDPC ? AR_LDPC : 0);
120*4882a593Smuzhiyun switch (i->aggr) {
121*4882a593Smuzhiyun case AGGR_BUF_FIRST:
122*4882a593Smuzhiyun ctl17 |= SM(i->aggr_len, AR_AggrLen);
123*4882a593Smuzhiyun fallthrough;
124*4882a593Smuzhiyun case AGGR_BUF_MIDDLE:
125*4882a593Smuzhiyun ctl12 |= AR_IsAggr | AR_MoreAggr;
126*4882a593Smuzhiyun ctl17 |= SM(i->ndelim, AR_PadDelim);
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case AGGR_BUF_LAST:
129*4882a593Smuzhiyun ctl12 |= AR_IsAggr;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun case AGGR_BUF_NONE:
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun val = (i->flags & ATH9K_TXDESC_PAPRD) >> ATH9K_TXDESC_PAPRD_S;
136*4882a593Smuzhiyun ctl12 |= SM(val, AR_PAPRDChainMask);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun WRITE_ONCE(ads->ctl12, ctl12);
139*4882a593Smuzhiyun WRITE_ONCE(ads->ctl17, ctl17);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun WRITE_ONCE(ads->ctl15, set11nPktDurRTSCTS(i->rates, 0)
142*4882a593Smuzhiyun | set11nPktDurRTSCTS(i->rates, 1));
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun WRITE_ONCE(ads->ctl16, set11nPktDurRTSCTS(i->rates, 2)
145*4882a593Smuzhiyun | set11nPktDurRTSCTS(i->rates, 3));
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun WRITE_ONCE(ads->ctl18, set11nRateFlags(i->rates, 0)
148*4882a593Smuzhiyun | set11nRateFlags(i->rates, 1)
149*4882a593Smuzhiyun | set11nRateFlags(i->rates, 2)
150*4882a593Smuzhiyun | set11nRateFlags(i->rates, 3)
151*4882a593Smuzhiyun | SM(i->rtscts_rate, AR_RTSCTSRate));
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun WRITE_ONCE(ads->ctl19, AR_Not_Sounding);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun WRITE_ONCE(ads->ctl20, SM(i->txpower[1], AR_XmitPower1));
156*4882a593Smuzhiyun WRITE_ONCE(ads->ctl21, SM(i->txpower[2], AR_XmitPower2));
157*4882a593Smuzhiyun WRITE_ONCE(ads->ctl22, SM(i->txpower[3], AR_XmitPower3));
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
ar9003_calc_ptr_chksum(struct ar9003_txc * ads)160*4882a593Smuzhiyun static u16 ar9003_calc_ptr_chksum(struct ar9003_txc *ads)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun int checksum;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun checksum = ads->info + ads->link
165*4882a593Smuzhiyun + ads->data0 + ads->ctl3
166*4882a593Smuzhiyun + ads->data1 + ads->ctl5
167*4882a593Smuzhiyun + ads->data2 + ads->ctl7
168*4882a593Smuzhiyun + ads->data3 + ads->ctl9;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return ((checksum & 0xffff) + (checksum >> 16)) & AR_TxPtrChkSum;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
ar9003_hw_set_desc_link(void * ds,u32 ds_link)173*4882a593Smuzhiyun static void ar9003_hw_set_desc_link(void *ds, u32 ds_link)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct ar9003_txc *ads = ds;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ads->link = ds_link;
178*4882a593Smuzhiyun ads->ctl10 &= ~AR_TxPtrChkSum;
179*4882a593Smuzhiyun ads->ctl10 |= ar9003_calc_ptr_chksum(ads);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
ar9003_hw_get_isr(struct ath_hw * ah,enum ath9k_int * masked,u32 * sync_cause_p)182*4882a593Smuzhiyun static bool ar9003_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked,
183*4882a593Smuzhiyun u32 *sync_cause_p)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun u32 isr = 0;
186*4882a593Smuzhiyun u32 mask2 = 0;
187*4882a593Smuzhiyun struct ath9k_hw_capabilities *pCap = &ah->caps;
188*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
189*4882a593Smuzhiyun u32 sync_cause = 0, async_cause, async_mask = AR_INTR_MAC_IRQ;
190*4882a593Smuzhiyun bool fatal_int;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (ath9k_hw_mci_is_enabled(ah))
193*4882a593Smuzhiyun async_mask |= AR_INTR_ASYNC_MASK_MCI;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun async_cause = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (async_cause & async_mask) {
198*4882a593Smuzhiyun if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
199*4882a593Smuzhiyun == AR_RTC_STATUS_ON)
200*4882a593Smuzhiyun isr = REG_READ(ah, AR_ISR);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) & AR_INTR_SYNC_DEFAULT;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun *masked = 0;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (!isr && !sync_cause && !async_cause)
209*4882a593Smuzhiyun return false;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (isr) {
212*4882a593Smuzhiyun if (isr & AR_ISR_BCNMISC) {
213*4882a593Smuzhiyun u32 isr2;
214*4882a593Smuzhiyun isr2 = REG_READ(ah, AR_ISR_S2);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun mask2 |= ((isr2 & AR_ISR_S2_TIM) >>
217*4882a593Smuzhiyun MAP_ISR_S2_TIM);
218*4882a593Smuzhiyun mask2 |= ((isr2 & AR_ISR_S2_DTIM) >>
219*4882a593Smuzhiyun MAP_ISR_S2_DTIM);
220*4882a593Smuzhiyun mask2 |= ((isr2 & AR_ISR_S2_DTIMSYNC) >>
221*4882a593Smuzhiyun MAP_ISR_S2_DTIMSYNC);
222*4882a593Smuzhiyun mask2 |= ((isr2 & AR_ISR_S2_CABEND) >>
223*4882a593Smuzhiyun MAP_ISR_S2_CABEND);
224*4882a593Smuzhiyun mask2 |= ((isr2 & AR_ISR_S2_GTT) <<
225*4882a593Smuzhiyun MAP_ISR_S2_GTT);
226*4882a593Smuzhiyun mask2 |= ((isr2 & AR_ISR_S2_CST) <<
227*4882a593Smuzhiyun MAP_ISR_S2_CST);
228*4882a593Smuzhiyun mask2 |= ((isr2 & AR_ISR_S2_TSFOOR) >>
229*4882a593Smuzhiyun MAP_ISR_S2_TSFOOR);
230*4882a593Smuzhiyun mask2 |= ((isr2 & AR_ISR_S2_BB_WATCHDOG) >>
231*4882a593Smuzhiyun MAP_ISR_S2_BB_WATCHDOG);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
234*4882a593Smuzhiyun REG_WRITE(ah, AR_ISR_S2, isr2);
235*4882a593Smuzhiyun isr &= ~AR_ISR_BCNMISC;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if ((pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED))
240*4882a593Smuzhiyun isr = REG_READ(ah, AR_ISR_RAC);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (isr == 0xffffffff) {
243*4882a593Smuzhiyun *masked = 0;
244*4882a593Smuzhiyun return false;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun *masked = isr & ATH9K_INT_COMMON;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (ah->config.rx_intr_mitigation)
250*4882a593Smuzhiyun if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
251*4882a593Smuzhiyun *masked |= ATH9K_INT_RXLP;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (ah->config.tx_intr_mitigation)
254*4882a593Smuzhiyun if (isr & (AR_ISR_TXMINTR | AR_ISR_TXINTM))
255*4882a593Smuzhiyun *masked |= ATH9K_INT_TX;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (isr & (AR_ISR_LP_RXOK | AR_ISR_RXERR))
258*4882a593Smuzhiyun *masked |= ATH9K_INT_RXLP;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (isr & AR_ISR_HP_RXOK)
261*4882a593Smuzhiyun *masked |= ATH9K_INT_RXHP;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (isr & (AR_ISR_TXOK | AR_ISR_TXERR | AR_ISR_TXEOL)) {
264*4882a593Smuzhiyun *masked |= ATH9K_INT_TX;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
267*4882a593Smuzhiyun u32 s0, s1;
268*4882a593Smuzhiyun s0 = REG_READ(ah, AR_ISR_S0);
269*4882a593Smuzhiyun REG_WRITE(ah, AR_ISR_S0, s0);
270*4882a593Smuzhiyun s1 = REG_READ(ah, AR_ISR_S1);
271*4882a593Smuzhiyun REG_WRITE(ah, AR_ISR_S1, s1);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun isr &= ~(AR_ISR_TXOK | AR_ISR_TXERR |
274*4882a593Smuzhiyun AR_ISR_TXEOL);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (isr & AR_ISR_GENTMR) {
279*4882a593Smuzhiyun u32 s5;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)
282*4882a593Smuzhiyun s5 = REG_READ(ah, AR_ISR_S5_S);
283*4882a593Smuzhiyun else
284*4882a593Smuzhiyun s5 = REG_READ(ah, AR_ISR_S5);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ah->intr_gen_timer_trigger =
287*4882a593Smuzhiyun MS(s5, AR_ISR_S5_GENTIMER_TRIG);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ah->intr_gen_timer_thresh =
290*4882a593Smuzhiyun MS(s5, AR_ISR_S5_GENTIMER_THRESH);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (ah->intr_gen_timer_trigger)
293*4882a593Smuzhiyun *masked |= ATH9K_INT_GENTIMER;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
296*4882a593Smuzhiyun REG_WRITE(ah, AR_ISR_S5, s5);
297*4882a593Smuzhiyun isr &= ~AR_ISR_GENTMR;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun *masked |= mask2;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
305*4882a593Smuzhiyun REG_WRITE(ah, AR_ISR, isr);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun (void) REG_READ(ah, AR_ISR);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (*masked & ATH9K_INT_BB_WATCHDOG)
311*4882a593Smuzhiyun ar9003_hw_bb_watchdog_read(ah);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (async_cause & AR_INTR_ASYNC_MASK_MCI)
315*4882a593Smuzhiyun ar9003_mci_get_isr(ah, masked);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (sync_cause) {
318*4882a593Smuzhiyun if (sync_cause_p)
319*4882a593Smuzhiyun *sync_cause_p = sync_cause;
320*4882a593Smuzhiyun fatal_int =
321*4882a593Smuzhiyun (sync_cause &
322*4882a593Smuzhiyun (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
323*4882a593Smuzhiyun ? true : false;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (fatal_int) {
326*4882a593Smuzhiyun if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
327*4882a593Smuzhiyun ath_dbg(common, ANY,
328*4882a593Smuzhiyun "received PCI FATAL interrupt\n");
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
331*4882a593Smuzhiyun ath_dbg(common, ANY,
332*4882a593Smuzhiyun "received PCI PERR interrupt\n");
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun *masked |= ATH9K_INT_FATAL;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
338*4882a593Smuzhiyun REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
339*4882a593Smuzhiyun REG_WRITE(ah, AR_RC, 0);
340*4882a593Smuzhiyun *masked |= ATH9K_INT_FATAL;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
344*4882a593Smuzhiyun ath_dbg(common, INTERRUPT,
345*4882a593Smuzhiyun "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
348*4882a593Smuzhiyun (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun return true;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
ar9003_hw_proc_txdesc(struct ath_hw * ah,void * ds,struct ath_tx_status * ts)354*4882a593Smuzhiyun static int ar9003_hw_proc_txdesc(struct ath_hw *ah, void *ds,
355*4882a593Smuzhiyun struct ath_tx_status *ts)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun struct ar9003_txs *ads;
358*4882a593Smuzhiyun u32 status;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun ads = &ah->ts_ring[ah->ts_tail];
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun status = READ_ONCE(ads->status8);
363*4882a593Smuzhiyun if ((status & AR_TxDone) == 0)
364*4882a593Smuzhiyun return -EINPROGRESS;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun ah->ts_tail = (ah->ts_tail + 1) % ah->ts_size;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if ((MS(ads->ds_info, AR_DescId) != ATHEROS_VENDOR_ID) ||
369*4882a593Smuzhiyun (MS(ads->ds_info, AR_TxRxDesc) != 1)) {
370*4882a593Smuzhiyun ath_dbg(ath9k_hw_common(ah), XMIT,
371*4882a593Smuzhiyun "Tx Descriptor error %x\n", ads->ds_info);
372*4882a593Smuzhiyun memset(ads, 0, sizeof(*ads));
373*4882a593Smuzhiyun return -EIO;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun ts->ts_rateindex = MS(status, AR_FinalTxIdx);
377*4882a593Smuzhiyun ts->ts_seqnum = MS(status, AR_SeqNum);
378*4882a593Smuzhiyun ts->tid = MS(status, AR_TxTid);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun ts->qid = MS(ads->ds_info, AR_TxQcuNum);
381*4882a593Smuzhiyun ts->desc_id = MS(ads->status1, AR_TxDescId);
382*4882a593Smuzhiyun ts->ts_tstamp = ads->status4;
383*4882a593Smuzhiyun ts->ts_status = 0;
384*4882a593Smuzhiyun ts->ts_flags = 0;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (status & AR_TxOpExceeded)
387*4882a593Smuzhiyun ts->ts_status |= ATH9K_TXERR_XTXOP;
388*4882a593Smuzhiyun status = READ_ONCE(ads->status2);
389*4882a593Smuzhiyun ts->ts_rssi_ctl0 = MS(status, AR_TxRSSIAnt00);
390*4882a593Smuzhiyun ts->ts_rssi_ctl1 = MS(status, AR_TxRSSIAnt01);
391*4882a593Smuzhiyun ts->ts_rssi_ctl2 = MS(status, AR_TxRSSIAnt02);
392*4882a593Smuzhiyun if (status & AR_TxBaStatus) {
393*4882a593Smuzhiyun ts->ts_flags |= ATH9K_TX_BA;
394*4882a593Smuzhiyun ts->ba_low = ads->status5;
395*4882a593Smuzhiyun ts->ba_high = ads->status6;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun status = READ_ONCE(ads->status3);
399*4882a593Smuzhiyun if (status & AR_ExcessiveRetries)
400*4882a593Smuzhiyun ts->ts_status |= ATH9K_TXERR_XRETRY;
401*4882a593Smuzhiyun if (status & AR_Filtered)
402*4882a593Smuzhiyun ts->ts_status |= ATH9K_TXERR_FILT;
403*4882a593Smuzhiyun if (status & AR_FIFOUnderrun) {
404*4882a593Smuzhiyun ts->ts_status |= ATH9K_TXERR_FIFO;
405*4882a593Smuzhiyun ath9k_hw_updatetxtriglevel(ah, true);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun if (status & AR_TxTimerExpired)
408*4882a593Smuzhiyun ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
409*4882a593Smuzhiyun if (status & AR_DescCfgErr)
410*4882a593Smuzhiyun ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
411*4882a593Smuzhiyun if (status & AR_TxDataUnderrun) {
412*4882a593Smuzhiyun ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
413*4882a593Smuzhiyun ath9k_hw_updatetxtriglevel(ah, true);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun if (status & AR_TxDelimUnderrun) {
416*4882a593Smuzhiyun ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
417*4882a593Smuzhiyun ath9k_hw_updatetxtriglevel(ah, true);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun ts->ts_shortretry = MS(status, AR_RTSFailCnt);
420*4882a593Smuzhiyun ts->ts_longretry = MS(status, AR_DataFailCnt);
421*4882a593Smuzhiyun ts->ts_virtcol = MS(status, AR_VirtRetryCnt);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun status = READ_ONCE(ads->status7);
424*4882a593Smuzhiyun ts->ts_rssi = MS(status, AR_TxRSSICombined);
425*4882a593Smuzhiyun ts->ts_rssi_ext0 = MS(status, AR_TxRSSIAnt10);
426*4882a593Smuzhiyun ts->ts_rssi_ext1 = MS(status, AR_TxRSSIAnt11);
427*4882a593Smuzhiyun ts->ts_rssi_ext2 = MS(status, AR_TxRSSIAnt12);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun memset(ads, 0, sizeof(*ads));
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
ar9003_hw_get_duration(struct ath_hw * ah,const void * ds,int index)434*4882a593Smuzhiyun static int ar9003_hw_get_duration(struct ath_hw *ah, const void *ds, int index)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun const struct ar9003_txc *adc = ds;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun switch (index) {
439*4882a593Smuzhiyun case 0:
440*4882a593Smuzhiyun return MS(READ_ONCE(adc->ctl15), AR_PacketDur0);
441*4882a593Smuzhiyun case 1:
442*4882a593Smuzhiyun return MS(READ_ONCE(adc->ctl15), AR_PacketDur1);
443*4882a593Smuzhiyun case 2:
444*4882a593Smuzhiyun return MS(READ_ONCE(adc->ctl16), AR_PacketDur2);
445*4882a593Smuzhiyun case 3:
446*4882a593Smuzhiyun return MS(READ_ONCE(adc->ctl16), AR_PacketDur3);
447*4882a593Smuzhiyun default:
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
ar9003_hw_attach_mac_ops(struct ath_hw * hw)452*4882a593Smuzhiyun void ar9003_hw_attach_mac_ops(struct ath_hw *hw)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct ath_hw_ops *ops = ath9k_hw_ops(hw);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun ops->rx_enable = ar9003_hw_rx_enable;
457*4882a593Smuzhiyun ops->set_desc_link = ar9003_hw_set_desc_link;
458*4882a593Smuzhiyun ops->get_isr = ar9003_hw_get_isr;
459*4882a593Smuzhiyun ops->set_txdesc = ar9003_set_txdesc;
460*4882a593Smuzhiyun ops->proc_txdesc = ar9003_hw_proc_txdesc;
461*4882a593Smuzhiyun ops->get_duration = ar9003_hw_get_duration;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
ath9k_hw_set_rx_bufsize(struct ath_hw * ah,u16 buf_size)464*4882a593Smuzhiyun void ath9k_hw_set_rx_bufsize(struct ath_hw *ah, u16 buf_size)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun REG_WRITE(ah, AR_DATABUF_SIZE, buf_size & AR_DATABUF_SIZE_MASK);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_set_rx_bufsize);
469*4882a593Smuzhiyun
ath9k_hw_addrxbuf_edma(struct ath_hw * ah,u32 rxdp,enum ath9k_rx_qtype qtype)470*4882a593Smuzhiyun void ath9k_hw_addrxbuf_edma(struct ath_hw *ah, u32 rxdp,
471*4882a593Smuzhiyun enum ath9k_rx_qtype qtype)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun if (qtype == ATH9K_RX_QUEUE_HP)
474*4882a593Smuzhiyun REG_WRITE(ah, AR_HP_RXDP, rxdp);
475*4882a593Smuzhiyun else
476*4882a593Smuzhiyun REG_WRITE(ah, AR_LP_RXDP, rxdp);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_addrxbuf_edma);
479*4882a593Smuzhiyun
ath9k_hw_process_rxdesc_edma(struct ath_hw * ah,struct ath_rx_status * rxs,void * buf_addr)480*4882a593Smuzhiyun int ath9k_hw_process_rxdesc_edma(struct ath_hw *ah, struct ath_rx_status *rxs,
481*4882a593Smuzhiyun void *buf_addr)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct ar9003_rxs *rxsp = buf_addr;
484*4882a593Smuzhiyun unsigned int phyerr;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if ((rxsp->status11 & AR_RxDone) == 0)
487*4882a593Smuzhiyun return -EINPROGRESS;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (MS(rxsp->ds_info, AR_DescId) != 0x168c)
490*4882a593Smuzhiyun return -EINVAL;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if ((rxsp->ds_info & (AR_TxRxDesc | AR_CtrlStat)) != 0)
493*4882a593Smuzhiyun return -EINPROGRESS;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun rxs->rs_status = 0;
496*4882a593Smuzhiyun rxs->rs_flags = 0;
497*4882a593Smuzhiyun rxs->enc_flags = 0;
498*4882a593Smuzhiyun rxs->bw = RATE_INFO_BW_20;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun rxs->rs_datalen = rxsp->status2 & AR_DataLen;
501*4882a593Smuzhiyun rxs->rs_tstamp = rxsp->status3;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* XXX: Keycache */
504*4882a593Smuzhiyun rxs->rs_rssi = MS(rxsp->status5, AR_RxRSSICombined);
505*4882a593Smuzhiyun rxs->rs_rssi_ctl[0] = MS(rxsp->status1, AR_RxRSSIAnt00);
506*4882a593Smuzhiyun rxs->rs_rssi_ctl[1] = MS(rxsp->status1, AR_RxRSSIAnt01);
507*4882a593Smuzhiyun rxs->rs_rssi_ctl[2] = MS(rxsp->status1, AR_RxRSSIAnt02);
508*4882a593Smuzhiyun rxs->rs_rssi_ext[0] = MS(rxsp->status5, AR_RxRSSIAnt10);
509*4882a593Smuzhiyun rxs->rs_rssi_ext[1] = MS(rxsp->status5, AR_RxRSSIAnt11);
510*4882a593Smuzhiyun rxs->rs_rssi_ext[2] = MS(rxsp->status5, AR_RxRSSIAnt12);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (rxsp->status11 & AR_RxKeyIdxValid)
513*4882a593Smuzhiyun rxs->rs_keyix = MS(rxsp->status11, AR_KeyIdx);
514*4882a593Smuzhiyun else
515*4882a593Smuzhiyun rxs->rs_keyix = ATH9K_RXKEYIX_INVALID;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun rxs->rs_rate = MS(rxsp->status1, AR_RxRate);
518*4882a593Smuzhiyun rxs->rs_more = (rxsp->status2 & AR_RxMore) ? 1 : 0;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun rxs->rs_firstaggr = (rxsp->status11 & AR_RxFirstAggr) ? 1 : 0;
521*4882a593Smuzhiyun rxs->rs_isaggr = (rxsp->status11 & AR_RxAggr) ? 1 : 0;
522*4882a593Smuzhiyun rxs->rs_moreaggr = (rxsp->status11 & AR_RxMoreAggr) ? 1 : 0;
523*4882a593Smuzhiyun rxs->rs_antenna = (MS(rxsp->status4, AR_RxAntenna) & 0x7);
524*4882a593Smuzhiyun rxs->enc_flags |= (rxsp->status4 & AR_GI) ? RX_ENC_FLAG_SHORT_GI : 0;
525*4882a593Smuzhiyun rxs->bw = (rxsp->status4 & AR_2040) ? RATE_INFO_BW_40 : RATE_INFO_BW_20;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun rxs->evm0 = rxsp->status6;
528*4882a593Smuzhiyun rxs->evm1 = rxsp->status7;
529*4882a593Smuzhiyun rxs->evm2 = rxsp->status8;
530*4882a593Smuzhiyun rxs->evm3 = rxsp->status9;
531*4882a593Smuzhiyun rxs->evm4 = (rxsp->status10 & 0xffff);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (rxsp->status11 & AR_PreDelimCRCErr)
534*4882a593Smuzhiyun rxs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (rxsp->status11 & AR_PostDelimCRCErr)
537*4882a593Smuzhiyun rxs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun if (rxsp->status11 & AR_DecryptBusyErr)
540*4882a593Smuzhiyun rxs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if ((rxsp->status11 & AR_RxFrameOK) == 0) {
543*4882a593Smuzhiyun /*
544*4882a593Smuzhiyun * AR_CRCErr will bet set to true if we're on the last
545*4882a593Smuzhiyun * subframe and the AR_PostDelimCRCErr is caught.
546*4882a593Smuzhiyun * In a way this also gives us a guarantee that when
547*4882a593Smuzhiyun * (!(AR_CRCErr) && (AR_PostDelimCRCErr)) we cannot
548*4882a593Smuzhiyun * possibly be reviewing the last subframe. AR_CRCErr
549*4882a593Smuzhiyun * is the CRC of the actual data.
550*4882a593Smuzhiyun */
551*4882a593Smuzhiyun if (rxsp->status11 & AR_CRCErr)
552*4882a593Smuzhiyun rxs->rs_status |= ATH9K_RXERR_CRC;
553*4882a593Smuzhiyun else if (rxsp->status11 & AR_DecryptCRCErr)
554*4882a593Smuzhiyun rxs->rs_status |= ATH9K_RXERR_DECRYPT;
555*4882a593Smuzhiyun else if (rxsp->status11 & AR_MichaelErr)
556*4882a593Smuzhiyun rxs->rs_status |= ATH9K_RXERR_MIC;
557*4882a593Smuzhiyun if (rxsp->status11 & AR_PHYErr) {
558*4882a593Smuzhiyun phyerr = MS(rxsp->status11, AR_PHYErrCode);
559*4882a593Smuzhiyun /*
560*4882a593Smuzhiyun * If we reach a point here where AR_PostDelimCRCErr is
561*4882a593Smuzhiyun * true it implies we're *not* on the last subframe. In
562*4882a593Smuzhiyun * in that case that we know already that the CRC of
563*4882a593Smuzhiyun * the frame was OK, and MAC would send an ACK for that
564*4882a593Smuzhiyun * subframe, even if we did get a phy error of type
565*4882a593Smuzhiyun * ATH9K_PHYERR_OFDM_RESTART. This is only applicable
566*4882a593Smuzhiyun * to frame that are prior to the last subframe.
567*4882a593Smuzhiyun * The AR_PostDelimCRCErr is the CRC for the MPDU
568*4882a593Smuzhiyun * delimiter, which contains the 4 reserved bits,
569*4882a593Smuzhiyun * the MPDU length (12 bits), and follows the MPDU
570*4882a593Smuzhiyun * delimiter for an A-MPDU subframe (0x4E = 'N' ASCII).
571*4882a593Smuzhiyun */
572*4882a593Smuzhiyun if ((phyerr == ATH9K_PHYERR_OFDM_RESTART) &&
573*4882a593Smuzhiyun (rxsp->status11 & AR_PostDelimCRCErr)) {
574*4882a593Smuzhiyun rxs->rs_phyerr = 0;
575*4882a593Smuzhiyun } else {
576*4882a593Smuzhiyun rxs->rs_status |= ATH9K_RXERR_PHY;
577*4882a593Smuzhiyun rxs->rs_phyerr = phyerr;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if (rxsp->status11 & AR_KeyMiss)
583*4882a593Smuzhiyun rxs->rs_status |= ATH9K_RXERR_KEYMISS;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_process_rxdesc_edma);
588*4882a593Smuzhiyun
ath9k_hw_reset_txstatus_ring(struct ath_hw * ah)589*4882a593Smuzhiyun void ath9k_hw_reset_txstatus_ring(struct ath_hw *ah)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun ah->ts_tail = 0;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun memset((void *) ah->ts_ring, 0,
594*4882a593Smuzhiyun ah->ts_size * sizeof(struct ar9003_txs));
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun ath_dbg(ath9k_hw_common(ah), XMIT,
597*4882a593Smuzhiyun "TS Start 0x%x End 0x%x Virt %p, Size %d\n",
598*4882a593Smuzhiyun ah->ts_paddr_start, ah->ts_paddr_end,
599*4882a593Smuzhiyun ah->ts_ring, ah->ts_size);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun REG_WRITE(ah, AR_Q_STATUS_RING_START, ah->ts_paddr_start);
602*4882a593Smuzhiyun REG_WRITE(ah, AR_Q_STATUS_RING_END, ah->ts_paddr_end);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
ath9k_hw_setup_statusring(struct ath_hw * ah,void * ts_start,u32 ts_paddr_start,u16 size)605*4882a593Smuzhiyun void ath9k_hw_setup_statusring(struct ath_hw *ah, void *ts_start,
606*4882a593Smuzhiyun u32 ts_paddr_start,
607*4882a593Smuzhiyun u16 size)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun ah->ts_paddr_start = ts_paddr_start;
611*4882a593Smuzhiyun ah->ts_paddr_end = ts_paddr_start + (size * sizeof(struct ar9003_txs));
612*4882a593Smuzhiyun ah->ts_size = size;
613*4882a593Smuzhiyun ah->ts_ring = ts_start;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun ath9k_hw_reset_txstatus_ring(ah);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_setup_statusring);
618