1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun #include "ar9003_mac.h"
19*4882a593Smuzhiyun #include "ar9003_2p2_initvals.h"
20*4882a593Smuzhiyun #include "ar9003_buffalo_initvals.h"
21*4882a593Smuzhiyun #include "ar9485_initvals.h"
22*4882a593Smuzhiyun #include "ar9340_initvals.h"
23*4882a593Smuzhiyun #include "ar9330_1p1_initvals.h"
24*4882a593Smuzhiyun #include "ar9330_1p2_initvals.h"
25*4882a593Smuzhiyun #include "ar955x_1p0_initvals.h"
26*4882a593Smuzhiyun #include "ar9580_1p0_initvals.h"
27*4882a593Smuzhiyun #include "ar9462_2p0_initvals.h"
28*4882a593Smuzhiyun #include "ar9462_2p1_initvals.h"
29*4882a593Smuzhiyun #include "ar9565_1p0_initvals.h"
30*4882a593Smuzhiyun #include "ar9565_1p1_initvals.h"
31*4882a593Smuzhiyun #include "ar953x_initvals.h"
32*4882a593Smuzhiyun #include "ar956x_initvals.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* General hardware code for the AR9003 hadware family */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun * The AR9003 family uses a new INI format (pre, core, post
38*4882a593Smuzhiyun * arrays per subsystem). This provides support for the
39*4882a593Smuzhiyun * AR9003 2.2 chipsets.
40*4882a593Smuzhiyun */
ar9003_hw_init_mode_regs(struct ath_hw * ah)41*4882a593Smuzhiyun static void ar9003_hw_init_mode_regs(struct ath_hw *ah)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun if (AR_SREV_9330_11(ah)) {
44*4882a593Smuzhiyun /* mac */
45*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
46*4882a593Smuzhiyun ar9331_1p1_mac_core);
47*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
48*4882a593Smuzhiyun ar9331_1p1_mac_postamble);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* bb */
51*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
52*4882a593Smuzhiyun ar9331_1p1_baseband_core);
53*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
54*4882a593Smuzhiyun ar9331_1p1_baseband_postamble);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* radio */
57*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
58*4882a593Smuzhiyun ar9331_1p1_radio_core);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* soc */
61*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
62*4882a593Smuzhiyun ar9331_1p1_soc_preamble);
63*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
64*4882a593Smuzhiyun ar9331_1p1_soc_postamble);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* rx/tx gain */
67*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
68*4882a593Smuzhiyun ar9331_common_rx_gain_1p1);
69*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
70*4882a593Smuzhiyun ar9331_modes_lowest_ob_db_tx_gain_1p1);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Japan 2484 Mhz CCK */
73*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
74*4882a593Smuzhiyun ar9331_1p1_baseband_core_txfir_coeff_japan_2484);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* additional clock settings */
77*4882a593Smuzhiyun if (ah->is_clk_25mhz)
78*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniAdditional,
79*4882a593Smuzhiyun ar9331_1p1_xtal_25M);
80*4882a593Smuzhiyun else
81*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniAdditional,
82*4882a593Smuzhiyun ar9331_1p1_xtal_40M);
83*4882a593Smuzhiyun } else if (AR_SREV_9330_12(ah)) {
84*4882a593Smuzhiyun /* mac */
85*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
86*4882a593Smuzhiyun ar9331_1p2_mac_core);
87*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
88*4882a593Smuzhiyun ar9331_1p2_mac_postamble);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* bb */
91*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
92*4882a593Smuzhiyun ar9331_1p2_baseband_core);
93*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
94*4882a593Smuzhiyun ar9331_1p2_baseband_postamble);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* radio */
97*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
98*4882a593Smuzhiyun ar9331_1p2_radio_core);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* soc */
101*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
102*4882a593Smuzhiyun ar9331_1p2_soc_preamble);
103*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
104*4882a593Smuzhiyun ar9331_1p2_soc_postamble);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* rx/tx gain */
107*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
108*4882a593Smuzhiyun ar9331_common_rx_gain_1p2);
109*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
110*4882a593Smuzhiyun ar9331_modes_lowest_ob_db_tx_gain_1p2);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Japan 2484 Mhz CCK */
113*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
114*4882a593Smuzhiyun ar9331_1p2_baseband_core_txfir_coeff_japan_2484);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* additional clock settings */
117*4882a593Smuzhiyun if (ah->is_clk_25mhz)
118*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniAdditional,
119*4882a593Smuzhiyun ar9331_1p2_xtal_25M);
120*4882a593Smuzhiyun else
121*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniAdditional,
122*4882a593Smuzhiyun ar9331_1p2_xtal_40M);
123*4882a593Smuzhiyun } else if (AR_SREV_9340(ah)) {
124*4882a593Smuzhiyun /* mac */
125*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
126*4882a593Smuzhiyun ar9340_1p0_mac_core);
127*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
128*4882a593Smuzhiyun ar9340_1p0_mac_postamble);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* bb */
131*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
132*4882a593Smuzhiyun ar9340_1p0_baseband_core);
133*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
134*4882a593Smuzhiyun ar9340_1p0_baseband_postamble);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* radio */
137*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
138*4882a593Smuzhiyun ar9340_1p0_radio_core);
139*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
140*4882a593Smuzhiyun ar9340_1p0_radio_postamble);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* soc */
143*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
144*4882a593Smuzhiyun ar9340_1p0_soc_preamble);
145*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
146*4882a593Smuzhiyun ar9340_1p0_soc_postamble);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* rx/tx gain */
149*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
150*4882a593Smuzhiyun ar9340Common_wo_xlna_rx_gain_table_1p0);
151*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
152*4882a593Smuzhiyun ar9340Modes_high_ob_db_tx_gain_table_1p0);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
155*4882a593Smuzhiyun ar9340Modes_fast_clock_1p0);
156*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
157*4882a593Smuzhiyun ar9340_1p0_baseband_core_txfir_coeff_japan_2484);
158*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_dfs,
159*4882a593Smuzhiyun ar9340_1p0_baseband_postamble_dfs_channel);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (!ah->is_clk_25mhz)
162*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniAdditional,
163*4882a593Smuzhiyun ar9340_1p0_radio_core_40M);
164*4882a593Smuzhiyun } else if (AR_SREV_9485_11_OR_LATER(ah)) {
165*4882a593Smuzhiyun /* mac */
166*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
167*4882a593Smuzhiyun ar9485_1_1_mac_core);
168*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
169*4882a593Smuzhiyun ar9485_1_1_mac_postamble);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* bb */
172*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_PRE], ar9485_1_1);
173*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
174*4882a593Smuzhiyun ar9485_1_1_baseband_core);
175*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
176*4882a593Smuzhiyun ar9485_1_1_baseband_postamble);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* radio */
179*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
180*4882a593Smuzhiyun ar9485_1_1_radio_core);
181*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
182*4882a593Smuzhiyun ar9485_1_1_radio_postamble);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* soc */
185*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
186*4882a593Smuzhiyun ar9485_1_1_soc_preamble);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* rx/tx gain */
189*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
190*4882a593Smuzhiyun ar9485Common_wo_xlna_rx_gain_1_1);
191*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
192*4882a593Smuzhiyun ar9485_modes_lowest_ob_db_tx_gain_1_1);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Japan 2484 Mhz CCK */
195*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
196*4882a593Smuzhiyun ar9485_1_1_baseband_core_txfir_coeff_japan_2484);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_CONTROL) {
199*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdes,
200*4882a593Smuzhiyun ar9485_1_1_pll_on_cdr_on_clkreq_disable_L1);
201*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
202*4882a593Smuzhiyun ar9485_1_1_pll_on_cdr_on_clkreq_disable_L1);
203*4882a593Smuzhiyun } else {
204*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdes,
205*4882a593Smuzhiyun ar9485_1_1_pcie_phy_clkreq_disable_L1);
206*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
207*4882a593Smuzhiyun ar9485_1_1_pcie_phy_clkreq_disable_L1);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun } else if (AR_SREV_9462_21(ah)) {
210*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
211*4882a593Smuzhiyun ar9462_2p1_mac_core);
212*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
213*4882a593Smuzhiyun ar9462_2p1_mac_postamble);
214*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
215*4882a593Smuzhiyun ar9462_2p1_baseband_core);
216*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
217*4882a593Smuzhiyun ar9462_2p1_baseband_postamble);
218*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
219*4882a593Smuzhiyun ar9462_2p1_radio_core);
220*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
221*4882a593Smuzhiyun ar9462_2p1_radio_postamble);
222*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_radio_post_sys2ant,
223*4882a593Smuzhiyun ar9462_2p1_radio_postamble_sys2ant);
224*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
225*4882a593Smuzhiyun ar9462_2p1_soc_preamble);
226*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
227*4882a593Smuzhiyun ar9462_2p1_soc_postamble);
228*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
229*4882a593Smuzhiyun ar9462_2p1_common_rx_gain);
230*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
231*4882a593Smuzhiyun ar9462_2p1_modes_fast_clock);
232*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
233*4882a593Smuzhiyun ar9462_2p1_baseband_core_txfir_coeff_japan_2484);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Awake -> Sleep Setting */
236*4882a593Smuzhiyun if ((ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_CONTROL) &&
237*4882a593Smuzhiyun (ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_ON_D3)) {
238*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdes,
239*4882a593Smuzhiyun ar9462_2p1_pciephy_clkreq_disable_L1);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Sleep -> Awake Setting */
243*4882a593Smuzhiyun if ((ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_CONTROL) &&
244*4882a593Smuzhiyun (ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_ON_D0)) {
245*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
246*4882a593Smuzhiyun ar9462_2p1_pciephy_clkreq_disable_L1);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun } else if (AR_SREV_9462_20(ah)) {
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE], ar9462_2p0_mac_core);
251*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
252*4882a593Smuzhiyun ar9462_2p0_mac_postamble);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
255*4882a593Smuzhiyun ar9462_2p0_baseband_core);
256*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
257*4882a593Smuzhiyun ar9462_2p0_baseband_postamble);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
260*4882a593Smuzhiyun ar9462_2p0_radio_core);
261*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
262*4882a593Smuzhiyun ar9462_2p0_radio_postamble);
263*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_radio_post_sys2ant,
264*4882a593Smuzhiyun ar9462_2p0_radio_postamble_sys2ant);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
267*4882a593Smuzhiyun ar9462_2p0_soc_preamble);
268*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
269*4882a593Smuzhiyun ar9462_2p0_soc_postamble);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
272*4882a593Smuzhiyun ar9462_2p0_common_rx_gain);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Awake -> Sleep Setting */
275*4882a593Smuzhiyun if ((ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_CONTROL) &&
276*4882a593Smuzhiyun (ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_ON_D3)) {
277*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdes,
278*4882a593Smuzhiyun ar9462_2p0_pciephy_clkreq_disable_L1);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Sleep -> Awake Setting */
282*4882a593Smuzhiyun if ((ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_CONTROL) &&
283*4882a593Smuzhiyun (ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_ON_D0)) {
284*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
285*4882a593Smuzhiyun ar9462_2p0_pciephy_clkreq_disable_L1);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Fast clock modal settings */
289*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
290*4882a593Smuzhiyun ar9462_2p0_modes_fast_clock);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
293*4882a593Smuzhiyun ar9462_2p0_baseband_core_txfir_coeff_japan_2484);
294*4882a593Smuzhiyun } else if (AR_SREV_9550(ah)) {
295*4882a593Smuzhiyun /* mac */
296*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
297*4882a593Smuzhiyun ar955x_1p0_mac_core);
298*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
299*4882a593Smuzhiyun ar955x_1p0_mac_postamble);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* bb */
302*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
303*4882a593Smuzhiyun ar955x_1p0_baseband_core);
304*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
305*4882a593Smuzhiyun ar955x_1p0_baseband_postamble);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* radio */
308*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
309*4882a593Smuzhiyun ar955x_1p0_radio_core);
310*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
311*4882a593Smuzhiyun ar955x_1p0_radio_postamble);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* soc */
314*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
315*4882a593Smuzhiyun ar955x_1p0_soc_preamble);
316*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
317*4882a593Smuzhiyun ar955x_1p0_soc_postamble);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* rx/tx gain */
320*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
321*4882a593Smuzhiyun ar955x_1p0_common_wo_xlna_rx_gain_table);
322*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
323*4882a593Smuzhiyun ar955x_1p0_common_wo_xlna_rx_gain_bounds);
324*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
325*4882a593Smuzhiyun ar955x_1p0_modes_xpa_tx_gain_table);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Fast clock modal settings */
328*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
329*4882a593Smuzhiyun ar955x_1p0_modes_fast_clock);
330*4882a593Smuzhiyun } else if (AR_SREV_9531(ah)) {
331*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
332*4882a593Smuzhiyun qca953x_1p0_mac_core);
333*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
334*4882a593Smuzhiyun qca953x_1p0_mac_postamble);
335*4882a593Smuzhiyun if (AR_SREV_9531_20(ah)) {
336*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
337*4882a593Smuzhiyun qca953x_2p0_baseband_core);
338*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
339*4882a593Smuzhiyun qca953x_2p0_baseband_postamble);
340*4882a593Smuzhiyun } else {
341*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
342*4882a593Smuzhiyun qca953x_1p0_baseband_core);
343*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
344*4882a593Smuzhiyun qca953x_1p0_baseband_postamble);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
347*4882a593Smuzhiyun qca953x_1p0_radio_core);
348*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
349*4882a593Smuzhiyun qca953x_1p0_radio_postamble);
350*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
351*4882a593Smuzhiyun qca953x_1p0_soc_preamble);
352*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
353*4882a593Smuzhiyun qca953x_1p0_soc_postamble);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (AR_SREV_9531_20(ah)) {
356*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
357*4882a593Smuzhiyun qca953x_2p0_common_wo_xlna_rx_gain_table);
358*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
359*4882a593Smuzhiyun qca953x_2p0_common_wo_xlna_rx_gain_bounds);
360*4882a593Smuzhiyun } else {
361*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
362*4882a593Smuzhiyun qca953x_1p0_common_wo_xlna_rx_gain_table);
363*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
364*4882a593Smuzhiyun qca953x_1p0_common_wo_xlna_rx_gain_bounds);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (AR_SREV_9531_20(ah))
368*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
369*4882a593Smuzhiyun qca953x_2p0_modes_no_xpa_tx_gain_table);
370*4882a593Smuzhiyun else if (AR_SREV_9531_11(ah))
371*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
372*4882a593Smuzhiyun qca953x_1p1_modes_no_xpa_tx_gain_table);
373*4882a593Smuzhiyun else
374*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
375*4882a593Smuzhiyun qca953x_1p0_modes_no_xpa_tx_gain_table);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
378*4882a593Smuzhiyun qca953x_1p0_modes_fast_clock);
379*4882a593Smuzhiyun } else if (AR_SREV_9561(ah)) {
380*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
381*4882a593Smuzhiyun qca956x_1p0_mac_core);
382*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
383*4882a593Smuzhiyun qca956x_1p0_mac_postamble);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
386*4882a593Smuzhiyun qca956x_1p0_baseband_core);
387*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
388*4882a593Smuzhiyun qca956x_1p0_baseband_postamble);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
391*4882a593Smuzhiyun qca956x_1p0_radio_core);
392*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
393*4882a593Smuzhiyun qca956x_1p0_radio_postamble);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
396*4882a593Smuzhiyun qca956x_1p0_soc_preamble);
397*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
398*4882a593Smuzhiyun qca956x_1p0_soc_postamble);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
401*4882a593Smuzhiyun qca956x_1p0_common_wo_xlna_rx_gain_table);
402*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
403*4882a593Smuzhiyun qca956x_1p0_common_wo_xlna_rx_gain_bounds);
404*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
405*4882a593Smuzhiyun qca956x_1p0_modes_no_xpa_tx_gain_table);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_dfs,
408*4882a593Smuzhiyun qca956x_1p0_baseband_postamble_dfs_channel);
409*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
410*4882a593Smuzhiyun qca956x_1p0_baseband_core_txfir_coeff_japan_2484);
411*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
412*4882a593Smuzhiyun qca956x_1p0_modes_fast_clock);
413*4882a593Smuzhiyun } else if (AR_SREV_9580(ah)) {
414*4882a593Smuzhiyun /* mac */
415*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
416*4882a593Smuzhiyun ar9580_1p0_mac_core);
417*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
418*4882a593Smuzhiyun ar9580_1p0_mac_postamble);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* bb */
421*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
422*4882a593Smuzhiyun ar9580_1p0_baseband_core);
423*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
424*4882a593Smuzhiyun ar9580_1p0_baseband_postamble);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* radio */
427*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
428*4882a593Smuzhiyun ar9580_1p0_radio_core);
429*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
430*4882a593Smuzhiyun ar9580_1p0_radio_postamble);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* soc */
433*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
434*4882a593Smuzhiyun ar9580_1p0_soc_preamble);
435*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
436*4882a593Smuzhiyun ar9580_1p0_soc_postamble);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* rx/tx gain */
439*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
440*4882a593Smuzhiyun ar9580_1p0_rx_gain_table);
441*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
442*4882a593Smuzhiyun ar9580_1p0_low_ob_db_tx_gain_table);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
445*4882a593Smuzhiyun ar9580_1p0_modes_fast_clock);
446*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
447*4882a593Smuzhiyun ar9580_1p0_baseband_core_txfir_coeff_japan_2484);
448*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_dfs,
449*4882a593Smuzhiyun ar9580_1p0_baseband_postamble_dfs_channel);
450*4882a593Smuzhiyun } else if (AR_SREV_9565_11_OR_LATER(ah)) {
451*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
452*4882a593Smuzhiyun ar9565_1p1_mac_core);
453*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
454*4882a593Smuzhiyun ar9565_1p1_mac_postamble);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
457*4882a593Smuzhiyun ar9565_1p1_baseband_core);
458*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
459*4882a593Smuzhiyun ar9565_1p1_baseband_postamble);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
462*4882a593Smuzhiyun ar9565_1p1_radio_core);
463*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
464*4882a593Smuzhiyun ar9565_1p1_radio_postamble);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
467*4882a593Smuzhiyun ar9565_1p1_soc_preamble);
468*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
469*4882a593Smuzhiyun ar9565_1p1_soc_postamble);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
472*4882a593Smuzhiyun ar9565_1p1_Common_rx_gain_table);
473*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
474*4882a593Smuzhiyun ar9565_1p1_Modes_lowest_ob_db_tx_gain_table);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* Awake -> Sleep Setting */
477*4882a593Smuzhiyun if ((ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_CONTROL) &&
478*4882a593Smuzhiyun (ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_ON_D3)) {
479*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdes,
480*4882a593Smuzhiyun ar9565_1p1_pciephy_clkreq_disable_L1);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* Sleep -> Awake Setting */
484*4882a593Smuzhiyun if ((ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_CONTROL) &&
485*4882a593Smuzhiyun (ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_ON_D0)) {
486*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
487*4882a593Smuzhiyun ar9565_1p1_pciephy_clkreq_disable_L1);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
491*4882a593Smuzhiyun ar9565_1p1_modes_fast_clock);
492*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
493*4882a593Smuzhiyun ar9565_1p1_baseband_core_txfir_coeff_japan_2484);
494*4882a593Smuzhiyun } else if (AR_SREV_9565(ah)) {
495*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
496*4882a593Smuzhiyun ar9565_1p0_mac_core);
497*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
498*4882a593Smuzhiyun ar9565_1p0_mac_postamble);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
501*4882a593Smuzhiyun ar9565_1p0_baseband_core);
502*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
503*4882a593Smuzhiyun ar9565_1p0_baseband_postamble);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
506*4882a593Smuzhiyun ar9565_1p0_radio_core);
507*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
508*4882a593Smuzhiyun ar9565_1p0_radio_postamble);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
511*4882a593Smuzhiyun ar9565_1p0_soc_preamble);
512*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
513*4882a593Smuzhiyun ar9565_1p0_soc_postamble);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
516*4882a593Smuzhiyun ar9565_1p0_Common_rx_gain_table);
517*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
518*4882a593Smuzhiyun ar9565_1p0_Modes_lowest_ob_db_tx_gain_table);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Awake -> Sleep Setting */
521*4882a593Smuzhiyun if ((ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_CONTROL) &&
522*4882a593Smuzhiyun (ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_ON_D3)) {
523*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdes,
524*4882a593Smuzhiyun ar9565_1p0_pciephy_clkreq_disable_L1);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Sleep -> Awake Setting */
528*4882a593Smuzhiyun if ((ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_CONTROL) &&
529*4882a593Smuzhiyun (ah->config.pll_pwrsave & AR_PCIE_PLL_PWRSAVE_ON_D0)) {
530*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
531*4882a593Smuzhiyun ar9565_1p0_pciephy_clkreq_disable_L1);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
535*4882a593Smuzhiyun ar9565_1p0_modes_fast_clock);
536*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
537*4882a593Smuzhiyun ar9565_1p0_baseband_core_txfir_coeff_japan_2484);
538*4882a593Smuzhiyun } else {
539*4882a593Smuzhiyun /* mac */
540*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_CORE],
541*4882a593Smuzhiyun ar9300_2p2_mac_core);
542*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniMac[ATH_INI_POST],
543*4882a593Smuzhiyun ar9300_2p2_mac_postamble);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* bb */
546*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_CORE],
547*4882a593Smuzhiyun ar9300_2p2_baseband_core);
548*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniBB[ATH_INI_POST],
549*4882a593Smuzhiyun ar9300_2p2_baseband_postamble);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* radio */
552*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_CORE],
553*4882a593Smuzhiyun ar9300_2p2_radio_core);
554*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniRadio[ATH_INI_POST],
555*4882a593Smuzhiyun ar9300_2p2_radio_postamble);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* soc */
558*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_PRE],
559*4882a593Smuzhiyun ar9300_2p2_soc_preamble);
560*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniSOC[ATH_INI_POST],
561*4882a593Smuzhiyun ar9300_2p2_soc_postamble);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* rx/tx gain */
564*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
565*4882a593Smuzhiyun ar9300Common_rx_gain_table_2p2);
566*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
567*4882a593Smuzhiyun ar9300Modes_lowest_ob_db_tx_gain_table_2p2);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Load PCIE SERDES settings from INI */
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Awake Setting */
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdes,
574*4882a593Smuzhiyun ar9300PciePhy_pll_on_clkreq_disable_L1_2p2);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Sleep Setting */
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniPcieSerdesLowPower,
579*4882a593Smuzhiyun ar9300PciePhy_pll_on_clkreq_disable_L1_2p2);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* Fast clock modal settings */
582*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesFastClock,
583*4882a593Smuzhiyun ar9300Modes_fast_clock_2p2);
584*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
585*4882a593Smuzhiyun ar9300_2p2_baseband_core_txfir_coeff_japan_2484);
586*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_dfs,
587*4882a593Smuzhiyun ar9300_2p2_baseband_postamble_dfs_channel);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
ar9003_tx_gain_table_mode0(struct ath_hw * ah)591*4882a593Smuzhiyun static void ar9003_tx_gain_table_mode0(struct ath_hw *ah)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun if (AR_SREV_9330_12(ah))
594*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
595*4882a593Smuzhiyun ar9331_modes_lowest_ob_db_tx_gain_1p2);
596*4882a593Smuzhiyun else if (AR_SREV_9330_11(ah))
597*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
598*4882a593Smuzhiyun ar9331_modes_lowest_ob_db_tx_gain_1p1);
599*4882a593Smuzhiyun else if (AR_SREV_9340(ah))
600*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
601*4882a593Smuzhiyun ar9340Modes_lowest_ob_db_tx_gain_table_1p0);
602*4882a593Smuzhiyun else if (AR_SREV_9485_11_OR_LATER(ah))
603*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
604*4882a593Smuzhiyun ar9485_modes_lowest_ob_db_tx_gain_1_1);
605*4882a593Smuzhiyun else if (AR_SREV_9550(ah))
606*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
607*4882a593Smuzhiyun ar955x_1p0_modes_xpa_tx_gain_table);
608*4882a593Smuzhiyun else if (AR_SREV_9531_10(ah))
609*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
610*4882a593Smuzhiyun qca953x_1p0_modes_xpa_tx_gain_table);
611*4882a593Smuzhiyun else if (AR_SREV_9531_11(ah))
612*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
613*4882a593Smuzhiyun qca953x_1p1_modes_xpa_tx_gain_table);
614*4882a593Smuzhiyun else if (AR_SREV_9531_20(ah))
615*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
616*4882a593Smuzhiyun qca953x_2p0_modes_xpa_tx_gain_table);
617*4882a593Smuzhiyun else if (AR_SREV_9561(ah))
618*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
619*4882a593Smuzhiyun qca956x_1p0_modes_xpa_tx_gain_table);
620*4882a593Smuzhiyun else if (AR_SREV_9580(ah))
621*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
622*4882a593Smuzhiyun ar9580_1p0_lowest_ob_db_tx_gain_table);
623*4882a593Smuzhiyun else if (AR_SREV_9462_21(ah))
624*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
625*4882a593Smuzhiyun ar9462_2p1_modes_low_ob_db_tx_gain);
626*4882a593Smuzhiyun else if (AR_SREV_9462_20(ah))
627*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
628*4882a593Smuzhiyun ar9462_2p0_modes_low_ob_db_tx_gain);
629*4882a593Smuzhiyun else if (AR_SREV_9565_11(ah))
630*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
631*4882a593Smuzhiyun ar9565_1p1_modes_low_ob_db_tx_gain_table);
632*4882a593Smuzhiyun else if (AR_SREV_9565(ah))
633*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
634*4882a593Smuzhiyun ar9565_1p0_modes_low_ob_db_tx_gain_table);
635*4882a593Smuzhiyun else
636*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
637*4882a593Smuzhiyun ar9300Modes_lowest_ob_db_tx_gain_table_2p2);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
ar9003_tx_gain_table_mode1(struct ath_hw * ah)640*4882a593Smuzhiyun static void ar9003_tx_gain_table_mode1(struct ath_hw *ah)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun if (AR_SREV_9330_12(ah))
643*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
644*4882a593Smuzhiyun ar9331_modes_high_ob_db_tx_gain_1p2);
645*4882a593Smuzhiyun else if (AR_SREV_9330_11(ah))
646*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
647*4882a593Smuzhiyun ar9331_modes_high_ob_db_tx_gain_1p1);
648*4882a593Smuzhiyun else if (AR_SREV_9340(ah))
649*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
650*4882a593Smuzhiyun ar9340Modes_high_ob_db_tx_gain_table_1p0);
651*4882a593Smuzhiyun else if (AR_SREV_9485_11_OR_LATER(ah))
652*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
653*4882a593Smuzhiyun ar9485Modes_high_ob_db_tx_gain_1_1);
654*4882a593Smuzhiyun else if (AR_SREV_9580(ah))
655*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
656*4882a593Smuzhiyun ar9580_1p0_high_ob_db_tx_gain_table);
657*4882a593Smuzhiyun else if (AR_SREV_9550(ah))
658*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
659*4882a593Smuzhiyun ar955x_1p0_modes_no_xpa_tx_gain_table);
660*4882a593Smuzhiyun else if (AR_SREV_9531(ah)) {
661*4882a593Smuzhiyun if (AR_SREV_9531_20(ah))
662*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
663*4882a593Smuzhiyun qca953x_2p0_modes_no_xpa_tx_gain_table);
664*4882a593Smuzhiyun else if (AR_SREV_9531_11(ah))
665*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
666*4882a593Smuzhiyun qca953x_1p1_modes_no_xpa_tx_gain_table);
667*4882a593Smuzhiyun else
668*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
669*4882a593Smuzhiyun qca953x_1p0_modes_no_xpa_tx_gain_table);
670*4882a593Smuzhiyun } else if (AR_SREV_9561(ah))
671*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
672*4882a593Smuzhiyun qca956x_1p0_modes_no_xpa_tx_gain_table);
673*4882a593Smuzhiyun else if (AR_SREV_9462_21(ah))
674*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
675*4882a593Smuzhiyun ar9462_2p1_modes_high_ob_db_tx_gain);
676*4882a593Smuzhiyun else if (AR_SREV_9462_20(ah))
677*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
678*4882a593Smuzhiyun ar9462_2p0_modes_high_ob_db_tx_gain);
679*4882a593Smuzhiyun else if (AR_SREV_9565_11(ah))
680*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
681*4882a593Smuzhiyun ar9565_1p1_modes_high_ob_db_tx_gain_table);
682*4882a593Smuzhiyun else if (AR_SREV_9565(ah))
683*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
684*4882a593Smuzhiyun ar9565_1p0_modes_high_ob_db_tx_gain_table);
685*4882a593Smuzhiyun else
686*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
687*4882a593Smuzhiyun ar9300Modes_high_ob_db_tx_gain_table_2p2);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
ar9003_tx_gain_table_mode2(struct ath_hw * ah)690*4882a593Smuzhiyun static void ar9003_tx_gain_table_mode2(struct ath_hw *ah)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun if (AR_SREV_9330_12(ah))
693*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
694*4882a593Smuzhiyun ar9331_modes_low_ob_db_tx_gain_1p2);
695*4882a593Smuzhiyun else if (AR_SREV_9330_11(ah))
696*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
697*4882a593Smuzhiyun ar9331_modes_low_ob_db_tx_gain_1p1);
698*4882a593Smuzhiyun else if (AR_SREV_9340(ah))
699*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
700*4882a593Smuzhiyun ar9340Modes_low_ob_db_tx_gain_table_1p0);
701*4882a593Smuzhiyun else if (AR_SREV_9531_11(ah))
702*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
703*4882a593Smuzhiyun qca953x_1p1_modes_no_xpa_low_power_tx_gain_table);
704*4882a593Smuzhiyun else if (AR_SREV_9485_11_OR_LATER(ah))
705*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
706*4882a593Smuzhiyun ar9485Modes_low_ob_db_tx_gain_1_1);
707*4882a593Smuzhiyun else if (AR_SREV_9580(ah))
708*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
709*4882a593Smuzhiyun ar9580_1p0_low_ob_db_tx_gain_table);
710*4882a593Smuzhiyun else if (AR_SREV_9561(ah))
711*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
712*4882a593Smuzhiyun qca956x_1p0_modes_no_xpa_low_ob_db_tx_gain_table);
713*4882a593Smuzhiyun else if (AR_SREV_9565_11(ah))
714*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
715*4882a593Smuzhiyun ar9565_1p1_modes_low_ob_db_tx_gain_table);
716*4882a593Smuzhiyun else if (AR_SREV_9565(ah))
717*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
718*4882a593Smuzhiyun ar9565_1p0_modes_low_ob_db_tx_gain_table);
719*4882a593Smuzhiyun else
720*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
721*4882a593Smuzhiyun ar9300Modes_low_ob_db_tx_gain_table_2p2);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
ar9003_tx_gain_table_mode3(struct ath_hw * ah)724*4882a593Smuzhiyun static void ar9003_tx_gain_table_mode3(struct ath_hw *ah)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun if (AR_SREV_9330_12(ah))
727*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
728*4882a593Smuzhiyun ar9331_modes_high_power_tx_gain_1p2);
729*4882a593Smuzhiyun else if (AR_SREV_9330_11(ah))
730*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
731*4882a593Smuzhiyun ar9331_modes_high_power_tx_gain_1p1);
732*4882a593Smuzhiyun else if (AR_SREV_9340(ah))
733*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
734*4882a593Smuzhiyun ar9340Modes_high_power_tx_gain_table_1p0);
735*4882a593Smuzhiyun else if (AR_SREV_9485_11_OR_LATER(ah))
736*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
737*4882a593Smuzhiyun ar9485Modes_high_power_tx_gain_1_1);
738*4882a593Smuzhiyun else if (AR_SREV_9580(ah))
739*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
740*4882a593Smuzhiyun ar9580_1p0_high_power_tx_gain_table);
741*4882a593Smuzhiyun else if (AR_SREV_9565_11(ah))
742*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
743*4882a593Smuzhiyun ar9565_1p1_modes_high_power_tx_gain_table);
744*4882a593Smuzhiyun else if (AR_SREV_9565(ah))
745*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
746*4882a593Smuzhiyun ar9565_1p0_modes_high_power_tx_gain_table);
747*4882a593Smuzhiyun else {
748*4882a593Smuzhiyun if (ah->config.tx_gain_buffalo)
749*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
750*4882a593Smuzhiyun ar9300Modes_high_power_tx_gain_table_buffalo);
751*4882a593Smuzhiyun else
752*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
753*4882a593Smuzhiyun ar9300Modes_high_power_tx_gain_table_2p2);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
ar9003_tx_gain_table_mode4(struct ath_hw * ah)757*4882a593Smuzhiyun static void ar9003_tx_gain_table_mode4(struct ath_hw *ah)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun if (AR_SREV_9340(ah))
760*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
761*4882a593Smuzhiyun ar9340Modes_mixed_ob_db_tx_gain_table_1p0);
762*4882a593Smuzhiyun else if (AR_SREV_9580(ah))
763*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
764*4882a593Smuzhiyun ar9580_1p0_mixed_ob_db_tx_gain_table);
765*4882a593Smuzhiyun else if (AR_SREV_9462_21(ah))
766*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
767*4882a593Smuzhiyun ar9462_2p1_modes_mix_ob_db_tx_gain);
768*4882a593Smuzhiyun else if (AR_SREV_9462_20(ah))
769*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
770*4882a593Smuzhiyun ar9462_2p0_modes_mix_ob_db_tx_gain);
771*4882a593Smuzhiyun else
772*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
773*4882a593Smuzhiyun ar9300Modes_mixed_ob_db_tx_gain_table_2p2);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
ar9003_tx_gain_table_mode5(struct ath_hw * ah)776*4882a593Smuzhiyun static void ar9003_tx_gain_table_mode5(struct ath_hw *ah)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun if (AR_SREV_9485_11_OR_LATER(ah))
779*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
780*4882a593Smuzhiyun ar9485Modes_green_ob_db_tx_gain_1_1);
781*4882a593Smuzhiyun else if (AR_SREV_9580(ah))
782*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
783*4882a593Smuzhiyun ar9580_1p0_type5_tx_gain_table);
784*4882a593Smuzhiyun else if (AR_SREV_9561(ah))
785*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
786*4882a593Smuzhiyun qca956x_1p0_modes_no_xpa_green_tx_gain_table);
787*4882a593Smuzhiyun else if (AR_SREV_9300_22(ah))
788*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
789*4882a593Smuzhiyun ar9300Modes_type5_tx_gain_table_2p2);
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
ar9003_tx_gain_table_mode6(struct ath_hw * ah)792*4882a593Smuzhiyun static void ar9003_tx_gain_table_mode6(struct ath_hw *ah)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun if (AR_SREV_9340(ah))
795*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
796*4882a593Smuzhiyun ar9340Modes_low_ob_db_and_spur_tx_gain_table_1p0);
797*4882a593Smuzhiyun else if (AR_SREV_9485_11_OR_LATER(ah))
798*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
799*4882a593Smuzhiyun ar9485Modes_green_spur_ob_db_tx_gain_1_1);
800*4882a593Smuzhiyun else if (AR_SREV_9580(ah))
801*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
802*4882a593Smuzhiyun ar9580_1p0_type6_tx_gain_table);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
ar9003_tx_gain_table_mode7(struct ath_hw * ah)805*4882a593Smuzhiyun static void ar9003_tx_gain_table_mode7(struct ath_hw *ah)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun if (AR_SREV_9340(ah))
808*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesTxGain,
809*4882a593Smuzhiyun ar9340_cus227_tx_gain_table_1p0);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun typedef void (*ath_txgain_tab)(struct ath_hw *ah);
813*4882a593Smuzhiyun
ar9003_tx_gain_table_apply(struct ath_hw * ah)814*4882a593Smuzhiyun static void ar9003_tx_gain_table_apply(struct ath_hw *ah)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun static const ath_txgain_tab modes[] = {
817*4882a593Smuzhiyun ar9003_tx_gain_table_mode0,
818*4882a593Smuzhiyun ar9003_tx_gain_table_mode1,
819*4882a593Smuzhiyun ar9003_tx_gain_table_mode2,
820*4882a593Smuzhiyun ar9003_tx_gain_table_mode3,
821*4882a593Smuzhiyun ar9003_tx_gain_table_mode4,
822*4882a593Smuzhiyun ar9003_tx_gain_table_mode5,
823*4882a593Smuzhiyun ar9003_tx_gain_table_mode6,
824*4882a593Smuzhiyun ar9003_tx_gain_table_mode7,
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun int idx = ar9003_hw_get_tx_gain_idx(ah);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (idx >= ARRAY_SIZE(modes))
829*4882a593Smuzhiyun idx = 0;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun modes[idx](ah);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
ar9003_rx_gain_table_mode0(struct ath_hw * ah)834*4882a593Smuzhiyun static void ar9003_rx_gain_table_mode0(struct ath_hw *ah)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun if (AR_SREV_9330_12(ah))
837*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
838*4882a593Smuzhiyun ar9331_common_rx_gain_1p2);
839*4882a593Smuzhiyun else if (AR_SREV_9330_11(ah))
840*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
841*4882a593Smuzhiyun ar9331_common_rx_gain_1p1);
842*4882a593Smuzhiyun else if (AR_SREV_9340(ah))
843*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
844*4882a593Smuzhiyun ar9340Common_rx_gain_table_1p0);
845*4882a593Smuzhiyun else if (AR_SREV_9485_11_OR_LATER(ah))
846*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
847*4882a593Smuzhiyun ar9485_common_rx_gain_1_1);
848*4882a593Smuzhiyun else if (AR_SREV_9550(ah)) {
849*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
850*4882a593Smuzhiyun ar955x_1p0_common_rx_gain_table);
851*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
852*4882a593Smuzhiyun ar955x_1p0_common_rx_gain_bounds);
853*4882a593Smuzhiyun } else if (AR_SREV_9531(ah)) {
854*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
855*4882a593Smuzhiyun qca953x_1p0_common_rx_gain_table);
856*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
857*4882a593Smuzhiyun qca953x_1p0_common_rx_gain_bounds);
858*4882a593Smuzhiyun } else if (AR_SREV_9561(ah)) {
859*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
860*4882a593Smuzhiyun qca956x_1p0_common_rx_gain_table);
861*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
862*4882a593Smuzhiyun qca956x_1p0_common_rx_gain_bounds);
863*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rxgain_xlna,
864*4882a593Smuzhiyun qca956x_1p0_xlna_only);
865*4882a593Smuzhiyun } else if (AR_SREV_9580(ah))
866*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
867*4882a593Smuzhiyun ar9580_1p0_rx_gain_table);
868*4882a593Smuzhiyun else if (AR_SREV_9462_21(ah))
869*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
870*4882a593Smuzhiyun ar9462_2p1_common_rx_gain);
871*4882a593Smuzhiyun else if (AR_SREV_9462_20(ah))
872*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
873*4882a593Smuzhiyun ar9462_2p0_common_rx_gain);
874*4882a593Smuzhiyun else if (AR_SREV_9565_11(ah))
875*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
876*4882a593Smuzhiyun ar9565_1p1_Common_rx_gain_table);
877*4882a593Smuzhiyun else if (AR_SREV_9565(ah))
878*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
879*4882a593Smuzhiyun ar9565_1p0_Common_rx_gain_table);
880*4882a593Smuzhiyun else
881*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
882*4882a593Smuzhiyun ar9300Common_rx_gain_table_2p2);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
ar9003_rx_gain_table_mode1(struct ath_hw * ah)885*4882a593Smuzhiyun static void ar9003_rx_gain_table_mode1(struct ath_hw *ah)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun if (AR_SREV_9330_12(ah))
888*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
889*4882a593Smuzhiyun ar9331_common_wo_xlna_rx_gain_1p2);
890*4882a593Smuzhiyun else if (AR_SREV_9330_11(ah))
891*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
892*4882a593Smuzhiyun ar9331_common_wo_xlna_rx_gain_1p1);
893*4882a593Smuzhiyun else if (AR_SREV_9340(ah))
894*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
895*4882a593Smuzhiyun ar9340Common_wo_xlna_rx_gain_table_1p0);
896*4882a593Smuzhiyun else if (AR_SREV_9485_11_OR_LATER(ah))
897*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
898*4882a593Smuzhiyun ar9485Common_wo_xlna_rx_gain_1_1);
899*4882a593Smuzhiyun else if (AR_SREV_9462_21(ah))
900*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
901*4882a593Smuzhiyun ar9462_2p1_common_wo_xlna_rx_gain);
902*4882a593Smuzhiyun else if (AR_SREV_9462_20(ah))
903*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
904*4882a593Smuzhiyun ar9462_2p0_common_wo_xlna_rx_gain);
905*4882a593Smuzhiyun else if (AR_SREV_9550(ah)) {
906*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
907*4882a593Smuzhiyun ar955x_1p0_common_wo_xlna_rx_gain_table);
908*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
909*4882a593Smuzhiyun ar955x_1p0_common_wo_xlna_rx_gain_bounds);
910*4882a593Smuzhiyun } else if (AR_SREV_9531_10(ah) || AR_SREV_9531_11(ah)) {
911*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
912*4882a593Smuzhiyun qca953x_1p0_common_wo_xlna_rx_gain_table);
913*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
914*4882a593Smuzhiyun qca953x_1p0_common_wo_xlna_rx_gain_bounds);
915*4882a593Smuzhiyun } else if (AR_SREV_9531_20(ah)) {
916*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
917*4882a593Smuzhiyun qca953x_2p0_common_wo_xlna_rx_gain_table);
918*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
919*4882a593Smuzhiyun qca953x_2p0_common_wo_xlna_rx_gain_bounds);
920*4882a593Smuzhiyun } else if (AR_SREV_9561(ah)) {
921*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
922*4882a593Smuzhiyun qca956x_1p0_common_wo_xlna_rx_gain_table);
923*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rx_gain_bounds,
924*4882a593Smuzhiyun qca956x_1p0_common_wo_xlna_rx_gain_bounds);
925*4882a593Smuzhiyun } else if (AR_SREV_9580(ah))
926*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
927*4882a593Smuzhiyun ar9580_1p0_wo_xlna_rx_gain_table);
928*4882a593Smuzhiyun else if (AR_SREV_9565_11(ah))
929*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
930*4882a593Smuzhiyun ar9565_1p1_common_wo_xlna_rx_gain_table);
931*4882a593Smuzhiyun else if (AR_SREV_9565(ah))
932*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
933*4882a593Smuzhiyun ar9565_1p0_common_wo_xlna_rx_gain_table);
934*4882a593Smuzhiyun else
935*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
936*4882a593Smuzhiyun ar9300Common_wo_xlna_rx_gain_table_2p2);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
ar9003_rx_gain_table_mode2(struct ath_hw * ah)939*4882a593Smuzhiyun static void ar9003_rx_gain_table_mode2(struct ath_hw *ah)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun if (AR_SREV_9462_21(ah)) {
942*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
943*4882a593Smuzhiyun ar9462_2p1_common_mixed_rx_gain);
944*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rxgain_bb_core,
945*4882a593Smuzhiyun ar9462_2p1_baseband_core_mix_rxgain);
946*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rxgain_bb_postamble,
947*4882a593Smuzhiyun ar9462_2p1_baseband_postamble_mix_rxgain);
948*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rxgain_xlna,
949*4882a593Smuzhiyun ar9462_2p1_baseband_postamble_5g_xlna);
950*4882a593Smuzhiyun } else if (AR_SREV_9462_20(ah)) {
951*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
952*4882a593Smuzhiyun ar9462_2p0_common_mixed_rx_gain);
953*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rxgain_bb_core,
954*4882a593Smuzhiyun ar9462_2p0_baseband_core_mix_rxgain);
955*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rxgain_bb_postamble,
956*4882a593Smuzhiyun ar9462_2p0_baseband_postamble_mix_rxgain);
957*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rxgain_xlna,
958*4882a593Smuzhiyun ar9462_2p0_baseband_postamble_5g_xlna);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
ar9003_rx_gain_table_mode3(struct ath_hw * ah)962*4882a593Smuzhiyun static void ar9003_rx_gain_table_mode3(struct ath_hw *ah)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun if (AR_SREV_9462_21(ah)) {
965*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
966*4882a593Smuzhiyun ar9462_2p1_common_5g_xlna_only_rxgain);
967*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rxgain_xlna,
968*4882a593Smuzhiyun ar9462_2p1_baseband_postamble_5g_xlna);
969*4882a593Smuzhiyun } else if (AR_SREV_9462_20(ah)) {
970*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->iniModesRxGain,
971*4882a593Smuzhiyun ar9462_2p0_common_5g_xlna_only_rxgain);
972*4882a593Smuzhiyun INIT_INI_ARRAY(&ah->ini_modes_rxgain_xlna,
973*4882a593Smuzhiyun ar9462_2p0_baseband_postamble_5g_xlna);
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
ar9003_rx_gain_table_apply(struct ath_hw * ah)977*4882a593Smuzhiyun static void ar9003_rx_gain_table_apply(struct ath_hw *ah)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun switch (ar9003_hw_get_rx_gain_idx(ah)) {
980*4882a593Smuzhiyun case 0:
981*4882a593Smuzhiyun default:
982*4882a593Smuzhiyun ar9003_rx_gain_table_mode0(ah);
983*4882a593Smuzhiyun break;
984*4882a593Smuzhiyun case 1:
985*4882a593Smuzhiyun ar9003_rx_gain_table_mode1(ah);
986*4882a593Smuzhiyun break;
987*4882a593Smuzhiyun case 2:
988*4882a593Smuzhiyun ar9003_rx_gain_table_mode2(ah);
989*4882a593Smuzhiyun break;
990*4882a593Smuzhiyun case 3:
991*4882a593Smuzhiyun ar9003_rx_gain_table_mode3(ah);
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun /* set gain table pointers according to values read from the eeprom */
ar9003_hw_init_mode_gain_regs(struct ath_hw * ah)997*4882a593Smuzhiyun static void ar9003_hw_init_mode_gain_regs(struct ath_hw *ah)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun ar9003_tx_gain_table_apply(ah);
1000*4882a593Smuzhiyun ar9003_rx_gain_table_apply(ah);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /*
1004*4882a593Smuzhiyun * Helper for ASPM support.
1005*4882a593Smuzhiyun *
1006*4882a593Smuzhiyun * Disable PLL when in L0s as well as receiver clock when in L1.
1007*4882a593Smuzhiyun * This power saving option must be enabled through the SerDes.
1008*4882a593Smuzhiyun *
1009*4882a593Smuzhiyun * Programming the SerDes must go through the same 288 bit serial shift
1010*4882a593Smuzhiyun * register as the other analog registers. Hence the 9 writes.
1011*4882a593Smuzhiyun */
ar9003_hw_configpcipowersave(struct ath_hw * ah,bool power_off)1012*4882a593Smuzhiyun static void ar9003_hw_configpcipowersave(struct ath_hw *ah,
1013*4882a593Smuzhiyun bool power_off)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun unsigned int i;
1016*4882a593Smuzhiyun struct ar5416IniArray *array;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /*
1019*4882a593Smuzhiyun * Increase L1 Entry Latency. Some WB222 boards don't have
1020*4882a593Smuzhiyun * this change in eeprom/OTP.
1021*4882a593Smuzhiyun *
1022*4882a593Smuzhiyun */
1023*4882a593Smuzhiyun if (AR_SREV_9462(ah)) {
1024*4882a593Smuzhiyun u32 val = ah->config.aspm_l1_fix;
1025*4882a593Smuzhiyun if ((val & 0xff000000) == 0x17000000) {
1026*4882a593Smuzhiyun val &= 0x00ffffff;
1027*4882a593Smuzhiyun val |= 0x27000000;
1028*4882a593Smuzhiyun REG_WRITE(ah, 0x570c, val);
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* Nothing to do on restore for 11N */
1033*4882a593Smuzhiyun if (!power_off /* !restore */) {
1034*4882a593Smuzhiyun /* set bit 19 to allow forcing of pcie core into L1 state */
1035*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
1036*4882a593Smuzhiyun REG_WRITE(ah, AR_WA, ah->WARegVal);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /*
1040*4882a593Smuzhiyun * Configure PCIE after Ini init. SERDES values now come from ini file
1041*4882a593Smuzhiyun * This enables PCIe low power mode.
1042*4882a593Smuzhiyun */
1043*4882a593Smuzhiyun array = power_off ? &ah->iniPcieSerdes :
1044*4882a593Smuzhiyun &ah->iniPcieSerdesLowPower;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun for (i = 0; i < array->ia_rows; i++) {
1047*4882a593Smuzhiyun REG_WRITE(ah,
1048*4882a593Smuzhiyun INI_RA(array, i, 0),
1049*4882a593Smuzhiyun INI_RA(array, i, 1));
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
ar9003_hw_init_hang_checks(struct ath_hw * ah)1053*4882a593Smuzhiyun static void ar9003_hw_init_hang_checks(struct ath_hw *ah)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun /*
1056*4882a593Smuzhiyun * All chips support detection of BB/MAC hangs.
1057*4882a593Smuzhiyun */
1058*4882a593Smuzhiyun ah->config.hw_hang_checks |= HW_BB_WATCHDOG;
1059*4882a593Smuzhiyun ah->config.hw_hang_checks |= HW_MAC_HANG;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /*
1062*4882a593Smuzhiyun * This is not required for AR9580 1.0
1063*4882a593Smuzhiyun */
1064*4882a593Smuzhiyun if (AR_SREV_9300_22(ah))
1065*4882a593Smuzhiyun ah->config.hw_hang_checks |= HW_PHYRESTART_CLC_WAR;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun if (AR_SREV_9330(ah))
1068*4882a593Smuzhiyun ah->bb_watchdog_timeout_ms = 85;
1069*4882a593Smuzhiyun else
1070*4882a593Smuzhiyun ah->bb_watchdog_timeout_ms = 25;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /*
1074*4882a593Smuzhiyun * MAC HW hang check
1075*4882a593Smuzhiyun * =================
1076*4882a593Smuzhiyun *
1077*4882a593Smuzhiyun * Signature: dcu_chain_state is 0x6 and dcu_complete_state is 0x1.
1078*4882a593Smuzhiyun *
1079*4882a593Smuzhiyun * The state of each DCU chain (mapped to TX queues) is available from these
1080*4882a593Smuzhiyun * DMA debug registers:
1081*4882a593Smuzhiyun *
1082*4882a593Smuzhiyun * Chain 0 state : Bits 4:0 of AR_DMADBG_4
1083*4882a593Smuzhiyun * Chain 1 state : Bits 9:5 of AR_DMADBG_4
1084*4882a593Smuzhiyun * Chain 2 state : Bits 14:10 of AR_DMADBG_4
1085*4882a593Smuzhiyun * Chain 3 state : Bits 19:15 of AR_DMADBG_4
1086*4882a593Smuzhiyun * Chain 4 state : Bits 24:20 of AR_DMADBG_4
1087*4882a593Smuzhiyun * Chain 5 state : Bits 29:25 of AR_DMADBG_4
1088*4882a593Smuzhiyun * Chain 6 state : Bits 4:0 of AR_DMADBG_5
1089*4882a593Smuzhiyun * Chain 7 state : Bits 9:5 of AR_DMADBG_5
1090*4882a593Smuzhiyun * Chain 8 state : Bits 14:10 of AR_DMADBG_5
1091*4882a593Smuzhiyun * Chain 9 state : Bits 19:15 of AR_DMADBG_5
1092*4882a593Smuzhiyun *
1093*4882a593Smuzhiyun * The DCU chain state "0x6" means "WAIT_FRDONE" - wait for TX frame to be done.
1094*4882a593Smuzhiyun */
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun #define NUM_STATUS_READS 50
1097*4882a593Smuzhiyun
ath9k_hw_verify_hang(struct ath_hw * ah,unsigned int queue)1098*4882a593Smuzhiyun static bool ath9k_hw_verify_hang(struct ath_hw *ah, unsigned int queue)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun u32 dma_dbg_chain, dma_dbg_complete;
1101*4882a593Smuzhiyun u8 dcu_chain_state, dcu_complete_state;
1102*4882a593Smuzhiyun int i;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun for (i = 0; i < NUM_STATUS_READS; i++) {
1105*4882a593Smuzhiyun if (queue < 6)
1106*4882a593Smuzhiyun dma_dbg_chain = REG_READ(ah, AR_DMADBG_4);
1107*4882a593Smuzhiyun else
1108*4882a593Smuzhiyun dma_dbg_chain = REG_READ(ah, AR_DMADBG_5);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun dma_dbg_complete = REG_READ(ah, AR_DMADBG_6);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun dcu_chain_state = (dma_dbg_chain >> (5 * queue)) & 0x1f;
1113*4882a593Smuzhiyun dcu_complete_state = dma_dbg_complete & 0x3;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if ((dcu_chain_state != 0x6) || (dcu_complete_state != 0x1))
1116*4882a593Smuzhiyun return false;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun ath_dbg(ath9k_hw_common(ah), RESET,
1120*4882a593Smuzhiyun "MAC Hang signature found for queue: %d\n", queue);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun return true;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
ar9003_hw_detect_mac_hang(struct ath_hw * ah)1125*4882a593Smuzhiyun static bool ar9003_hw_detect_mac_hang(struct ath_hw *ah)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun u32 dma_dbg_4, dma_dbg_5, dma_dbg_6, chk_dbg;
1128*4882a593Smuzhiyun u8 dcu_chain_state, dcu_complete_state;
1129*4882a593Smuzhiyun bool dcu_wait_frdone = false;
1130*4882a593Smuzhiyun unsigned long chk_dcu = 0;
1131*4882a593Smuzhiyun unsigned int i = 0;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun dma_dbg_4 = REG_READ(ah, AR_DMADBG_4);
1134*4882a593Smuzhiyun dma_dbg_5 = REG_READ(ah, AR_DMADBG_5);
1135*4882a593Smuzhiyun dma_dbg_6 = REG_READ(ah, AR_DMADBG_6);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun dcu_complete_state = dma_dbg_6 & 0x3;
1138*4882a593Smuzhiyun if (dcu_complete_state != 0x1)
1139*4882a593Smuzhiyun goto exit;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1142*4882a593Smuzhiyun if (i < 6)
1143*4882a593Smuzhiyun chk_dbg = dma_dbg_4;
1144*4882a593Smuzhiyun else
1145*4882a593Smuzhiyun chk_dbg = dma_dbg_5;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun dcu_chain_state = (chk_dbg >> (5 * i)) & 0x1f;
1148*4882a593Smuzhiyun if (dcu_chain_state == 0x6) {
1149*4882a593Smuzhiyun dcu_wait_frdone = true;
1150*4882a593Smuzhiyun chk_dcu |= BIT(i);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun if ((dcu_complete_state == 0x1) && dcu_wait_frdone) {
1155*4882a593Smuzhiyun for_each_set_bit(i, &chk_dcu, ATH9K_NUM_TX_QUEUES) {
1156*4882a593Smuzhiyun if (ath9k_hw_verify_hang(ah, i))
1157*4882a593Smuzhiyun return true;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun exit:
1161*4882a593Smuzhiyun return false;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* Sets up the AR9003 hardware familiy callbacks */
ar9003_hw_attach_ops(struct ath_hw * ah)1165*4882a593Smuzhiyun void ar9003_hw_attach_ops(struct ath_hw *ah)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
1168*4882a593Smuzhiyun struct ath_hw_ops *ops = ath9k_hw_ops(ah);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun ar9003_hw_init_mode_regs(ah);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun if (AR_SREV_9003_PCOEM(ah)) {
1173*4882a593Smuzhiyun WARN_ON(!ah->iniPcieSerdes.ia_array);
1174*4882a593Smuzhiyun WARN_ON(!ah->iniPcieSerdesLowPower.ia_array);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun priv_ops->init_mode_gain_regs = ar9003_hw_init_mode_gain_regs;
1178*4882a593Smuzhiyun priv_ops->init_hang_checks = ar9003_hw_init_hang_checks;
1179*4882a593Smuzhiyun priv_ops->detect_mac_hang = ar9003_hw_detect_mac_hang;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun ops->config_pci_powersave = ar9003_hw_configpcipowersave;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun ar9003_hw_attach_phy_ops(ah);
1184*4882a593Smuzhiyun ar9003_hw_attach_calib_ops(ah);
1185*4882a593Smuzhiyun ar9003_hw_attach_mac_ops(ah);
1186*4882a593Smuzhiyun ar9003_hw_attach_aic_ops(ah);
1187*4882a593Smuzhiyun }
1188