xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/ar9003_eeprom.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2010-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <asm/unaligned.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include "hw.h"
20*4882a593Smuzhiyun #include "ar9003_phy.h"
21*4882a593Smuzhiyun #include "ar9003_eeprom.h"
22*4882a593Smuzhiyun #include "ar9003_mci.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define COMP_HDR_LEN 4
25*4882a593Smuzhiyun #define COMP_CKSUM_LEN 2
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define LE16(x) cpu_to_le16(x)
28*4882a593Smuzhiyun #define LE32(x) cpu_to_le32(x)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Local defines to distinguish between extension and control CTL's */
31*4882a593Smuzhiyun #define EXT_ADDITIVE (0x8000)
32*4882a593Smuzhiyun #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
33*4882a593Smuzhiyun #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
34*4882a593Smuzhiyun #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define SUB_NUM_CTL_MODES_AT_5G_40 2    /* excluding HT40, EXT-OFDM */
37*4882a593Smuzhiyun #define SUB_NUM_CTL_MODES_AT_2G_40 3    /* excluding HT40, EXT-OFDM, EXT-CCK */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define CTL(_tpower, _flag) ((_tpower) | ((_flag) << 6))
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define EEPROM_DATA_LEN_9485	1088
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static int ar9003_hw_power_interpolate(int32_t x,
44*4882a593Smuzhiyun 				       int32_t *px, int32_t *py, u_int16_t np);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const struct ar9300_eeprom ar9300_default = {
47*4882a593Smuzhiyun 	.eepromVersion = 2,
48*4882a593Smuzhiyun 	.templateVersion = 2,
49*4882a593Smuzhiyun 	.macAddr = {0, 2, 3, 4, 5, 6},
50*4882a593Smuzhiyun 	.custData = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
51*4882a593Smuzhiyun 		     0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
52*4882a593Smuzhiyun 	.baseEepHeader = {
53*4882a593Smuzhiyun 		.regDmn = { LE16(0), LE16(0x1f) },
54*4882a593Smuzhiyun 		.txrxMask =  0x77, /* 4 bits tx and 4 bits rx */
55*4882a593Smuzhiyun 		.opCapFlags = {
56*4882a593Smuzhiyun 			.opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
57*4882a593Smuzhiyun 			.eepMisc = AR9300_EEPMISC_LITTLE_ENDIAN,
58*4882a593Smuzhiyun 		},
59*4882a593Smuzhiyun 		.rfSilent = 0,
60*4882a593Smuzhiyun 		.blueToothOptions = 0,
61*4882a593Smuzhiyun 		.deviceCap = 0,
62*4882a593Smuzhiyun 		.deviceType = 5, /* takes lower byte in eeprom location */
63*4882a593Smuzhiyun 		.pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
64*4882a593Smuzhiyun 		.params_for_tuning_caps = {0, 0},
65*4882a593Smuzhiyun 		.featureEnable = 0x0c,
66*4882a593Smuzhiyun 		 /*
67*4882a593Smuzhiyun 		  * bit0 - enable tx temp comp - disabled
68*4882a593Smuzhiyun 		  * bit1 - enable tx volt comp - disabled
69*4882a593Smuzhiyun 		  * bit2 - enable fastClock - enabled
70*4882a593Smuzhiyun 		  * bit3 - enable doubling - enabled
71*4882a593Smuzhiyun 		  * bit4 - enable internal regulator - disabled
72*4882a593Smuzhiyun 		  * bit5 - enable pa predistortion - disabled
73*4882a593Smuzhiyun 		  */
74*4882a593Smuzhiyun 		.miscConfiguration = 0, /* bit0 - turn down drivestrength */
75*4882a593Smuzhiyun 		.eepromWriteEnableGpio = 3,
76*4882a593Smuzhiyun 		.wlanDisableGpio = 0,
77*4882a593Smuzhiyun 		.wlanLedGpio = 8,
78*4882a593Smuzhiyun 		.rxBandSelectGpio = 0xff,
79*4882a593Smuzhiyun 		.txrxgain = 0,
80*4882a593Smuzhiyun 		.swreg = 0,
81*4882a593Smuzhiyun 	 },
82*4882a593Smuzhiyun 	.modalHeader2G = {
83*4882a593Smuzhiyun 	/* ar9300_modal_eep_header  2g */
84*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b(4 bits per setting) */
85*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x110),
86*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
87*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x22222),
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 		/*
90*4882a593Smuzhiyun 		 * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
91*4882a593Smuzhiyun 		 * rx1, rx12, b (2 bits each)
92*4882a593Smuzhiyun 		 */
93*4882a593Smuzhiyun 		.antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 		/*
96*4882a593Smuzhiyun 		 * xatten1DB[AR9300_MAX_CHAINS];  3 xatten1_db
97*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 5:0)
98*4882a593Smuzhiyun 		 */
99*4882a593Smuzhiyun 		.xatten1DB = {0, 0, 0},
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		/*
102*4882a593Smuzhiyun 		 * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
103*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 16:12
104*4882a593Smuzhiyun 		 */
105*4882a593Smuzhiyun 		.xatten1Margin = {0, 0, 0},
106*4882a593Smuzhiyun 		.tempSlope = 36,
107*4882a593Smuzhiyun 		.voltSlope = 0,
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		/*
110*4882a593Smuzhiyun 		 * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
111*4882a593Smuzhiyun 		 * channels in usual fbin coding format
112*4882a593Smuzhiyun 		 */
113*4882a593Smuzhiyun 		.spurChans = {0, 0, 0, 0, 0},
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		/*
116*4882a593Smuzhiyun 		 * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
117*4882a593Smuzhiyun 		 * if the register is per chain
118*4882a593Smuzhiyun 		 */
119*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
120*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
121*4882a593Smuzhiyun 		.quick_drop = 0,
122*4882a593Smuzhiyun 		.xpaBiasLvl = 0,
123*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
124*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
125*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
126*4882a593Smuzhiyun 		.antennaGain = 0,
127*4882a593Smuzhiyun 		.switchSettling = 0x2c,
128*4882a593Smuzhiyun 		.adcDesiredSize = -30,
129*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
130*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
131*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
132*4882a593Smuzhiyun 		.thresh62 = 28,
133*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0cf0e0e0),
134*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x6cf0e0e0),
135*4882a593Smuzhiyun 		.switchcomspdt = 0,
136*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
137*4882a593Smuzhiyun 		.futureModal = {
138*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
139*4882a593Smuzhiyun 		},
140*4882a593Smuzhiyun 	 },
141*4882a593Smuzhiyun 	.base_ext1 = {
142*4882a593Smuzhiyun 		.ant_div_control = 0,
143*4882a593Smuzhiyun 		.future = {0, 0},
144*4882a593Smuzhiyun 		.tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
145*4882a593Smuzhiyun 	},
146*4882a593Smuzhiyun 	.calFreqPier2G = {
147*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
148*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
149*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1),
150*4882a593Smuzhiyun 	 },
151*4882a593Smuzhiyun 	/* ar9300_cal_data_per_freq_op_loop 2g */
152*4882a593Smuzhiyun 	.calPierData2G = {
153*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
154*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
155*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
156*4882a593Smuzhiyun 	 },
157*4882a593Smuzhiyun 	.calTarget_freqbin_Cck = {
158*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
159*4882a593Smuzhiyun 		FREQ2FBIN(2484, 1),
160*4882a593Smuzhiyun 	 },
161*4882a593Smuzhiyun 	.calTarget_freqbin_2G = {
162*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
163*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
164*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
165*4882a593Smuzhiyun 	 },
166*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT20 = {
167*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
168*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
169*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
170*4882a593Smuzhiyun 	 },
171*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT40 = {
172*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
173*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
174*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
175*4882a593Smuzhiyun 	 },
176*4882a593Smuzhiyun 	.calTargetPowerCck = {
177*4882a593Smuzhiyun 		 /* 1L-5L,5S,11L,11S */
178*4882a593Smuzhiyun 		 { {36, 36, 36, 36} },
179*4882a593Smuzhiyun 		 { {36, 36, 36, 36} },
180*4882a593Smuzhiyun 	},
181*4882a593Smuzhiyun 	.calTargetPower2G = {
182*4882a593Smuzhiyun 		 /* 6-24,36,48,54 */
183*4882a593Smuzhiyun 		 { {32, 32, 28, 24} },
184*4882a593Smuzhiyun 		 { {32, 32, 28, 24} },
185*4882a593Smuzhiyun 		 { {32, 32, 28, 24} },
186*4882a593Smuzhiyun 	},
187*4882a593Smuzhiyun 	.calTargetPower2GHT20 = {
188*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
189*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
190*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
191*4882a593Smuzhiyun 	},
192*4882a593Smuzhiyun 	.calTargetPower2GHT40 = {
193*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
194*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
195*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
196*4882a593Smuzhiyun 	},
197*4882a593Smuzhiyun 	.ctlIndex_2G =  {
198*4882a593Smuzhiyun 		0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
199*4882a593Smuzhiyun 		0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
200*4882a593Smuzhiyun 	},
201*4882a593Smuzhiyun 	.ctl_freqbin_2G = {
202*4882a593Smuzhiyun 		{
203*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
204*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
205*4882a593Smuzhiyun 			FREQ2FBIN(2457, 1),
206*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1)
207*4882a593Smuzhiyun 		},
208*4882a593Smuzhiyun 		{
209*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
210*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
211*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
212*4882a593Smuzhiyun 			0xFF,
213*4882a593Smuzhiyun 		},
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		{
216*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
217*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
218*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
219*4882a593Smuzhiyun 			0xFF,
220*4882a593Smuzhiyun 		},
221*4882a593Smuzhiyun 		{
222*4882a593Smuzhiyun 			FREQ2FBIN(2422, 1),
223*4882a593Smuzhiyun 			FREQ2FBIN(2427, 1),
224*4882a593Smuzhiyun 			FREQ2FBIN(2447, 1),
225*4882a593Smuzhiyun 			FREQ2FBIN(2452, 1)
226*4882a593Smuzhiyun 		},
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		{
229*4882a593Smuzhiyun 			/* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
230*4882a593Smuzhiyun 			/* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
231*4882a593Smuzhiyun 			/* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
232*4882a593Smuzhiyun 			/* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
233*4882a593Smuzhiyun 		},
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		{
236*4882a593Smuzhiyun 			/* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
237*4882a593Smuzhiyun 			/* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
238*4882a593Smuzhiyun 			/* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
239*4882a593Smuzhiyun 			0,
240*4882a593Smuzhiyun 		},
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		{
243*4882a593Smuzhiyun 			/* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
244*4882a593Smuzhiyun 			/* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
245*4882a593Smuzhiyun 			FREQ2FBIN(2472, 1),
246*4882a593Smuzhiyun 			0,
247*4882a593Smuzhiyun 		},
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		{
250*4882a593Smuzhiyun 			/* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
251*4882a593Smuzhiyun 			/* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
252*4882a593Smuzhiyun 			/* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
253*4882a593Smuzhiyun 			/* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
254*4882a593Smuzhiyun 		},
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		{
257*4882a593Smuzhiyun 			/* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
258*4882a593Smuzhiyun 			/* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
259*4882a593Smuzhiyun 			/* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
260*4882a593Smuzhiyun 		},
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		{
263*4882a593Smuzhiyun 			/* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
264*4882a593Smuzhiyun 			/* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
265*4882a593Smuzhiyun 			/* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
266*4882a593Smuzhiyun 			0
267*4882a593Smuzhiyun 		},
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		{
270*4882a593Smuzhiyun 			/* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
271*4882a593Smuzhiyun 			/* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
272*4882a593Smuzhiyun 			/* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
273*4882a593Smuzhiyun 			0
274*4882a593Smuzhiyun 		},
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		{
277*4882a593Smuzhiyun 			/* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
278*4882a593Smuzhiyun 			/* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
279*4882a593Smuzhiyun 			/* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
280*4882a593Smuzhiyun 			/* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 	 },
283*4882a593Smuzhiyun 	.ctlPowerData_2G = {
284*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
285*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
286*4882a593Smuzhiyun 		 { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 		 { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
289*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
290*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
293*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
294*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
297*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
298*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
299*4882a593Smuzhiyun 	 },
300*4882a593Smuzhiyun 	.modalHeader5G = {
301*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b (4 bits per setting) */
302*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x110),
303*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
304*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x22222),
305*4882a593Smuzhiyun 		 /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
306*4882a593Smuzhiyun 		.antCtrlChain = {
307*4882a593Smuzhiyun 			LE16(0x000), LE16(0x000), LE16(0x000),
308*4882a593Smuzhiyun 		},
309*4882a593Smuzhiyun 		 /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
310*4882a593Smuzhiyun 		.xatten1DB = {0, 0, 0},
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		/*
313*4882a593Smuzhiyun 		 * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
314*4882a593Smuzhiyun 		 * for merlin (0xa20c/b20c 16:12
315*4882a593Smuzhiyun 		 */
316*4882a593Smuzhiyun 		.xatten1Margin = {0, 0, 0},
317*4882a593Smuzhiyun 		.tempSlope = 68,
318*4882a593Smuzhiyun 		.voltSlope = 0,
319*4882a593Smuzhiyun 		/* spurChans spur channels in usual fbin coding format */
320*4882a593Smuzhiyun 		.spurChans = {0, 0, 0, 0, 0},
321*4882a593Smuzhiyun 		/* noiseFloorThreshCh Check if the register is per chain */
322*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
323*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
324*4882a593Smuzhiyun 		.quick_drop = 0,
325*4882a593Smuzhiyun 		.xpaBiasLvl = 0,
326*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
327*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
328*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
329*4882a593Smuzhiyun 		.antennaGain = 0,
330*4882a593Smuzhiyun 		.switchSettling = 0x2d,
331*4882a593Smuzhiyun 		.adcDesiredSize = -30,
332*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
333*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
334*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
335*4882a593Smuzhiyun 		.thresh62 = 28,
336*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0c80c080),
337*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x0080c080),
338*4882a593Smuzhiyun 		.switchcomspdt = 0,
339*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
340*4882a593Smuzhiyun 		.futureModal = {
341*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
342*4882a593Smuzhiyun 		},
343*4882a593Smuzhiyun 	 },
344*4882a593Smuzhiyun 	.base_ext2 = {
345*4882a593Smuzhiyun 		.tempSlopeLow = 0,
346*4882a593Smuzhiyun 		.tempSlopeHigh = 0,
347*4882a593Smuzhiyun 		.xatten1DBLow = {0, 0, 0},
348*4882a593Smuzhiyun 		.xatten1MarginLow = {0, 0, 0},
349*4882a593Smuzhiyun 		.xatten1DBHigh = {0, 0, 0},
350*4882a593Smuzhiyun 		.xatten1MarginHigh = {0, 0, 0}
351*4882a593Smuzhiyun 	},
352*4882a593Smuzhiyun 	.calFreqPier5G = {
353*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
354*4882a593Smuzhiyun 		FREQ2FBIN(5220, 0),
355*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
356*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
357*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
358*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
359*4882a593Smuzhiyun 		FREQ2FBIN(5725, 0),
360*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
361*4882a593Smuzhiyun 	},
362*4882a593Smuzhiyun 	.calPierData5G = {
363*4882a593Smuzhiyun 			{
364*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
365*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
366*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
367*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
368*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
369*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
370*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
371*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
372*4882a593Smuzhiyun 			},
373*4882a593Smuzhiyun 			{
374*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
375*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
376*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
377*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
378*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
379*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
380*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
381*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
382*4882a593Smuzhiyun 			},
383*4882a593Smuzhiyun 			{
384*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
385*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
386*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
387*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
388*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
389*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
390*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
391*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
392*4882a593Smuzhiyun 			},
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	},
395*4882a593Smuzhiyun 	.calTarget_freqbin_5G = {
396*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
397*4882a593Smuzhiyun 		FREQ2FBIN(5220, 0),
398*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
399*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
400*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
401*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
402*4882a593Smuzhiyun 		FREQ2FBIN(5725, 0),
403*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
404*4882a593Smuzhiyun 	},
405*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT20 = {
406*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
407*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
408*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
409*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
410*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
411*4882a593Smuzhiyun 		FREQ2FBIN(5745, 0),
412*4882a593Smuzhiyun 		FREQ2FBIN(5725, 0),
413*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
414*4882a593Smuzhiyun 	},
415*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT40 = {
416*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
417*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
418*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
419*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
420*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
421*4882a593Smuzhiyun 		FREQ2FBIN(5745, 0),
422*4882a593Smuzhiyun 		FREQ2FBIN(5725, 0),
423*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
424*4882a593Smuzhiyun 	 },
425*4882a593Smuzhiyun 	.calTargetPower5G = {
426*4882a593Smuzhiyun 		/* 6-24,36,48,54 */
427*4882a593Smuzhiyun 		{ {20, 20, 20, 10} },
428*4882a593Smuzhiyun 		{ {20, 20, 20, 10} },
429*4882a593Smuzhiyun 		{ {20, 20, 20, 10} },
430*4882a593Smuzhiyun 		{ {20, 20, 20, 10} },
431*4882a593Smuzhiyun 		{ {20, 20, 20, 10} },
432*4882a593Smuzhiyun 		{ {20, 20, 20, 10} },
433*4882a593Smuzhiyun 		{ {20, 20, 20, 10} },
434*4882a593Smuzhiyun 		{ {20, 20, 20, 10} },
435*4882a593Smuzhiyun 	 },
436*4882a593Smuzhiyun 	.calTargetPower5GHT20 = {
437*4882a593Smuzhiyun 		/*
438*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
439*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
440*4882a593Smuzhiyun 		 */
441*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
442*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
443*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
444*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
445*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
446*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
447*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
448*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
449*4882a593Smuzhiyun 	 },
450*4882a593Smuzhiyun 	.calTargetPower5GHT40 =  {
451*4882a593Smuzhiyun 		/*
452*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
453*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
454*4882a593Smuzhiyun 		 */
455*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
456*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
457*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
458*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
459*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
460*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
461*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
462*4882a593Smuzhiyun 		{ {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
463*4882a593Smuzhiyun 	 },
464*4882a593Smuzhiyun 	.ctlIndex_5G =  {
465*4882a593Smuzhiyun 		0x10, 0x16, 0x18, 0x40, 0x46,
466*4882a593Smuzhiyun 		0x48, 0x30, 0x36, 0x38
467*4882a593Smuzhiyun 	},
468*4882a593Smuzhiyun 	.ctl_freqbin_5G =  {
469*4882a593Smuzhiyun 		{
470*4882a593Smuzhiyun 			/* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
471*4882a593Smuzhiyun 			/* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
472*4882a593Smuzhiyun 			/* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
473*4882a593Smuzhiyun 			/* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
474*4882a593Smuzhiyun 			/* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
475*4882a593Smuzhiyun 			/* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
476*4882a593Smuzhiyun 			/* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
477*4882a593Smuzhiyun 			/* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
478*4882a593Smuzhiyun 		},
479*4882a593Smuzhiyun 		{
480*4882a593Smuzhiyun 			/* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
481*4882a593Smuzhiyun 			/* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
482*4882a593Smuzhiyun 			/* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
483*4882a593Smuzhiyun 			/* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
484*4882a593Smuzhiyun 			/* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
485*4882a593Smuzhiyun 			/* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
486*4882a593Smuzhiyun 			/* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
487*4882a593Smuzhiyun 			/* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
488*4882a593Smuzhiyun 		},
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		{
491*4882a593Smuzhiyun 			/* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
492*4882a593Smuzhiyun 			/* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
493*4882a593Smuzhiyun 			/* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
494*4882a593Smuzhiyun 			/* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
495*4882a593Smuzhiyun 			/* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
496*4882a593Smuzhiyun 			/* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
497*4882a593Smuzhiyun 			/* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
498*4882a593Smuzhiyun 			/* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
499*4882a593Smuzhiyun 		},
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 		{
502*4882a593Smuzhiyun 			/* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
503*4882a593Smuzhiyun 			/* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
504*4882a593Smuzhiyun 			/* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
505*4882a593Smuzhiyun 			/* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
506*4882a593Smuzhiyun 			/* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
507*4882a593Smuzhiyun 			/* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
508*4882a593Smuzhiyun 			/* Data[3].ctlEdges[6].bChannel */ 0xFF,
509*4882a593Smuzhiyun 			/* Data[3].ctlEdges[7].bChannel */ 0xFF,
510*4882a593Smuzhiyun 		},
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 		{
513*4882a593Smuzhiyun 			/* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
514*4882a593Smuzhiyun 			/* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
515*4882a593Smuzhiyun 			/* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
516*4882a593Smuzhiyun 			/* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
517*4882a593Smuzhiyun 			/* Data[4].ctlEdges[4].bChannel */ 0xFF,
518*4882a593Smuzhiyun 			/* Data[4].ctlEdges[5].bChannel */ 0xFF,
519*4882a593Smuzhiyun 			/* Data[4].ctlEdges[6].bChannel */ 0xFF,
520*4882a593Smuzhiyun 			/* Data[4].ctlEdges[7].bChannel */ 0xFF,
521*4882a593Smuzhiyun 		},
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		{
524*4882a593Smuzhiyun 			/* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
525*4882a593Smuzhiyun 			/* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
526*4882a593Smuzhiyun 			/* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
527*4882a593Smuzhiyun 			/* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
528*4882a593Smuzhiyun 			/* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
529*4882a593Smuzhiyun 			/* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
530*4882a593Smuzhiyun 			/* Data[5].ctlEdges[6].bChannel */ 0xFF,
531*4882a593Smuzhiyun 			/* Data[5].ctlEdges[7].bChannel */ 0xFF
532*4882a593Smuzhiyun 		},
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		{
535*4882a593Smuzhiyun 			/* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
536*4882a593Smuzhiyun 			/* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
537*4882a593Smuzhiyun 			/* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
538*4882a593Smuzhiyun 			/* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
539*4882a593Smuzhiyun 			/* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
540*4882a593Smuzhiyun 			/* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
541*4882a593Smuzhiyun 			/* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
542*4882a593Smuzhiyun 			/* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
543*4882a593Smuzhiyun 		},
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		{
546*4882a593Smuzhiyun 			/* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
547*4882a593Smuzhiyun 			/* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
548*4882a593Smuzhiyun 			/* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
549*4882a593Smuzhiyun 			/* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
550*4882a593Smuzhiyun 			/* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
551*4882a593Smuzhiyun 			/* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
552*4882a593Smuzhiyun 			/* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
553*4882a593Smuzhiyun 			/* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
554*4882a593Smuzhiyun 		},
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		{
557*4882a593Smuzhiyun 			/* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
558*4882a593Smuzhiyun 			/* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
559*4882a593Smuzhiyun 			/* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
560*4882a593Smuzhiyun 			/* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
561*4882a593Smuzhiyun 			/* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
562*4882a593Smuzhiyun 			/* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
563*4882a593Smuzhiyun 			/* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
564*4882a593Smuzhiyun 			/* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
565*4882a593Smuzhiyun 		}
566*4882a593Smuzhiyun 	 },
567*4882a593Smuzhiyun 	.ctlPowerData_5G = {
568*4882a593Smuzhiyun 		{
569*4882a593Smuzhiyun 			{
570*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
571*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
572*4882a593Smuzhiyun 			}
573*4882a593Smuzhiyun 		},
574*4882a593Smuzhiyun 		{
575*4882a593Smuzhiyun 			{
576*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
577*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
578*4882a593Smuzhiyun 			}
579*4882a593Smuzhiyun 		},
580*4882a593Smuzhiyun 		{
581*4882a593Smuzhiyun 			{
582*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
583*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
584*4882a593Smuzhiyun 			}
585*4882a593Smuzhiyun 		},
586*4882a593Smuzhiyun 		{
587*4882a593Smuzhiyun 			{
588*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
589*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
590*4882a593Smuzhiyun 			}
591*4882a593Smuzhiyun 		},
592*4882a593Smuzhiyun 		{
593*4882a593Smuzhiyun 			{
594*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
595*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
596*4882a593Smuzhiyun 			}
597*4882a593Smuzhiyun 		},
598*4882a593Smuzhiyun 		{
599*4882a593Smuzhiyun 			{
600*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
601*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
602*4882a593Smuzhiyun 			}
603*4882a593Smuzhiyun 		},
604*4882a593Smuzhiyun 		{
605*4882a593Smuzhiyun 			{
606*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
607*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
608*4882a593Smuzhiyun 			}
609*4882a593Smuzhiyun 		},
610*4882a593Smuzhiyun 		{
611*4882a593Smuzhiyun 			{
612*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
613*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
614*4882a593Smuzhiyun 			}
615*4882a593Smuzhiyun 		},
616*4882a593Smuzhiyun 		{
617*4882a593Smuzhiyun 			{
618*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
619*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
620*4882a593Smuzhiyun 			}
621*4882a593Smuzhiyun 		},
622*4882a593Smuzhiyun 	 }
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun static const struct ar9300_eeprom ar9300_x113 = {
626*4882a593Smuzhiyun 	.eepromVersion = 2,
627*4882a593Smuzhiyun 	.templateVersion = 6,
628*4882a593Smuzhiyun 	.macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
629*4882a593Smuzhiyun 	.custData = {"x113-023-f0000"},
630*4882a593Smuzhiyun 	.baseEepHeader = {
631*4882a593Smuzhiyun 		.regDmn = { LE16(0), LE16(0x1f) },
632*4882a593Smuzhiyun 		.txrxMask =  0x77, /* 4 bits tx and 4 bits rx */
633*4882a593Smuzhiyun 		.opCapFlags = {
634*4882a593Smuzhiyun 			.opFlags = AR5416_OPFLAGS_11A,
635*4882a593Smuzhiyun 			.eepMisc = AR9300_EEPMISC_LITTLE_ENDIAN,
636*4882a593Smuzhiyun 		},
637*4882a593Smuzhiyun 		.rfSilent = 0,
638*4882a593Smuzhiyun 		.blueToothOptions = 0,
639*4882a593Smuzhiyun 		.deviceCap = 0,
640*4882a593Smuzhiyun 		.deviceType = 5, /* takes lower byte in eeprom location */
641*4882a593Smuzhiyun 		.pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
642*4882a593Smuzhiyun 		.params_for_tuning_caps = {0, 0},
643*4882a593Smuzhiyun 		.featureEnable = 0x0d,
644*4882a593Smuzhiyun 		 /*
645*4882a593Smuzhiyun 		  * bit0 - enable tx temp comp - disabled
646*4882a593Smuzhiyun 		  * bit1 - enable tx volt comp - disabled
647*4882a593Smuzhiyun 		  * bit2 - enable fastClock - enabled
648*4882a593Smuzhiyun 		  * bit3 - enable doubling - enabled
649*4882a593Smuzhiyun 		  * bit4 - enable internal regulator - disabled
650*4882a593Smuzhiyun 		  * bit5 - enable pa predistortion - disabled
651*4882a593Smuzhiyun 		  */
652*4882a593Smuzhiyun 		.miscConfiguration = 0, /* bit0 - turn down drivestrength */
653*4882a593Smuzhiyun 		.eepromWriteEnableGpio = 6,
654*4882a593Smuzhiyun 		.wlanDisableGpio = 0,
655*4882a593Smuzhiyun 		.wlanLedGpio = 8,
656*4882a593Smuzhiyun 		.rxBandSelectGpio = 0xff,
657*4882a593Smuzhiyun 		.txrxgain = 0x21,
658*4882a593Smuzhiyun 		.swreg = 0,
659*4882a593Smuzhiyun 	 },
660*4882a593Smuzhiyun 	.modalHeader2G = {
661*4882a593Smuzhiyun 	/* ar9300_modal_eep_header  2g */
662*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b(4 bits per setting) */
663*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x110),
664*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
665*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x44444),
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 		/*
668*4882a593Smuzhiyun 		 * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
669*4882a593Smuzhiyun 		 * rx1, rx12, b (2 bits each)
670*4882a593Smuzhiyun 		 */
671*4882a593Smuzhiyun 		.antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 		/*
674*4882a593Smuzhiyun 		 * xatten1DB[AR9300_MAX_CHAINS];  3 xatten1_db
675*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 5:0)
676*4882a593Smuzhiyun 		 */
677*4882a593Smuzhiyun 		.xatten1DB = {0, 0, 0},
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 		/*
680*4882a593Smuzhiyun 		 * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
681*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 16:12
682*4882a593Smuzhiyun 		 */
683*4882a593Smuzhiyun 		.xatten1Margin = {0, 0, 0},
684*4882a593Smuzhiyun 		.tempSlope = 25,
685*4882a593Smuzhiyun 		.voltSlope = 0,
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 		/*
688*4882a593Smuzhiyun 		 * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
689*4882a593Smuzhiyun 		 * channels in usual fbin coding format
690*4882a593Smuzhiyun 		 */
691*4882a593Smuzhiyun 		.spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		/*
694*4882a593Smuzhiyun 		 * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
695*4882a593Smuzhiyun 		 * if the register is per chain
696*4882a593Smuzhiyun 		 */
697*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
698*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
699*4882a593Smuzhiyun 		.quick_drop = 0,
700*4882a593Smuzhiyun 		.xpaBiasLvl = 0,
701*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
702*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
703*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
704*4882a593Smuzhiyun 		.antennaGain = 0,
705*4882a593Smuzhiyun 		.switchSettling = 0x2c,
706*4882a593Smuzhiyun 		.adcDesiredSize = -30,
707*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
708*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
709*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
710*4882a593Smuzhiyun 		.thresh62 = 28,
711*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0c80c080),
712*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x0080c080),
713*4882a593Smuzhiyun 		.switchcomspdt = 0,
714*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
715*4882a593Smuzhiyun 		.futureModal = {
716*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
717*4882a593Smuzhiyun 		},
718*4882a593Smuzhiyun 	 },
719*4882a593Smuzhiyun 	 .base_ext1 = {
720*4882a593Smuzhiyun 		.ant_div_control = 0,
721*4882a593Smuzhiyun 		.future = {0, 0},
722*4882a593Smuzhiyun 		.tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
723*4882a593Smuzhiyun 	 },
724*4882a593Smuzhiyun 	.calFreqPier2G = {
725*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
726*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
727*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1),
728*4882a593Smuzhiyun 	 },
729*4882a593Smuzhiyun 	/* ar9300_cal_data_per_freq_op_loop 2g */
730*4882a593Smuzhiyun 	.calPierData2G = {
731*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
732*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
733*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
734*4882a593Smuzhiyun 	 },
735*4882a593Smuzhiyun 	.calTarget_freqbin_Cck = {
736*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
737*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1),
738*4882a593Smuzhiyun 	 },
739*4882a593Smuzhiyun 	.calTarget_freqbin_2G = {
740*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
741*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
742*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
743*4882a593Smuzhiyun 	 },
744*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT20 = {
745*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
746*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
747*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
748*4882a593Smuzhiyun 	 },
749*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT40 = {
750*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
751*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
752*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
753*4882a593Smuzhiyun 	 },
754*4882a593Smuzhiyun 	.calTargetPowerCck = {
755*4882a593Smuzhiyun 		 /* 1L-5L,5S,11L,11S */
756*4882a593Smuzhiyun 		 { {34, 34, 34, 34} },
757*4882a593Smuzhiyun 		 { {34, 34, 34, 34} },
758*4882a593Smuzhiyun 	},
759*4882a593Smuzhiyun 	.calTargetPower2G = {
760*4882a593Smuzhiyun 		 /* 6-24,36,48,54 */
761*4882a593Smuzhiyun 		 { {34, 34, 32, 32} },
762*4882a593Smuzhiyun 		 { {34, 34, 32, 32} },
763*4882a593Smuzhiyun 		 { {34, 34, 32, 32} },
764*4882a593Smuzhiyun 	},
765*4882a593Smuzhiyun 	.calTargetPower2GHT20 = {
766*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
767*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
768*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
769*4882a593Smuzhiyun 	},
770*4882a593Smuzhiyun 	.calTargetPower2GHT40 = {
771*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
772*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
773*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
774*4882a593Smuzhiyun 	},
775*4882a593Smuzhiyun 	.ctlIndex_2G =  {
776*4882a593Smuzhiyun 		0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
777*4882a593Smuzhiyun 		0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
778*4882a593Smuzhiyun 	},
779*4882a593Smuzhiyun 	.ctl_freqbin_2G = {
780*4882a593Smuzhiyun 		{
781*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
782*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
783*4882a593Smuzhiyun 			FREQ2FBIN(2457, 1),
784*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1)
785*4882a593Smuzhiyun 		},
786*4882a593Smuzhiyun 		{
787*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
788*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
789*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
790*4882a593Smuzhiyun 			0xFF,
791*4882a593Smuzhiyun 		},
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 		{
794*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
795*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
796*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
797*4882a593Smuzhiyun 			0xFF,
798*4882a593Smuzhiyun 		},
799*4882a593Smuzhiyun 		{
800*4882a593Smuzhiyun 			FREQ2FBIN(2422, 1),
801*4882a593Smuzhiyun 			FREQ2FBIN(2427, 1),
802*4882a593Smuzhiyun 			FREQ2FBIN(2447, 1),
803*4882a593Smuzhiyun 			FREQ2FBIN(2452, 1)
804*4882a593Smuzhiyun 		},
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 		{
807*4882a593Smuzhiyun 			/* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
808*4882a593Smuzhiyun 			/* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
809*4882a593Smuzhiyun 			/* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
810*4882a593Smuzhiyun 			/* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
811*4882a593Smuzhiyun 		},
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 		{
814*4882a593Smuzhiyun 			/* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
815*4882a593Smuzhiyun 			/* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
816*4882a593Smuzhiyun 			/* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
817*4882a593Smuzhiyun 			0,
818*4882a593Smuzhiyun 		},
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 		{
821*4882a593Smuzhiyun 			/* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
822*4882a593Smuzhiyun 			/* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
823*4882a593Smuzhiyun 			FREQ2FBIN(2472, 1),
824*4882a593Smuzhiyun 			0,
825*4882a593Smuzhiyun 		},
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 		{
828*4882a593Smuzhiyun 			/* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
829*4882a593Smuzhiyun 			/* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
830*4882a593Smuzhiyun 			/* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
831*4882a593Smuzhiyun 			/* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
832*4882a593Smuzhiyun 		},
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 		{
835*4882a593Smuzhiyun 			/* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
836*4882a593Smuzhiyun 			/* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
837*4882a593Smuzhiyun 			/* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
838*4882a593Smuzhiyun 		},
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		{
841*4882a593Smuzhiyun 			/* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
842*4882a593Smuzhiyun 			/* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
843*4882a593Smuzhiyun 			/* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
844*4882a593Smuzhiyun 			0
845*4882a593Smuzhiyun 		},
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 		{
848*4882a593Smuzhiyun 			/* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
849*4882a593Smuzhiyun 			/* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
850*4882a593Smuzhiyun 			/* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
851*4882a593Smuzhiyun 			0
852*4882a593Smuzhiyun 		},
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 		{
855*4882a593Smuzhiyun 			/* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
856*4882a593Smuzhiyun 			/* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
857*4882a593Smuzhiyun 			/* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
858*4882a593Smuzhiyun 			/* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
859*4882a593Smuzhiyun 		}
860*4882a593Smuzhiyun 	 },
861*4882a593Smuzhiyun 	.ctlPowerData_2G = {
862*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
863*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
864*4882a593Smuzhiyun 		 { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 		 { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
867*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
868*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
871*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
872*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
875*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
876*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
877*4882a593Smuzhiyun 	 },
878*4882a593Smuzhiyun 	.modalHeader5G = {
879*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b (4 bits per setting) */
880*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x220),
881*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
882*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x11111),
883*4882a593Smuzhiyun 		 /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
884*4882a593Smuzhiyun 		.antCtrlChain = {
885*4882a593Smuzhiyun 			LE16(0x150), LE16(0x150), LE16(0x150),
886*4882a593Smuzhiyun 		},
887*4882a593Smuzhiyun 		 /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
888*4882a593Smuzhiyun 		.xatten1DB = {0, 0, 0},
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 		/*
891*4882a593Smuzhiyun 		 * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
892*4882a593Smuzhiyun 		 * for merlin (0xa20c/b20c 16:12
893*4882a593Smuzhiyun 		 */
894*4882a593Smuzhiyun 		.xatten1Margin = {0, 0, 0},
895*4882a593Smuzhiyun 		.tempSlope = 68,
896*4882a593Smuzhiyun 		.voltSlope = 0,
897*4882a593Smuzhiyun 		/* spurChans spur channels in usual fbin coding format */
898*4882a593Smuzhiyun 		.spurChans = {FREQ2FBIN(5500, 0), 0, 0, 0, 0},
899*4882a593Smuzhiyun 		/* noiseFloorThreshCh Check if the register is per chain */
900*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
901*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
902*4882a593Smuzhiyun 		.quick_drop = 0,
903*4882a593Smuzhiyun 		.xpaBiasLvl = 0xf,
904*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
905*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
906*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
907*4882a593Smuzhiyun 		.antennaGain = 0,
908*4882a593Smuzhiyun 		.switchSettling = 0x2d,
909*4882a593Smuzhiyun 		.adcDesiredSize = -30,
910*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
911*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
912*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
913*4882a593Smuzhiyun 		.thresh62 = 28,
914*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0cf0e0e0),
915*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x6cf0e0e0),
916*4882a593Smuzhiyun 		.switchcomspdt = 0,
917*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
918*4882a593Smuzhiyun 		.futureModal = {
919*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
920*4882a593Smuzhiyun 		},
921*4882a593Smuzhiyun 	 },
922*4882a593Smuzhiyun 	.base_ext2 = {
923*4882a593Smuzhiyun 		.tempSlopeLow = 72,
924*4882a593Smuzhiyun 		.tempSlopeHigh = 105,
925*4882a593Smuzhiyun 		.xatten1DBLow = {0, 0, 0},
926*4882a593Smuzhiyun 		.xatten1MarginLow = {0, 0, 0},
927*4882a593Smuzhiyun 		.xatten1DBHigh = {0, 0, 0},
928*4882a593Smuzhiyun 		.xatten1MarginHigh = {0, 0, 0}
929*4882a593Smuzhiyun 	 },
930*4882a593Smuzhiyun 	.calFreqPier5G = {
931*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
932*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
933*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
934*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
935*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
936*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
937*4882a593Smuzhiyun 		FREQ2FBIN(5745, 0),
938*4882a593Smuzhiyun 		FREQ2FBIN(5785, 0)
939*4882a593Smuzhiyun 	},
940*4882a593Smuzhiyun 	.calPierData5G = {
941*4882a593Smuzhiyun 			{
942*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
943*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
944*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
945*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
946*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
947*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
948*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
949*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
950*4882a593Smuzhiyun 			},
951*4882a593Smuzhiyun 			{
952*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
953*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
954*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
955*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
956*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
957*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
958*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
959*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
960*4882a593Smuzhiyun 			},
961*4882a593Smuzhiyun 			{
962*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
963*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
964*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
965*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
966*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
967*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
968*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
969*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
970*4882a593Smuzhiyun 			},
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	},
973*4882a593Smuzhiyun 	.calTarget_freqbin_5G = {
974*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
975*4882a593Smuzhiyun 		FREQ2FBIN(5220, 0),
976*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
977*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
978*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
979*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
980*4882a593Smuzhiyun 		FREQ2FBIN(5745, 0),
981*4882a593Smuzhiyun 		FREQ2FBIN(5785, 0)
982*4882a593Smuzhiyun 	},
983*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT20 = {
984*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
985*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
986*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
987*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
988*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
989*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
990*4882a593Smuzhiyun 		FREQ2FBIN(5745, 0),
991*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
992*4882a593Smuzhiyun 	},
993*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT40 = {
994*4882a593Smuzhiyun 		FREQ2FBIN(5190, 0),
995*4882a593Smuzhiyun 		FREQ2FBIN(5230, 0),
996*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
997*4882a593Smuzhiyun 		FREQ2FBIN(5410, 0),
998*4882a593Smuzhiyun 		FREQ2FBIN(5510, 0),
999*4882a593Smuzhiyun 		FREQ2FBIN(5670, 0),
1000*4882a593Smuzhiyun 		FREQ2FBIN(5755, 0),
1001*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
1002*4882a593Smuzhiyun 	 },
1003*4882a593Smuzhiyun 	.calTargetPower5G = {
1004*4882a593Smuzhiyun 		/* 6-24,36,48,54 */
1005*4882a593Smuzhiyun 		{ {42, 40, 40, 34} },
1006*4882a593Smuzhiyun 		{ {42, 40, 40, 34} },
1007*4882a593Smuzhiyun 		{ {42, 40, 40, 34} },
1008*4882a593Smuzhiyun 		{ {42, 40, 40, 34} },
1009*4882a593Smuzhiyun 		{ {42, 40, 40, 34} },
1010*4882a593Smuzhiyun 		{ {42, 40, 40, 34} },
1011*4882a593Smuzhiyun 		{ {42, 40, 40, 34} },
1012*4882a593Smuzhiyun 		{ {42, 40, 40, 34} },
1013*4882a593Smuzhiyun 	 },
1014*4882a593Smuzhiyun 	.calTargetPower5GHT20 = {
1015*4882a593Smuzhiyun 		/*
1016*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
1017*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
1018*4882a593Smuzhiyun 		 */
1019*4882a593Smuzhiyun 		{ {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
1020*4882a593Smuzhiyun 		{ {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
1021*4882a593Smuzhiyun 		{ {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
1022*4882a593Smuzhiyun 		{ {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
1023*4882a593Smuzhiyun 		{ {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
1024*4882a593Smuzhiyun 		{ {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
1025*4882a593Smuzhiyun 		{ {38, 38, 38, 38, 32, 28, 38, 38, 32, 28, 38, 38, 32, 26} },
1026*4882a593Smuzhiyun 		{ {36, 36, 36, 36, 32, 28, 36, 36, 32, 28, 36, 36, 32, 26} },
1027*4882a593Smuzhiyun 	 },
1028*4882a593Smuzhiyun 	.calTargetPower5GHT40 =  {
1029*4882a593Smuzhiyun 		/*
1030*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
1031*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
1032*4882a593Smuzhiyun 		 */
1033*4882a593Smuzhiyun 		{ {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
1034*4882a593Smuzhiyun 		{ {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
1035*4882a593Smuzhiyun 		{ {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
1036*4882a593Smuzhiyun 		{ {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
1037*4882a593Smuzhiyun 		{ {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
1038*4882a593Smuzhiyun 		{ {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
1039*4882a593Smuzhiyun 		{ {36, 36, 36, 36, 30, 26, 36, 36, 30, 26, 36, 36, 30, 24} },
1040*4882a593Smuzhiyun 		{ {34, 34, 34, 34, 30, 26, 34, 34, 30, 26, 34, 34, 30, 24} },
1041*4882a593Smuzhiyun 	 },
1042*4882a593Smuzhiyun 	.ctlIndex_5G =  {
1043*4882a593Smuzhiyun 		0x10, 0x16, 0x18, 0x40, 0x46,
1044*4882a593Smuzhiyun 		0x48, 0x30, 0x36, 0x38
1045*4882a593Smuzhiyun 	},
1046*4882a593Smuzhiyun 	.ctl_freqbin_5G =  {
1047*4882a593Smuzhiyun 		{
1048*4882a593Smuzhiyun 			/* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1049*4882a593Smuzhiyun 			/* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
1050*4882a593Smuzhiyun 			/* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
1051*4882a593Smuzhiyun 			/* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
1052*4882a593Smuzhiyun 			/* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
1053*4882a593Smuzhiyun 			/* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
1054*4882a593Smuzhiyun 			/* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
1055*4882a593Smuzhiyun 			/* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
1056*4882a593Smuzhiyun 		},
1057*4882a593Smuzhiyun 		{
1058*4882a593Smuzhiyun 			/* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1059*4882a593Smuzhiyun 			/* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
1060*4882a593Smuzhiyun 			/* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
1061*4882a593Smuzhiyun 			/* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
1062*4882a593Smuzhiyun 			/* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
1063*4882a593Smuzhiyun 			/* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
1064*4882a593Smuzhiyun 			/* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
1065*4882a593Smuzhiyun 			/* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
1066*4882a593Smuzhiyun 		},
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 		{
1069*4882a593Smuzhiyun 			/* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
1070*4882a593Smuzhiyun 			/* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
1071*4882a593Smuzhiyun 			/* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
1072*4882a593Smuzhiyun 			/* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
1073*4882a593Smuzhiyun 			/* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
1074*4882a593Smuzhiyun 			/* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
1075*4882a593Smuzhiyun 			/* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
1076*4882a593Smuzhiyun 			/* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
1077*4882a593Smuzhiyun 		},
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 		{
1080*4882a593Smuzhiyun 			/* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1081*4882a593Smuzhiyun 			/* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
1082*4882a593Smuzhiyun 			/* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
1083*4882a593Smuzhiyun 			/* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
1084*4882a593Smuzhiyun 			/* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
1085*4882a593Smuzhiyun 			/* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
1086*4882a593Smuzhiyun 			/* Data[3].ctlEdges[6].bChannel */ 0xFF,
1087*4882a593Smuzhiyun 			/* Data[3].ctlEdges[7].bChannel */ 0xFF,
1088*4882a593Smuzhiyun 		},
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 		{
1091*4882a593Smuzhiyun 			/* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1092*4882a593Smuzhiyun 			/* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
1093*4882a593Smuzhiyun 			/* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
1094*4882a593Smuzhiyun 			/* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
1095*4882a593Smuzhiyun 			/* Data[4].ctlEdges[4].bChannel */ 0xFF,
1096*4882a593Smuzhiyun 			/* Data[4].ctlEdges[5].bChannel */ 0xFF,
1097*4882a593Smuzhiyun 			/* Data[4].ctlEdges[6].bChannel */ 0xFF,
1098*4882a593Smuzhiyun 			/* Data[4].ctlEdges[7].bChannel */ 0xFF,
1099*4882a593Smuzhiyun 		},
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 		{
1102*4882a593Smuzhiyun 			/* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
1103*4882a593Smuzhiyun 			/* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
1104*4882a593Smuzhiyun 			/* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
1105*4882a593Smuzhiyun 			/* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
1106*4882a593Smuzhiyun 			/* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
1107*4882a593Smuzhiyun 			/* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
1108*4882a593Smuzhiyun 			/* Data[5].ctlEdges[6].bChannel */ 0xFF,
1109*4882a593Smuzhiyun 			/* Data[5].ctlEdges[7].bChannel */ 0xFF
1110*4882a593Smuzhiyun 		},
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 		{
1113*4882a593Smuzhiyun 			/* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1114*4882a593Smuzhiyun 			/* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
1115*4882a593Smuzhiyun 			/* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
1116*4882a593Smuzhiyun 			/* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
1117*4882a593Smuzhiyun 			/* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
1118*4882a593Smuzhiyun 			/* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
1119*4882a593Smuzhiyun 			/* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
1120*4882a593Smuzhiyun 			/* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
1121*4882a593Smuzhiyun 		},
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 		{
1124*4882a593Smuzhiyun 			/* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1125*4882a593Smuzhiyun 			/* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
1126*4882a593Smuzhiyun 			/* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
1127*4882a593Smuzhiyun 			/* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
1128*4882a593Smuzhiyun 			/* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
1129*4882a593Smuzhiyun 			/* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
1130*4882a593Smuzhiyun 			/* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
1131*4882a593Smuzhiyun 			/* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
1132*4882a593Smuzhiyun 		},
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 		{
1135*4882a593Smuzhiyun 			/* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
1136*4882a593Smuzhiyun 			/* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
1137*4882a593Smuzhiyun 			/* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
1138*4882a593Smuzhiyun 			/* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
1139*4882a593Smuzhiyun 			/* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
1140*4882a593Smuzhiyun 			/* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
1141*4882a593Smuzhiyun 			/* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
1142*4882a593Smuzhiyun 			/* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
1143*4882a593Smuzhiyun 		}
1144*4882a593Smuzhiyun 	 },
1145*4882a593Smuzhiyun 	.ctlPowerData_5G = {
1146*4882a593Smuzhiyun 		{
1147*4882a593Smuzhiyun 			{
1148*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1149*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1150*4882a593Smuzhiyun 			}
1151*4882a593Smuzhiyun 		},
1152*4882a593Smuzhiyun 		{
1153*4882a593Smuzhiyun 			{
1154*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1155*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1156*4882a593Smuzhiyun 			}
1157*4882a593Smuzhiyun 		},
1158*4882a593Smuzhiyun 		{
1159*4882a593Smuzhiyun 			{
1160*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
1161*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1162*4882a593Smuzhiyun 			}
1163*4882a593Smuzhiyun 		},
1164*4882a593Smuzhiyun 		{
1165*4882a593Smuzhiyun 			{
1166*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1167*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
1168*4882a593Smuzhiyun 			}
1169*4882a593Smuzhiyun 		},
1170*4882a593Smuzhiyun 		{
1171*4882a593Smuzhiyun 			{
1172*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1173*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
1174*4882a593Smuzhiyun 			}
1175*4882a593Smuzhiyun 		},
1176*4882a593Smuzhiyun 		{
1177*4882a593Smuzhiyun 			{
1178*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1179*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
1180*4882a593Smuzhiyun 			}
1181*4882a593Smuzhiyun 		},
1182*4882a593Smuzhiyun 		{
1183*4882a593Smuzhiyun 			{
1184*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1185*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1186*4882a593Smuzhiyun 			}
1187*4882a593Smuzhiyun 		},
1188*4882a593Smuzhiyun 		{
1189*4882a593Smuzhiyun 			{
1190*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
1191*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1192*4882a593Smuzhiyun 			}
1193*4882a593Smuzhiyun 		},
1194*4882a593Smuzhiyun 		{
1195*4882a593Smuzhiyun 			{
1196*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
1197*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
1198*4882a593Smuzhiyun 			}
1199*4882a593Smuzhiyun 		},
1200*4882a593Smuzhiyun 	 }
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun static const struct ar9300_eeprom ar9300_h112 = {
1205*4882a593Smuzhiyun 	.eepromVersion = 2,
1206*4882a593Smuzhiyun 	.templateVersion = 3,
1207*4882a593Smuzhiyun 	.macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
1208*4882a593Smuzhiyun 	.custData = {"h112-241-f0000"},
1209*4882a593Smuzhiyun 	.baseEepHeader = {
1210*4882a593Smuzhiyun 		.regDmn = { LE16(0), LE16(0x1f) },
1211*4882a593Smuzhiyun 		.txrxMask =  0x77, /* 4 bits tx and 4 bits rx */
1212*4882a593Smuzhiyun 		.opCapFlags = {
1213*4882a593Smuzhiyun 			.opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
1214*4882a593Smuzhiyun 			.eepMisc = AR9300_EEPMISC_LITTLE_ENDIAN,
1215*4882a593Smuzhiyun 		},
1216*4882a593Smuzhiyun 		.rfSilent = 0,
1217*4882a593Smuzhiyun 		.blueToothOptions = 0,
1218*4882a593Smuzhiyun 		.deviceCap = 0,
1219*4882a593Smuzhiyun 		.deviceType = 5, /* takes lower byte in eeprom location */
1220*4882a593Smuzhiyun 		.pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
1221*4882a593Smuzhiyun 		.params_for_tuning_caps = {0, 0},
1222*4882a593Smuzhiyun 		.featureEnable = 0x0d,
1223*4882a593Smuzhiyun 		/*
1224*4882a593Smuzhiyun 		 * bit0 - enable tx temp comp - disabled
1225*4882a593Smuzhiyun 		 * bit1 - enable tx volt comp - disabled
1226*4882a593Smuzhiyun 		 * bit2 - enable fastClock - enabled
1227*4882a593Smuzhiyun 		 * bit3 - enable doubling - enabled
1228*4882a593Smuzhiyun 		 * bit4 - enable internal regulator - disabled
1229*4882a593Smuzhiyun 		 * bit5 - enable pa predistortion - disabled
1230*4882a593Smuzhiyun 		 */
1231*4882a593Smuzhiyun 		.miscConfiguration = 0, /* bit0 - turn down drivestrength */
1232*4882a593Smuzhiyun 		.eepromWriteEnableGpio = 6,
1233*4882a593Smuzhiyun 		.wlanDisableGpio = 0,
1234*4882a593Smuzhiyun 		.wlanLedGpio = 8,
1235*4882a593Smuzhiyun 		.rxBandSelectGpio = 0xff,
1236*4882a593Smuzhiyun 		.txrxgain = 0x10,
1237*4882a593Smuzhiyun 		.swreg = 0,
1238*4882a593Smuzhiyun 	},
1239*4882a593Smuzhiyun 	.modalHeader2G = {
1240*4882a593Smuzhiyun 		/* ar9300_modal_eep_header  2g */
1241*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b(4 bits per setting) */
1242*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x110),
1243*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
1244*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x44444),
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 		/*
1247*4882a593Smuzhiyun 		 * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
1248*4882a593Smuzhiyun 		 * rx1, rx12, b (2 bits each)
1249*4882a593Smuzhiyun 		 */
1250*4882a593Smuzhiyun 		.antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 		/*
1253*4882a593Smuzhiyun 		 * xatten1DB[AR9300_MAX_CHAINS];  3 xatten1_db
1254*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 5:0)
1255*4882a593Smuzhiyun 		 */
1256*4882a593Smuzhiyun 		.xatten1DB = {0, 0, 0},
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		/*
1259*4882a593Smuzhiyun 		 * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
1260*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 16:12
1261*4882a593Smuzhiyun 		 */
1262*4882a593Smuzhiyun 		.xatten1Margin = {0, 0, 0},
1263*4882a593Smuzhiyun 		.tempSlope = 25,
1264*4882a593Smuzhiyun 		.voltSlope = 0,
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 		/*
1267*4882a593Smuzhiyun 		 * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
1268*4882a593Smuzhiyun 		 * channels in usual fbin coding format
1269*4882a593Smuzhiyun 		 */
1270*4882a593Smuzhiyun 		.spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 		/*
1273*4882a593Smuzhiyun 		 * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
1274*4882a593Smuzhiyun 		 * if the register is per chain
1275*4882a593Smuzhiyun 		 */
1276*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
1277*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
1278*4882a593Smuzhiyun 		.quick_drop = 0,
1279*4882a593Smuzhiyun 		.xpaBiasLvl = 0,
1280*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
1281*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
1282*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
1283*4882a593Smuzhiyun 		.antennaGain = 0,
1284*4882a593Smuzhiyun 		.switchSettling = 0x2c,
1285*4882a593Smuzhiyun 		.adcDesiredSize = -30,
1286*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
1287*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
1288*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
1289*4882a593Smuzhiyun 		.thresh62 = 28,
1290*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0c80c080),
1291*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x0080c080),
1292*4882a593Smuzhiyun 		.switchcomspdt = 0,
1293*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
1294*4882a593Smuzhiyun 		.futureModal = {
1295*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
1296*4882a593Smuzhiyun 		},
1297*4882a593Smuzhiyun 	},
1298*4882a593Smuzhiyun 	.base_ext1 = {
1299*4882a593Smuzhiyun 		.ant_div_control = 0,
1300*4882a593Smuzhiyun 		.future = {0, 0},
1301*4882a593Smuzhiyun 		.tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
1302*4882a593Smuzhiyun 	},
1303*4882a593Smuzhiyun 	.calFreqPier2G = {
1304*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1305*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
1306*4882a593Smuzhiyun 		FREQ2FBIN(2462, 1),
1307*4882a593Smuzhiyun 	},
1308*4882a593Smuzhiyun 	/* ar9300_cal_data_per_freq_op_loop 2g */
1309*4882a593Smuzhiyun 	.calPierData2G = {
1310*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
1311*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
1312*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
1313*4882a593Smuzhiyun 	},
1314*4882a593Smuzhiyun 	.calTarget_freqbin_Cck = {
1315*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1316*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1),
1317*4882a593Smuzhiyun 	},
1318*4882a593Smuzhiyun 	.calTarget_freqbin_2G = {
1319*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1320*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
1321*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
1322*4882a593Smuzhiyun 	},
1323*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT20 = {
1324*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1325*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
1326*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
1327*4882a593Smuzhiyun 	},
1328*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT40 = {
1329*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1330*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
1331*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
1332*4882a593Smuzhiyun 	},
1333*4882a593Smuzhiyun 	.calTargetPowerCck = {
1334*4882a593Smuzhiyun 		/* 1L-5L,5S,11L,11S */
1335*4882a593Smuzhiyun 		{ {34, 34, 34, 34} },
1336*4882a593Smuzhiyun 		{ {34, 34, 34, 34} },
1337*4882a593Smuzhiyun 	},
1338*4882a593Smuzhiyun 	.calTargetPower2G = {
1339*4882a593Smuzhiyun 		/* 6-24,36,48,54 */
1340*4882a593Smuzhiyun 		{ {34, 34, 32, 32} },
1341*4882a593Smuzhiyun 		{ {34, 34, 32, 32} },
1342*4882a593Smuzhiyun 		{ {34, 34, 32, 32} },
1343*4882a593Smuzhiyun 	},
1344*4882a593Smuzhiyun 	.calTargetPower2GHT20 = {
1345*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
1346*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
1347*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
1348*4882a593Smuzhiyun 	},
1349*4882a593Smuzhiyun 	.calTargetPower2GHT40 = {
1350*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
1351*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
1352*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
1353*4882a593Smuzhiyun 	},
1354*4882a593Smuzhiyun 	.ctlIndex_2G =  {
1355*4882a593Smuzhiyun 		0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
1356*4882a593Smuzhiyun 		0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
1357*4882a593Smuzhiyun 	},
1358*4882a593Smuzhiyun 	.ctl_freqbin_2G = {
1359*4882a593Smuzhiyun 		{
1360*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
1361*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
1362*4882a593Smuzhiyun 			FREQ2FBIN(2457, 1),
1363*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1)
1364*4882a593Smuzhiyun 		},
1365*4882a593Smuzhiyun 		{
1366*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
1367*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
1368*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
1369*4882a593Smuzhiyun 			0xFF,
1370*4882a593Smuzhiyun 		},
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 		{
1373*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
1374*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
1375*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
1376*4882a593Smuzhiyun 			0xFF,
1377*4882a593Smuzhiyun 		},
1378*4882a593Smuzhiyun 		{
1379*4882a593Smuzhiyun 			FREQ2FBIN(2422, 1),
1380*4882a593Smuzhiyun 			FREQ2FBIN(2427, 1),
1381*4882a593Smuzhiyun 			FREQ2FBIN(2447, 1),
1382*4882a593Smuzhiyun 			FREQ2FBIN(2452, 1)
1383*4882a593Smuzhiyun 		},
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 		{
1386*4882a593Smuzhiyun 			/* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
1387*4882a593Smuzhiyun 			/* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
1388*4882a593Smuzhiyun 			/* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
1389*4882a593Smuzhiyun 			/* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
1390*4882a593Smuzhiyun 		},
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 		{
1393*4882a593Smuzhiyun 			/* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
1394*4882a593Smuzhiyun 			/* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
1395*4882a593Smuzhiyun 			/* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
1396*4882a593Smuzhiyun 			0,
1397*4882a593Smuzhiyun 		},
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 		{
1400*4882a593Smuzhiyun 			/* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
1401*4882a593Smuzhiyun 			/* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
1402*4882a593Smuzhiyun 			FREQ2FBIN(2472, 1),
1403*4882a593Smuzhiyun 			0,
1404*4882a593Smuzhiyun 		},
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 		{
1407*4882a593Smuzhiyun 			/* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
1408*4882a593Smuzhiyun 			/* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
1409*4882a593Smuzhiyun 			/* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
1410*4882a593Smuzhiyun 			/* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
1411*4882a593Smuzhiyun 		},
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 		{
1414*4882a593Smuzhiyun 			/* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
1415*4882a593Smuzhiyun 			/* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
1416*4882a593Smuzhiyun 			/* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
1417*4882a593Smuzhiyun 		},
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 		{
1420*4882a593Smuzhiyun 			/* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
1421*4882a593Smuzhiyun 			/* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
1422*4882a593Smuzhiyun 			/* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
1423*4882a593Smuzhiyun 			0
1424*4882a593Smuzhiyun 		},
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 		{
1427*4882a593Smuzhiyun 			/* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
1428*4882a593Smuzhiyun 			/* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
1429*4882a593Smuzhiyun 			/* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
1430*4882a593Smuzhiyun 			0
1431*4882a593Smuzhiyun 		},
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 		{
1434*4882a593Smuzhiyun 			/* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
1435*4882a593Smuzhiyun 			/* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
1436*4882a593Smuzhiyun 			/* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
1437*4882a593Smuzhiyun 			/* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
1438*4882a593Smuzhiyun 		}
1439*4882a593Smuzhiyun 	},
1440*4882a593Smuzhiyun 	.ctlPowerData_2G = {
1441*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
1442*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
1443*4882a593Smuzhiyun 		{ { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 		{ { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
1446*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
1447*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
1450*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
1451*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
1454*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
1455*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
1456*4882a593Smuzhiyun 	},
1457*4882a593Smuzhiyun 	.modalHeader5G = {
1458*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b (4 bits per setting) */
1459*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x220),
1460*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
1461*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x44444),
1462*4882a593Smuzhiyun 		/* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
1463*4882a593Smuzhiyun 		.antCtrlChain = {
1464*4882a593Smuzhiyun 			LE16(0x150), LE16(0x150), LE16(0x150),
1465*4882a593Smuzhiyun 		},
1466*4882a593Smuzhiyun 		/* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
1467*4882a593Smuzhiyun 		.xatten1DB = {0, 0, 0},
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 		/*
1470*4882a593Smuzhiyun 		 * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
1471*4882a593Smuzhiyun 		 * for merlin (0xa20c/b20c 16:12
1472*4882a593Smuzhiyun 		 */
1473*4882a593Smuzhiyun 		.xatten1Margin = {0, 0, 0},
1474*4882a593Smuzhiyun 		.tempSlope = 45,
1475*4882a593Smuzhiyun 		.voltSlope = 0,
1476*4882a593Smuzhiyun 		/* spurChans spur channels in usual fbin coding format */
1477*4882a593Smuzhiyun 		.spurChans = {0, 0, 0, 0, 0},
1478*4882a593Smuzhiyun 		/* noiseFloorThreshCh Check if the register is per chain */
1479*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
1480*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
1481*4882a593Smuzhiyun 		.quick_drop = 0,
1482*4882a593Smuzhiyun 		.xpaBiasLvl = 0,
1483*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
1484*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
1485*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
1486*4882a593Smuzhiyun 		.antennaGain = 0,
1487*4882a593Smuzhiyun 		.switchSettling = 0x2d,
1488*4882a593Smuzhiyun 		.adcDesiredSize = -30,
1489*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
1490*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
1491*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
1492*4882a593Smuzhiyun 		.thresh62 = 28,
1493*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0cf0e0e0),
1494*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x6cf0e0e0),
1495*4882a593Smuzhiyun 		.switchcomspdt = 0,
1496*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
1497*4882a593Smuzhiyun 		.futureModal = {
1498*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
1499*4882a593Smuzhiyun 		},
1500*4882a593Smuzhiyun 	},
1501*4882a593Smuzhiyun 	.base_ext2 = {
1502*4882a593Smuzhiyun 		.tempSlopeLow = 40,
1503*4882a593Smuzhiyun 		.tempSlopeHigh = 50,
1504*4882a593Smuzhiyun 		.xatten1DBLow = {0, 0, 0},
1505*4882a593Smuzhiyun 		.xatten1MarginLow = {0, 0, 0},
1506*4882a593Smuzhiyun 		.xatten1DBHigh = {0, 0, 0},
1507*4882a593Smuzhiyun 		.xatten1MarginHigh = {0, 0, 0}
1508*4882a593Smuzhiyun 	},
1509*4882a593Smuzhiyun 	.calFreqPier5G = {
1510*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
1511*4882a593Smuzhiyun 		FREQ2FBIN(5220, 0),
1512*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
1513*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
1514*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
1515*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
1516*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
1517*4882a593Smuzhiyun 		FREQ2FBIN(5785, 0)
1518*4882a593Smuzhiyun 	},
1519*4882a593Smuzhiyun 	.calPierData5G = {
1520*4882a593Smuzhiyun 		{
1521*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1522*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1523*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1524*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1525*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1526*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1527*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1528*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1529*4882a593Smuzhiyun 		},
1530*4882a593Smuzhiyun 		{
1531*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1532*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1533*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1534*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1535*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1536*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1537*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1538*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1539*4882a593Smuzhiyun 		},
1540*4882a593Smuzhiyun 		{
1541*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1542*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1543*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1544*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1545*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1546*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1547*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1548*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
1549*4882a593Smuzhiyun 		},
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	},
1552*4882a593Smuzhiyun 	.calTarget_freqbin_5G = {
1553*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
1554*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
1555*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
1556*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
1557*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
1558*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
1559*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
1560*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
1561*4882a593Smuzhiyun 	},
1562*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT20 = {
1563*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
1564*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
1565*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
1566*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
1567*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
1568*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
1569*4882a593Smuzhiyun 		FREQ2FBIN(5745, 0),
1570*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
1571*4882a593Smuzhiyun 	},
1572*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT40 = {
1573*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
1574*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
1575*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
1576*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
1577*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
1578*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
1579*4882a593Smuzhiyun 		FREQ2FBIN(5745, 0),
1580*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
1581*4882a593Smuzhiyun 	},
1582*4882a593Smuzhiyun 	.calTargetPower5G = {
1583*4882a593Smuzhiyun 		/* 6-24,36,48,54 */
1584*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
1585*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
1586*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
1587*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
1588*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
1589*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
1590*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
1591*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
1592*4882a593Smuzhiyun 	},
1593*4882a593Smuzhiyun 	.calTargetPower5GHT20 = {
1594*4882a593Smuzhiyun 		/*
1595*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
1596*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
1597*4882a593Smuzhiyun 		 */
1598*4882a593Smuzhiyun 		{ {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
1599*4882a593Smuzhiyun 		{ {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
1600*4882a593Smuzhiyun 		{ {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
1601*4882a593Smuzhiyun 		{ {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
1602*4882a593Smuzhiyun 		{ {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
1603*4882a593Smuzhiyun 		{ {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
1604*4882a593Smuzhiyun 		{ {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
1605*4882a593Smuzhiyun 		{ {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
1606*4882a593Smuzhiyun 	},
1607*4882a593Smuzhiyun 	.calTargetPower5GHT40 =  {
1608*4882a593Smuzhiyun 		/*
1609*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
1610*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
1611*4882a593Smuzhiyun 		 */
1612*4882a593Smuzhiyun 		{ {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
1613*4882a593Smuzhiyun 		{ {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
1614*4882a593Smuzhiyun 		{ {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
1615*4882a593Smuzhiyun 		{ {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
1616*4882a593Smuzhiyun 		{ {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
1617*4882a593Smuzhiyun 		{ {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
1618*4882a593Smuzhiyun 		{ {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
1619*4882a593Smuzhiyun 		{ {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
1620*4882a593Smuzhiyun 	},
1621*4882a593Smuzhiyun 	.ctlIndex_5G =  {
1622*4882a593Smuzhiyun 		0x10, 0x16, 0x18, 0x40, 0x46,
1623*4882a593Smuzhiyun 		0x48, 0x30, 0x36, 0x38
1624*4882a593Smuzhiyun 	},
1625*4882a593Smuzhiyun 	.ctl_freqbin_5G =  {
1626*4882a593Smuzhiyun 		{
1627*4882a593Smuzhiyun 			/* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1628*4882a593Smuzhiyun 			/* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
1629*4882a593Smuzhiyun 			/* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
1630*4882a593Smuzhiyun 			/* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
1631*4882a593Smuzhiyun 			/* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
1632*4882a593Smuzhiyun 			/* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
1633*4882a593Smuzhiyun 			/* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
1634*4882a593Smuzhiyun 			/* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
1635*4882a593Smuzhiyun 		},
1636*4882a593Smuzhiyun 		{
1637*4882a593Smuzhiyun 			/* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1638*4882a593Smuzhiyun 			/* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
1639*4882a593Smuzhiyun 			/* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
1640*4882a593Smuzhiyun 			/* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
1641*4882a593Smuzhiyun 			/* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
1642*4882a593Smuzhiyun 			/* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
1643*4882a593Smuzhiyun 			/* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
1644*4882a593Smuzhiyun 			/* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
1645*4882a593Smuzhiyun 		},
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 		{
1648*4882a593Smuzhiyun 			/* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
1649*4882a593Smuzhiyun 			/* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
1650*4882a593Smuzhiyun 			/* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
1651*4882a593Smuzhiyun 			/* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
1652*4882a593Smuzhiyun 			/* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
1653*4882a593Smuzhiyun 			/* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
1654*4882a593Smuzhiyun 			/* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
1655*4882a593Smuzhiyun 			/* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
1656*4882a593Smuzhiyun 		},
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 		{
1659*4882a593Smuzhiyun 			/* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1660*4882a593Smuzhiyun 			/* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
1661*4882a593Smuzhiyun 			/* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
1662*4882a593Smuzhiyun 			/* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
1663*4882a593Smuzhiyun 			/* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
1664*4882a593Smuzhiyun 			/* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
1665*4882a593Smuzhiyun 			/* Data[3].ctlEdges[6].bChannel */ 0xFF,
1666*4882a593Smuzhiyun 			/* Data[3].ctlEdges[7].bChannel */ 0xFF,
1667*4882a593Smuzhiyun 		},
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 		{
1670*4882a593Smuzhiyun 			/* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1671*4882a593Smuzhiyun 			/* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
1672*4882a593Smuzhiyun 			/* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
1673*4882a593Smuzhiyun 			/* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
1674*4882a593Smuzhiyun 			/* Data[4].ctlEdges[4].bChannel */ 0xFF,
1675*4882a593Smuzhiyun 			/* Data[4].ctlEdges[5].bChannel */ 0xFF,
1676*4882a593Smuzhiyun 			/* Data[4].ctlEdges[6].bChannel */ 0xFF,
1677*4882a593Smuzhiyun 			/* Data[4].ctlEdges[7].bChannel */ 0xFF,
1678*4882a593Smuzhiyun 		},
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 		{
1681*4882a593Smuzhiyun 			/* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
1682*4882a593Smuzhiyun 			/* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
1683*4882a593Smuzhiyun 			/* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
1684*4882a593Smuzhiyun 			/* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
1685*4882a593Smuzhiyun 			/* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
1686*4882a593Smuzhiyun 			/* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
1687*4882a593Smuzhiyun 			/* Data[5].ctlEdges[6].bChannel */ 0xFF,
1688*4882a593Smuzhiyun 			/* Data[5].ctlEdges[7].bChannel */ 0xFF
1689*4882a593Smuzhiyun 		},
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 		{
1692*4882a593Smuzhiyun 			/* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1693*4882a593Smuzhiyun 			/* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
1694*4882a593Smuzhiyun 			/* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
1695*4882a593Smuzhiyun 			/* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
1696*4882a593Smuzhiyun 			/* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
1697*4882a593Smuzhiyun 			/* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
1698*4882a593Smuzhiyun 			/* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
1699*4882a593Smuzhiyun 			/* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
1700*4882a593Smuzhiyun 		},
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 		{
1703*4882a593Smuzhiyun 			/* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
1704*4882a593Smuzhiyun 			/* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
1705*4882a593Smuzhiyun 			/* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
1706*4882a593Smuzhiyun 			/* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
1707*4882a593Smuzhiyun 			/* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
1708*4882a593Smuzhiyun 			/* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
1709*4882a593Smuzhiyun 			/* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
1710*4882a593Smuzhiyun 			/* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
1711*4882a593Smuzhiyun 		},
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 		{
1714*4882a593Smuzhiyun 			/* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
1715*4882a593Smuzhiyun 			/* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
1716*4882a593Smuzhiyun 			/* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
1717*4882a593Smuzhiyun 			/* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
1718*4882a593Smuzhiyun 			/* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
1719*4882a593Smuzhiyun 			/* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
1720*4882a593Smuzhiyun 			/* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
1721*4882a593Smuzhiyun 			/* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
1722*4882a593Smuzhiyun 		}
1723*4882a593Smuzhiyun 	},
1724*4882a593Smuzhiyun 	.ctlPowerData_5G = {
1725*4882a593Smuzhiyun 		{
1726*4882a593Smuzhiyun 			{
1727*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1728*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1729*4882a593Smuzhiyun 			}
1730*4882a593Smuzhiyun 		},
1731*4882a593Smuzhiyun 		{
1732*4882a593Smuzhiyun 			{
1733*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1734*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1735*4882a593Smuzhiyun 			}
1736*4882a593Smuzhiyun 		},
1737*4882a593Smuzhiyun 		{
1738*4882a593Smuzhiyun 			{
1739*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
1740*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1741*4882a593Smuzhiyun 			}
1742*4882a593Smuzhiyun 		},
1743*4882a593Smuzhiyun 		{
1744*4882a593Smuzhiyun 			{
1745*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1746*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
1747*4882a593Smuzhiyun 			}
1748*4882a593Smuzhiyun 		},
1749*4882a593Smuzhiyun 		{
1750*4882a593Smuzhiyun 			{
1751*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1752*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
1753*4882a593Smuzhiyun 			}
1754*4882a593Smuzhiyun 		},
1755*4882a593Smuzhiyun 		{
1756*4882a593Smuzhiyun 			{
1757*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1758*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
1759*4882a593Smuzhiyun 			}
1760*4882a593Smuzhiyun 		},
1761*4882a593Smuzhiyun 		{
1762*4882a593Smuzhiyun 			{
1763*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1764*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
1765*4882a593Smuzhiyun 			}
1766*4882a593Smuzhiyun 		},
1767*4882a593Smuzhiyun 		{
1768*4882a593Smuzhiyun 			{
1769*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
1770*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
1771*4882a593Smuzhiyun 			}
1772*4882a593Smuzhiyun 		},
1773*4882a593Smuzhiyun 		{
1774*4882a593Smuzhiyun 			{
1775*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
1776*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
1777*4882a593Smuzhiyun 			}
1778*4882a593Smuzhiyun 		},
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun static const struct ar9300_eeprom ar9300_x112 = {
1784*4882a593Smuzhiyun 	.eepromVersion = 2,
1785*4882a593Smuzhiyun 	.templateVersion = 5,
1786*4882a593Smuzhiyun 	.macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
1787*4882a593Smuzhiyun 	.custData = {"x112-041-f0000"},
1788*4882a593Smuzhiyun 	.baseEepHeader = {
1789*4882a593Smuzhiyun 		.regDmn = { LE16(0), LE16(0x1f) },
1790*4882a593Smuzhiyun 		.txrxMask =  0x77, /* 4 bits tx and 4 bits rx */
1791*4882a593Smuzhiyun 		.opCapFlags = {
1792*4882a593Smuzhiyun 			.opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
1793*4882a593Smuzhiyun 			.eepMisc = AR9300_EEPMISC_LITTLE_ENDIAN,
1794*4882a593Smuzhiyun 		},
1795*4882a593Smuzhiyun 		.rfSilent = 0,
1796*4882a593Smuzhiyun 		.blueToothOptions = 0,
1797*4882a593Smuzhiyun 		.deviceCap = 0,
1798*4882a593Smuzhiyun 		.deviceType = 5, /* takes lower byte in eeprom location */
1799*4882a593Smuzhiyun 		.pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
1800*4882a593Smuzhiyun 		.params_for_tuning_caps = {0, 0},
1801*4882a593Smuzhiyun 		.featureEnable = 0x0d,
1802*4882a593Smuzhiyun 		/*
1803*4882a593Smuzhiyun 		 * bit0 - enable tx temp comp - disabled
1804*4882a593Smuzhiyun 		 * bit1 - enable tx volt comp - disabled
1805*4882a593Smuzhiyun 		 * bit2 - enable fastclock - enabled
1806*4882a593Smuzhiyun 		 * bit3 - enable doubling - enabled
1807*4882a593Smuzhiyun 		 * bit4 - enable internal regulator - disabled
1808*4882a593Smuzhiyun 		 * bit5 - enable pa predistortion - disabled
1809*4882a593Smuzhiyun 		 */
1810*4882a593Smuzhiyun 		.miscConfiguration = 0, /* bit0 - turn down drivestrength */
1811*4882a593Smuzhiyun 		.eepromWriteEnableGpio = 6,
1812*4882a593Smuzhiyun 		.wlanDisableGpio = 0,
1813*4882a593Smuzhiyun 		.wlanLedGpio = 8,
1814*4882a593Smuzhiyun 		.rxBandSelectGpio = 0xff,
1815*4882a593Smuzhiyun 		.txrxgain = 0x0,
1816*4882a593Smuzhiyun 		.swreg = 0,
1817*4882a593Smuzhiyun 	},
1818*4882a593Smuzhiyun 	.modalHeader2G = {
1819*4882a593Smuzhiyun 		/* ar9300_modal_eep_header  2g */
1820*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b(4 bits per setting) */
1821*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x110),
1822*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
1823*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x22222),
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 		/*
1826*4882a593Smuzhiyun 		 * antCtrlChain[ar9300_max_chains]; 6 idle, t, r,
1827*4882a593Smuzhiyun 		 * rx1, rx12, b (2 bits each)
1828*4882a593Smuzhiyun 		 */
1829*4882a593Smuzhiyun 		.antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 		/*
1832*4882a593Smuzhiyun 		 * xatten1DB[AR9300_max_chains];  3 xatten1_db
1833*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 5:0)
1834*4882a593Smuzhiyun 		 */
1835*4882a593Smuzhiyun 		.xatten1DB = {0x1b, 0x1b, 0x1b},
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 		/*
1838*4882a593Smuzhiyun 		 * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
1839*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 16:12
1840*4882a593Smuzhiyun 		 */
1841*4882a593Smuzhiyun 		.xatten1Margin = {0x15, 0x15, 0x15},
1842*4882a593Smuzhiyun 		.tempSlope = 50,
1843*4882a593Smuzhiyun 		.voltSlope = 0,
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 		/*
1846*4882a593Smuzhiyun 		 * spurChans[OSPrey_eeprom_modal_sPURS]; spur
1847*4882a593Smuzhiyun 		 * channels in usual fbin coding format
1848*4882a593Smuzhiyun 		 */
1849*4882a593Smuzhiyun 		.spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 		/*
1852*4882a593Smuzhiyun 		 * noiseFloorThreshch[ar9300_max_cHAINS]; 3 Check
1853*4882a593Smuzhiyun 		 * if the register is per chain
1854*4882a593Smuzhiyun 		 */
1855*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
1856*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
1857*4882a593Smuzhiyun 		.quick_drop = 0,
1858*4882a593Smuzhiyun 		.xpaBiasLvl = 0,
1859*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
1860*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
1861*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
1862*4882a593Smuzhiyun 		.antennaGain = 0,
1863*4882a593Smuzhiyun 		.switchSettling = 0x2c,
1864*4882a593Smuzhiyun 		.adcDesiredSize = -30,
1865*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
1866*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
1867*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
1868*4882a593Smuzhiyun 		.thresh62 = 28,
1869*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0c80c080),
1870*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x0080c080),
1871*4882a593Smuzhiyun 		.switchcomspdt = 0,
1872*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
1873*4882a593Smuzhiyun 		.futureModal = {
1874*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
1875*4882a593Smuzhiyun 		},
1876*4882a593Smuzhiyun 	},
1877*4882a593Smuzhiyun 	.base_ext1 = {
1878*4882a593Smuzhiyun 		.ant_div_control = 0,
1879*4882a593Smuzhiyun 		.future = {0, 0},
1880*4882a593Smuzhiyun 		.tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
1881*4882a593Smuzhiyun 	},
1882*4882a593Smuzhiyun 	.calFreqPier2G = {
1883*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1884*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
1885*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1),
1886*4882a593Smuzhiyun 	},
1887*4882a593Smuzhiyun 	/* ar9300_cal_data_per_freq_op_loop 2g */
1888*4882a593Smuzhiyun 	.calPierData2G = {
1889*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
1890*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
1891*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
1892*4882a593Smuzhiyun 	},
1893*4882a593Smuzhiyun 	.calTarget_freqbin_Cck = {
1894*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1895*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1),
1896*4882a593Smuzhiyun 	},
1897*4882a593Smuzhiyun 	.calTarget_freqbin_2G = {
1898*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1899*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
1900*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
1901*4882a593Smuzhiyun 	},
1902*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT20 = {
1903*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1904*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
1905*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
1906*4882a593Smuzhiyun 	},
1907*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT40 = {
1908*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
1909*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
1910*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
1911*4882a593Smuzhiyun 	},
1912*4882a593Smuzhiyun 	.calTargetPowerCck = {
1913*4882a593Smuzhiyun 		/* 1L-5L,5S,11L,11s */
1914*4882a593Smuzhiyun 		{ {38, 38, 38, 38} },
1915*4882a593Smuzhiyun 		{ {38, 38, 38, 38} },
1916*4882a593Smuzhiyun 	},
1917*4882a593Smuzhiyun 	.calTargetPower2G = {
1918*4882a593Smuzhiyun 		/* 6-24,36,48,54 */
1919*4882a593Smuzhiyun 		{ {38, 38, 36, 34} },
1920*4882a593Smuzhiyun 		{ {38, 38, 36, 34} },
1921*4882a593Smuzhiyun 		{ {38, 38, 34, 32} },
1922*4882a593Smuzhiyun 	},
1923*4882a593Smuzhiyun 	.calTargetPower2GHT20 = {
1924*4882a593Smuzhiyun 		{ {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
1925*4882a593Smuzhiyun 		{ {36, 36, 36, 36, 36, 34, 36, 34, 32, 30, 30, 30, 28, 26} },
1926*4882a593Smuzhiyun 		{ {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
1927*4882a593Smuzhiyun 	},
1928*4882a593Smuzhiyun 	.calTargetPower2GHT40 = {
1929*4882a593Smuzhiyun 		{ {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
1930*4882a593Smuzhiyun 		{ {36, 36, 36, 36, 34, 32, 34, 32, 30, 28, 28, 28, 28, 24} },
1931*4882a593Smuzhiyun 		{ {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
1932*4882a593Smuzhiyun 	},
1933*4882a593Smuzhiyun 	.ctlIndex_2G =  {
1934*4882a593Smuzhiyun 		0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
1935*4882a593Smuzhiyun 		0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
1936*4882a593Smuzhiyun 	},
1937*4882a593Smuzhiyun 	.ctl_freqbin_2G = {
1938*4882a593Smuzhiyun 		{
1939*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
1940*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
1941*4882a593Smuzhiyun 			FREQ2FBIN(2457, 1),
1942*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1)
1943*4882a593Smuzhiyun 		},
1944*4882a593Smuzhiyun 		{
1945*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
1946*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
1947*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
1948*4882a593Smuzhiyun 			0xFF,
1949*4882a593Smuzhiyun 		},
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 		{
1952*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
1953*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
1954*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
1955*4882a593Smuzhiyun 			0xFF,
1956*4882a593Smuzhiyun 		},
1957*4882a593Smuzhiyun 		{
1958*4882a593Smuzhiyun 			FREQ2FBIN(2422, 1),
1959*4882a593Smuzhiyun 			FREQ2FBIN(2427, 1),
1960*4882a593Smuzhiyun 			FREQ2FBIN(2447, 1),
1961*4882a593Smuzhiyun 			FREQ2FBIN(2452, 1)
1962*4882a593Smuzhiyun 		},
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 		{
1965*4882a593Smuzhiyun 			/* Data[4].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
1966*4882a593Smuzhiyun 			/* Data[4].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
1967*4882a593Smuzhiyun 			/* Data[4].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
1968*4882a593Smuzhiyun 			/* Data[4].ctledges[3].bchannel */ FREQ2FBIN(2484, 1),
1969*4882a593Smuzhiyun 		},
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 		{
1972*4882a593Smuzhiyun 			/* Data[5].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
1973*4882a593Smuzhiyun 			/* Data[5].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
1974*4882a593Smuzhiyun 			/* Data[5].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
1975*4882a593Smuzhiyun 			0,
1976*4882a593Smuzhiyun 		},
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 		{
1979*4882a593Smuzhiyun 			/* Data[6].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
1980*4882a593Smuzhiyun 			/* Data[6].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
1981*4882a593Smuzhiyun 			FREQ2FBIN(2472, 1),
1982*4882a593Smuzhiyun 			0,
1983*4882a593Smuzhiyun 		},
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 		{
1986*4882a593Smuzhiyun 			/* Data[7].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
1987*4882a593Smuzhiyun 			/* Data[7].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
1988*4882a593Smuzhiyun 			/* Data[7].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
1989*4882a593Smuzhiyun 			/* Data[7].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
1990*4882a593Smuzhiyun 		},
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 		{
1993*4882a593Smuzhiyun 			/* Data[8].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
1994*4882a593Smuzhiyun 			/* Data[8].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
1995*4882a593Smuzhiyun 			/* Data[8].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
1996*4882a593Smuzhiyun 		},
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 		{
1999*4882a593Smuzhiyun 			/* Data[9].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
2000*4882a593Smuzhiyun 			/* Data[9].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
2001*4882a593Smuzhiyun 			/* Data[9].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
2002*4882a593Smuzhiyun 			0
2003*4882a593Smuzhiyun 		},
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 		{
2006*4882a593Smuzhiyun 			/* Data[10].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
2007*4882a593Smuzhiyun 			/* Data[10].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
2008*4882a593Smuzhiyun 			/* Data[10].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
2009*4882a593Smuzhiyun 			0
2010*4882a593Smuzhiyun 		},
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 		{
2013*4882a593Smuzhiyun 			/* Data[11].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
2014*4882a593Smuzhiyun 			/* Data[11].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
2015*4882a593Smuzhiyun 			/* Data[11].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
2016*4882a593Smuzhiyun 			/* Data[11].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
2017*4882a593Smuzhiyun 		}
2018*4882a593Smuzhiyun 	},
2019*4882a593Smuzhiyun 	.ctlPowerData_2G = {
2020*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2021*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2022*4882a593Smuzhiyun 		{ { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 		{ { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
2025*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2026*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
2029*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2030*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2033*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
2034*4882a593Smuzhiyun 		{ { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
2035*4882a593Smuzhiyun 	},
2036*4882a593Smuzhiyun 	.modalHeader5G = {
2037*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b (4 bits per setting) */
2038*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x110),
2039*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
2040*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x22222),
2041*4882a593Smuzhiyun 		/* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
2042*4882a593Smuzhiyun 		.antCtrlChain = {
2043*4882a593Smuzhiyun 			LE16(0x0), LE16(0x0), LE16(0x0),
2044*4882a593Smuzhiyun 		},
2045*4882a593Smuzhiyun 		/* xatten1DB 3 xatten1_db for ar9280 (0xa20c/b20c 5:0) */
2046*4882a593Smuzhiyun 		.xatten1DB = {0x13, 0x19, 0x17},
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 		/*
2049*4882a593Smuzhiyun 		 * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
2050*4882a593Smuzhiyun 		 * for merlin (0xa20c/b20c 16:12
2051*4882a593Smuzhiyun 		 */
2052*4882a593Smuzhiyun 		.xatten1Margin = {0x19, 0x19, 0x19},
2053*4882a593Smuzhiyun 		.tempSlope = 70,
2054*4882a593Smuzhiyun 		.voltSlope = 15,
2055*4882a593Smuzhiyun 		/* spurChans spur channels in usual fbin coding format */
2056*4882a593Smuzhiyun 		.spurChans = {0, 0, 0, 0, 0},
2057*4882a593Smuzhiyun 		/* noiseFloorThreshch check if the register is per chain */
2058*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
2059*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
2060*4882a593Smuzhiyun 		.quick_drop = 0,
2061*4882a593Smuzhiyun 		.xpaBiasLvl = 0,
2062*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
2063*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
2064*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
2065*4882a593Smuzhiyun 		.antennaGain = 0,
2066*4882a593Smuzhiyun 		.switchSettling = 0x2d,
2067*4882a593Smuzhiyun 		.adcDesiredSize = -30,
2068*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
2069*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
2070*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
2071*4882a593Smuzhiyun 		.thresh62 = 28,
2072*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0cf0e0e0),
2073*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x6cf0e0e0),
2074*4882a593Smuzhiyun 		.switchcomspdt = 0,
2075*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
2076*4882a593Smuzhiyun 		.futureModal = {
2077*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
2078*4882a593Smuzhiyun 		},
2079*4882a593Smuzhiyun 	},
2080*4882a593Smuzhiyun 	.base_ext2 = {
2081*4882a593Smuzhiyun 		.tempSlopeLow = 72,
2082*4882a593Smuzhiyun 		.tempSlopeHigh = 105,
2083*4882a593Smuzhiyun 		.xatten1DBLow = {0x10, 0x14, 0x10},
2084*4882a593Smuzhiyun 		.xatten1MarginLow = {0x19, 0x19 , 0x19},
2085*4882a593Smuzhiyun 		.xatten1DBHigh = {0x1d, 0x20, 0x24},
2086*4882a593Smuzhiyun 		.xatten1MarginHigh = {0x10, 0x10, 0x10}
2087*4882a593Smuzhiyun 	},
2088*4882a593Smuzhiyun 	.calFreqPier5G = {
2089*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
2090*4882a593Smuzhiyun 		FREQ2FBIN(5220, 0),
2091*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
2092*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
2093*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
2094*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
2095*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
2096*4882a593Smuzhiyun 		FREQ2FBIN(5785, 0)
2097*4882a593Smuzhiyun 	},
2098*4882a593Smuzhiyun 	.calPierData5G = {
2099*4882a593Smuzhiyun 		{
2100*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2101*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2102*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2103*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2104*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2105*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2106*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2107*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2108*4882a593Smuzhiyun 		},
2109*4882a593Smuzhiyun 		{
2110*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2111*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2112*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2113*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2114*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2115*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2116*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2117*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2118*4882a593Smuzhiyun 		},
2119*4882a593Smuzhiyun 		{
2120*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2121*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2122*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2123*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2124*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2125*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2126*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2127*4882a593Smuzhiyun 			{0, 0, 0, 0, 0},
2128*4882a593Smuzhiyun 		},
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	},
2131*4882a593Smuzhiyun 	.calTarget_freqbin_5G = {
2132*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
2133*4882a593Smuzhiyun 		FREQ2FBIN(5220, 0),
2134*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
2135*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
2136*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
2137*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
2138*4882a593Smuzhiyun 		FREQ2FBIN(5725, 0),
2139*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
2140*4882a593Smuzhiyun 	},
2141*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT20 = {
2142*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
2143*4882a593Smuzhiyun 		FREQ2FBIN(5220, 0),
2144*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
2145*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
2146*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
2147*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
2148*4882a593Smuzhiyun 		FREQ2FBIN(5725, 0),
2149*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
2150*4882a593Smuzhiyun 	},
2151*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT40 = {
2152*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
2153*4882a593Smuzhiyun 		FREQ2FBIN(5220, 0),
2154*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
2155*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
2156*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
2157*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
2158*4882a593Smuzhiyun 		FREQ2FBIN(5725, 0),
2159*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
2160*4882a593Smuzhiyun 	},
2161*4882a593Smuzhiyun 	.calTargetPower5G = {
2162*4882a593Smuzhiyun 		/* 6-24,36,48,54 */
2163*4882a593Smuzhiyun 		{ {32, 32, 28, 26} },
2164*4882a593Smuzhiyun 		{ {32, 32, 28, 26} },
2165*4882a593Smuzhiyun 		{ {32, 32, 28, 26} },
2166*4882a593Smuzhiyun 		{ {32, 32, 26, 24} },
2167*4882a593Smuzhiyun 		{ {32, 32, 26, 24} },
2168*4882a593Smuzhiyun 		{ {32, 32, 24, 22} },
2169*4882a593Smuzhiyun 		{ {30, 30, 24, 22} },
2170*4882a593Smuzhiyun 		{ {30, 30, 24, 22} },
2171*4882a593Smuzhiyun 	},
2172*4882a593Smuzhiyun 	.calTargetPower5GHT20 = {
2173*4882a593Smuzhiyun 		/*
2174*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
2175*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
2176*4882a593Smuzhiyun 		 */
2177*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
2178*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
2179*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
2180*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 22, 22, 20, 20} },
2181*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 20, 18, 16, 16} },
2182*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 28, 26, 32, 24, 20, 16, 18, 16, 14, 14} },
2183*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
2184*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
2185*4882a593Smuzhiyun 	},
2186*4882a593Smuzhiyun 	.calTargetPower5GHT40 =  {
2187*4882a593Smuzhiyun 		/*
2188*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
2189*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
2190*4882a593Smuzhiyun 		 */
2191*4882a593Smuzhiyun 		{ {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
2192*4882a593Smuzhiyun 		{ {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
2193*4882a593Smuzhiyun 		{ {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
2194*4882a593Smuzhiyun 		{ {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 22, 22, 20, 20} },
2195*4882a593Smuzhiyun 		{ {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 20, 18, 16, 16} },
2196*4882a593Smuzhiyun 		{ {32, 32, 32, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
2197*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
2198*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
2199*4882a593Smuzhiyun 	},
2200*4882a593Smuzhiyun 	.ctlIndex_5G =  {
2201*4882a593Smuzhiyun 		0x10, 0x16, 0x18, 0x40, 0x46,
2202*4882a593Smuzhiyun 		0x48, 0x30, 0x36, 0x38
2203*4882a593Smuzhiyun 	},
2204*4882a593Smuzhiyun 	.ctl_freqbin_5G =  {
2205*4882a593Smuzhiyun 		{
2206*4882a593Smuzhiyun 			/* Data[0].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
2207*4882a593Smuzhiyun 			/* Data[0].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
2208*4882a593Smuzhiyun 			/* Data[0].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
2209*4882a593Smuzhiyun 			/* Data[0].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
2210*4882a593Smuzhiyun 			/* Data[0].ctledges[4].bchannel */ FREQ2FBIN(5600, 0),
2211*4882a593Smuzhiyun 			/* Data[0].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
2212*4882a593Smuzhiyun 			/* Data[0].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
2213*4882a593Smuzhiyun 			/* Data[0].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
2214*4882a593Smuzhiyun 		},
2215*4882a593Smuzhiyun 		{
2216*4882a593Smuzhiyun 			/* Data[1].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
2217*4882a593Smuzhiyun 			/* Data[1].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
2218*4882a593Smuzhiyun 			/* Data[1].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
2219*4882a593Smuzhiyun 			/* Data[1].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
2220*4882a593Smuzhiyun 			/* Data[1].ctledges[4].bchannel */ FREQ2FBIN(5520, 0),
2221*4882a593Smuzhiyun 			/* Data[1].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
2222*4882a593Smuzhiyun 			/* Data[1].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
2223*4882a593Smuzhiyun 			/* Data[1].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
2224*4882a593Smuzhiyun 		},
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 		{
2227*4882a593Smuzhiyun 			/* Data[2].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
2228*4882a593Smuzhiyun 			/* Data[2].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
2229*4882a593Smuzhiyun 			/* Data[2].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
2230*4882a593Smuzhiyun 			/* Data[2].ctledges[3].bchannel */ FREQ2FBIN(5310, 0),
2231*4882a593Smuzhiyun 			/* Data[2].ctledges[4].bchannel */ FREQ2FBIN(5510, 0),
2232*4882a593Smuzhiyun 			/* Data[2].ctledges[5].bchannel */ FREQ2FBIN(5550, 0),
2233*4882a593Smuzhiyun 			/* Data[2].ctledges[6].bchannel */ FREQ2FBIN(5670, 0),
2234*4882a593Smuzhiyun 			/* Data[2].ctledges[7].bchannel */ FREQ2FBIN(5755, 0)
2235*4882a593Smuzhiyun 		},
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 		{
2238*4882a593Smuzhiyun 			/* Data[3].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
2239*4882a593Smuzhiyun 			/* Data[3].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
2240*4882a593Smuzhiyun 			/* Data[3].ctledges[2].bchannel */ FREQ2FBIN(5260, 0),
2241*4882a593Smuzhiyun 			/* Data[3].ctledges[3].bchannel */ FREQ2FBIN(5320, 0),
2242*4882a593Smuzhiyun 			/* Data[3].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
2243*4882a593Smuzhiyun 			/* Data[3].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
2244*4882a593Smuzhiyun 			/* Data[3].ctledges[6].bchannel */ 0xFF,
2245*4882a593Smuzhiyun 			/* Data[3].ctledges[7].bchannel */ 0xFF,
2246*4882a593Smuzhiyun 		},
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 		{
2249*4882a593Smuzhiyun 			/* Data[4].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
2250*4882a593Smuzhiyun 			/* Data[4].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
2251*4882a593Smuzhiyun 			/* Data[4].ctledges[2].bchannel */ FREQ2FBIN(5500, 0),
2252*4882a593Smuzhiyun 			/* Data[4].ctledges[3].bchannel */ FREQ2FBIN(5700, 0),
2253*4882a593Smuzhiyun 			/* Data[4].ctledges[4].bchannel */ 0xFF,
2254*4882a593Smuzhiyun 			/* Data[4].ctledges[5].bchannel */ 0xFF,
2255*4882a593Smuzhiyun 			/* Data[4].ctledges[6].bchannel */ 0xFF,
2256*4882a593Smuzhiyun 			/* Data[4].ctledges[7].bchannel */ 0xFF,
2257*4882a593Smuzhiyun 		},
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 		{
2260*4882a593Smuzhiyun 			/* Data[5].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
2261*4882a593Smuzhiyun 			/* Data[5].ctledges[1].bchannel */ FREQ2FBIN(5270, 0),
2262*4882a593Smuzhiyun 			/* Data[5].ctledges[2].bchannel */ FREQ2FBIN(5310, 0),
2263*4882a593Smuzhiyun 			/* Data[5].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
2264*4882a593Smuzhiyun 			/* Data[5].ctledges[4].bchannel */ FREQ2FBIN(5590, 0),
2265*4882a593Smuzhiyun 			/* Data[5].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
2266*4882a593Smuzhiyun 			/* Data[5].ctledges[6].bchannel */ 0xFF,
2267*4882a593Smuzhiyun 			/* Data[5].ctledges[7].bchannel */ 0xFF
2268*4882a593Smuzhiyun 		},
2269*4882a593Smuzhiyun 
2270*4882a593Smuzhiyun 		{
2271*4882a593Smuzhiyun 			/* Data[6].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
2272*4882a593Smuzhiyun 			/* Data[6].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
2273*4882a593Smuzhiyun 			/* Data[6].ctledges[2].bchannel */ FREQ2FBIN(5220, 0),
2274*4882a593Smuzhiyun 			/* Data[6].ctledges[3].bchannel */ FREQ2FBIN(5260, 0),
2275*4882a593Smuzhiyun 			/* Data[6].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
2276*4882a593Smuzhiyun 			/* Data[6].ctledges[5].bchannel */ FREQ2FBIN(5600, 0),
2277*4882a593Smuzhiyun 			/* Data[6].ctledges[6].bchannel */ FREQ2FBIN(5700, 0),
2278*4882a593Smuzhiyun 			/* Data[6].ctledges[7].bchannel */ FREQ2FBIN(5745, 0)
2279*4882a593Smuzhiyun 		},
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 		{
2282*4882a593Smuzhiyun 			/* Data[7].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
2283*4882a593Smuzhiyun 			/* Data[7].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
2284*4882a593Smuzhiyun 			/* Data[7].ctledges[2].bchannel */ FREQ2FBIN(5320, 0),
2285*4882a593Smuzhiyun 			/* Data[7].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
2286*4882a593Smuzhiyun 			/* Data[7].ctledges[4].bchannel */ FREQ2FBIN(5560, 0),
2287*4882a593Smuzhiyun 			/* Data[7].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
2288*4882a593Smuzhiyun 			/* Data[7].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
2289*4882a593Smuzhiyun 			/* Data[7].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
2290*4882a593Smuzhiyun 		},
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 		{
2293*4882a593Smuzhiyun 			/* Data[8].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
2294*4882a593Smuzhiyun 			/* Data[8].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
2295*4882a593Smuzhiyun 			/* Data[8].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
2296*4882a593Smuzhiyun 			/* Data[8].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
2297*4882a593Smuzhiyun 			/* Data[8].ctledges[4].bchannel */ FREQ2FBIN(5550, 0),
2298*4882a593Smuzhiyun 			/* Data[8].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
2299*4882a593Smuzhiyun 			/* Data[8].ctledges[6].bchannel */ FREQ2FBIN(5755, 0),
2300*4882a593Smuzhiyun 			/* Data[8].ctledges[7].bchannel */ FREQ2FBIN(5795, 0)
2301*4882a593Smuzhiyun 		}
2302*4882a593Smuzhiyun 	},
2303*4882a593Smuzhiyun 	.ctlPowerData_5G = {
2304*4882a593Smuzhiyun 		{
2305*4882a593Smuzhiyun 			{
2306*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2307*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2308*4882a593Smuzhiyun 			}
2309*4882a593Smuzhiyun 		},
2310*4882a593Smuzhiyun 		{
2311*4882a593Smuzhiyun 			{
2312*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2313*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2314*4882a593Smuzhiyun 			}
2315*4882a593Smuzhiyun 		},
2316*4882a593Smuzhiyun 		{
2317*4882a593Smuzhiyun 			{
2318*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
2319*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2320*4882a593Smuzhiyun 			}
2321*4882a593Smuzhiyun 		},
2322*4882a593Smuzhiyun 		{
2323*4882a593Smuzhiyun 			{
2324*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2325*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
2326*4882a593Smuzhiyun 			}
2327*4882a593Smuzhiyun 		},
2328*4882a593Smuzhiyun 		{
2329*4882a593Smuzhiyun 			{
2330*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2331*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
2332*4882a593Smuzhiyun 			}
2333*4882a593Smuzhiyun 		},
2334*4882a593Smuzhiyun 		{
2335*4882a593Smuzhiyun 			{
2336*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2337*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
2338*4882a593Smuzhiyun 			}
2339*4882a593Smuzhiyun 		},
2340*4882a593Smuzhiyun 		{
2341*4882a593Smuzhiyun 			{
2342*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2343*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2344*4882a593Smuzhiyun 			}
2345*4882a593Smuzhiyun 		},
2346*4882a593Smuzhiyun 		{
2347*4882a593Smuzhiyun 			{
2348*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
2349*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2350*4882a593Smuzhiyun 			}
2351*4882a593Smuzhiyun 		},
2352*4882a593Smuzhiyun 		{
2353*4882a593Smuzhiyun 			{
2354*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
2355*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
2356*4882a593Smuzhiyun 			}
2357*4882a593Smuzhiyun 		},
2358*4882a593Smuzhiyun 	}
2359*4882a593Smuzhiyun };
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun static const struct ar9300_eeprom ar9300_h116 = {
2362*4882a593Smuzhiyun 	.eepromVersion = 2,
2363*4882a593Smuzhiyun 	.templateVersion = 4,
2364*4882a593Smuzhiyun 	.macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
2365*4882a593Smuzhiyun 	.custData = {"h116-041-f0000"},
2366*4882a593Smuzhiyun 	.baseEepHeader = {
2367*4882a593Smuzhiyun 		.regDmn = { LE16(0), LE16(0x1f) },
2368*4882a593Smuzhiyun 		.txrxMask =  0x33, /* 4 bits tx and 4 bits rx */
2369*4882a593Smuzhiyun 		.opCapFlags = {
2370*4882a593Smuzhiyun 			.opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
2371*4882a593Smuzhiyun 			.eepMisc = AR9300_EEPMISC_LITTLE_ENDIAN,
2372*4882a593Smuzhiyun 		},
2373*4882a593Smuzhiyun 		.rfSilent = 0,
2374*4882a593Smuzhiyun 		.blueToothOptions = 0,
2375*4882a593Smuzhiyun 		.deviceCap = 0,
2376*4882a593Smuzhiyun 		.deviceType = 5, /* takes lower byte in eeprom location */
2377*4882a593Smuzhiyun 		.pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
2378*4882a593Smuzhiyun 		.params_for_tuning_caps = {0, 0},
2379*4882a593Smuzhiyun 		.featureEnable = 0x0d,
2380*4882a593Smuzhiyun 		 /*
2381*4882a593Smuzhiyun 		  * bit0 - enable tx temp comp - disabled
2382*4882a593Smuzhiyun 		  * bit1 - enable tx volt comp - disabled
2383*4882a593Smuzhiyun 		  * bit2 - enable fastClock - enabled
2384*4882a593Smuzhiyun 		  * bit3 - enable doubling - enabled
2385*4882a593Smuzhiyun 		  * bit4 - enable internal regulator - disabled
2386*4882a593Smuzhiyun 		  * bit5 - enable pa predistortion - disabled
2387*4882a593Smuzhiyun 		  */
2388*4882a593Smuzhiyun 		.miscConfiguration = 0, /* bit0 - turn down drivestrength */
2389*4882a593Smuzhiyun 		.eepromWriteEnableGpio = 6,
2390*4882a593Smuzhiyun 		.wlanDisableGpio = 0,
2391*4882a593Smuzhiyun 		.wlanLedGpio = 8,
2392*4882a593Smuzhiyun 		.rxBandSelectGpio = 0xff,
2393*4882a593Smuzhiyun 		.txrxgain = 0x10,
2394*4882a593Smuzhiyun 		.swreg = 0,
2395*4882a593Smuzhiyun 	 },
2396*4882a593Smuzhiyun 	.modalHeader2G = {
2397*4882a593Smuzhiyun 	/* ar9300_modal_eep_header  2g */
2398*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b(4 bits per setting) */
2399*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x110),
2400*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
2401*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x44444),
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun 		/*
2404*4882a593Smuzhiyun 		 * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
2405*4882a593Smuzhiyun 		 * rx1, rx12, b (2 bits each)
2406*4882a593Smuzhiyun 		 */
2407*4882a593Smuzhiyun 		.antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 		/*
2410*4882a593Smuzhiyun 		 * xatten1DB[AR9300_MAX_CHAINS];  3 xatten1_db
2411*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 5:0)
2412*4882a593Smuzhiyun 		 */
2413*4882a593Smuzhiyun 		.xatten1DB = {0x1f, 0x1f, 0x1f},
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 		/*
2416*4882a593Smuzhiyun 		 * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
2417*4882a593Smuzhiyun 		 * for ar9280 (0xa20c/b20c 16:12
2418*4882a593Smuzhiyun 		 */
2419*4882a593Smuzhiyun 		.xatten1Margin = {0x12, 0x12, 0x12},
2420*4882a593Smuzhiyun 		.tempSlope = 25,
2421*4882a593Smuzhiyun 		.voltSlope = 0,
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 		/*
2424*4882a593Smuzhiyun 		 * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
2425*4882a593Smuzhiyun 		 * channels in usual fbin coding format
2426*4882a593Smuzhiyun 		 */
2427*4882a593Smuzhiyun 		.spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 		/*
2430*4882a593Smuzhiyun 		 * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
2431*4882a593Smuzhiyun 		 * if the register is per chain
2432*4882a593Smuzhiyun 		 */
2433*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
2434*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
2435*4882a593Smuzhiyun 		.quick_drop = 0,
2436*4882a593Smuzhiyun 		.xpaBiasLvl = 0,
2437*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
2438*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
2439*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
2440*4882a593Smuzhiyun 		.antennaGain = 0,
2441*4882a593Smuzhiyun 		.switchSettling = 0x2c,
2442*4882a593Smuzhiyun 		.adcDesiredSize = -30,
2443*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
2444*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
2445*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
2446*4882a593Smuzhiyun 		.thresh62 = 28,
2447*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0c80C080),
2448*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x0080C080),
2449*4882a593Smuzhiyun 		.switchcomspdt = 0,
2450*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
2451*4882a593Smuzhiyun 		.futureModal = {
2452*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
2453*4882a593Smuzhiyun 		},
2454*4882a593Smuzhiyun 	 },
2455*4882a593Smuzhiyun 	 .base_ext1 = {
2456*4882a593Smuzhiyun 		.ant_div_control = 0,
2457*4882a593Smuzhiyun 		.future = {0, 0},
2458*4882a593Smuzhiyun 		.tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
2459*4882a593Smuzhiyun 	 },
2460*4882a593Smuzhiyun 	.calFreqPier2G = {
2461*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
2462*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
2463*4882a593Smuzhiyun 		FREQ2FBIN(2462, 1),
2464*4882a593Smuzhiyun 	 },
2465*4882a593Smuzhiyun 	/* ar9300_cal_data_per_freq_op_loop 2g */
2466*4882a593Smuzhiyun 	.calPierData2G = {
2467*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
2468*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
2469*4882a593Smuzhiyun 		{ {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
2470*4882a593Smuzhiyun 	 },
2471*4882a593Smuzhiyun 	.calTarget_freqbin_Cck = {
2472*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
2473*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1),
2474*4882a593Smuzhiyun 	 },
2475*4882a593Smuzhiyun 	.calTarget_freqbin_2G = {
2476*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
2477*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
2478*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
2479*4882a593Smuzhiyun 	 },
2480*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT20 = {
2481*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
2482*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
2483*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
2484*4882a593Smuzhiyun 	 },
2485*4882a593Smuzhiyun 	.calTarget_freqbin_2GHT40 = {
2486*4882a593Smuzhiyun 		FREQ2FBIN(2412, 1),
2487*4882a593Smuzhiyun 		FREQ2FBIN(2437, 1),
2488*4882a593Smuzhiyun 		FREQ2FBIN(2472, 1)
2489*4882a593Smuzhiyun 	 },
2490*4882a593Smuzhiyun 	.calTargetPowerCck = {
2491*4882a593Smuzhiyun 		 /* 1L-5L,5S,11L,11S */
2492*4882a593Smuzhiyun 		 { {34, 34, 34, 34} },
2493*4882a593Smuzhiyun 		 { {34, 34, 34, 34} },
2494*4882a593Smuzhiyun 	},
2495*4882a593Smuzhiyun 	.calTargetPower2G = {
2496*4882a593Smuzhiyun 		 /* 6-24,36,48,54 */
2497*4882a593Smuzhiyun 		 { {34, 34, 32, 32} },
2498*4882a593Smuzhiyun 		 { {34, 34, 32, 32} },
2499*4882a593Smuzhiyun 		 { {34, 34, 32, 32} },
2500*4882a593Smuzhiyun 	},
2501*4882a593Smuzhiyun 	.calTargetPower2GHT20 = {
2502*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
2503*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
2504*4882a593Smuzhiyun 		{ {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
2505*4882a593Smuzhiyun 	},
2506*4882a593Smuzhiyun 	.calTargetPower2GHT40 = {
2507*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
2508*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
2509*4882a593Smuzhiyun 		{ {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
2510*4882a593Smuzhiyun 	},
2511*4882a593Smuzhiyun 	.ctlIndex_2G =  {
2512*4882a593Smuzhiyun 		0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
2513*4882a593Smuzhiyun 		0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
2514*4882a593Smuzhiyun 	},
2515*4882a593Smuzhiyun 	.ctl_freqbin_2G = {
2516*4882a593Smuzhiyun 		{
2517*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
2518*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
2519*4882a593Smuzhiyun 			FREQ2FBIN(2457, 1),
2520*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1)
2521*4882a593Smuzhiyun 		},
2522*4882a593Smuzhiyun 		{
2523*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
2524*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
2525*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
2526*4882a593Smuzhiyun 			0xFF,
2527*4882a593Smuzhiyun 		},
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 		{
2530*4882a593Smuzhiyun 			FREQ2FBIN(2412, 1),
2531*4882a593Smuzhiyun 			FREQ2FBIN(2417, 1),
2532*4882a593Smuzhiyun 			FREQ2FBIN(2462, 1),
2533*4882a593Smuzhiyun 			0xFF,
2534*4882a593Smuzhiyun 		},
2535*4882a593Smuzhiyun 		{
2536*4882a593Smuzhiyun 			FREQ2FBIN(2422, 1),
2537*4882a593Smuzhiyun 			FREQ2FBIN(2427, 1),
2538*4882a593Smuzhiyun 			FREQ2FBIN(2447, 1),
2539*4882a593Smuzhiyun 			FREQ2FBIN(2452, 1)
2540*4882a593Smuzhiyun 		},
2541*4882a593Smuzhiyun 
2542*4882a593Smuzhiyun 		{
2543*4882a593Smuzhiyun 			/* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
2544*4882a593Smuzhiyun 			/* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
2545*4882a593Smuzhiyun 			/* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
2546*4882a593Smuzhiyun 			/* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
2547*4882a593Smuzhiyun 		},
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 		{
2550*4882a593Smuzhiyun 			/* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
2551*4882a593Smuzhiyun 			/* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
2552*4882a593Smuzhiyun 			/* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
2553*4882a593Smuzhiyun 			0,
2554*4882a593Smuzhiyun 		},
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 		{
2557*4882a593Smuzhiyun 			/* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
2558*4882a593Smuzhiyun 			/* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
2559*4882a593Smuzhiyun 			FREQ2FBIN(2472, 1),
2560*4882a593Smuzhiyun 			0,
2561*4882a593Smuzhiyun 		},
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun 		{
2564*4882a593Smuzhiyun 			/* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
2565*4882a593Smuzhiyun 			/* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
2566*4882a593Smuzhiyun 			/* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
2567*4882a593Smuzhiyun 			/* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
2568*4882a593Smuzhiyun 		},
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 		{
2571*4882a593Smuzhiyun 			/* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
2572*4882a593Smuzhiyun 			/* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
2573*4882a593Smuzhiyun 			/* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
2574*4882a593Smuzhiyun 		},
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 		{
2577*4882a593Smuzhiyun 			/* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
2578*4882a593Smuzhiyun 			/* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
2579*4882a593Smuzhiyun 			/* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
2580*4882a593Smuzhiyun 			0
2581*4882a593Smuzhiyun 		},
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun 		{
2584*4882a593Smuzhiyun 			/* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
2585*4882a593Smuzhiyun 			/* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
2586*4882a593Smuzhiyun 			/* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
2587*4882a593Smuzhiyun 			0
2588*4882a593Smuzhiyun 		},
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 		{
2591*4882a593Smuzhiyun 			/* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
2592*4882a593Smuzhiyun 			/* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
2593*4882a593Smuzhiyun 			/* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
2594*4882a593Smuzhiyun 			/* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
2595*4882a593Smuzhiyun 		}
2596*4882a593Smuzhiyun 	 },
2597*4882a593Smuzhiyun 	.ctlPowerData_2G = {
2598*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2599*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2600*4882a593Smuzhiyun 		 { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 		 { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
2603*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2604*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
2607*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2608*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
2611*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
2612*4882a593Smuzhiyun 		 { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
2613*4882a593Smuzhiyun 	 },
2614*4882a593Smuzhiyun 	.modalHeader5G = {
2615*4882a593Smuzhiyun 		/* 4 idle,t1,t2,b (4 bits per setting) */
2616*4882a593Smuzhiyun 		.antCtrlCommon = LE32(0x220),
2617*4882a593Smuzhiyun 		/* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
2618*4882a593Smuzhiyun 		.antCtrlCommon2 = LE32(0x44444),
2619*4882a593Smuzhiyun 		 /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
2620*4882a593Smuzhiyun 		.antCtrlChain = {
2621*4882a593Smuzhiyun 			LE16(0x150), LE16(0x150), LE16(0x150),
2622*4882a593Smuzhiyun 		},
2623*4882a593Smuzhiyun 		 /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
2624*4882a593Smuzhiyun 		.xatten1DB = {0x19, 0x19, 0x19},
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 		/*
2627*4882a593Smuzhiyun 		 * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
2628*4882a593Smuzhiyun 		 * for merlin (0xa20c/b20c 16:12
2629*4882a593Smuzhiyun 		 */
2630*4882a593Smuzhiyun 		.xatten1Margin = {0x14, 0x14, 0x14},
2631*4882a593Smuzhiyun 		.tempSlope = 70,
2632*4882a593Smuzhiyun 		.voltSlope = 0,
2633*4882a593Smuzhiyun 		/* spurChans spur channels in usual fbin coding format */
2634*4882a593Smuzhiyun 		.spurChans = {0, 0, 0, 0, 0},
2635*4882a593Smuzhiyun 		/* noiseFloorThreshCh Check if the register is per chain */
2636*4882a593Smuzhiyun 		.noiseFloorThreshCh = {-1, 0, 0},
2637*4882a593Smuzhiyun 		.reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
2638*4882a593Smuzhiyun 		.quick_drop = 0,
2639*4882a593Smuzhiyun 		.xpaBiasLvl = 0,
2640*4882a593Smuzhiyun 		.txFrameToDataStart = 0x0e,
2641*4882a593Smuzhiyun 		.txFrameToPaOn = 0x0e,
2642*4882a593Smuzhiyun 		.txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
2643*4882a593Smuzhiyun 		.antennaGain = 0,
2644*4882a593Smuzhiyun 		.switchSettling = 0x2d,
2645*4882a593Smuzhiyun 		.adcDesiredSize = -30,
2646*4882a593Smuzhiyun 		.txEndToXpaOff = 0,
2647*4882a593Smuzhiyun 		.txEndToRxOn = 0x2,
2648*4882a593Smuzhiyun 		.txFrameToXpaOn = 0xe,
2649*4882a593Smuzhiyun 		.thresh62 = 28,
2650*4882a593Smuzhiyun 		.papdRateMaskHt20 = LE32(0x0cf0e0e0),
2651*4882a593Smuzhiyun 		.papdRateMaskHt40 = LE32(0x6cf0e0e0),
2652*4882a593Smuzhiyun 		.switchcomspdt = 0,
2653*4882a593Smuzhiyun 		.xlna_bias_strength = 0,
2654*4882a593Smuzhiyun 		.futureModal = {
2655*4882a593Smuzhiyun 			0, 0, 0, 0, 0, 0, 0,
2656*4882a593Smuzhiyun 		},
2657*4882a593Smuzhiyun 	 },
2658*4882a593Smuzhiyun 	.base_ext2 = {
2659*4882a593Smuzhiyun 		.tempSlopeLow = 35,
2660*4882a593Smuzhiyun 		.tempSlopeHigh = 50,
2661*4882a593Smuzhiyun 		.xatten1DBLow = {0, 0, 0},
2662*4882a593Smuzhiyun 		.xatten1MarginLow = {0, 0, 0},
2663*4882a593Smuzhiyun 		.xatten1DBHigh = {0, 0, 0},
2664*4882a593Smuzhiyun 		.xatten1MarginHigh = {0, 0, 0}
2665*4882a593Smuzhiyun 	 },
2666*4882a593Smuzhiyun 	.calFreqPier5G = {
2667*4882a593Smuzhiyun 		FREQ2FBIN(5160, 0),
2668*4882a593Smuzhiyun 		FREQ2FBIN(5220, 0),
2669*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
2670*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
2671*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
2672*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
2673*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
2674*4882a593Smuzhiyun 		FREQ2FBIN(5785, 0)
2675*4882a593Smuzhiyun 	},
2676*4882a593Smuzhiyun 	.calPierData5G = {
2677*4882a593Smuzhiyun 			{
2678*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2679*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2680*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2681*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2682*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2683*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2684*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2685*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2686*4882a593Smuzhiyun 			},
2687*4882a593Smuzhiyun 			{
2688*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2689*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2690*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2691*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2692*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2693*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2694*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2695*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2696*4882a593Smuzhiyun 			},
2697*4882a593Smuzhiyun 			{
2698*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2699*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2700*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2701*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2702*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2703*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2704*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2705*4882a593Smuzhiyun 				{0, 0, 0, 0, 0},
2706*4882a593Smuzhiyun 			},
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	},
2709*4882a593Smuzhiyun 	.calTarget_freqbin_5G = {
2710*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
2711*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
2712*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
2713*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
2714*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
2715*4882a593Smuzhiyun 		FREQ2FBIN(5600, 0),
2716*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
2717*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
2718*4882a593Smuzhiyun 	},
2719*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT20 = {
2720*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
2721*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
2722*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
2723*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
2724*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
2725*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
2726*4882a593Smuzhiyun 		FREQ2FBIN(5745, 0),
2727*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
2728*4882a593Smuzhiyun 	},
2729*4882a593Smuzhiyun 	.calTarget_freqbin_5GHT40 = {
2730*4882a593Smuzhiyun 		FREQ2FBIN(5180, 0),
2731*4882a593Smuzhiyun 		FREQ2FBIN(5240, 0),
2732*4882a593Smuzhiyun 		FREQ2FBIN(5320, 0),
2733*4882a593Smuzhiyun 		FREQ2FBIN(5400, 0),
2734*4882a593Smuzhiyun 		FREQ2FBIN(5500, 0),
2735*4882a593Smuzhiyun 		FREQ2FBIN(5700, 0),
2736*4882a593Smuzhiyun 		FREQ2FBIN(5745, 0),
2737*4882a593Smuzhiyun 		FREQ2FBIN(5825, 0)
2738*4882a593Smuzhiyun 	 },
2739*4882a593Smuzhiyun 	.calTargetPower5G = {
2740*4882a593Smuzhiyun 		/* 6-24,36,48,54 */
2741*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
2742*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
2743*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
2744*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
2745*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
2746*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
2747*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
2748*4882a593Smuzhiyun 		{ {30, 30, 28, 24} },
2749*4882a593Smuzhiyun 	 },
2750*4882a593Smuzhiyun 	.calTargetPower5GHT20 = {
2751*4882a593Smuzhiyun 		/*
2752*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
2753*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
2754*4882a593Smuzhiyun 		 */
2755*4882a593Smuzhiyun 		{ {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
2756*4882a593Smuzhiyun 		{ {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
2757*4882a593Smuzhiyun 		{ {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
2758*4882a593Smuzhiyun 		{ {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
2759*4882a593Smuzhiyun 		{ {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
2760*4882a593Smuzhiyun 		{ {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
2761*4882a593Smuzhiyun 		{ {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
2762*4882a593Smuzhiyun 		{ {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
2763*4882a593Smuzhiyun 	 },
2764*4882a593Smuzhiyun 	.calTargetPower5GHT40 =  {
2765*4882a593Smuzhiyun 		/*
2766*4882a593Smuzhiyun 		 * 0_8_16,1-3_9-11_17-19,
2767*4882a593Smuzhiyun 		 * 4,5,6,7,12,13,14,15,20,21,22,23
2768*4882a593Smuzhiyun 		 */
2769*4882a593Smuzhiyun 		{ {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
2770*4882a593Smuzhiyun 		{ {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
2771*4882a593Smuzhiyun 		{ {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
2772*4882a593Smuzhiyun 		{ {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
2773*4882a593Smuzhiyun 		{ {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
2774*4882a593Smuzhiyun 		{ {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
2775*4882a593Smuzhiyun 		{ {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
2776*4882a593Smuzhiyun 		{ {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
2777*4882a593Smuzhiyun 	 },
2778*4882a593Smuzhiyun 	.ctlIndex_5G =  {
2779*4882a593Smuzhiyun 		0x10, 0x16, 0x18, 0x40, 0x46,
2780*4882a593Smuzhiyun 		0x48, 0x30, 0x36, 0x38
2781*4882a593Smuzhiyun 	},
2782*4882a593Smuzhiyun 	.ctl_freqbin_5G =  {
2783*4882a593Smuzhiyun 		{
2784*4882a593Smuzhiyun 			/* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
2785*4882a593Smuzhiyun 			/* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
2786*4882a593Smuzhiyun 			/* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
2787*4882a593Smuzhiyun 			/* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
2788*4882a593Smuzhiyun 			/* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
2789*4882a593Smuzhiyun 			/* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
2790*4882a593Smuzhiyun 			/* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
2791*4882a593Smuzhiyun 			/* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
2792*4882a593Smuzhiyun 		},
2793*4882a593Smuzhiyun 		{
2794*4882a593Smuzhiyun 			/* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
2795*4882a593Smuzhiyun 			/* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
2796*4882a593Smuzhiyun 			/* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
2797*4882a593Smuzhiyun 			/* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
2798*4882a593Smuzhiyun 			/* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
2799*4882a593Smuzhiyun 			/* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
2800*4882a593Smuzhiyun 			/* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
2801*4882a593Smuzhiyun 			/* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
2802*4882a593Smuzhiyun 		},
2803*4882a593Smuzhiyun 
2804*4882a593Smuzhiyun 		{
2805*4882a593Smuzhiyun 			/* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
2806*4882a593Smuzhiyun 			/* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
2807*4882a593Smuzhiyun 			/* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
2808*4882a593Smuzhiyun 			/* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
2809*4882a593Smuzhiyun 			/* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
2810*4882a593Smuzhiyun 			/* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
2811*4882a593Smuzhiyun 			/* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
2812*4882a593Smuzhiyun 			/* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
2813*4882a593Smuzhiyun 		},
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun 		{
2816*4882a593Smuzhiyun 			/* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
2817*4882a593Smuzhiyun 			/* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
2818*4882a593Smuzhiyun 			/* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
2819*4882a593Smuzhiyun 			/* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
2820*4882a593Smuzhiyun 			/* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
2821*4882a593Smuzhiyun 			/* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
2822*4882a593Smuzhiyun 			/* Data[3].ctlEdges[6].bChannel */ 0xFF,
2823*4882a593Smuzhiyun 			/* Data[3].ctlEdges[7].bChannel */ 0xFF,
2824*4882a593Smuzhiyun 		},
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 		{
2827*4882a593Smuzhiyun 			/* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
2828*4882a593Smuzhiyun 			/* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
2829*4882a593Smuzhiyun 			/* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
2830*4882a593Smuzhiyun 			/* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
2831*4882a593Smuzhiyun 			/* Data[4].ctlEdges[4].bChannel */ 0xFF,
2832*4882a593Smuzhiyun 			/* Data[4].ctlEdges[5].bChannel */ 0xFF,
2833*4882a593Smuzhiyun 			/* Data[4].ctlEdges[6].bChannel */ 0xFF,
2834*4882a593Smuzhiyun 			/* Data[4].ctlEdges[7].bChannel */ 0xFF,
2835*4882a593Smuzhiyun 		},
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun 		{
2838*4882a593Smuzhiyun 			/* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
2839*4882a593Smuzhiyun 			/* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
2840*4882a593Smuzhiyun 			/* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
2841*4882a593Smuzhiyun 			/* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
2842*4882a593Smuzhiyun 			/* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
2843*4882a593Smuzhiyun 			/* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
2844*4882a593Smuzhiyun 			/* Data[5].ctlEdges[6].bChannel */ 0xFF,
2845*4882a593Smuzhiyun 			/* Data[5].ctlEdges[7].bChannel */ 0xFF
2846*4882a593Smuzhiyun 		},
2847*4882a593Smuzhiyun 
2848*4882a593Smuzhiyun 		{
2849*4882a593Smuzhiyun 			/* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
2850*4882a593Smuzhiyun 			/* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
2851*4882a593Smuzhiyun 			/* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
2852*4882a593Smuzhiyun 			/* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
2853*4882a593Smuzhiyun 			/* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
2854*4882a593Smuzhiyun 			/* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
2855*4882a593Smuzhiyun 			/* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
2856*4882a593Smuzhiyun 			/* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
2857*4882a593Smuzhiyun 		},
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun 		{
2860*4882a593Smuzhiyun 			/* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
2861*4882a593Smuzhiyun 			/* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
2862*4882a593Smuzhiyun 			/* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
2863*4882a593Smuzhiyun 			/* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
2864*4882a593Smuzhiyun 			/* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
2865*4882a593Smuzhiyun 			/* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
2866*4882a593Smuzhiyun 			/* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
2867*4882a593Smuzhiyun 			/* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
2868*4882a593Smuzhiyun 		},
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 		{
2871*4882a593Smuzhiyun 			/* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
2872*4882a593Smuzhiyun 			/* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
2873*4882a593Smuzhiyun 			/* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
2874*4882a593Smuzhiyun 			/* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
2875*4882a593Smuzhiyun 			/* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
2876*4882a593Smuzhiyun 			/* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
2877*4882a593Smuzhiyun 			/* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
2878*4882a593Smuzhiyun 			/* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
2879*4882a593Smuzhiyun 		}
2880*4882a593Smuzhiyun 	 },
2881*4882a593Smuzhiyun 	.ctlPowerData_5G = {
2882*4882a593Smuzhiyun 		{
2883*4882a593Smuzhiyun 			{
2884*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2885*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2886*4882a593Smuzhiyun 			}
2887*4882a593Smuzhiyun 		},
2888*4882a593Smuzhiyun 		{
2889*4882a593Smuzhiyun 			{
2890*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2891*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2892*4882a593Smuzhiyun 			}
2893*4882a593Smuzhiyun 		},
2894*4882a593Smuzhiyun 		{
2895*4882a593Smuzhiyun 			{
2896*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
2897*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2898*4882a593Smuzhiyun 			}
2899*4882a593Smuzhiyun 		},
2900*4882a593Smuzhiyun 		{
2901*4882a593Smuzhiyun 			{
2902*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2903*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
2904*4882a593Smuzhiyun 			}
2905*4882a593Smuzhiyun 		},
2906*4882a593Smuzhiyun 		{
2907*4882a593Smuzhiyun 			{
2908*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2909*4882a593Smuzhiyun 				CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
2910*4882a593Smuzhiyun 			}
2911*4882a593Smuzhiyun 		},
2912*4882a593Smuzhiyun 		{
2913*4882a593Smuzhiyun 			{
2914*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2915*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
2916*4882a593Smuzhiyun 			}
2917*4882a593Smuzhiyun 		},
2918*4882a593Smuzhiyun 		{
2919*4882a593Smuzhiyun 			{
2920*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2921*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
2922*4882a593Smuzhiyun 			}
2923*4882a593Smuzhiyun 		},
2924*4882a593Smuzhiyun 		{
2925*4882a593Smuzhiyun 			{
2926*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
2927*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
2928*4882a593Smuzhiyun 			}
2929*4882a593Smuzhiyun 		},
2930*4882a593Smuzhiyun 		{
2931*4882a593Smuzhiyun 			{
2932*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
2933*4882a593Smuzhiyun 				CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
2934*4882a593Smuzhiyun 			}
2935*4882a593Smuzhiyun 		},
2936*4882a593Smuzhiyun 	 }
2937*4882a593Smuzhiyun };
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun 
2940*4882a593Smuzhiyun static const struct ar9300_eeprom *ar9300_eep_templates[] = {
2941*4882a593Smuzhiyun 	&ar9300_default,
2942*4882a593Smuzhiyun 	&ar9300_x112,
2943*4882a593Smuzhiyun 	&ar9300_h116,
2944*4882a593Smuzhiyun 	&ar9300_h112,
2945*4882a593Smuzhiyun 	&ar9300_x113,
2946*4882a593Smuzhiyun };
2947*4882a593Smuzhiyun 
ar9003_eeprom_struct_find_by_id(int id)2948*4882a593Smuzhiyun static const struct ar9300_eeprom *ar9003_eeprom_struct_find_by_id(int id)
2949*4882a593Smuzhiyun {
2950*4882a593Smuzhiyun 	int it;
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	for (it = 0; it < ARRAY_SIZE(ar9300_eep_templates); it++)
2953*4882a593Smuzhiyun 		if (ar9300_eep_templates[it]->templateVersion == id)
2954*4882a593Smuzhiyun 			return ar9300_eep_templates[it];
2955*4882a593Smuzhiyun 	return NULL;
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun 
ath9k_hw_ar9300_check_eeprom(struct ath_hw * ah)2958*4882a593Smuzhiyun static int ath9k_hw_ar9300_check_eeprom(struct ath_hw *ah)
2959*4882a593Smuzhiyun {
2960*4882a593Smuzhiyun 	return 0;
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun 
interpolate(int x,int xa,int xb,int ya,int yb)2963*4882a593Smuzhiyun static int interpolate(int x, int xa, int xb, int ya, int yb)
2964*4882a593Smuzhiyun {
2965*4882a593Smuzhiyun 	int bf, factor, plus;
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun 	bf = 2 * (yb - ya) * (x - xa) / (xb - xa);
2968*4882a593Smuzhiyun 	factor = bf / 2;
2969*4882a593Smuzhiyun 	plus = bf % 2;
2970*4882a593Smuzhiyun 	return ya + factor + plus;
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun 
ath9k_hw_ar9300_get_eeprom(struct ath_hw * ah,enum eeprom_param param)2973*4882a593Smuzhiyun static u32 ath9k_hw_ar9300_get_eeprom(struct ath_hw *ah,
2974*4882a593Smuzhiyun 				      enum eeprom_param param)
2975*4882a593Smuzhiyun {
2976*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
2977*4882a593Smuzhiyun 	struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
2978*4882a593Smuzhiyun 
2979*4882a593Smuzhiyun 	switch (param) {
2980*4882a593Smuzhiyun 	case EEP_MAC_LSW:
2981*4882a593Smuzhiyun 		return get_unaligned_be16(eep->macAddr);
2982*4882a593Smuzhiyun 	case EEP_MAC_MID:
2983*4882a593Smuzhiyun 		return get_unaligned_be16(eep->macAddr + 2);
2984*4882a593Smuzhiyun 	case EEP_MAC_MSW:
2985*4882a593Smuzhiyun 		return get_unaligned_be16(eep->macAddr + 4);
2986*4882a593Smuzhiyun 	case EEP_REG_0:
2987*4882a593Smuzhiyun 		return le16_to_cpu(pBase->regDmn[0]);
2988*4882a593Smuzhiyun 	case EEP_OP_CAP:
2989*4882a593Smuzhiyun 		return pBase->deviceCap;
2990*4882a593Smuzhiyun 	case EEP_OP_MODE:
2991*4882a593Smuzhiyun 		return pBase->opCapFlags.opFlags;
2992*4882a593Smuzhiyun 	case EEP_RF_SILENT:
2993*4882a593Smuzhiyun 		return pBase->rfSilent;
2994*4882a593Smuzhiyun 	case EEP_TX_MASK:
2995*4882a593Smuzhiyun 		return (pBase->txrxMask >> 4) & 0xf;
2996*4882a593Smuzhiyun 	case EEP_RX_MASK:
2997*4882a593Smuzhiyun 		return pBase->txrxMask & 0xf;
2998*4882a593Smuzhiyun 	case EEP_PAPRD:
2999*4882a593Smuzhiyun 		return !!(pBase->featureEnable & BIT(5));
3000*4882a593Smuzhiyun 	case EEP_CHAIN_MASK_REDUCE:
3001*4882a593Smuzhiyun 		return (pBase->miscConfiguration >> 0x3) & 0x1;
3002*4882a593Smuzhiyun 	case EEP_ANT_DIV_CTL1:
3003*4882a593Smuzhiyun 		if (AR_SREV_9565(ah))
3004*4882a593Smuzhiyun 			return AR9300_EEP_ANTDIV_CONTROL_DEFAULT_VALUE;
3005*4882a593Smuzhiyun 		else
3006*4882a593Smuzhiyun 			return eep->base_ext1.ant_div_control;
3007*4882a593Smuzhiyun 	case EEP_ANTENNA_GAIN_5G:
3008*4882a593Smuzhiyun 		return eep->modalHeader5G.antennaGain;
3009*4882a593Smuzhiyun 	case EEP_ANTENNA_GAIN_2G:
3010*4882a593Smuzhiyun 		return eep->modalHeader2G.antennaGain;
3011*4882a593Smuzhiyun 	default:
3012*4882a593Smuzhiyun 		return 0;
3013*4882a593Smuzhiyun 	}
3014*4882a593Smuzhiyun }
3015*4882a593Smuzhiyun 
ar9300_eeprom_read_byte(struct ath_hw * ah,int address,u8 * buffer)3016*4882a593Smuzhiyun static bool ar9300_eeprom_read_byte(struct ath_hw *ah, int address,
3017*4882a593Smuzhiyun 				    u8 *buffer)
3018*4882a593Smuzhiyun {
3019*4882a593Smuzhiyun 	u16 val;
3020*4882a593Smuzhiyun 
3021*4882a593Smuzhiyun 	if (unlikely(!ath9k_hw_nvram_read(ah, address / 2, &val)))
3022*4882a593Smuzhiyun 		return false;
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun 	*buffer = (val >> (8 * (address % 2))) & 0xff;
3025*4882a593Smuzhiyun 	return true;
3026*4882a593Smuzhiyun }
3027*4882a593Smuzhiyun 
ar9300_eeprom_read_word(struct ath_hw * ah,int address,u8 * buffer)3028*4882a593Smuzhiyun static bool ar9300_eeprom_read_word(struct ath_hw *ah, int address,
3029*4882a593Smuzhiyun 				    u8 *buffer)
3030*4882a593Smuzhiyun {
3031*4882a593Smuzhiyun 	u16 val;
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun 	if (unlikely(!ath9k_hw_nvram_read(ah, address / 2, &val)))
3034*4882a593Smuzhiyun 		return false;
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 	buffer[0] = val >> 8;
3037*4882a593Smuzhiyun 	buffer[1] = val & 0xff;
3038*4882a593Smuzhiyun 
3039*4882a593Smuzhiyun 	return true;
3040*4882a593Smuzhiyun }
3041*4882a593Smuzhiyun 
ar9300_read_eeprom(struct ath_hw * ah,int address,u8 * buffer,int count)3042*4882a593Smuzhiyun static bool ar9300_read_eeprom(struct ath_hw *ah, int address, u8 *buffer,
3043*4882a593Smuzhiyun 			       int count)
3044*4882a593Smuzhiyun {
3045*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
3046*4882a593Smuzhiyun 	int i;
3047*4882a593Smuzhiyun 
3048*4882a593Smuzhiyun 	if ((address < 0) || ((address + count) / 2 > AR9300_EEPROM_SIZE - 1)) {
3049*4882a593Smuzhiyun 		ath_dbg(common, EEPROM, "eeprom address not in range\n");
3050*4882a593Smuzhiyun 		return false;
3051*4882a593Smuzhiyun 	}
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 	/*
3054*4882a593Smuzhiyun 	 * Since we're reading the bytes in reverse order from a little-endian
3055*4882a593Smuzhiyun 	 * word stream, an even address means we only use the lower half of
3056*4882a593Smuzhiyun 	 * the 16-bit word at that address
3057*4882a593Smuzhiyun 	 */
3058*4882a593Smuzhiyun 	if (address % 2 == 0) {
3059*4882a593Smuzhiyun 		if (!ar9300_eeprom_read_byte(ah, address--, buffer++))
3060*4882a593Smuzhiyun 			goto error;
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 		count--;
3063*4882a593Smuzhiyun 	}
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun 	for (i = 0; i < count / 2; i++) {
3066*4882a593Smuzhiyun 		if (!ar9300_eeprom_read_word(ah, address, buffer))
3067*4882a593Smuzhiyun 			goto error;
3068*4882a593Smuzhiyun 
3069*4882a593Smuzhiyun 		address -= 2;
3070*4882a593Smuzhiyun 		buffer += 2;
3071*4882a593Smuzhiyun 	}
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	if (count % 2)
3074*4882a593Smuzhiyun 		if (!ar9300_eeprom_read_byte(ah, address, buffer))
3075*4882a593Smuzhiyun 			goto error;
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun 	return true;
3078*4882a593Smuzhiyun 
3079*4882a593Smuzhiyun error:
3080*4882a593Smuzhiyun 	ath_dbg(common, EEPROM, "unable to read eeprom region at offset %d\n",
3081*4882a593Smuzhiyun 		address);
3082*4882a593Smuzhiyun 	return false;
3083*4882a593Smuzhiyun }
3084*4882a593Smuzhiyun 
ar9300_otp_read_word(struct ath_hw * ah,int addr,u32 * data)3085*4882a593Smuzhiyun static bool ar9300_otp_read_word(struct ath_hw *ah, int addr, u32 *data)
3086*4882a593Smuzhiyun {
3087*4882a593Smuzhiyun 	REG_READ(ah, AR9300_OTP_BASE + (4 * addr));
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun 	if (!ath9k_hw_wait(ah, AR9300_OTP_STATUS, AR9300_OTP_STATUS_TYPE,
3090*4882a593Smuzhiyun 			   AR9300_OTP_STATUS_VALID, 1000))
3091*4882a593Smuzhiyun 		return false;
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	*data = REG_READ(ah, AR9300_OTP_READ_DATA);
3094*4882a593Smuzhiyun 	return true;
3095*4882a593Smuzhiyun }
3096*4882a593Smuzhiyun 
ar9300_read_otp(struct ath_hw * ah,int address,u8 * buffer,int count)3097*4882a593Smuzhiyun static bool ar9300_read_otp(struct ath_hw *ah, int address, u8 *buffer,
3098*4882a593Smuzhiyun 			    int count)
3099*4882a593Smuzhiyun {
3100*4882a593Smuzhiyun 	u32 data;
3101*4882a593Smuzhiyun 	int i;
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
3104*4882a593Smuzhiyun 		int offset = 8 * ((address - i) % 4);
3105*4882a593Smuzhiyun 		if (!ar9300_otp_read_word(ah, (address - i) / 4, &data))
3106*4882a593Smuzhiyun 			return false;
3107*4882a593Smuzhiyun 
3108*4882a593Smuzhiyun 		buffer[i] = (data >> offset) & 0xff;
3109*4882a593Smuzhiyun 	}
3110*4882a593Smuzhiyun 
3111*4882a593Smuzhiyun 	return true;
3112*4882a593Smuzhiyun }
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun 
ar9300_comp_hdr_unpack(u8 * best,int * code,int * reference,int * length,int * major,int * minor)3115*4882a593Smuzhiyun static void ar9300_comp_hdr_unpack(u8 *best, int *code, int *reference,
3116*4882a593Smuzhiyun 				   int *length, int *major, int *minor)
3117*4882a593Smuzhiyun {
3118*4882a593Smuzhiyun 	unsigned long value[4];
3119*4882a593Smuzhiyun 
3120*4882a593Smuzhiyun 	value[0] = best[0];
3121*4882a593Smuzhiyun 	value[1] = best[1];
3122*4882a593Smuzhiyun 	value[2] = best[2];
3123*4882a593Smuzhiyun 	value[3] = best[3];
3124*4882a593Smuzhiyun 	*code = ((value[0] >> 5) & 0x0007);
3125*4882a593Smuzhiyun 	*reference = (value[0] & 0x001f) | ((value[1] >> 2) & 0x0020);
3126*4882a593Smuzhiyun 	*length = ((value[1] << 4) & 0x07f0) | ((value[2] >> 4) & 0x000f);
3127*4882a593Smuzhiyun 	*major = (value[2] & 0x000f);
3128*4882a593Smuzhiyun 	*minor = (value[3] & 0x00ff);
3129*4882a593Smuzhiyun }
3130*4882a593Smuzhiyun 
ar9300_comp_cksum(u8 * data,int dsize)3131*4882a593Smuzhiyun static u16 ar9300_comp_cksum(u8 *data, int dsize)
3132*4882a593Smuzhiyun {
3133*4882a593Smuzhiyun 	int it, checksum = 0;
3134*4882a593Smuzhiyun 
3135*4882a593Smuzhiyun 	for (it = 0; it < dsize; it++) {
3136*4882a593Smuzhiyun 		checksum += data[it];
3137*4882a593Smuzhiyun 		checksum &= 0xffff;
3138*4882a593Smuzhiyun 	}
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun 	return checksum;
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun 
ar9300_uncompress_block(struct ath_hw * ah,u8 * mptr,int mdataSize,u8 * block,int size)3143*4882a593Smuzhiyun static bool ar9300_uncompress_block(struct ath_hw *ah,
3144*4882a593Smuzhiyun 				    u8 *mptr,
3145*4882a593Smuzhiyun 				    int mdataSize,
3146*4882a593Smuzhiyun 				    u8 *block,
3147*4882a593Smuzhiyun 				    int size)
3148*4882a593Smuzhiyun {
3149*4882a593Smuzhiyun 	int it;
3150*4882a593Smuzhiyun 	int spot;
3151*4882a593Smuzhiyun 	int offset;
3152*4882a593Smuzhiyun 	int length;
3153*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun 	spot = 0;
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun 	for (it = 0; it < size; it += (length+2)) {
3158*4882a593Smuzhiyun 		offset = block[it];
3159*4882a593Smuzhiyun 		offset &= 0xff;
3160*4882a593Smuzhiyun 		spot += offset;
3161*4882a593Smuzhiyun 		length = block[it+1];
3162*4882a593Smuzhiyun 		length &= 0xff;
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 		if (length > 0 && spot >= 0 && spot+length <= mdataSize) {
3165*4882a593Smuzhiyun 			ath_dbg(common, EEPROM,
3166*4882a593Smuzhiyun 				"Restore at %d: spot=%d offset=%d length=%d\n",
3167*4882a593Smuzhiyun 				it, spot, offset, length);
3168*4882a593Smuzhiyun 			memcpy(&mptr[spot], &block[it+2], length);
3169*4882a593Smuzhiyun 			spot += length;
3170*4882a593Smuzhiyun 		} else if (length > 0) {
3171*4882a593Smuzhiyun 			ath_dbg(common, EEPROM,
3172*4882a593Smuzhiyun 				"Bad restore at %d: spot=%d offset=%d length=%d\n",
3173*4882a593Smuzhiyun 				it, spot, offset, length);
3174*4882a593Smuzhiyun 			return false;
3175*4882a593Smuzhiyun 		}
3176*4882a593Smuzhiyun 	}
3177*4882a593Smuzhiyun 	return true;
3178*4882a593Smuzhiyun }
3179*4882a593Smuzhiyun 
ar9300_compress_decision(struct ath_hw * ah,int it,int code,int reference,u8 * mptr,u8 * word,int length,int mdata_size)3180*4882a593Smuzhiyun static int ar9300_compress_decision(struct ath_hw *ah,
3181*4882a593Smuzhiyun 				    int it,
3182*4882a593Smuzhiyun 				    int code,
3183*4882a593Smuzhiyun 				    int reference,
3184*4882a593Smuzhiyun 				    u8 *mptr,
3185*4882a593Smuzhiyun 				    u8 *word, int length, int mdata_size)
3186*4882a593Smuzhiyun {
3187*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
3188*4882a593Smuzhiyun 	const struct ar9300_eeprom *eep = NULL;
3189*4882a593Smuzhiyun 
3190*4882a593Smuzhiyun 	switch (code) {
3191*4882a593Smuzhiyun 	case _CompressNone:
3192*4882a593Smuzhiyun 		if (length != mdata_size) {
3193*4882a593Smuzhiyun 			ath_dbg(common, EEPROM,
3194*4882a593Smuzhiyun 				"EEPROM structure size mismatch memory=%d eeprom=%d\n",
3195*4882a593Smuzhiyun 				mdata_size, length);
3196*4882a593Smuzhiyun 			return -1;
3197*4882a593Smuzhiyun 		}
3198*4882a593Smuzhiyun 		memcpy(mptr, word + COMP_HDR_LEN, length);
3199*4882a593Smuzhiyun 		ath_dbg(common, EEPROM,
3200*4882a593Smuzhiyun 			"restored eeprom %d: uncompressed, length %d\n",
3201*4882a593Smuzhiyun 			it, length);
3202*4882a593Smuzhiyun 		break;
3203*4882a593Smuzhiyun 	case _CompressBlock:
3204*4882a593Smuzhiyun 		if (reference != 0) {
3205*4882a593Smuzhiyun 			eep = ar9003_eeprom_struct_find_by_id(reference);
3206*4882a593Smuzhiyun 			if (eep == NULL) {
3207*4882a593Smuzhiyun 				ath_dbg(common, EEPROM,
3208*4882a593Smuzhiyun 					"can't find reference eeprom struct %d\n",
3209*4882a593Smuzhiyun 					reference);
3210*4882a593Smuzhiyun 				return -1;
3211*4882a593Smuzhiyun 			}
3212*4882a593Smuzhiyun 			memcpy(mptr, eep, mdata_size);
3213*4882a593Smuzhiyun 		}
3214*4882a593Smuzhiyun 		ath_dbg(common, EEPROM,
3215*4882a593Smuzhiyun 			"restore eeprom %d: block, reference %d, length %d\n",
3216*4882a593Smuzhiyun 			it, reference, length);
3217*4882a593Smuzhiyun 		ar9300_uncompress_block(ah, mptr, mdata_size,
3218*4882a593Smuzhiyun 					(word + COMP_HDR_LEN), length);
3219*4882a593Smuzhiyun 		break;
3220*4882a593Smuzhiyun 	default:
3221*4882a593Smuzhiyun 		ath_dbg(common, EEPROM, "unknown compression code %d\n", code);
3222*4882a593Smuzhiyun 		return -1;
3223*4882a593Smuzhiyun 	}
3224*4882a593Smuzhiyun 	return 0;
3225*4882a593Smuzhiyun }
3226*4882a593Smuzhiyun 
3227*4882a593Smuzhiyun typedef bool (*eeprom_read_op)(struct ath_hw *ah, int address, u8 *buffer,
3228*4882a593Smuzhiyun 			       int count);
3229*4882a593Smuzhiyun 
ar9300_check_header(void * data)3230*4882a593Smuzhiyun static bool ar9300_check_header(void *data)
3231*4882a593Smuzhiyun {
3232*4882a593Smuzhiyun 	u32 *word = data;
3233*4882a593Smuzhiyun 	return !(*word == 0 || *word == ~0);
3234*4882a593Smuzhiyun }
3235*4882a593Smuzhiyun 
ar9300_check_eeprom_header(struct ath_hw * ah,eeprom_read_op read,int base_addr)3236*4882a593Smuzhiyun static bool ar9300_check_eeprom_header(struct ath_hw *ah, eeprom_read_op read,
3237*4882a593Smuzhiyun 				       int base_addr)
3238*4882a593Smuzhiyun {
3239*4882a593Smuzhiyun 	u8 header[4];
3240*4882a593Smuzhiyun 
3241*4882a593Smuzhiyun 	if (!read(ah, base_addr, header, 4))
3242*4882a593Smuzhiyun 		return false;
3243*4882a593Smuzhiyun 
3244*4882a593Smuzhiyun 	return ar9300_check_header(header);
3245*4882a593Smuzhiyun }
3246*4882a593Smuzhiyun 
ar9300_eeprom_restore_flash(struct ath_hw * ah,u8 * mptr,int mdata_size)3247*4882a593Smuzhiyun static int ar9300_eeprom_restore_flash(struct ath_hw *ah, u8 *mptr,
3248*4882a593Smuzhiyun 				       int mdata_size)
3249*4882a593Smuzhiyun {
3250*4882a593Smuzhiyun 	u16 *data = (u16 *) mptr;
3251*4882a593Smuzhiyun 	int i;
3252*4882a593Smuzhiyun 
3253*4882a593Smuzhiyun 	for (i = 0; i < mdata_size / 2; i++, data++)
3254*4882a593Smuzhiyun 		if (!ath9k_hw_nvram_read(ah, i, data))
3255*4882a593Smuzhiyun 			return -EIO;
3256*4882a593Smuzhiyun 
3257*4882a593Smuzhiyun 	return 0;
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun /*
3260*4882a593Smuzhiyun  * Read the configuration data from the eeprom.
3261*4882a593Smuzhiyun  * The data can be put in any specified memory buffer.
3262*4882a593Smuzhiyun  *
3263*4882a593Smuzhiyun  * Returns -1 on error.
3264*4882a593Smuzhiyun  * Returns address of next memory location on success.
3265*4882a593Smuzhiyun  */
ar9300_eeprom_restore_internal(struct ath_hw * ah,u8 * mptr,int mdata_size)3266*4882a593Smuzhiyun static int ar9300_eeprom_restore_internal(struct ath_hw *ah,
3267*4882a593Smuzhiyun 					  u8 *mptr, int mdata_size)
3268*4882a593Smuzhiyun {
3269*4882a593Smuzhiyun #define MDEFAULT 15
3270*4882a593Smuzhiyun #define MSTATE 100
3271*4882a593Smuzhiyun 	int cptr;
3272*4882a593Smuzhiyun 	u8 *word;
3273*4882a593Smuzhiyun 	int code;
3274*4882a593Smuzhiyun 	int reference, length, major, minor;
3275*4882a593Smuzhiyun 	int osize;
3276*4882a593Smuzhiyun 	int it;
3277*4882a593Smuzhiyun 	u16 checksum, mchecksum;
3278*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
3279*4882a593Smuzhiyun 	struct ar9300_eeprom *eep;
3280*4882a593Smuzhiyun 	eeprom_read_op read;
3281*4882a593Smuzhiyun 
3282*4882a593Smuzhiyun 	if (ath9k_hw_use_flash(ah)) {
3283*4882a593Smuzhiyun 		u8 txrx;
3284*4882a593Smuzhiyun 
3285*4882a593Smuzhiyun 		if (ar9300_eeprom_restore_flash(ah, mptr, mdata_size))
3286*4882a593Smuzhiyun 			return -EIO;
3287*4882a593Smuzhiyun 
3288*4882a593Smuzhiyun 		/* check if eeprom contains valid data */
3289*4882a593Smuzhiyun 		eep = (struct ar9300_eeprom *) mptr;
3290*4882a593Smuzhiyun 		txrx = eep->baseEepHeader.txrxMask;
3291*4882a593Smuzhiyun 		if (txrx != 0 && txrx != 0xff)
3292*4882a593Smuzhiyun 			return 0;
3293*4882a593Smuzhiyun 	}
3294*4882a593Smuzhiyun 
3295*4882a593Smuzhiyun 	word = kzalloc(2048, GFP_KERNEL);
3296*4882a593Smuzhiyun 	if (!word)
3297*4882a593Smuzhiyun 		return -ENOMEM;
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 	memcpy(mptr, &ar9300_default, mdata_size);
3300*4882a593Smuzhiyun 
3301*4882a593Smuzhiyun 	read = ar9300_read_eeprom;
3302*4882a593Smuzhiyun 	if (AR_SREV_9485(ah))
3303*4882a593Smuzhiyun 		cptr = AR9300_BASE_ADDR_4K;
3304*4882a593Smuzhiyun 	else if (AR_SREV_9330(ah))
3305*4882a593Smuzhiyun 		cptr = AR9300_BASE_ADDR_512;
3306*4882a593Smuzhiyun 	else
3307*4882a593Smuzhiyun 		cptr = AR9300_BASE_ADDR;
3308*4882a593Smuzhiyun 	ath_dbg(common, EEPROM, "Trying EEPROM access at Address 0x%04x\n",
3309*4882a593Smuzhiyun 		cptr);
3310*4882a593Smuzhiyun 	if (ar9300_check_eeprom_header(ah, read, cptr))
3311*4882a593Smuzhiyun 		goto found;
3312*4882a593Smuzhiyun 
3313*4882a593Smuzhiyun 	cptr = AR9300_BASE_ADDR_4K;
3314*4882a593Smuzhiyun 	ath_dbg(common, EEPROM, "Trying EEPROM access at Address 0x%04x\n",
3315*4882a593Smuzhiyun 		cptr);
3316*4882a593Smuzhiyun 	if (ar9300_check_eeprom_header(ah, read, cptr))
3317*4882a593Smuzhiyun 		goto found;
3318*4882a593Smuzhiyun 
3319*4882a593Smuzhiyun 	cptr = AR9300_BASE_ADDR_512;
3320*4882a593Smuzhiyun 	ath_dbg(common, EEPROM, "Trying EEPROM access at Address 0x%04x\n",
3321*4882a593Smuzhiyun 		cptr);
3322*4882a593Smuzhiyun 	if (ar9300_check_eeprom_header(ah, read, cptr))
3323*4882a593Smuzhiyun 		goto found;
3324*4882a593Smuzhiyun 
3325*4882a593Smuzhiyun 	read = ar9300_read_otp;
3326*4882a593Smuzhiyun 	cptr = AR9300_BASE_ADDR;
3327*4882a593Smuzhiyun 	ath_dbg(common, EEPROM, "Trying OTP access at Address 0x%04x\n", cptr);
3328*4882a593Smuzhiyun 	if (ar9300_check_eeprom_header(ah, read, cptr))
3329*4882a593Smuzhiyun 		goto found;
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 	cptr = AR9300_BASE_ADDR_512;
3332*4882a593Smuzhiyun 	ath_dbg(common, EEPROM, "Trying OTP access at Address 0x%04x\n", cptr);
3333*4882a593Smuzhiyun 	if (ar9300_check_eeprom_header(ah, read, cptr))
3334*4882a593Smuzhiyun 		goto found;
3335*4882a593Smuzhiyun 
3336*4882a593Smuzhiyun 	goto fail;
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun found:
3339*4882a593Smuzhiyun 	ath_dbg(common, EEPROM, "Found valid EEPROM data\n");
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun 	for (it = 0; it < MSTATE; it++) {
3342*4882a593Smuzhiyun 		if (!read(ah, cptr, word, COMP_HDR_LEN))
3343*4882a593Smuzhiyun 			goto fail;
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun 		if (!ar9300_check_header(word))
3346*4882a593Smuzhiyun 			break;
3347*4882a593Smuzhiyun 
3348*4882a593Smuzhiyun 		ar9300_comp_hdr_unpack(word, &code, &reference,
3349*4882a593Smuzhiyun 				       &length, &major, &minor);
3350*4882a593Smuzhiyun 		ath_dbg(common, EEPROM,
3351*4882a593Smuzhiyun 			"Found block at %x: code=%d ref=%d length=%d major=%d minor=%d\n",
3352*4882a593Smuzhiyun 			cptr, code, reference, length, major, minor);
3353*4882a593Smuzhiyun 		if ((!AR_SREV_9485(ah) && length >= 1024) ||
3354*4882a593Smuzhiyun 		    (AR_SREV_9485(ah) && length > EEPROM_DATA_LEN_9485) ||
3355*4882a593Smuzhiyun 		    (length > cptr)) {
3356*4882a593Smuzhiyun 			ath_dbg(common, EEPROM, "Skipping bad header\n");
3357*4882a593Smuzhiyun 			cptr -= COMP_HDR_LEN;
3358*4882a593Smuzhiyun 			continue;
3359*4882a593Smuzhiyun 		}
3360*4882a593Smuzhiyun 
3361*4882a593Smuzhiyun 		osize = length;
3362*4882a593Smuzhiyun 		read(ah, cptr, word, COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
3363*4882a593Smuzhiyun 		checksum = ar9300_comp_cksum(&word[COMP_HDR_LEN], length);
3364*4882a593Smuzhiyun 		mchecksum = get_unaligned_le16(&word[COMP_HDR_LEN + osize]);
3365*4882a593Smuzhiyun 		ath_dbg(common, EEPROM, "checksum %x %x\n",
3366*4882a593Smuzhiyun 			checksum, mchecksum);
3367*4882a593Smuzhiyun 		if (checksum == mchecksum) {
3368*4882a593Smuzhiyun 			ar9300_compress_decision(ah, it, code, reference, mptr,
3369*4882a593Smuzhiyun 						 word, length, mdata_size);
3370*4882a593Smuzhiyun 		} else {
3371*4882a593Smuzhiyun 			ath_dbg(common, EEPROM,
3372*4882a593Smuzhiyun 				"skipping block with bad checksum\n");
3373*4882a593Smuzhiyun 		}
3374*4882a593Smuzhiyun 		cptr -= (COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
3375*4882a593Smuzhiyun 	}
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 	kfree(word);
3378*4882a593Smuzhiyun 	return cptr;
3379*4882a593Smuzhiyun 
3380*4882a593Smuzhiyun fail:
3381*4882a593Smuzhiyun 	kfree(word);
3382*4882a593Smuzhiyun 	return -1;
3383*4882a593Smuzhiyun }
3384*4882a593Smuzhiyun 
3385*4882a593Smuzhiyun /*
3386*4882a593Smuzhiyun  * Restore the configuration structure by reading the eeprom.
3387*4882a593Smuzhiyun  * This function destroys any existing in-memory structure
3388*4882a593Smuzhiyun  * content.
3389*4882a593Smuzhiyun  */
ath9k_hw_ar9300_fill_eeprom(struct ath_hw * ah)3390*4882a593Smuzhiyun static bool ath9k_hw_ar9300_fill_eeprom(struct ath_hw *ah)
3391*4882a593Smuzhiyun {
3392*4882a593Smuzhiyun 	u8 *mptr = (u8 *) &ah->eeprom.ar9300_eep;
3393*4882a593Smuzhiyun 
3394*4882a593Smuzhiyun 	if (ar9300_eeprom_restore_internal(ah, mptr,
3395*4882a593Smuzhiyun 			sizeof(struct ar9300_eeprom)) < 0)
3396*4882a593Smuzhiyun 		return false;
3397*4882a593Smuzhiyun 
3398*4882a593Smuzhiyun 	return true;
3399*4882a593Smuzhiyun }
3400*4882a593Smuzhiyun 
3401*4882a593Smuzhiyun #if defined(CONFIG_ATH9K_DEBUGFS) || defined(CONFIG_ATH9K_HTC_DEBUGFS)
ar9003_dump_modal_eeprom(char * buf,u32 len,u32 size,struct ar9300_modal_eep_header * modal_hdr)3402*4882a593Smuzhiyun static u32 ar9003_dump_modal_eeprom(char *buf, u32 len, u32 size,
3403*4882a593Smuzhiyun 				    struct ar9300_modal_eep_header *modal_hdr)
3404*4882a593Smuzhiyun {
3405*4882a593Smuzhiyun 	PR_EEP("Chain0 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[0]));
3406*4882a593Smuzhiyun 	PR_EEP("Chain1 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[1]));
3407*4882a593Smuzhiyun 	PR_EEP("Chain2 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[2]));
3408*4882a593Smuzhiyun 	PR_EEP("Ant. Common Control", le32_to_cpu(modal_hdr->antCtrlCommon));
3409*4882a593Smuzhiyun 	PR_EEP("Ant. Common Control2", le32_to_cpu(modal_hdr->antCtrlCommon2));
3410*4882a593Smuzhiyun 	PR_EEP("Ant. Gain", modal_hdr->antennaGain);
3411*4882a593Smuzhiyun 	PR_EEP("Switch Settle", modal_hdr->switchSettling);
3412*4882a593Smuzhiyun 	PR_EEP("Chain0 xatten1DB", modal_hdr->xatten1DB[0]);
3413*4882a593Smuzhiyun 	PR_EEP("Chain1 xatten1DB", modal_hdr->xatten1DB[1]);
3414*4882a593Smuzhiyun 	PR_EEP("Chain2 xatten1DB", modal_hdr->xatten1DB[2]);
3415*4882a593Smuzhiyun 	PR_EEP("Chain0 xatten1Margin", modal_hdr->xatten1Margin[0]);
3416*4882a593Smuzhiyun 	PR_EEP("Chain1 xatten1Margin", modal_hdr->xatten1Margin[1]);
3417*4882a593Smuzhiyun 	PR_EEP("Chain2 xatten1Margin", modal_hdr->xatten1Margin[2]);
3418*4882a593Smuzhiyun 	PR_EEP("Temp Slope", modal_hdr->tempSlope);
3419*4882a593Smuzhiyun 	PR_EEP("Volt Slope", modal_hdr->voltSlope);
3420*4882a593Smuzhiyun 	PR_EEP("spur Channels0", modal_hdr->spurChans[0]);
3421*4882a593Smuzhiyun 	PR_EEP("spur Channels1", modal_hdr->spurChans[1]);
3422*4882a593Smuzhiyun 	PR_EEP("spur Channels2", modal_hdr->spurChans[2]);
3423*4882a593Smuzhiyun 	PR_EEP("spur Channels3", modal_hdr->spurChans[3]);
3424*4882a593Smuzhiyun 	PR_EEP("spur Channels4", modal_hdr->spurChans[4]);
3425*4882a593Smuzhiyun 	PR_EEP("Chain0 NF Threshold", modal_hdr->noiseFloorThreshCh[0]);
3426*4882a593Smuzhiyun 	PR_EEP("Chain1 NF Threshold", modal_hdr->noiseFloorThreshCh[1]);
3427*4882a593Smuzhiyun 	PR_EEP("Chain2 NF Threshold", modal_hdr->noiseFloorThreshCh[2]);
3428*4882a593Smuzhiyun 	PR_EEP("Quick Drop", modal_hdr->quick_drop);
3429*4882a593Smuzhiyun 	PR_EEP("txEndToXpaOff", modal_hdr->txEndToXpaOff);
3430*4882a593Smuzhiyun 	PR_EEP("xPA Bias Level", modal_hdr->xpaBiasLvl);
3431*4882a593Smuzhiyun 	PR_EEP("txFrameToDataStart", modal_hdr->txFrameToDataStart);
3432*4882a593Smuzhiyun 	PR_EEP("txFrameToPaOn", modal_hdr->txFrameToPaOn);
3433*4882a593Smuzhiyun 	PR_EEP("txFrameToXpaOn", modal_hdr->txFrameToXpaOn);
3434*4882a593Smuzhiyun 	PR_EEP("txClip", modal_hdr->txClip);
3435*4882a593Smuzhiyun 	PR_EEP("ADC Desired size", modal_hdr->adcDesiredSize);
3436*4882a593Smuzhiyun 
3437*4882a593Smuzhiyun 	return len;
3438*4882a593Smuzhiyun }
3439*4882a593Smuzhiyun 
ar9003_dump_cal_data(struct ath_hw * ah,char * buf,u32 len,u32 size,bool is_2g)3440*4882a593Smuzhiyun static u32 ar9003_dump_cal_data(struct ath_hw *ah, char *buf, u32 len, u32 size,
3441*4882a593Smuzhiyun 				bool is_2g)
3442*4882a593Smuzhiyun {
3443*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
3444*4882a593Smuzhiyun 	struct ar9300_base_eep_hdr *pBase;
3445*4882a593Smuzhiyun 	struct ar9300_cal_data_per_freq_op_loop *cal_pier;
3446*4882a593Smuzhiyun 	int cal_pier_nr;
3447*4882a593Smuzhiyun 	int freq;
3448*4882a593Smuzhiyun 	int i, j;
3449*4882a593Smuzhiyun 
3450*4882a593Smuzhiyun 	pBase = &eep->baseEepHeader;
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun 	if (is_2g)
3453*4882a593Smuzhiyun 		cal_pier_nr = AR9300_NUM_2G_CAL_PIERS;
3454*4882a593Smuzhiyun 	else
3455*4882a593Smuzhiyun 		cal_pier_nr = AR9300_NUM_5G_CAL_PIERS;
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun 	for (i = 0; i < AR9300_MAX_CHAINS; i++) {
3458*4882a593Smuzhiyun 		if (!((pBase->txrxMask >> i) & 1))
3459*4882a593Smuzhiyun 			continue;
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun 		len += scnprintf(buf + len, size - len, "Chain %d\n", i);
3462*4882a593Smuzhiyun 
3463*4882a593Smuzhiyun 		len += scnprintf(buf + len, size - len,
3464*4882a593Smuzhiyun 			"Freq\t ref\tvolt\ttemp\tnf_cal\tnf_pow\trx_temp\n");
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun 		for (j = 0; j < cal_pier_nr; j++) {
3467*4882a593Smuzhiyun 			if (is_2g) {
3468*4882a593Smuzhiyun 				cal_pier = &eep->calPierData2G[i][j];
3469*4882a593Smuzhiyun 				freq = 2300 + eep->calFreqPier2G[j];
3470*4882a593Smuzhiyun 			} else {
3471*4882a593Smuzhiyun 				cal_pier = &eep->calPierData5G[i][j];
3472*4882a593Smuzhiyun 				freq = 4800 + eep->calFreqPier5G[j] * 5;
3473*4882a593Smuzhiyun 			}
3474*4882a593Smuzhiyun 
3475*4882a593Smuzhiyun 			len += scnprintf(buf + len, size - len,
3476*4882a593Smuzhiyun 				"%d\t", freq);
3477*4882a593Smuzhiyun 
3478*4882a593Smuzhiyun 			len += scnprintf(buf + len, size - len,
3479*4882a593Smuzhiyun 				"%d\t%d\t%d\t%d\t%d\t%d\n",
3480*4882a593Smuzhiyun 				cal_pier->refPower,
3481*4882a593Smuzhiyun 				cal_pier->voltMeas,
3482*4882a593Smuzhiyun 				cal_pier->tempMeas,
3483*4882a593Smuzhiyun 				cal_pier->rxTempMeas ?
3484*4882a593Smuzhiyun 				N2DBM(cal_pier->rxNoisefloorCal) : 0,
3485*4882a593Smuzhiyun 				cal_pier->rxTempMeas ?
3486*4882a593Smuzhiyun 				N2DBM(cal_pier->rxNoisefloorPower) : 0,
3487*4882a593Smuzhiyun 				cal_pier->rxTempMeas);
3488*4882a593Smuzhiyun 		}
3489*4882a593Smuzhiyun 	}
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun 	return len;
3492*4882a593Smuzhiyun }
3493*4882a593Smuzhiyun 
ath9k_hw_ar9003_dump_eeprom(struct ath_hw * ah,bool dump_base_hdr,u8 * buf,u32 len,u32 size)3494*4882a593Smuzhiyun static u32 ath9k_hw_ar9003_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
3495*4882a593Smuzhiyun 				       u8 *buf, u32 len, u32 size)
3496*4882a593Smuzhiyun {
3497*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
3498*4882a593Smuzhiyun 	struct ar9300_base_eep_hdr *pBase;
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun 	if (!dump_base_hdr) {
3501*4882a593Smuzhiyun 		len += scnprintf(buf + len, size - len,
3502*4882a593Smuzhiyun 				 "%20s :\n", "2GHz modal Header");
3503*4882a593Smuzhiyun 		len = ar9003_dump_modal_eeprom(buf, len, size,
3504*4882a593Smuzhiyun 						&eep->modalHeader2G);
3505*4882a593Smuzhiyun 
3506*4882a593Smuzhiyun 		len += scnprintf(buf + len, size - len, "Calibration data\n");
3507*4882a593Smuzhiyun 		len = ar9003_dump_cal_data(ah, buf, len, size, true);
3508*4882a593Smuzhiyun 
3509*4882a593Smuzhiyun 		len += scnprintf(buf + len, size - len,
3510*4882a593Smuzhiyun 				 "%20s :\n", "5GHz modal Header");
3511*4882a593Smuzhiyun 		len = ar9003_dump_modal_eeprom(buf, len, size,
3512*4882a593Smuzhiyun 						&eep->modalHeader5G);
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun 		len += scnprintf(buf + len, size - len, "Calibration data\n");
3515*4882a593Smuzhiyun 		len = ar9003_dump_cal_data(ah, buf, len, size, false);
3516*4882a593Smuzhiyun 
3517*4882a593Smuzhiyun 		goto out;
3518*4882a593Smuzhiyun 	}
3519*4882a593Smuzhiyun 
3520*4882a593Smuzhiyun 	pBase = &eep->baseEepHeader;
3521*4882a593Smuzhiyun 
3522*4882a593Smuzhiyun 	PR_EEP("EEPROM Version", ah->eeprom.ar9300_eep.eepromVersion);
3523*4882a593Smuzhiyun 	PR_EEP("RegDomain1", le16_to_cpu(pBase->regDmn[0]));
3524*4882a593Smuzhiyun 	PR_EEP("RegDomain2", le16_to_cpu(pBase->regDmn[1]));
3525*4882a593Smuzhiyun 	PR_EEP("TX Mask", (pBase->txrxMask >> 4));
3526*4882a593Smuzhiyun 	PR_EEP("RX Mask", (pBase->txrxMask & 0x0f));
3527*4882a593Smuzhiyun 	PR_EEP("Allow 5GHz", !!(pBase->opCapFlags.opFlags &
3528*4882a593Smuzhiyun 				AR5416_OPFLAGS_11A));
3529*4882a593Smuzhiyun 	PR_EEP("Allow 2GHz", !!(pBase->opCapFlags.opFlags &
3530*4882a593Smuzhiyun 				AR5416_OPFLAGS_11G));
3531*4882a593Smuzhiyun 	PR_EEP("Disable 2GHz HT20", !!(pBase->opCapFlags.opFlags &
3532*4882a593Smuzhiyun 					AR5416_OPFLAGS_N_2G_HT20));
3533*4882a593Smuzhiyun 	PR_EEP("Disable 2GHz HT40", !!(pBase->opCapFlags.opFlags &
3534*4882a593Smuzhiyun 					AR5416_OPFLAGS_N_2G_HT40));
3535*4882a593Smuzhiyun 	PR_EEP("Disable 5Ghz HT20", !!(pBase->opCapFlags.opFlags &
3536*4882a593Smuzhiyun 					AR5416_OPFLAGS_N_5G_HT20));
3537*4882a593Smuzhiyun 	PR_EEP("Disable 5Ghz HT40", !!(pBase->opCapFlags.opFlags &
3538*4882a593Smuzhiyun 					AR5416_OPFLAGS_N_5G_HT40));
3539*4882a593Smuzhiyun 	PR_EEP("Big Endian", !!(pBase->opCapFlags.eepMisc &
3540*4882a593Smuzhiyun 				AR5416_EEPMISC_BIG_ENDIAN));
3541*4882a593Smuzhiyun 	PR_EEP("RF Silent", pBase->rfSilent);
3542*4882a593Smuzhiyun 	PR_EEP("BT option", pBase->blueToothOptions);
3543*4882a593Smuzhiyun 	PR_EEP("Device Cap", pBase->deviceCap);
3544*4882a593Smuzhiyun 	PR_EEP("Device Type", pBase->deviceType);
3545*4882a593Smuzhiyun 	PR_EEP("Power Table Offset", pBase->pwrTableOffset);
3546*4882a593Smuzhiyun 	PR_EEP("Tuning Caps1", pBase->params_for_tuning_caps[0]);
3547*4882a593Smuzhiyun 	PR_EEP("Tuning Caps2", pBase->params_for_tuning_caps[1]);
3548*4882a593Smuzhiyun 	PR_EEP("Enable Tx Temp Comp", !!(pBase->featureEnable & BIT(0)));
3549*4882a593Smuzhiyun 	PR_EEP("Enable Tx Volt Comp", !!(pBase->featureEnable & BIT(1)));
3550*4882a593Smuzhiyun 	PR_EEP("Enable fast clock", !!(pBase->featureEnable & BIT(2)));
3551*4882a593Smuzhiyun 	PR_EEP("Enable doubling", !!(pBase->featureEnable & BIT(3)));
3552*4882a593Smuzhiyun 	PR_EEP("Internal regulator", !!(pBase->featureEnable & BIT(4)));
3553*4882a593Smuzhiyun 	PR_EEP("Enable Paprd", !!(pBase->featureEnable & BIT(5)));
3554*4882a593Smuzhiyun 	PR_EEP("Driver Strength", !!(pBase->miscConfiguration & BIT(0)));
3555*4882a593Smuzhiyun 	PR_EEP("Quick Drop", !!(pBase->miscConfiguration & BIT(1)));
3556*4882a593Smuzhiyun 	PR_EEP("Chain mask Reduce", (pBase->miscConfiguration >> 0x3) & 0x1);
3557*4882a593Smuzhiyun 	PR_EEP("Write enable Gpio", pBase->eepromWriteEnableGpio);
3558*4882a593Smuzhiyun 	PR_EEP("WLAN Disable Gpio", pBase->wlanDisableGpio);
3559*4882a593Smuzhiyun 	PR_EEP("WLAN LED Gpio", pBase->wlanLedGpio);
3560*4882a593Smuzhiyun 	PR_EEP("Rx Band Select Gpio", pBase->rxBandSelectGpio);
3561*4882a593Smuzhiyun 	PR_EEP("Tx Gain", pBase->txrxgain >> 4);
3562*4882a593Smuzhiyun 	PR_EEP("Rx Gain", pBase->txrxgain & 0xf);
3563*4882a593Smuzhiyun 	PR_EEP("SW Reg", le32_to_cpu(pBase->swreg));
3564*4882a593Smuzhiyun 
3565*4882a593Smuzhiyun 	len += scnprintf(buf + len, size - len, "%20s : %pM\n", "MacAddress",
3566*4882a593Smuzhiyun 			 ah->eeprom.ar9300_eep.macAddr);
3567*4882a593Smuzhiyun out:
3568*4882a593Smuzhiyun 	if (len > size)
3569*4882a593Smuzhiyun 		len = size;
3570*4882a593Smuzhiyun 
3571*4882a593Smuzhiyun 	return len;
3572*4882a593Smuzhiyun }
3573*4882a593Smuzhiyun #else
ath9k_hw_ar9003_dump_eeprom(struct ath_hw * ah,bool dump_base_hdr,u8 * buf,u32 len,u32 size)3574*4882a593Smuzhiyun static u32 ath9k_hw_ar9003_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
3575*4882a593Smuzhiyun 				       u8 *buf, u32 len, u32 size)
3576*4882a593Smuzhiyun {
3577*4882a593Smuzhiyun 	return 0;
3578*4882a593Smuzhiyun }
3579*4882a593Smuzhiyun #endif
3580*4882a593Smuzhiyun 
3581*4882a593Smuzhiyun /* XXX: review hardware docs */
ath9k_hw_ar9300_get_eeprom_ver(struct ath_hw * ah)3582*4882a593Smuzhiyun static int ath9k_hw_ar9300_get_eeprom_ver(struct ath_hw *ah)
3583*4882a593Smuzhiyun {
3584*4882a593Smuzhiyun 	return ah->eeprom.ar9300_eep.eepromVersion;
3585*4882a593Smuzhiyun }
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun /* XXX: could be read from the eepromVersion, not sure yet */
ath9k_hw_ar9300_get_eeprom_rev(struct ath_hw * ah)3588*4882a593Smuzhiyun static int ath9k_hw_ar9300_get_eeprom_rev(struct ath_hw *ah)
3589*4882a593Smuzhiyun {
3590*4882a593Smuzhiyun 	return 0;
3591*4882a593Smuzhiyun }
3592*4882a593Smuzhiyun 
ar9003_modal_header(struct ath_hw * ah,bool is2ghz)3593*4882a593Smuzhiyun static struct ar9300_modal_eep_header *ar9003_modal_header(struct ath_hw *ah,
3594*4882a593Smuzhiyun 							   bool is2ghz)
3595*4882a593Smuzhiyun {
3596*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
3597*4882a593Smuzhiyun 
3598*4882a593Smuzhiyun 	if (is2ghz)
3599*4882a593Smuzhiyun 		return &eep->modalHeader2G;
3600*4882a593Smuzhiyun 	else
3601*4882a593Smuzhiyun 		return &eep->modalHeader5G;
3602*4882a593Smuzhiyun }
3603*4882a593Smuzhiyun 
ar9003_hw_xpa_bias_level_apply(struct ath_hw * ah,bool is2ghz)3604*4882a593Smuzhiyun static void ar9003_hw_xpa_bias_level_apply(struct ath_hw *ah, bool is2ghz)
3605*4882a593Smuzhiyun {
3606*4882a593Smuzhiyun 	int bias = ar9003_modal_header(ah, is2ghz)->xpaBiasLvl;
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 	if (AR_SREV_9485(ah) || AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
3609*4882a593Smuzhiyun 	    AR_SREV_9531(ah) || AR_SREV_9561(ah))
3610*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_CH0_TOP2, AR_CH0_TOP2_XPABIASLVL, bias);
3611*4882a593Smuzhiyun 	else if (AR_SREV_9462(ah) || AR_SREV_9550(ah) || AR_SREV_9565(ah))
3612*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_CH0_TOP, AR_CH0_TOP_XPABIASLVL, bias);
3613*4882a593Smuzhiyun 	else {
3614*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_CH0_TOP, AR_CH0_TOP_XPABIASLVL, bias);
3615*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_CH0_THERM,
3616*4882a593Smuzhiyun 				AR_CH0_THERM_XPABIASLVL_MSB,
3617*4882a593Smuzhiyun 				bias >> 2);
3618*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_CH0_THERM,
3619*4882a593Smuzhiyun 				AR_CH0_THERM_XPASHORT2GND, 1);
3620*4882a593Smuzhiyun 	}
3621*4882a593Smuzhiyun }
3622*4882a593Smuzhiyun 
ar9003_switch_com_spdt_get(struct ath_hw * ah,bool is2ghz)3623*4882a593Smuzhiyun static u16 ar9003_switch_com_spdt_get(struct ath_hw *ah, bool is2ghz)
3624*4882a593Smuzhiyun {
3625*4882a593Smuzhiyun 	return le16_to_cpu(ar9003_modal_header(ah, is2ghz)->switchcomspdt);
3626*4882a593Smuzhiyun }
3627*4882a593Smuzhiyun 
ar9003_hw_ant_ctrl_common_get(struct ath_hw * ah,bool is2ghz)3628*4882a593Smuzhiyun u32 ar9003_hw_ant_ctrl_common_get(struct ath_hw *ah, bool is2ghz)
3629*4882a593Smuzhiyun {
3630*4882a593Smuzhiyun 	return le32_to_cpu(ar9003_modal_header(ah, is2ghz)->antCtrlCommon);
3631*4882a593Smuzhiyun }
3632*4882a593Smuzhiyun 
ar9003_hw_ant_ctrl_common_2_get(struct ath_hw * ah,bool is2ghz)3633*4882a593Smuzhiyun u32 ar9003_hw_ant_ctrl_common_2_get(struct ath_hw *ah, bool is2ghz)
3634*4882a593Smuzhiyun {
3635*4882a593Smuzhiyun 	return le32_to_cpu(ar9003_modal_header(ah, is2ghz)->antCtrlCommon2);
3636*4882a593Smuzhiyun }
3637*4882a593Smuzhiyun 
ar9003_hw_ant_ctrl_chain_get(struct ath_hw * ah,int chain,bool is2ghz)3638*4882a593Smuzhiyun static u16 ar9003_hw_ant_ctrl_chain_get(struct ath_hw *ah, int chain,
3639*4882a593Smuzhiyun 					bool is2ghz)
3640*4882a593Smuzhiyun {
3641*4882a593Smuzhiyun 	__le16 val = ar9003_modal_header(ah, is2ghz)->antCtrlChain[chain];
3642*4882a593Smuzhiyun 	return le16_to_cpu(val);
3643*4882a593Smuzhiyun }
3644*4882a593Smuzhiyun 
ar9003_hw_ant_ctrl_apply(struct ath_hw * ah,bool is2ghz)3645*4882a593Smuzhiyun static void ar9003_hw_ant_ctrl_apply(struct ath_hw *ah, bool is2ghz)
3646*4882a593Smuzhiyun {
3647*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
3648*4882a593Smuzhiyun 	struct ath9k_hw_capabilities *pCap = &ah->caps;
3649*4882a593Smuzhiyun 	int chain;
3650*4882a593Smuzhiyun 	u32 regval, value, gpio;
3651*4882a593Smuzhiyun 	static const u32 switch_chain_reg[AR9300_MAX_CHAINS] = {
3652*4882a593Smuzhiyun 			AR_PHY_SWITCH_CHAIN_0,
3653*4882a593Smuzhiyun 			AR_PHY_SWITCH_CHAIN_1,
3654*4882a593Smuzhiyun 			AR_PHY_SWITCH_CHAIN_2,
3655*4882a593Smuzhiyun 	};
3656*4882a593Smuzhiyun 
3657*4882a593Smuzhiyun 	if (AR_SREV_9485(ah) && (ar9003_hw_get_rx_gain_idx(ah) == 0)) {
3658*4882a593Smuzhiyun 		if (ah->config.xlna_gpio)
3659*4882a593Smuzhiyun 			gpio = ah->config.xlna_gpio;
3660*4882a593Smuzhiyun 		else
3661*4882a593Smuzhiyun 			gpio = AR9300_EXT_LNA_CTL_GPIO_AR9485;
3662*4882a593Smuzhiyun 
3663*4882a593Smuzhiyun 		ath9k_hw_gpio_request_out(ah, gpio, NULL,
3664*4882a593Smuzhiyun 					  AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED);
3665*4882a593Smuzhiyun 	}
3666*4882a593Smuzhiyun 
3667*4882a593Smuzhiyun 	value = ar9003_hw_ant_ctrl_common_get(ah, is2ghz);
3668*4882a593Smuzhiyun 
3669*4882a593Smuzhiyun 	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3670*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
3671*4882a593Smuzhiyun 				AR_SWITCH_TABLE_COM_AR9462_ALL, value);
3672*4882a593Smuzhiyun 	} else if (AR_SREV_9550(ah) || AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
3673*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
3674*4882a593Smuzhiyun 				AR_SWITCH_TABLE_COM_AR9550_ALL, value);
3675*4882a593Smuzhiyun 	} else
3676*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
3677*4882a593Smuzhiyun 			      AR_SWITCH_TABLE_COM_ALL, value);
3678*4882a593Smuzhiyun 
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun 	/*
3681*4882a593Smuzhiyun 	 *   AR9462 defines new switch table for BT/WLAN,
3682*4882a593Smuzhiyun 	 *       here's new field name in XXX.ref for both 2G and 5G.
3683*4882a593Smuzhiyun 	 *   Register: [GLB_CONTROL] GLB_CONTROL (@0x20044)
3684*4882a593Smuzhiyun 	 *   15:12   R/W     SWITCH_TABLE_COM_SPDT_WLAN_RX
3685*4882a593Smuzhiyun 	 * SWITCH_TABLE_COM_SPDT_WLAN_RX
3686*4882a593Smuzhiyun 	 *
3687*4882a593Smuzhiyun 	 *   11:8     R/W     SWITCH_TABLE_COM_SPDT_WLAN_TX
3688*4882a593Smuzhiyun 	 * SWITCH_TABLE_COM_SPDT_WLAN_TX
3689*4882a593Smuzhiyun 	 *
3690*4882a593Smuzhiyun 	 *   7:4 R/W  SWITCH_TABLE_COM_SPDT_WLAN_IDLE
3691*4882a593Smuzhiyun 	 * SWITCH_TABLE_COM_SPDT_WLAN_IDLE
3692*4882a593Smuzhiyun 	 */
3693*4882a593Smuzhiyun 	if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565(ah)) {
3694*4882a593Smuzhiyun 		value = ar9003_switch_com_spdt_get(ah, is2ghz);
3695*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL,
3696*4882a593Smuzhiyun 				AR_SWITCH_TABLE_COM_SPDT_ALL, value);
3697*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_SPDT_ENABLE);
3698*4882a593Smuzhiyun 	}
3699*4882a593Smuzhiyun 
3700*4882a593Smuzhiyun 	value = ar9003_hw_ant_ctrl_common_2_get(ah, is2ghz);
3701*4882a593Smuzhiyun 	if (AR_SREV_9485(ah) && common->bt_ant_diversity) {
3702*4882a593Smuzhiyun 		value &= ~AR_SWITCH_TABLE_COM2_ALL;
3703*4882a593Smuzhiyun 		value |= ah->config.ant_ctrl_comm2g_switch_enable;
3704*4882a593Smuzhiyun 
3705*4882a593Smuzhiyun 	}
3706*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM_2, AR_SWITCH_TABLE_COM2_ALL, value);
3707*4882a593Smuzhiyun 
3708*4882a593Smuzhiyun 	if ((AR_SREV_9462(ah)) && (ah->rxchainmask == 0x2)) {
3709*4882a593Smuzhiyun 		value = ar9003_hw_ant_ctrl_chain_get(ah, 1, is2ghz);
3710*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, switch_chain_reg[0],
3711*4882a593Smuzhiyun 			      AR_SWITCH_TABLE_ALL, value);
3712*4882a593Smuzhiyun 	}
3713*4882a593Smuzhiyun 
3714*4882a593Smuzhiyun 	for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
3715*4882a593Smuzhiyun 		if ((ah->rxchainmask & BIT(chain)) ||
3716*4882a593Smuzhiyun 		    (ah->txchainmask & BIT(chain))) {
3717*4882a593Smuzhiyun 			value = ar9003_hw_ant_ctrl_chain_get(ah, chain,
3718*4882a593Smuzhiyun 							     is2ghz);
3719*4882a593Smuzhiyun 			REG_RMW_FIELD(ah, switch_chain_reg[chain],
3720*4882a593Smuzhiyun 				      AR_SWITCH_TABLE_ALL, value);
3721*4882a593Smuzhiyun 		}
3722*4882a593Smuzhiyun 	}
3723*4882a593Smuzhiyun 
3724*4882a593Smuzhiyun 	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
3725*4882a593Smuzhiyun 		value = ath9k_hw_ar9300_get_eeprom(ah, EEP_ANT_DIV_CTL1);
3726*4882a593Smuzhiyun 		/*
3727*4882a593Smuzhiyun 		 * main_lnaconf, alt_lnaconf, main_tb, alt_tb
3728*4882a593Smuzhiyun 		 * are the fields present
3729*4882a593Smuzhiyun 		 */
3730*4882a593Smuzhiyun 		regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
3731*4882a593Smuzhiyun 		regval &= (~AR_ANT_DIV_CTRL_ALL);
3732*4882a593Smuzhiyun 		regval |= (value & 0x3f) << AR_ANT_DIV_CTRL_ALL_S;
3733*4882a593Smuzhiyun 		/* enable_lnadiv */
3734*4882a593Smuzhiyun 		regval &= (~AR_PHY_ANT_DIV_LNADIV);
3735*4882a593Smuzhiyun 		regval |= ((value >> 6) & 0x1) << AR_PHY_ANT_DIV_LNADIV_S;
3736*4882a593Smuzhiyun 
3737*4882a593Smuzhiyun 		if (AR_SREV_9485(ah) && common->bt_ant_diversity)
3738*4882a593Smuzhiyun 			regval |= AR_ANT_DIV_ENABLE;
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun 		if (AR_SREV_9565(ah)) {
3741*4882a593Smuzhiyun 			if (common->bt_ant_diversity) {
3742*4882a593Smuzhiyun 				regval |= (1 << AR_PHY_ANT_SW_RX_PROT_S);
3743*4882a593Smuzhiyun 
3744*4882a593Smuzhiyun 				REG_SET_BIT(ah, AR_PHY_RESTART,
3745*4882a593Smuzhiyun 					    AR_PHY_RESTART_ENABLE_DIV_M2FLAG);
3746*4882a593Smuzhiyun 
3747*4882a593Smuzhiyun 				/* Force WLAN LNA diversity ON */
3748*4882a593Smuzhiyun 				REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV,
3749*4882a593Smuzhiyun 					    AR_BTCOEX_WL_LNADIV_FORCE_ON);
3750*4882a593Smuzhiyun 			} else {
3751*4882a593Smuzhiyun 				regval &= ~(1 << AR_PHY_ANT_DIV_LNADIV_S);
3752*4882a593Smuzhiyun 				regval &= ~(1 << AR_PHY_ANT_SW_RX_PROT_S);
3753*4882a593Smuzhiyun 
3754*4882a593Smuzhiyun 				REG_CLR_BIT(ah, AR_PHY_MC_GAIN_CTRL,
3755*4882a593Smuzhiyun 					    (1 << AR_PHY_ANT_SW_RX_PROT_S));
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 				/* Force WLAN LNA diversity OFF */
3758*4882a593Smuzhiyun 				REG_CLR_BIT(ah, AR_BTCOEX_WL_LNADIV,
3759*4882a593Smuzhiyun 					    AR_BTCOEX_WL_LNADIV_FORCE_ON);
3760*4882a593Smuzhiyun 			}
3761*4882a593Smuzhiyun 		}
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 		REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
3764*4882a593Smuzhiyun 
3765*4882a593Smuzhiyun 		/* enable fast_div */
3766*4882a593Smuzhiyun 		regval = REG_READ(ah, AR_PHY_CCK_DETECT);
3767*4882a593Smuzhiyun 		regval &= (~AR_FAST_DIV_ENABLE);
3768*4882a593Smuzhiyun 		regval |= ((value >> 7) & 0x1) << AR_FAST_DIV_ENABLE_S;
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 		if ((AR_SREV_9485(ah) || AR_SREV_9565(ah))
3771*4882a593Smuzhiyun 		    && common->bt_ant_diversity)
3772*4882a593Smuzhiyun 			regval |= AR_FAST_DIV_ENABLE;
3773*4882a593Smuzhiyun 
3774*4882a593Smuzhiyun 		REG_WRITE(ah, AR_PHY_CCK_DETECT, regval);
3775*4882a593Smuzhiyun 
3776*4882a593Smuzhiyun 		if (pCap->hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) {
3777*4882a593Smuzhiyun 			regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
3778*4882a593Smuzhiyun 			/*
3779*4882a593Smuzhiyun 			 * clear bits 25-30 main_lnaconf, alt_lnaconf,
3780*4882a593Smuzhiyun 			 * main_tb, alt_tb
3781*4882a593Smuzhiyun 			 */
3782*4882a593Smuzhiyun 			regval &= (~(AR_PHY_ANT_DIV_MAIN_LNACONF |
3783*4882a593Smuzhiyun 				     AR_PHY_ANT_DIV_ALT_LNACONF |
3784*4882a593Smuzhiyun 				     AR_PHY_ANT_DIV_ALT_GAINTB |
3785*4882a593Smuzhiyun 				     AR_PHY_ANT_DIV_MAIN_GAINTB));
3786*4882a593Smuzhiyun 			/* by default use LNA1 for the main antenna */
3787*4882a593Smuzhiyun 			regval |= (ATH_ANT_DIV_COMB_LNA1 <<
3788*4882a593Smuzhiyun 				   AR_PHY_ANT_DIV_MAIN_LNACONF_S);
3789*4882a593Smuzhiyun 			regval |= (ATH_ANT_DIV_COMB_LNA2 <<
3790*4882a593Smuzhiyun 				   AR_PHY_ANT_DIV_ALT_LNACONF_S);
3791*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
3792*4882a593Smuzhiyun 		}
3793*4882a593Smuzhiyun 	}
3794*4882a593Smuzhiyun }
3795*4882a593Smuzhiyun 
ar9003_hw_drive_strength_apply(struct ath_hw * ah)3796*4882a593Smuzhiyun static void ar9003_hw_drive_strength_apply(struct ath_hw *ah)
3797*4882a593Smuzhiyun {
3798*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
3799*4882a593Smuzhiyun 	struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
3800*4882a593Smuzhiyun 	int drive_strength;
3801*4882a593Smuzhiyun 	unsigned long reg;
3802*4882a593Smuzhiyun 
3803*4882a593Smuzhiyun 	drive_strength = pBase->miscConfiguration & BIT(0);
3804*4882a593Smuzhiyun 	if (!drive_strength)
3805*4882a593Smuzhiyun 		return;
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun 	reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS1);
3808*4882a593Smuzhiyun 	reg &= ~0x00ffffc0;
3809*4882a593Smuzhiyun 	reg |= 0x5 << 21;
3810*4882a593Smuzhiyun 	reg |= 0x5 << 18;
3811*4882a593Smuzhiyun 	reg |= 0x5 << 15;
3812*4882a593Smuzhiyun 	reg |= 0x5 << 12;
3813*4882a593Smuzhiyun 	reg |= 0x5 << 9;
3814*4882a593Smuzhiyun 	reg |= 0x5 << 6;
3815*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS1, reg);
3816*4882a593Smuzhiyun 
3817*4882a593Smuzhiyun 	reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS2);
3818*4882a593Smuzhiyun 	reg &= ~0xffffffe0;
3819*4882a593Smuzhiyun 	reg |= 0x5 << 29;
3820*4882a593Smuzhiyun 	reg |= 0x5 << 26;
3821*4882a593Smuzhiyun 	reg |= 0x5 << 23;
3822*4882a593Smuzhiyun 	reg |= 0x5 << 20;
3823*4882a593Smuzhiyun 	reg |= 0x5 << 17;
3824*4882a593Smuzhiyun 	reg |= 0x5 << 14;
3825*4882a593Smuzhiyun 	reg |= 0x5 << 11;
3826*4882a593Smuzhiyun 	reg |= 0x5 << 8;
3827*4882a593Smuzhiyun 	reg |= 0x5 << 5;
3828*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS2, reg);
3829*4882a593Smuzhiyun 
3830*4882a593Smuzhiyun 	reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS4);
3831*4882a593Smuzhiyun 	reg &= ~0xff800000;
3832*4882a593Smuzhiyun 	reg |= 0x5 << 29;
3833*4882a593Smuzhiyun 	reg |= 0x5 << 26;
3834*4882a593Smuzhiyun 	reg |= 0x5 << 23;
3835*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS4, reg);
3836*4882a593Smuzhiyun }
3837*4882a593Smuzhiyun 
ar9003_hw_atten_chain_get(struct ath_hw * ah,int chain,struct ath9k_channel * chan)3838*4882a593Smuzhiyun static u16 ar9003_hw_atten_chain_get(struct ath_hw *ah, int chain,
3839*4882a593Smuzhiyun 				     struct ath9k_channel *chan)
3840*4882a593Smuzhiyun {
3841*4882a593Smuzhiyun 	int f[3], t[3];
3842*4882a593Smuzhiyun 	u16 value;
3843*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
3844*4882a593Smuzhiyun 
3845*4882a593Smuzhiyun 	if (chain >= 0 && chain < 3) {
3846*4882a593Smuzhiyun 		if (IS_CHAN_2GHZ(chan))
3847*4882a593Smuzhiyun 			return eep->modalHeader2G.xatten1DB[chain];
3848*4882a593Smuzhiyun 		else if (eep->base_ext2.xatten1DBLow[chain] != 0) {
3849*4882a593Smuzhiyun 			t[0] = eep->base_ext2.xatten1DBLow[chain];
3850*4882a593Smuzhiyun 			f[0] = 5180;
3851*4882a593Smuzhiyun 			t[1] = eep->modalHeader5G.xatten1DB[chain];
3852*4882a593Smuzhiyun 			f[1] = 5500;
3853*4882a593Smuzhiyun 			t[2] = eep->base_ext2.xatten1DBHigh[chain];
3854*4882a593Smuzhiyun 			f[2] = 5785;
3855*4882a593Smuzhiyun 			value = ar9003_hw_power_interpolate((s32) chan->channel,
3856*4882a593Smuzhiyun 							    f, t, 3);
3857*4882a593Smuzhiyun 			return value;
3858*4882a593Smuzhiyun 		} else
3859*4882a593Smuzhiyun 			return eep->modalHeader5G.xatten1DB[chain];
3860*4882a593Smuzhiyun 	}
3861*4882a593Smuzhiyun 
3862*4882a593Smuzhiyun 	return 0;
3863*4882a593Smuzhiyun }
3864*4882a593Smuzhiyun 
3865*4882a593Smuzhiyun 
ar9003_hw_atten_chain_get_margin(struct ath_hw * ah,int chain,struct ath9k_channel * chan)3866*4882a593Smuzhiyun static u16 ar9003_hw_atten_chain_get_margin(struct ath_hw *ah, int chain,
3867*4882a593Smuzhiyun 					    struct ath9k_channel *chan)
3868*4882a593Smuzhiyun {
3869*4882a593Smuzhiyun 	int f[3], t[3];
3870*4882a593Smuzhiyun 	u16 value;
3871*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
3872*4882a593Smuzhiyun 
3873*4882a593Smuzhiyun 	if (chain >= 0 && chain < 3) {
3874*4882a593Smuzhiyun 		if (IS_CHAN_2GHZ(chan))
3875*4882a593Smuzhiyun 			return eep->modalHeader2G.xatten1Margin[chain];
3876*4882a593Smuzhiyun 		else if (eep->base_ext2.xatten1MarginLow[chain] != 0) {
3877*4882a593Smuzhiyun 			t[0] = eep->base_ext2.xatten1MarginLow[chain];
3878*4882a593Smuzhiyun 			f[0] = 5180;
3879*4882a593Smuzhiyun 			t[1] = eep->modalHeader5G.xatten1Margin[chain];
3880*4882a593Smuzhiyun 			f[1] = 5500;
3881*4882a593Smuzhiyun 			t[2] = eep->base_ext2.xatten1MarginHigh[chain];
3882*4882a593Smuzhiyun 			f[2] = 5785;
3883*4882a593Smuzhiyun 			value = ar9003_hw_power_interpolate((s32) chan->channel,
3884*4882a593Smuzhiyun 							    f, t, 3);
3885*4882a593Smuzhiyun 			return value;
3886*4882a593Smuzhiyun 		} else
3887*4882a593Smuzhiyun 			return eep->modalHeader5G.xatten1Margin[chain];
3888*4882a593Smuzhiyun 	}
3889*4882a593Smuzhiyun 
3890*4882a593Smuzhiyun 	return 0;
3891*4882a593Smuzhiyun }
3892*4882a593Smuzhiyun 
ar9003_hw_atten_apply(struct ath_hw * ah,struct ath9k_channel * chan)3893*4882a593Smuzhiyun static void ar9003_hw_atten_apply(struct ath_hw *ah, struct ath9k_channel *chan)
3894*4882a593Smuzhiyun {
3895*4882a593Smuzhiyun 	int i;
3896*4882a593Smuzhiyun 	u16 value;
3897*4882a593Smuzhiyun 	unsigned long ext_atten_reg[3] = {AR_PHY_EXT_ATTEN_CTL_0,
3898*4882a593Smuzhiyun 					  AR_PHY_EXT_ATTEN_CTL_1,
3899*4882a593Smuzhiyun 					  AR_PHY_EXT_ATTEN_CTL_2,
3900*4882a593Smuzhiyun 					 };
3901*4882a593Smuzhiyun 
3902*4882a593Smuzhiyun 	if ((AR_SREV_9462(ah)) && (ah->rxchainmask == 0x2)) {
3903*4882a593Smuzhiyun 		value = ar9003_hw_atten_chain_get(ah, 1, chan);
3904*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, ext_atten_reg[0],
3905*4882a593Smuzhiyun 			      AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB, value);
3906*4882a593Smuzhiyun 
3907*4882a593Smuzhiyun 		value = ar9003_hw_atten_chain_get_margin(ah, 1, chan);
3908*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, ext_atten_reg[0],
3909*4882a593Smuzhiyun 			      AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN,
3910*4882a593Smuzhiyun 			      value);
3911*4882a593Smuzhiyun 	}
3912*4882a593Smuzhiyun 
3913*4882a593Smuzhiyun 	/* Test value. if 0 then attenuation is unused. Don't load anything. */
3914*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
3915*4882a593Smuzhiyun 		if (ah->txchainmask & BIT(i)) {
3916*4882a593Smuzhiyun 			value = ar9003_hw_atten_chain_get(ah, i, chan);
3917*4882a593Smuzhiyun 			REG_RMW_FIELD(ah, ext_atten_reg[i],
3918*4882a593Smuzhiyun 				      AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB, value);
3919*4882a593Smuzhiyun 
3920*4882a593Smuzhiyun 			if (AR_SREV_9485(ah) &&
3921*4882a593Smuzhiyun 			    (ar9003_hw_get_rx_gain_idx(ah) == 0) &&
3922*4882a593Smuzhiyun 			    ah->config.xatten_margin_cfg)
3923*4882a593Smuzhiyun 				value = 5;
3924*4882a593Smuzhiyun 			else
3925*4882a593Smuzhiyun 				value = ar9003_hw_atten_chain_get_margin(ah, i, chan);
3926*4882a593Smuzhiyun 
3927*4882a593Smuzhiyun 			if (ah->config.alt_mingainidx)
3928*4882a593Smuzhiyun 				REG_RMW_FIELD(ah, AR_PHY_EXT_ATTEN_CTL_0,
3929*4882a593Smuzhiyun 					      AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN,
3930*4882a593Smuzhiyun 					      value);
3931*4882a593Smuzhiyun 
3932*4882a593Smuzhiyun 			REG_RMW_FIELD(ah, ext_atten_reg[i],
3933*4882a593Smuzhiyun 				      AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN,
3934*4882a593Smuzhiyun 				      value);
3935*4882a593Smuzhiyun 		}
3936*4882a593Smuzhiyun 	}
3937*4882a593Smuzhiyun }
3938*4882a593Smuzhiyun 
is_pmu_set(struct ath_hw * ah,u32 pmu_reg,int pmu_set)3939*4882a593Smuzhiyun static bool is_pmu_set(struct ath_hw *ah, u32 pmu_reg, int pmu_set)
3940*4882a593Smuzhiyun {
3941*4882a593Smuzhiyun 	int timeout = 100;
3942*4882a593Smuzhiyun 
3943*4882a593Smuzhiyun 	while (pmu_set != REG_READ(ah, pmu_reg)) {
3944*4882a593Smuzhiyun 		if (timeout-- == 0)
3945*4882a593Smuzhiyun 			return false;
3946*4882a593Smuzhiyun 		REG_WRITE(ah, pmu_reg, pmu_set);
3947*4882a593Smuzhiyun 		udelay(10);
3948*4882a593Smuzhiyun 	}
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun 	return true;
3951*4882a593Smuzhiyun }
3952*4882a593Smuzhiyun 
ar9003_hw_internal_regulator_apply(struct ath_hw * ah)3953*4882a593Smuzhiyun void ar9003_hw_internal_regulator_apply(struct ath_hw *ah)
3954*4882a593Smuzhiyun {
3955*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
3956*4882a593Smuzhiyun 	struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
3957*4882a593Smuzhiyun 	u32 reg_val;
3958*4882a593Smuzhiyun 
3959*4882a593Smuzhiyun 	if (pBase->featureEnable & BIT(4)) {
3960*4882a593Smuzhiyun 		if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
3961*4882a593Smuzhiyun 			int reg_pmu_set;
3962*4882a593Smuzhiyun 
3963*4882a593Smuzhiyun 			reg_pmu_set = REG_READ(ah, AR_PHY_PMU2) & ~AR_PHY_PMU2_PGM;
3964*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
3965*4882a593Smuzhiyun 			if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
3966*4882a593Smuzhiyun 				return;
3967*4882a593Smuzhiyun 
3968*4882a593Smuzhiyun 			if (AR_SREV_9330(ah)) {
3969*4882a593Smuzhiyun 				if (ah->is_clk_25mhz) {
3970*4882a593Smuzhiyun 					reg_pmu_set = (3 << 1) | (8 << 4) |
3971*4882a593Smuzhiyun 						      (3 << 8) | (1 << 14) |
3972*4882a593Smuzhiyun 						      (6 << 17) | (1 << 20) |
3973*4882a593Smuzhiyun 						      (3 << 24);
3974*4882a593Smuzhiyun 				} else {
3975*4882a593Smuzhiyun 					reg_pmu_set = (4 << 1)  | (7 << 4) |
3976*4882a593Smuzhiyun 						      (3 << 8)  | (1 << 14) |
3977*4882a593Smuzhiyun 						      (6 << 17) | (1 << 20) |
3978*4882a593Smuzhiyun 						      (3 << 24);
3979*4882a593Smuzhiyun 				}
3980*4882a593Smuzhiyun 			} else {
3981*4882a593Smuzhiyun 				reg_pmu_set = (5 << 1) | (7 << 4) |
3982*4882a593Smuzhiyun 					      (2 << 8) | (2 << 14) |
3983*4882a593Smuzhiyun 					      (6 << 17) | (1 << 20) |
3984*4882a593Smuzhiyun 					      (3 << 24) | (1 << 28);
3985*4882a593Smuzhiyun 			}
3986*4882a593Smuzhiyun 
3987*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PHY_PMU1, reg_pmu_set);
3988*4882a593Smuzhiyun 			if (!is_pmu_set(ah, AR_PHY_PMU1, reg_pmu_set))
3989*4882a593Smuzhiyun 				return;
3990*4882a593Smuzhiyun 
3991*4882a593Smuzhiyun 			reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0xFFC00000)
3992*4882a593Smuzhiyun 					| (4 << 26);
3993*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
3994*4882a593Smuzhiyun 			if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
3995*4882a593Smuzhiyun 				return;
3996*4882a593Smuzhiyun 
3997*4882a593Smuzhiyun 			reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0x00200000)
3998*4882a593Smuzhiyun 					| (1 << 21);
3999*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
4000*4882a593Smuzhiyun 			if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
4001*4882a593Smuzhiyun 				return;
4002*4882a593Smuzhiyun 		} else if (AR_SREV_9462(ah) || AR_SREV_9565(ah) ||
4003*4882a593Smuzhiyun 			   AR_SREV_9561(ah)) {
4004*4882a593Smuzhiyun 			reg_val = le32_to_cpu(pBase->swreg);
4005*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PHY_PMU1, reg_val);
4006*4882a593Smuzhiyun 
4007*4882a593Smuzhiyun 			if (AR_SREV_9561(ah))
4008*4882a593Smuzhiyun 				REG_WRITE(ah, AR_PHY_PMU2, 0x10200000);
4009*4882a593Smuzhiyun 		} else {
4010*4882a593Smuzhiyun 			/* Internal regulator is ON. Write swreg register. */
4011*4882a593Smuzhiyun 			reg_val = le32_to_cpu(pBase->swreg);
4012*4882a593Smuzhiyun 			REG_WRITE(ah, AR_RTC_REG_CONTROL1,
4013*4882a593Smuzhiyun 				  REG_READ(ah, AR_RTC_REG_CONTROL1) &
4014*4882a593Smuzhiyun 				  (~AR_RTC_REG_CONTROL1_SWREG_PROGRAM));
4015*4882a593Smuzhiyun 			REG_WRITE(ah, AR_RTC_REG_CONTROL0, reg_val);
4016*4882a593Smuzhiyun 			/* Set REG_CONTROL1.SWREG_PROGRAM */
4017*4882a593Smuzhiyun 			REG_WRITE(ah, AR_RTC_REG_CONTROL1,
4018*4882a593Smuzhiyun 				  REG_READ(ah,
4019*4882a593Smuzhiyun 					   AR_RTC_REG_CONTROL1) |
4020*4882a593Smuzhiyun 					   AR_RTC_REG_CONTROL1_SWREG_PROGRAM);
4021*4882a593Smuzhiyun 		}
4022*4882a593Smuzhiyun 	} else {
4023*4882a593Smuzhiyun 		if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
4024*4882a593Smuzhiyun 			REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0);
4025*4882a593Smuzhiyun 			while (REG_READ_FIELD(ah, AR_PHY_PMU2,
4026*4882a593Smuzhiyun 						AR_PHY_PMU2_PGM))
4027*4882a593Smuzhiyun 				udelay(10);
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun 			REG_RMW_FIELD(ah, AR_PHY_PMU1, AR_PHY_PMU1_PWD, 0x1);
4030*4882a593Smuzhiyun 			while (!REG_READ_FIELD(ah, AR_PHY_PMU1,
4031*4882a593Smuzhiyun 						AR_PHY_PMU1_PWD))
4032*4882a593Smuzhiyun 				udelay(10);
4033*4882a593Smuzhiyun 			REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0x1);
4034*4882a593Smuzhiyun 			while (!REG_READ_FIELD(ah, AR_PHY_PMU2,
4035*4882a593Smuzhiyun 						AR_PHY_PMU2_PGM))
4036*4882a593Smuzhiyun 				udelay(10);
4037*4882a593Smuzhiyun 		} else if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
4038*4882a593Smuzhiyun 			REG_RMW_FIELD(ah, AR_PHY_PMU1, AR_PHY_PMU1_PWD, 0x1);
4039*4882a593Smuzhiyun 		else {
4040*4882a593Smuzhiyun 			reg_val = REG_READ(ah, AR_RTC_SLEEP_CLK) |
4041*4882a593Smuzhiyun 				AR_RTC_FORCE_SWREG_PRD;
4042*4882a593Smuzhiyun 			REG_WRITE(ah, AR_RTC_SLEEP_CLK, reg_val);
4043*4882a593Smuzhiyun 		}
4044*4882a593Smuzhiyun 	}
4045*4882a593Smuzhiyun 
4046*4882a593Smuzhiyun }
4047*4882a593Smuzhiyun 
ar9003_hw_apply_tuning_caps(struct ath_hw * ah)4048*4882a593Smuzhiyun static void ar9003_hw_apply_tuning_caps(struct ath_hw *ah)
4049*4882a593Smuzhiyun {
4050*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4051*4882a593Smuzhiyun 	u8 tuning_caps_param = eep->baseEepHeader.params_for_tuning_caps[0];
4052*4882a593Smuzhiyun 
4053*4882a593Smuzhiyun 	if (AR_SREV_9340(ah) || AR_SREV_9531(ah))
4054*4882a593Smuzhiyun 		return;
4055*4882a593Smuzhiyun 
4056*4882a593Smuzhiyun 	if (eep->baseEepHeader.featureEnable & 0x40) {
4057*4882a593Smuzhiyun 		tuning_caps_param &= 0x7f;
4058*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPINDAC,
4059*4882a593Smuzhiyun 			      tuning_caps_param);
4060*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPOUTDAC,
4061*4882a593Smuzhiyun 			      tuning_caps_param);
4062*4882a593Smuzhiyun 	}
4063*4882a593Smuzhiyun }
4064*4882a593Smuzhiyun 
ar9003_hw_quick_drop_apply(struct ath_hw * ah,u16 freq)4065*4882a593Smuzhiyun static void ar9003_hw_quick_drop_apply(struct ath_hw *ah, u16 freq)
4066*4882a593Smuzhiyun {
4067*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4068*4882a593Smuzhiyun 	struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
4069*4882a593Smuzhiyun 	int quick_drop;
4070*4882a593Smuzhiyun 	s32 t[3], f[3] = {5180, 5500, 5785};
4071*4882a593Smuzhiyun 
4072*4882a593Smuzhiyun 	if (!(pBase->miscConfiguration & BIT(4)))
4073*4882a593Smuzhiyun 		return;
4074*4882a593Smuzhiyun 
4075*4882a593Smuzhiyun 	if (AR_SREV_9300(ah) || AR_SREV_9580(ah) || AR_SREV_9340(ah)) {
4076*4882a593Smuzhiyun 		if (freq < 4000) {
4077*4882a593Smuzhiyun 			quick_drop = eep->modalHeader2G.quick_drop;
4078*4882a593Smuzhiyun 		} else {
4079*4882a593Smuzhiyun 			t[0] = eep->base_ext1.quick_drop_low;
4080*4882a593Smuzhiyun 			t[1] = eep->modalHeader5G.quick_drop;
4081*4882a593Smuzhiyun 			t[2] = eep->base_ext1.quick_drop_high;
4082*4882a593Smuzhiyun 			quick_drop = ar9003_hw_power_interpolate(freq, f, t, 3);
4083*4882a593Smuzhiyun 		}
4084*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_AGC, AR_PHY_AGC_QUICK_DROP, quick_drop);
4085*4882a593Smuzhiyun 	}
4086*4882a593Smuzhiyun }
4087*4882a593Smuzhiyun 
ar9003_hw_txend_to_xpa_off_apply(struct ath_hw * ah,bool is2ghz)4088*4882a593Smuzhiyun static void ar9003_hw_txend_to_xpa_off_apply(struct ath_hw *ah, bool is2ghz)
4089*4882a593Smuzhiyun {
4090*4882a593Smuzhiyun 	u32 value;
4091*4882a593Smuzhiyun 
4092*4882a593Smuzhiyun 	value = ar9003_modal_header(ah, is2ghz)->txEndToXpaOff;
4093*4882a593Smuzhiyun 
4094*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
4095*4882a593Smuzhiyun 		      AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF, value);
4096*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
4097*4882a593Smuzhiyun 		      AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF, value);
4098*4882a593Smuzhiyun }
4099*4882a593Smuzhiyun 
ar9003_hw_xpa_timing_control_apply(struct ath_hw * ah,bool is2ghz)4100*4882a593Smuzhiyun static void ar9003_hw_xpa_timing_control_apply(struct ath_hw *ah, bool is2ghz)
4101*4882a593Smuzhiyun {
4102*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4103*4882a593Smuzhiyun 	u8 xpa_ctl;
4104*4882a593Smuzhiyun 
4105*4882a593Smuzhiyun 	if (!(eep->baseEepHeader.featureEnable & 0x80))
4106*4882a593Smuzhiyun 		return;
4107*4882a593Smuzhiyun 
4108*4882a593Smuzhiyun 	if (!AR_SREV_9300(ah) &&
4109*4882a593Smuzhiyun 	    !AR_SREV_9340(ah) &&
4110*4882a593Smuzhiyun 	    !AR_SREV_9580(ah) &&
4111*4882a593Smuzhiyun 	    !AR_SREV_9531(ah) &&
4112*4882a593Smuzhiyun 	    !AR_SREV_9561(ah))
4113*4882a593Smuzhiyun 		return;
4114*4882a593Smuzhiyun 
4115*4882a593Smuzhiyun 	xpa_ctl = ar9003_modal_header(ah, is2ghz)->txFrameToXpaOn;
4116*4882a593Smuzhiyun 	if (is2ghz)
4117*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
4118*4882a593Smuzhiyun 			      AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON, xpa_ctl);
4119*4882a593Smuzhiyun 	else
4120*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
4121*4882a593Smuzhiyun 			      AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON, xpa_ctl);
4122*4882a593Smuzhiyun }
4123*4882a593Smuzhiyun 
ar9003_hw_xlna_bias_strength_apply(struct ath_hw * ah,bool is2ghz)4124*4882a593Smuzhiyun static void ar9003_hw_xlna_bias_strength_apply(struct ath_hw *ah, bool is2ghz)
4125*4882a593Smuzhiyun {
4126*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4127*4882a593Smuzhiyun 	u8 bias;
4128*4882a593Smuzhiyun 
4129*4882a593Smuzhiyun 	if (!(eep->baseEepHeader.miscConfiguration & 0x40))
4130*4882a593Smuzhiyun 		return;
4131*4882a593Smuzhiyun 
4132*4882a593Smuzhiyun 	if (!AR_SREV_9300(ah))
4133*4882a593Smuzhiyun 		return;
4134*4882a593Smuzhiyun 
4135*4882a593Smuzhiyun 	bias = ar9003_modal_header(ah, is2ghz)->xlna_bias_strength;
4136*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX4, AR_PHY_65NM_RXTX4_XLNA_BIAS,
4137*4882a593Smuzhiyun 		      bias & 0x3);
4138*4882a593Smuzhiyun 	bias >>= 2;
4139*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX4, AR_PHY_65NM_RXTX4_XLNA_BIAS,
4140*4882a593Smuzhiyun 		      bias & 0x3);
4141*4882a593Smuzhiyun 	bias >>= 2;
4142*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX4, AR_PHY_65NM_RXTX4_XLNA_BIAS,
4143*4882a593Smuzhiyun 		      bias & 0x3);
4144*4882a593Smuzhiyun }
4145*4882a593Smuzhiyun 
ar9003_hw_get_thermometer(struct ath_hw * ah)4146*4882a593Smuzhiyun static int ar9003_hw_get_thermometer(struct ath_hw *ah)
4147*4882a593Smuzhiyun {
4148*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4149*4882a593Smuzhiyun 	struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
4150*4882a593Smuzhiyun 	int thermometer =  (pBase->miscConfiguration >> 1) & 0x3;
4151*4882a593Smuzhiyun 
4152*4882a593Smuzhiyun 	return --thermometer;
4153*4882a593Smuzhiyun }
4154*4882a593Smuzhiyun 
ar9003_hw_thermometer_apply(struct ath_hw * ah)4155*4882a593Smuzhiyun static void ar9003_hw_thermometer_apply(struct ath_hw *ah)
4156*4882a593Smuzhiyun {
4157*4882a593Smuzhiyun 	struct ath9k_hw_capabilities *pCap = &ah->caps;
4158*4882a593Smuzhiyun 	int thermometer = ar9003_hw_get_thermometer(ah);
4159*4882a593Smuzhiyun 	u8 therm_on = (thermometer < 0) ? 0 : 1;
4160*4882a593Smuzhiyun 
4161*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX4,
4162*4882a593Smuzhiyun 		      AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR, therm_on);
4163*4882a593Smuzhiyun 	if (pCap->chip_chainmask & BIT(1))
4164*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX4,
4165*4882a593Smuzhiyun 			      AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR, therm_on);
4166*4882a593Smuzhiyun 	if (pCap->chip_chainmask & BIT(2))
4167*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX4,
4168*4882a593Smuzhiyun 			      AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR, therm_on);
4169*4882a593Smuzhiyun 
4170*4882a593Smuzhiyun 	therm_on = thermometer == 0;
4171*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX4,
4172*4882a593Smuzhiyun 		      AR_PHY_65NM_CH0_RXTX4_THERM_ON, therm_on);
4173*4882a593Smuzhiyun 	if (pCap->chip_chainmask & BIT(1)) {
4174*4882a593Smuzhiyun 		therm_on = thermometer == 1;
4175*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX4,
4176*4882a593Smuzhiyun 			      AR_PHY_65NM_CH0_RXTX4_THERM_ON, therm_on);
4177*4882a593Smuzhiyun 	}
4178*4882a593Smuzhiyun 	if (pCap->chip_chainmask & BIT(2)) {
4179*4882a593Smuzhiyun 		therm_on = thermometer == 2;
4180*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX4,
4181*4882a593Smuzhiyun 			      AR_PHY_65NM_CH0_RXTX4_THERM_ON, therm_on);
4182*4882a593Smuzhiyun 	}
4183*4882a593Smuzhiyun }
4184*4882a593Smuzhiyun 
ar9003_hw_thermo_cal_apply(struct ath_hw * ah)4185*4882a593Smuzhiyun static void ar9003_hw_thermo_cal_apply(struct ath_hw *ah)
4186*4882a593Smuzhiyun {
4187*4882a593Smuzhiyun 	u32 data = 0, ko, kg;
4188*4882a593Smuzhiyun 
4189*4882a593Smuzhiyun 	if (!AR_SREV_9462_20_OR_LATER(ah))
4190*4882a593Smuzhiyun 		return;
4191*4882a593Smuzhiyun 
4192*4882a593Smuzhiyun 	ar9300_otp_read_word(ah, 1, &data);
4193*4882a593Smuzhiyun 	ko = data & 0xff;
4194*4882a593Smuzhiyun 	kg = (data >> 8) & 0xff;
4195*4882a593Smuzhiyun 	if (ko || kg) {
4196*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_BB_THERM_ADC_3,
4197*4882a593Smuzhiyun 			      AR_PHY_BB_THERM_ADC_3_THERM_ADC_OFFSET, ko);
4198*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_BB_THERM_ADC_3,
4199*4882a593Smuzhiyun 			      AR_PHY_BB_THERM_ADC_3_THERM_ADC_SCALE_GAIN,
4200*4882a593Smuzhiyun 			      kg + 256);
4201*4882a593Smuzhiyun 	}
4202*4882a593Smuzhiyun }
4203*4882a593Smuzhiyun 
ar9003_hw_apply_minccapwr_thresh(struct ath_hw * ah,bool is2ghz)4204*4882a593Smuzhiyun static void ar9003_hw_apply_minccapwr_thresh(struct ath_hw *ah,
4205*4882a593Smuzhiyun 					     bool is2ghz)
4206*4882a593Smuzhiyun {
4207*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4208*4882a593Smuzhiyun 	const u_int32_t cca_ctrl[AR9300_MAX_CHAINS] = {
4209*4882a593Smuzhiyun 		AR_PHY_CCA_CTRL_0,
4210*4882a593Smuzhiyun 		AR_PHY_CCA_CTRL_1,
4211*4882a593Smuzhiyun 		AR_PHY_CCA_CTRL_2,
4212*4882a593Smuzhiyun 	};
4213*4882a593Smuzhiyun 	int chain;
4214*4882a593Smuzhiyun 	u32 val;
4215*4882a593Smuzhiyun 
4216*4882a593Smuzhiyun 	if (is2ghz) {
4217*4882a593Smuzhiyun 		if (!(eep->base_ext1.misc_enable & BIT(2)))
4218*4882a593Smuzhiyun 			return;
4219*4882a593Smuzhiyun 	} else {
4220*4882a593Smuzhiyun 		if (!(eep->base_ext1.misc_enable & BIT(3)))
4221*4882a593Smuzhiyun 			return;
4222*4882a593Smuzhiyun 	}
4223*4882a593Smuzhiyun 
4224*4882a593Smuzhiyun 	for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
4225*4882a593Smuzhiyun 		if (!(ah->caps.tx_chainmask & BIT(chain)))
4226*4882a593Smuzhiyun 			continue;
4227*4882a593Smuzhiyun 
4228*4882a593Smuzhiyun 		val = ar9003_modal_header(ah, is2ghz)->noiseFloorThreshCh[chain];
4229*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, cca_ctrl[chain],
4230*4882a593Smuzhiyun 			      AR_PHY_EXT_CCA0_THRESH62_1, val);
4231*4882a593Smuzhiyun 	}
4232*4882a593Smuzhiyun 
4233*4882a593Smuzhiyun }
4234*4882a593Smuzhiyun 
ath9k_hw_ar9300_set_board_values(struct ath_hw * ah,struct ath9k_channel * chan)4235*4882a593Smuzhiyun static void ath9k_hw_ar9300_set_board_values(struct ath_hw *ah,
4236*4882a593Smuzhiyun 					     struct ath9k_channel *chan)
4237*4882a593Smuzhiyun {
4238*4882a593Smuzhiyun 	bool is2ghz = IS_CHAN_2GHZ(chan);
4239*4882a593Smuzhiyun 	ar9003_hw_xpa_timing_control_apply(ah, is2ghz);
4240*4882a593Smuzhiyun 	ar9003_hw_xpa_bias_level_apply(ah, is2ghz);
4241*4882a593Smuzhiyun 	ar9003_hw_ant_ctrl_apply(ah, is2ghz);
4242*4882a593Smuzhiyun 	ar9003_hw_drive_strength_apply(ah);
4243*4882a593Smuzhiyun 	ar9003_hw_xlna_bias_strength_apply(ah, is2ghz);
4244*4882a593Smuzhiyun 	ar9003_hw_atten_apply(ah, chan);
4245*4882a593Smuzhiyun 	ar9003_hw_quick_drop_apply(ah, chan->channel);
4246*4882a593Smuzhiyun 	if (!AR_SREV_9330(ah) && !AR_SREV_9340(ah) && !AR_SREV_9531(ah))
4247*4882a593Smuzhiyun 		ar9003_hw_internal_regulator_apply(ah);
4248*4882a593Smuzhiyun 	ar9003_hw_apply_tuning_caps(ah);
4249*4882a593Smuzhiyun 	ar9003_hw_apply_minccapwr_thresh(ah, is2ghz);
4250*4882a593Smuzhiyun 	ar9003_hw_txend_to_xpa_off_apply(ah, is2ghz);
4251*4882a593Smuzhiyun 	ar9003_hw_thermometer_apply(ah);
4252*4882a593Smuzhiyun 	ar9003_hw_thermo_cal_apply(ah);
4253*4882a593Smuzhiyun }
4254*4882a593Smuzhiyun 
ath9k_hw_ar9300_set_addac(struct ath_hw * ah,struct ath9k_channel * chan)4255*4882a593Smuzhiyun static void ath9k_hw_ar9300_set_addac(struct ath_hw *ah,
4256*4882a593Smuzhiyun 				      struct ath9k_channel *chan)
4257*4882a593Smuzhiyun {
4258*4882a593Smuzhiyun }
4259*4882a593Smuzhiyun 
4260*4882a593Smuzhiyun /*
4261*4882a593Smuzhiyun  * Returns the interpolated y value corresponding to the specified x value
4262*4882a593Smuzhiyun  * from the np ordered pairs of data (px,py).
4263*4882a593Smuzhiyun  * The pairs do not have to be in any order.
4264*4882a593Smuzhiyun  * If the specified x value is less than any of the px,
4265*4882a593Smuzhiyun  * the returned y value is equal to the py for the lowest px.
4266*4882a593Smuzhiyun  * If the specified x value is greater than any of the px,
4267*4882a593Smuzhiyun  * the returned y value is equal to the py for the highest px.
4268*4882a593Smuzhiyun  */
ar9003_hw_power_interpolate(int32_t x,int32_t * px,int32_t * py,u_int16_t np)4269*4882a593Smuzhiyun static int ar9003_hw_power_interpolate(int32_t x,
4270*4882a593Smuzhiyun 				       int32_t *px, int32_t *py, u_int16_t np)
4271*4882a593Smuzhiyun {
4272*4882a593Smuzhiyun 	int ip = 0;
4273*4882a593Smuzhiyun 	int lx = 0, ly = 0, lhave = 0;
4274*4882a593Smuzhiyun 	int hx = 0, hy = 0, hhave = 0;
4275*4882a593Smuzhiyun 	int dx = 0;
4276*4882a593Smuzhiyun 	int y = 0;
4277*4882a593Smuzhiyun 
4278*4882a593Smuzhiyun 	lhave = 0;
4279*4882a593Smuzhiyun 	hhave = 0;
4280*4882a593Smuzhiyun 
4281*4882a593Smuzhiyun 	/* identify best lower and higher x calibration measurement */
4282*4882a593Smuzhiyun 	for (ip = 0; ip < np; ip++) {
4283*4882a593Smuzhiyun 		dx = x - px[ip];
4284*4882a593Smuzhiyun 
4285*4882a593Smuzhiyun 		/* this measurement is higher than our desired x */
4286*4882a593Smuzhiyun 		if (dx <= 0) {
4287*4882a593Smuzhiyun 			if (!hhave || dx > (x - hx)) {
4288*4882a593Smuzhiyun 				/* new best higher x measurement */
4289*4882a593Smuzhiyun 				hx = px[ip];
4290*4882a593Smuzhiyun 				hy = py[ip];
4291*4882a593Smuzhiyun 				hhave = 1;
4292*4882a593Smuzhiyun 			}
4293*4882a593Smuzhiyun 		}
4294*4882a593Smuzhiyun 		/* this measurement is lower than our desired x */
4295*4882a593Smuzhiyun 		if (dx >= 0) {
4296*4882a593Smuzhiyun 			if (!lhave || dx < (x - lx)) {
4297*4882a593Smuzhiyun 				/* new best lower x measurement */
4298*4882a593Smuzhiyun 				lx = px[ip];
4299*4882a593Smuzhiyun 				ly = py[ip];
4300*4882a593Smuzhiyun 				lhave = 1;
4301*4882a593Smuzhiyun 			}
4302*4882a593Smuzhiyun 		}
4303*4882a593Smuzhiyun 	}
4304*4882a593Smuzhiyun 
4305*4882a593Smuzhiyun 	/* the low x is good */
4306*4882a593Smuzhiyun 	if (lhave) {
4307*4882a593Smuzhiyun 		/* so is the high x */
4308*4882a593Smuzhiyun 		if (hhave) {
4309*4882a593Smuzhiyun 			/* they're the same, so just pick one */
4310*4882a593Smuzhiyun 			if (hx == lx)
4311*4882a593Smuzhiyun 				y = ly;
4312*4882a593Smuzhiyun 			else	/* interpolate  */
4313*4882a593Smuzhiyun 				y = interpolate(x, lx, hx, ly, hy);
4314*4882a593Smuzhiyun 		} else		/* only low is good, use it */
4315*4882a593Smuzhiyun 			y = ly;
4316*4882a593Smuzhiyun 	} else if (hhave)	/* only high is good, use it */
4317*4882a593Smuzhiyun 		y = hy;
4318*4882a593Smuzhiyun 	else /* nothing is good,this should never happen unless np=0, ???? */
4319*4882a593Smuzhiyun 		y = -(1 << 30);
4320*4882a593Smuzhiyun 	return y;
4321*4882a593Smuzhiyun }
4322*4882a593Smuzhiyun 
ar9003_hw_eeprom_get_tgt_pwr(struct ath_hw * ah,u16 rateIndex,u16 freq,bool is2GHz)4323*4882a593Smuzhiyun static u8 ar9003_hw_eeprom_get_tgt_pwr(struct ath_hw *ah,
4324*4882a593Smuzhiyun 				       u16 rateIndex, u16 freq, bool is2GHz)
4325*4882a593Smuzhiyun {
4326*4882a593Smuzhiyun 	u16 numPiers, i;
4327*4882a593Smuzhiyun 	s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
4328*4882a593Smuzhiyun 	s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
4329*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4330*4882a593Smuzhiyun 	struct cal_tgt_pow_legacy *pEepromTargetPwr;
4331*4882a593Smuzhiyun 	u8 *pFreqBin;
4332*4882a593Smuzhiyun 
4333*4882a593Smuzhiyun 	if (is2GHz) {
4334*4882a593Smuzhiyun 		numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
4335*4882a593Smuzhiyun 		pEepromTargetPwr = eep->calTargetPower2G;
4336*4882a593Smuzhiyun 		pFreqBin = eep->calTarget_freqbin_2G;
4337*4882a593Smuzhiyun 	} else {
4338*4882a593Smuzhiyun 		numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
4339*4882a593Smuzhiyun 		pEepromTargetPwr = eep->calTargetPower5G;
4340*4882a593Smuzhiyun 		pFreqBin = eep->calTarget_freqbin_5G;
4341*4882a593Smuzhiyun 	}
4342*4882a593Smuzhiyun 
4343*4882a593Smuzhiyun 	/*
4344*4882a593Smuzhiyun 	 * create array of channels and targetpower from
4345*4882a593Smuzhiyun 	 * targetpower piers stored on eeprom
4346*4882a593Smuzhiyun 	 */
4347*4882a593Smuzhiyun 	for (i = 0; i < numPiers; i++) {
4348*4882a593Smuzhiyun 		freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
4349*4882a593Smuzhiyun 		targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
4350*4882a593Smuzhiyun 	}
4351*4882a593Smuzhiyun 
4352*4882a593Smuzhiyun 	/* interpolate to get target power for given frequency */
4353*4882a593Smuzhiyun 	return (u8) ar9003_hw_power_interpolate((s32) freq,
4354*4882a593Smuzhiyun 						 freqArray,
4355*4882a593Smuzhiyun 						 targetPowerArray, numPiers);
4356*4882a593Smuzhiyun }
4357*4882a593Smuzhiyun 
ar9003_hw_eeprom_get_ht20_tgt_pwr(struct ath_hw * ah,u16 rateIndex,u16 freq,bool is2GHz)4358*4882a593Smuzhiyun static u8 ar9003_hw_eeprom_get_ht20_tgt_pwr(struct ath_hw *ah,
4359*4882a593Smuzhiyun 					    u16 rateIndex,
4360*4882a593Smuzhiyun 					    u16 freq, bool is2GHz)
4361*4882a593Smuzhiyun {
4362*4882a593Smuzhiyun 	u16 numPiers, i;
4363*4882a593Smuzhiyun 	s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
4364*4882a593Smuzhiyun 	s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
4365*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4366*4882a593Smuzhiyun 	struct cal_tgt_pow_ht *pEepromTargetPwr;
4367*4882a593Smuzhiyun 	u8 *pFreqBin;
4368*4882a593Smuzhiyun 
4369*4882a593Smuzhiyun 	if (is2GHz) {
4370*4882a593Smuzhiyun 		numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
4371*4882a593Smuzhiyun 		pEepromTargetPwr = eep->calTargetPower2GHT20;
4372*4882a593Smuzhiyun 		pFreqBin = eep->calTarget_freqbin_2GHT20;
4373*4882a593Smuzhiyun 	} else {
4374*4882a593Smuzhiyun 		numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
4375*4882a593Smuzhiyun 		pEepromTargetPwr = eep->calTargetPower5GHT20;
4376*4882a593Smuzhiyun 		pFreqBin = eep->calTarget_freqbin_5GHT20;
4377*4882a593Smuzhiyun 	}
4378*4882a593Smuzhiyun 
4379*4882a593Smuzhiyun 	/*
4380*4882a593Smuzhiyun 	 * create array of channels and targetpower
4381*4882a593Smuzhiyun 	 * from targetpower piers stored on eeprom
4382*4882a593Smuzhiyun 	 */
4383*4882a593Smuzhiyun 	for (i = 0; i < numPiers; i++) {
4384*4882a593Smuzhiyun 		freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
4385*4882a593Smuzhiyun 		targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
4386*4882a593Smuzhiyun 	}
4387*4882a593Smuzhiyun 
4388*4882a593Smuzhiyun 	/* interpolate to get target power for given frequency */
4389*4882a593Smuzhiyun 	return (u8) ar9003_hw_power_interpolate((s32) freq,
4390*4882a593Smuzhiyun 						 freqArray,
4391*4882a593Smuzhiyun 						 targetPowerArray, numPiers);
4392*4882a593Smuzhiyun }
4393*4882a593Smuzhiyun 
ar9003_hw_eeprom_get_ht40_tgt_pwr(struct ath_hw * ah,u16 rateIndex,u16 freq,bool is2GHz)4394*4882a593Smuzhiyun static u8 ar9003_hw_eeprom_get_ht40_tgt_pwr(struct ath_hw *ah,
4395*4882a593Smuzhiyun 					    u16 rateIndex,
4396*4882a593Smuzhiyun 					    u16 freq, bool is2GHz)
4397*4882a593Smuzhiyun {
4398*4882a593Smuzhiyun 	u16 numPiers, i;
4399*4882a593Smuzhiyun 	s32 targetPowerArray[AR9300_NUM_5G_40_TARGET_POWERS];
4400*4882a593Smuzhiyun 	s32 freqArray[AR9300_NUM_5G_40_TARGET_POWERS];
4401*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4402*4882a593Smuzhiyun 	struct cal_tgt_pow_ht *pEepromTargetPwr;
4403*4882a593Smuzhiyun 	u8 *pFreqBin;
4404*4882a593Smuzhiyun 
4405*4882a593Smuzhiyun 	if (is2GHz) {
4406*4882a593Smuzhiyun 		numPiers = AR9300_NUM_2G_40_TARGET_POWERS;
4407*4882a593Smuzhiyun 		pEepromTargetPwr = eep->calTargetPower2GHT40;
4408*4882a593Smuzhiyun 		pFreqBin = eep->calTarget_freqbin_2GHT40;
4409*4882a593Smuzhiyun 	} else {
4410*4882a593Smuzhiyun 		numPiers = AR9300_NUM_5G_40_TARGET_POWERS;
4411*4882a593Smuzhiyun 		pEepromTargetPwr = eep->calTargetPower5GHT40;
4412*4882a593Smuzhiyun 		pFreqBin = eep->calTarget_freqbin_5GHT40;
4413*4882a593Smuzhiyun 	}
4414*4882a593Smuzhiyun 
4415*4882a593Smuzhiyun 	/*
4416*4882a593Smuzhiyun 	 * create array of channels and targetpower from
4417*4882a593Smuzhiyun 	 * targetpower piers stored on eeprom
4418*4882a593Smuzhiyun 	 */
4419*4882a593Smuzhiyun 	for (i = 0; i < numPiers; i++) {
4420*4882a593Smuzhiyun 		freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
4421*4882a593Smuzhiyun 		targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
4422*4882a593Smuzhiyun 	}
4423*4882a593Smuzhiyun 
4424*4882a593Smuzhiyun 	/* interpolate to get target power for given frequency */
4425*4882a593Smuzhiyun 	return (u8) ar9003_hw_power_interpolate((s32) freq,
4426*4882a593Smuzhiyun 						 freqArray,
4427*4882a593Smuzhiyun 						 targetPowerArray, numPiers);
4428*4882a593Smuzhiyun }
4429*4882a593Smuzhiyun 
ar9003_hw_eeprom_get_cck_tgt_pwr(struct ath_hw * ah,u16 rateIndex,u16 freq)4430*4882a593Smuzhiyun static u8 ar9003_hw_eeprom_get_cck_tgt_pwr(struct ath_hw *ah,
4431*4882a593Smuzhiyun 					   u16 rateIndex, u16 freq)
4432*4882a593Smuzhiyun {
4433*4882a593Smuzhiyun 	u16 numPiers = AR9300_NUM_2G_CCK_TARGET_POWERS, i;
4434*4882a593Smuzhiyun 	s32 targetPowerArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
4435*4882a593Smuzhiyun 	s32 freqArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
4436*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4437*4882a593Smuzhiyun 	struct cal_tgt_pow_legacy *pEepromTargetPwr = eep->calTargetPowerCck;
4438*4882a593Smuzhiyun 	u8 *pFreqBin = eep->calTarget_freqbin_Cck;
4439*4882a593Smuzhiyun 
4440*4882a593Smuzhiyun 	/*
4441*4882a593Smuzhiyun 	 * create array of channels and targetpower from
4442*4882a593Smuzhiyun 	 * targetpower piers stored on eeprom
4443*4882a593Smuzhiyun 	 */
4444*4882a593Smuzhiyun 	for (i = 0; i < numPiers; i++) {
4445*4882a593Smuzhiyun 		freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], 1);
4446*4882a593Smuzhiyun 		targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
4447*4882a593Smuzhiyun 	}
4448*4882a593Smuzhiyun 
4449*4882a593Smuzhiyun 	/* interpolate to get target power for given frequency */
4450*4882a593Smuzhiyun 	return (u8) ar9003_hw_power_interpolate((s32) freq,
4451*4882a593Smuzhiyun 						 freqArray,
4452*4882a593Smuzhiyun 						 targetPowerArray, numPiers);
4453*4882a593Smuzhiyun }
4454*4882a593Smuzhiyun 
ar9003_hw_selfgen_tpc_txpower(struct ath_hw * ah,struct ath9k_channel * chan,u8 * pwr_array)4455*4882a593Smuzhiyun static void ar9003_hw_selfgen_tpc_txpower(struct ath_hw *ah,
4456*4882a593Smuzhiyun 					  struct ath9k_channel *chan,
4457*4882a593Smuzhiyun 					  u8 *pwr_array)
4458*4882a593Smuzhiyun {
4459*4882a593Smuzhiyun 	u32 val;
4460*4882a593Smuzhiyun 
4461*4882a593Smuzhiyun 	/* target power values for self generated frames (ACK,RTS/CTS) */
4462*4882a593Smuzhiyun 	if (IS_CHAN_2GHZ(chan)) {
4463*4882a593Smuzhiyun 		val = SM(pwr_array[ALL_TARGET_LEGACY_1L_5L], AR_TPC_ACK) |
4464*4882a593Smuzhiyun 		      SM(pwr_array[ALL_TARGET_LEGACY_1L_5L], AR_TPC_CTS) |
4465*4882a593Smuzhiyun 		      SM(0x3f, AR_TPC_CHIRP) | SM(0x3f, AR_TPC_RPT);
4466*4882a593Smuzhiyun 	} else {
4467*4882a593Smuzhiyun 		val = SM(pwr_array[ALL_TARGET_LEGACY_6_24], AR_TPC_ACK) |
4468*4882a593Smuzhiyun 		      SM(pwr_array[ALL_TARGET_LEGACY_6_24], AR_TPC_CTS) |
4469*4882a593Smuzhiyun 		      SM(0x3f, AR_TPC_CHIRP) | SM(0x3f, AR_TPC_RPT);
4470*4882a593Smuzhiyun 	}
4471*4882a593Smuzhiyun 	REG_WRITE(ah, AR_TPC, val);
4472*4882a593Smuzhiyun }
4473*4882a593Smuzhiyun 
4474*4882a593Smuzhiyun /* Set tx power registers to array of values passed in */
ar9003_hw_tx_power_regwrite(struct ath_hw * ah,u8 * pPwrArray)4475*4882a593Smuzhiyun int ar9003_hw_tx_power_regwrite(struct ath_hw *ah, u8 * pPwrArray)
4476*4882a593Smuzhiyun {
4477*4882a593Smuzhiyun #define POW_SM(_r, _s)     (((_r) & 0x3f) << (_s))
4478*4882a593Smuzhiyun 	/* make sure forced gain is not set */
4479*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_TX_FORCED_GAIN, 0);
4480*4882a593Smuzhiyun 
4481*4882a593Smuzhiyun 	/* Write the OFDM power per rate set */
4482*4882a593Smuzhiyun 
4483*4882a593Smuzhiyun 	/* 6 (LSB), 9, 12, 18 (MSB) */
4484*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(0),
4485*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 24) |
4486*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 16) |
4487*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 8) |
4488*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
4489*4882a593Smuzhiyun 
4490*4882a593Smuzhiyun 	/* 24 (LSB), 36, 48, 54 (MSB) */
4491*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(1),
4492*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_54], 24) |
4493*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_48], 16) |
4494*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_36], 8) |
4495*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun 	/* Write the CCK power per rate set */
4498*4882a593Smuzhiyun 
4499*4882a593Smuzhiyun 	/* 1L (LSB), reserved, 2L, 2S (MSB) */
4500*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(2),
4501*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 24) |
4502*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 16) |
4503*4882a593Smuzhiyun 		  /* POW_SM(txPowerTimes2,  8) | this is reserved for AR9003 */
4504*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0));
4505*4882a593Smuzhiyun 
4506*4882a593Smuzhiyun 	/* 5.5L (LSB), 5.5S, 11L, 11S (MSB) */
4507*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(3),
4508*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_11S], 24) |
4509*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_11L], 16) |
4510*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_5S], 8) |
4511*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0)
4512*4882a593Smuzhiyun 	    );
4513*4882a593Smuzhiyun 
4514*4882a593Smuzhiyun         /* Write the power for duplicated frames - HT40 */
4515*4882a593Smuzhiyun 
4516*4882a593Smuzhiyun         /* dup40_cck (LSB), dup40_ofdm, ext20_cck, ext20_ofdm (MSB) */
4517*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(8),
4518*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 24) |
4519*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 16) |
4520*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24],  8) |
4521*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L],  0)
4522*4882a593Smuzhiyun 	    );
4523*4882a593Smuzhiyun 
4524*4882a593Smuzhiyun 	/* Write the HT20 power per rate set */
4525*4882a593Smuzhiyun 
4526*4882a593Smuzhiyun 	/* 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB) */
4527*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(4),
4528*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_5], 24) |
4529*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_4], 16) |
4530*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_1_3_9_11_17_19], 8) |
4531*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_0_8_16], 0)
4532*4882a593Smuzhiyun 	    );
4533*4882a593Smuzhiyun 
4534*4882a593Smuzhiyun 	/* 6 (LSB), 7, 12, 13 (MSB) */
4535*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(5),
4536*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_13], 24) |
4537*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_12], 16) |
4538*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_7], 8) |
4539*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_6], 0)
4540*4882a593Smuzhiyun 	    );
4541*4882a593Smuzhiyun 
4542*4882a593Smuzhiyun 	/* 14 (LSB), 15, 20, 21 */
4543*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(9),
4544*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_21], 24) |
4545*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_20], 16) |
4546*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_15], 8) |
4547*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_14], 0)
4548*4882a593Smuzhiyun 	    );
4549*4882a593Smuzhiyun 
4550*4882a593Smuzhiyun 	/* Mixed HT20 and HT40 rates */
4551*4882a593Smuzhiyun 
4552*4882a593Smuzhiyun 	/* HT20 22 (LSB), HT20 23, HT40 22, HT40 23 (MSB) */
4553*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(10),
4554*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_23], 24) |
4555*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_22], 16) |
4556*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_23], 8) |
4557*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT20_22], 0)
4558*4882a593Smuzhiyun 	    );
4559*4882a593Smuzhiyun 
4560*4882a593Smuzhiyun 	/*
4561*4882a593Smuzhiyun 	 * Write the HT40 power per rate set
4562*4882a593Smuzhiyun 	 * correct PAR difference between HT40 and HT20/LEGACY
4563*4882a593Smuzhiyun 	 * 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB)
4564*4882a593Smuzhiyun 	 */
4565*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(6),
4566*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_5], 24) |
4567*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_4], 16) |
4568*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_1_3_9_11_17_19], 8) |
4569*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_0_8_16], 0)
4570*4882a593Smuzhiyun 	    );
4571*4882a593Smuzhiyun 
4572*4882a593Smuzhiyun 	/* 6 (LSB), 7, 12, 13 (MSB) */
4573*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(7),
4574*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_13], 24) |
4575*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_12], 16) |
4576*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_7], 8) |
4577*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_6], 0)
4578*4882a593Smuzhiyun 	    );
4579*4882a593Smuzhiyun 
4580*4882a593Smuzhiyun 	/* 14 (LSB), 15, 20, 21 */
4581*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_POWER_TX_RATE(11),
4582*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_21], 24) |
4583*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_20], 16) |
4584*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_15], 8) |
4585*4882a593Smuzhiyun 		  POW_SM(pPwrArray[ALL_TARGET_HT40_14], 0)
4586*4882a593Smuzhiyun 	    );
4587*4882a593Smuzhiyun 
4588*4882a593Smuzhiyun 	return 0;
4589*4882a593Smuzhiyun #undef POW_SM
4590*4882a593Smuzhiyun }
4591*4882a593Smuzhiyun 
ar9003_hw_get_legacy_target_powers(struct ath_hw * ah,u16 freq,u8 * targetPowerValT2,bool is2GHz)4592*4882a593Smuzhiyun static void ar9003_hw_get_legacy_target_powers(struct ath_hw *ah, u16 freq,
4593*4882a593Smuzhiyun 					       u8 *targetPowerValT2,
4594*4882a593Smuzhiyun 					       bool is2GHz)
4595*4882a593Smuzhiyun {
4596*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_LEGACY_6_24] =
4597*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_6_24, freq,
4598*4882a593Smuzhiyun 					 is2GHz);
4599*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_LEGACY_36] =
4600*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_36, freq,
4601*4882a593Smuzhiyun 					 is2GHz);
4602*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_LEGACY_48] =
4603*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_48, freq,
4604*4882a593Smuzhiyun 					 is2GHz);
4605*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_LEGACY_54] =
4606*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_54, freq,
4607*4882a593Smuzhiyun 					 is2GHz);
4608*4882a593Smuzhiyun }
4609*4882a593Smuzhiyun 
ar9003_hw_get_cck_target_powers(struct ath_hw * ah,u16 freq,u8 * targetPowerValT2)4610*4882a593Smuzhiyun static void ar9003_hw_get_cck_target_powers(struct ath_hw *ah, u16 freq,
4611*4882a593Smuzhiyun 					    u8 *targetPowerValT2)
4612*4882a593Smuzhiyun {
4613*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_LEGACY_1L_5L] =
4614*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_1L_5L,
4615*4882a593Smuzhiyun 					     freq);
4616*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_LEGACY_5S] =
4617*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_5S, freq);
4618*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_LEGACY_11L] =
4619*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11L, freq);
4620*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_LEGACY_11S] =
4621*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11S, freq);
4622*4882a593Smuzhiyun }
4623*4882a593Smuzhiyun 
ar9003_hw_get_ht20_target_powers(struct ath_hw * ah,u16 freq,u8 * targetPowerValT2,bool is2GHz)4624*4882a593Smuzhiyun static void ar9003_hw_get_ht20_target_powers(struct ath_hw *ah, u16 freq,
4625*4882a593Smuzhiyun 					     u8 *targetPowerValT2, bool is2GHz)
4626*4882a593Smuzhiyun {
4627*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_0_8_16] =
4628*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
4629*4882a593Smuzhiyun 					      is2GHz);
4630*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_1_3_9_11_17_19] =
4631*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
4632*4882a593Smuzhiyun 					      freq, is2GHz);
4633*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_4] =
4634*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
4635*4882a593Smuzhiyun 					      is2GHz);
4636*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_5] =
4637*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
4638*4882a593Smuzhiyun 					      is2GHz);
4639*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_6] =
4640*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
4641*4882a593Smuzhiyun 					      is2GHz);
4642*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_7] =
4643*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
4644*4882a593Smuzhiyun 					      is2GHz);
4645*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_12] =
4646*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
4647*4882a593Smuzhiyun 					      is2GHz);
4648*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_13] =
4649*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
4650*4882a593Smuzhiyun 					      is2GHz);
4651*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_14] =
4652*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
4653*4882a593Smuzhiyun 					      is2GHz);
4654*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_15] =
4655*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
4656*4882a593Smuzhiyun 					      is2GHz);
4657*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_20] =
4658*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
4659*4882a593Smuzhiyun 					      is2GHz);
4660*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_21] =
4661*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
4662*4882a593Smuzhiyun 					      is2GHz);
4663*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_22] =
4664*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
4665*4882a593Smuzhiyun 					      is2GHz);
4666*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT20_23] =
4667*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
4668*4882a593Smuzhiyun 					      is2GHz);
4669*4882a593Smuzhiyun }
4670*4882a593Smuzhiyun 
ar9003_hw_get_ht40_target_powers(struct ath_hw * ah,u16 freq,u8 * targetPowerValT2,bool is2GHz)4671*4882a593Smuzhiyun static void ar9003_hw_get_ht40_target_powers(struct ath_hw *ah,
4672*4882a593Smuzhiyun 						   u16 freq,
4673*4882a593Smuzhiyun 						   u8 *targetPowerValT2,
4674*4882a593Smuzhiyun 						   bool is2GHz)
4675*4882a593Smuzhiyun {
4676*4882a593Smuzhiyun 	/* XXX: hard code for now, need to get from eeprom struct */
4677*4882a593Smuzhiyun 	u8 ht40PowerIncForPdadc = 0;
4678*4882a593Smuzhiyun 
4679*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_0_8_16] =
4680*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
4681*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4682*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_1_3_9_11_17_19] =
4683*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
4684*4882a593Smuzhiyun 					      freq,
4685*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4686*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_4] =
4687*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
4688*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4689*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_5] =
4690*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
4691*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4692*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_6] =
4693*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
4694*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4695*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_7] =
4696*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
4697*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4698*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_12] =
4699*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
4700*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4701*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_13] =
4702*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
4703*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4704*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_14] =
4705*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
4706*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4707*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_15] =
4708*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
4709*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4710*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_20] =
4711*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
4712*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4713*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_21] =
4714*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
4715*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4716*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_22] =
4717*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
4718*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4719*4882a593Smuzhiyun 	targetPowerValT2[ALL_TARGET_HT40_23] =
4720*4882a593Smuzhiyun 	    ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
4721*4882a593Smuzhiyun 					      is2GHz) + ht40PowerIncForPdadc;
4722*4882a593Smuzhiyun }
4723*4882a593Smuzhiyun 
ar9003_hw_get_target_power_eeprom(struct ath_hw * ah,struct ath9k_channel * chan,u8 * targetPowerValT2)4724*4882a593Smuzhiyun static void ar9003_hw_get_target_power_eeprom(struct ath_hw *ah,
4725*4882a593Smuzhiyun 					      struct ath9k_channel *chan,
4726*4882a593Smuzhiyun 					      u8 *targetPowerValT2)
4727*4882a593Smuzhiyun {
4728*4882a593Smuzhiyun 	bool is2GHz = IS_CHAN_2GHZ(chan);
4729*4882a593Smuzhiyun 	unsigned int i = 0;
4730*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
4731*4882a593Smuzhiyun 	u16 freq = chan->channel;
4732*4882a593Smuzhiyun 
4733*4882a593Smuzhiyun 	if (is2GHz)
4734*4882a593Smuzhiyun 		ar9003_hw_get_cck_target_powers(ah, freq, targetPowerValT2);
4735*4882a593Smuzhiyun 
4736*4882a593Smuzhiyun 	ar9003_hw_get_legacy_target_powers(ah, freq, targetPowerValT2, is2GHz);
4737*4882a593Smuzhiyun 	ar9003_hw_get_ht20_target_powers(ah, freq, targetPowerValT2, is2GHz);
4738*4882a593Smuzhiyun 
4739*4882a593Smuzhiyun 	if (IS_CHAN_HT40(chan))
4740*4882a593Smuzhiyun 		ar9003_hw_get_ht40_target_powers(ah, freq, targetPowerValT2,
4741*4882a593Smuzhiyun 						 is2GHz);
4742*4882a593Smuzhiyun 
4743*4882a593Smuzhiyun 	for (i = 0; i < ar9300RateSize; i++) {
4744*4882a593Smuzhiyun 		ath_dbg(common, REGULATORY, "TPC[%02d] 0x%08x\n",
4745*4882a593Smuzhiyun 			i, targetPowerValT2[i]);
4746*4882a593Smuzhiyun 	}
4747*4882a593Smuzhiyun }
4748*4882a593Smuzhiyun 
ar9003_hw_cal_pier_get(struct ath_hw * ah,int mode,int ipier,int ichain,int * pfrequency,int * pcorrection,int * ptemperature,int * pvoltage,int * pnf_cal,int * pnf_power)4749*4882a593Smuzhiyun static int ar9003_hw_cal_pier_get(struct ath_hw *ah,
4750*4882a593Smuzhiyun 				  int mode,
4751*4882a593Smuzhiyun 				  int ipier,
4752*4882a593Smuzhiyun 				  int ichain,
4753*4882a593Smuzhiyun 				  int *pfrequency,
4754*4882a593Smuzhiyun 				  int *pcorrection,
4755*4882a593Smuzhiyun 				  int *ptemperature, int *pvoltage,
4756*4882a593Smuzhiyun 				  int *pnf_cal, int *pnf_power)
4757*4882a593Smuzhiyun {
4758*4882a593Smuzhiyun 	u8 *pCalPier;
4759*4882a593Smuzhiyun 	struct ar9300_cal_data_per_freq_op_loop *pCalPierStruct;
4760*4882a593Smuzhiyun 	int is2GHz;
4761*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4762*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
4763*4882a593Smuzhiyun 
4764*4882a593Smuzhiyun 	if (ichain >= AR9300_MAX_CHAINS) {
4765*4882a593Smuzhiyun 		ath_dbg(common, EEPROM,
4766*4882a593Smuzhiyun 			"Invalid chain index, must be less than %d\n",
4767*4882a593Smuzhiyun 			AR9300_MAX_CHAINS);
4768*4882a593Smuzhiyun 		return -1;
4769*4882a593Smuzhiyun 	}
4770*4882a593Smuzhiyun 
4771*4882a593Smuzhiyun 	if (mode) {		/* 5GHz */
4772*4882a593Smuzhiyun 		if (ipier >= AR9300_NUM_5G_CAL_PIERS) {
4773*4882a593Smuzhiyun 			ath_dbg(common, EEPROM,
4774*4882a593Smuzhiyun 				"Invalid 5GHz cal pier index, must be less than %d\n",
4775*4882a593Smuzhiyun 				AR9300_NUM_5G_CAL_PIERS);
4776*4882a593Smuzhiyun 			return -1;
4777*4882a593Smuzhiyun 		}
4778*4882a593Smuzhiyun 		pCalPier = &(eep->calFreqPier5G[ipier]);
4779*4882a593Smuzhiyun 		pCalPierStruct = &(eep->calPierData5G[ichain][ipier]);
4780*4882a593Smuzhiyun 		is2GHz = 0;
4781*4882a593Smuzhiyun 	} else {
4782*4882a593Smuzhiyun 		if (ipier >= AR9300_NUM_2G_CAL_PIERS) {
4783*4882a593Smuzhiyun 			ath_dbg(common, EEPROM,
4784*4882a593Smuzhiyun 				"Invalid 2GHz cal pier index, must be less than %d\n",
4785*4882a593Smuzhiyun 				AR9300_NUM_2G_CAL_PIERS);
4786*4882a593Smuzhiyun 			return -1;
4787*4882a593Smuzhiyun 		}
4788*4882a593Smuzhiyun 
4789*4882a593Smuzhiyun 		pCalPier = &(eep->calFreqPier2G[ipier]);
4790*4882a593Smuzhiyun 		pCalPierStruct = &(eep->calPierData2G[ichain][ipier]);
4791*4882a593Smuzhiyun 		is2GHz = 1;
4792*4882a593Smuzhiyun 	}
4793*4882a593Smuzhiyun 
4794*4882a593Smuzhiyun 	*pfrequency = ath9k_hw_fbin2freq(*pCalPier, is2GHz);
4795*4882a593Smuzhiyun 	*pcorrection = pCalPierStruct->refPower;
4796*4882a593Smuzhiyun 	*ptemperature = pCalPierStruct->tempMeas;
4797*4882a593Smuzhiyun 	*pvoltage = pCalPierStruct->voltMeas;
4798*4882a593Smuzhiyun 	*pnf_cal = pCalPierStruct->rxTempMeas ?
4799*4882a593Smuzhiyun 			N2DBM(pCalPierStruct->rxNoisefloorCal) : 0;
4800*4882a593Smuzhiyun 	*pnf_power = pCalPierStruct->rxTempMeas ?
4801*4882a593Smuzhiyun 			N2DBM(pCalPierStruct->rxNoisefloorPower) : 0;
4802*4882a593Smuzhiyun 
4803*4882a593Smuzhiyun 	return 0;
4804*4882a593Smuzhiyun }
4805*4882a593Smuzhiyun 
ar9003_hw_power_control_override(struct ath_hw * ah,int frequency,int * correction,int * voltage,int * temperature)4806*4882a593Smuzhiyun static void ar9003_hw_power_control_override(struct ath_hw *ah,
4807*4882a593Smuzhiyun 					     int frequency,
4808*4882a593Smuzhiyun 					     int *correction,
4809*4882a593Smuzhiyun 					     int *voltage, int *temperature)
4810*4882a593Smuzhiyun {
4811*4882a593Smuzhiyun 	int temp_slope = 0, temp_slope1 = 0, temp_slope2 = 0;
4812*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
4813*4882a593Smuzhiyun 	int f[8], t[8], t1[3], t2[3], i;
4814*4882a593Smuzhiyun 
4815*4882a593Smuzhiyun 	REG_RMW(ah, AR_PHY_TPC_11_B0,
4816*4882a593Smuzhiyun 		(correction[0] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
4817*4882a593Smuzhiyun 		AR_PHY_TPC_OLPC_GAIN_DELTA);
4818*4882a593Smuzhiyun 	if (ah->caps.tx_chainmask & BIT(1))
4819*4882a593Smuzhiyun 		REG_RMW(ah, AR_PHY_TPC_11_B1,
4820*4882a593Smuzhiyun 			(correction[1] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
4821*4882a593Smuzhiyun 			AR_PHY_TPC_OLPC_GAIN_DELTA);
4822*4882a593Smuzhiyun 	if (ah->caps.tx_chainmask & BIT(2))
4823*4882a593Smuzhiyun 		REG_RMW(ah, AR_PHY_TPC_11_B2,
4824*4882a593Smuzhiyun 			(correction[2] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
4825*4882a593Smuzhiyun 			AR_PHY_TPC_OLPC_GAIN_DELTA);
4826*4882a593Smuzhiyun 
4827*4882a593Smuzhiyun 	/* enable open loop power control on chip */
4828*4882a593Smuzhiyun 	REG_RMW(ah, AR_PHY_TPC_6_B0,
4829*4882a593Smuzhiyun 		(3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
4830*4882a593Smuzhiyun 		AR_PHY_TPC_6_ERROR_EST_MODE);
4831*4882a593Smuzhiyun 	if (ah->caps.tx_chainmask & BIT(1))
4832*4882a593Smuzhiyun 		REG_RMW(ah, AR_PHY_TPC_6_B1,
4833*4882a593Smuzhiyun 			(3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
4834*4882a593Smuzhiyun 			AR_PHY_TPC_6_ERROR_EST_MODE);
4835*4882a593Smuzhiyun 	if (ah->caps.tx_chainmask & BIT(2))
4836*4882a593Smuzhiyun 		REG_RMW(ah, AR_PHY_TPC_6_B2,
4837*4882a593Smuzhiyun 			(3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
4838*4882a593Smuzhiyun 			AR_PHY_TPC_6_ERROR_EST_MODE);
4839*4882a593Smuzhiyun 
4840*4882a593Smuzhiyun 	/*
4841*4882a593Smuzhiyun 	 * enable temperature compensation
4842*4882a593Smuzhiyun 	 * Need to use register names
4843*4882a593Smuzhiyun 	 */
4844*4882a593Smuzhiyun 	if (frequency < 4000) {
4845*4882a593Smuzhiyun 		temp_slope = eep->modalHeader2G.tempSlope;
4846*4882a593Smuzhiyun 	} else {
4847*4882a593Smuzhiyun 		if (AR_SREV_9550(ah)) {
4848*4882a593Smuzhiyun 			t[0] = eep->base_ext1.tempslopextension[2];
4849*4882a593Smuzhiyun 			t1[0] = eep->base_ext1.tempslopextension[3];
4850*4882a593Smuzhiyun 			t2[0] = eep->base_ext1.tempslopextension[4];
4851*4882a593Smuzhiyun 			f[0] = 5180;
4852*4882a593Smuzhiyun 
4853*4882a593Smuzhiyun 			t[1] = eep->modalHeader5G.tempSlope;
4854*4882a593Smuzhiyun 			t1[1] = eep->base_ext1.tempslopextension[0];
4855*4882a593Smuzhiyun 			t2[1] = eep->base_ext1.tempslopextension[1];
4856*4882a593Smuzhiyun 			f[1] = 5500;
4857*4882a593Smuzhiyun 
4858*4882a593Smuzhiyun 			t[2] = eep->base_ext1.tempslopextension[5];
4859*4882a593Smuzhiyun 			t1[2] = eep->base_ext1.tempslopextension[6];
4860*4882a593Smuzhiyun 			t2[2] = eep->base_ext1.tempslopextension[7];
4861*4882a593Smuzhiyun 			f[2] = 5785;
4862*4882a593Smuzhiyun 
4863*4882a593Smuzhiyun 			temp_slope = ar9003_hw_power_interpolate(frequency,
4864*4882a593Smuzhiyun 								 f, t, 3);
4865*4882a593Smuzhiyun 			temp_slope1 = ar9003_hw_power_interpolate(frequency,
4866*4882a593Smuzhiyun 								   f, t1, 3);
4867*4882a593Smuzhiyun 			temp_slope2 = ar9003_hw_power_interpolate(frequency,
4868*4882a593Smuzhiyun 								   f, t2, 3);
4869*4882a593Smuzhiyun 
4870*4882a593Smuzhiyun 			goto tempslope;
4871*4882a593Smuzhiyun 		}
4872*4882a593Smuzhiyun 
4873*4882a593Smuzhiyun 		if ((eep->baseEepHeader.miscConfiguration & 0x20) != 0) {
4874*4882a593Smuzhiyun 			for (i = 0; i < 8; i++) {
4875*4882a593Smuzhiyun 				t[i] = eep->base_ext1.tempslopextension[i];
4876*4882a593Smuzhiyun 				f[i] = FBIN2FREQ(eep->calFreqPier5G[i], 0);
4877*4882a593Smuzhiyun 			}
4878*4882a593Smuzhiyun 			temp_slope = ar9003_hw_power_interpolate((s32) frequency,
4879*4882a593Smuzhiyun 								 f, t, 8);
4880*4882a593Smuzhiyun 		} else if (eep->base_ext2.tempSlopeLow != 0) {
4881*4882a593Smuzhiyun 			t[0] = eep->base_ext2.tempSlopeLow;
4882*4882a593Smuzhiyun 			f[0] = 5180;
4883*4882a593Smuzhiyun 			t[1] = eep->modalHeader5G.tempSlope;
4884*4882a593Smuzhiyun 			f[1] = 5500;
4885*4882a593Smuzhiyun 			t[2] = eep->base_ext2.tempSlopeHigh;
4886*4882a593Smuzhiyun 			f[2] = 5785;
4887*4882a593Smuzhiyun 			temp_slope = ar9003_hw_power_interpolate((s32) frequency,
4888*4882a593Smuzhiyun 								 f, t, 3);
4889*4882a593Smuzhiyun 		} else {
4890*4882a593Smuzhiyun 			temp_slope = eep->modalHeader5G.tempSlope;
4891*4882a593Smuzhiyun 		}
4892*4882a593Smuzhiyun 	}
4893*4882a593Smuzhiyun 
4894*4882a593Smuzhiyun tempslope:
4895*4882a593Smuzhiyun 	if (AR_SREV_9550(ah) || AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
4896*4882a593Smuzhiyun 		u8 txmask = (eep->baseEepHeader.txrxMask & 0xf0) >> 4;
4897*4882a593Smuzhiyun 
4898*4882a593Smuzhiyun 		/*
4899*4882a593Smuzhiyun 		 * AR955x has tempSlope register for each chain.
4900*4882a593Smuzhiyun 		 * Check whether temp_compensation feature is enabled or not.
4901*4882a593Smuzhiyun 		 */
4902*4882a593Smuzhiyun 		if (eep->baseEepHeader.featureEnable & 0x1) {
4903*4882a593Smuzhiyun 			if (frequency < 4000) {
4904*4882a593Smuzhiyun 				if (txmask & BIT(0))
4905*4882a593Smuzhiyun 					REG_RMW_FIELD(ah, AR_PHY_TPC_19,
4906*4882a593Smuzhiyun 						      AR_PHY_TPC_19_ALPHA_THERM,
4907*4882a593Smuzhiyun 						      eep->base_ext2.tempSlopeLow);
4908*4882a593Smuzhiyun 				if (txmask & BIT(1))
4909*4882a593Smuzhiyun 					REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
4910*4882a593Smuzhiyun 						      AR_PHY_TPC_19_ALPHA_THERM,
4911*4882a593Smuzhiyun 						      temp_slope);
4912*4882a593Smuzhiyun 				if (txmask & BIT(2))
4913*4882a593Smuzhiyun 					REG_RMW_FIELD(ah, AR_PHY_TPC_19_B2,
4914*4882a593Smuzhiyun 						      AR_PHY_TPC_19_ALPHA_THERM,
4915*4882a593Smuzhiyun 						      eep->base_ext2.tempSlopeHigh);
4916*4882a593Smuzhiyun 			} else {
4917*4882a593Smuzhiyun 				if (txmask & BIT(0))
4918*4882a593Smuzhiyun 					REG_RMW_FIELD(ah, AR_PHY_TPC_19,
4919*4882a593Smuzhiyun 						      AR_PHY_TPC_19_ALPHA_THERM,
4920*4882a593Smuzhiyun 						      temp_slope);
4921*4882a593Smuzhiyun 				if (txmask & BIT(1))
4922*4882a593Smuzhiyun 					REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
4923*4882a593Smuzhiyun 						      AR_PHY_TPC_19_ALPHA_THERM,
4924*4882a593Smuzhiyun 						      temp_slope1);
4925*4882a593Smuzhiyun 				if (txmask & BIT(2))
4926*4882a593Smuzhiyun 					REG_RMW_FIELD(ah, AR_PHY_TPC_19_B2,
4927*4882a593Smuzhiyun 						      AR_PHY_TPC_19_ALPHA_THERM,
4928*4882a593Smuzhiyun 						      temp_slope2);
4929*4882a593Smuzhiyun 			}
4930*4882a593Smuzhiyun 		} else {
4931*4882a593Smuzhiyun 			/*
4932*4882a593Smuzhiyun 			 * If temp compensation is not enabled,
4933*4882a593Smuzhiyun 			 * set all registers to 0.
4934*4882a593Smuzhiyun 			 */
4935*4882a593Smuzhiyun 			if (txmask & BIT(0))
4936*4882a593Smuzhiyun 				REG_RMW_FIELD(ah, AR_PHY_TPC_19,
4937*4882a593Smuzhiyun 					      AR_PHY_TPC_19_ALPHA_THERM, 0);
4938*4882a593Smuzhiyun 			if (txmask & BIT(1))
4939*4882a593Smuzhiyun 				REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
4940*4882a593Smuzhiyun 					      AR_PHY_TPC_19_ALPHA_THERM, 0);
4941*4882a593Smuzhiyun 			if (txmask & BIT(2))
4942*4882a593Smuzhiyun 				REG_RMW_FIELD(ah, AR_PHY_TPC_19_B2,
4943*4882a593Smuzhiyun 					      AR_PHY_TPC_19_ALPHA_THERM, 0);
4944*4882a593Smuzhiyun 		}
4945*4882a593Smuzhiyun 	} else {
4946*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_TPC_19,
4947*4882a593Smuzhiyun 			      AR_PHY_TPC_19_ALPHA_THERM, temp_slope);
4948*4882a593Smuzhiyun 	}
4949*4882a593Smuzhiyun 
4950*4882a593Smuzhiyun 	if (AR_SREV_9462_20_OR_LATER(ah))
4951*4882a593Smuzhiyun 		REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
4952*4882a593Smuzhiyun 			      AR_PHY_TPC_19_B1_ALPHA_THERM, temp_slope);
4953*4882a593Smuzhiyun 
4954*4882a593Smuzhiyun 
4955*4882a593Smuzhiyun 	REG_RMW_FIELD(ah, AR_PHY_TPC_18, AR_PHY_TPC_18_THERM_CAL_VALUE,
4956*4882a593Smuzhiyun 		      temperature[0]);
4957*4882a593Smuzhiyun }
4958*4882a593Smuzhiyun 
4959*4882a593Smuzhiyun /* Apply the recorded correction values. */
ar9003_hw_calibration_apply(struct ath_hw * ah,int frequency)4960*4882a593Smuzhiyun static int ar9003_hw_calibration_apply(struct ath_hw *ah, int frequency)
4961*4882a593Smuzhiyun {
4962*4882a593Smuzhiyun 	int ichain, ipier, npier;
4963*4882a593Smuzhiyun 	int mode;
4964*4882a593Smuzhiyun 	int lfrequency[AR9300_MAX_CHAINS],
4965*4882a593Smuzhiyun 	    lcorrection[AR9300_MAX_CHAINS],
4966*4882a593Smuzhiyun 	    ltemperature[AR9300_MAX_CHAINS], lvoltage[AR9300_MAX_CHAINS],
4967*4882a593Smuzhiyun 	    lnf_cal[AR9300_MAX_CHAINS], lnf_pwr[AR9300_MAX_CHAINS];
4968*4882a593Smuzhiyun 	int hfrequency[AR9300_MAX_CHAINS],
4969*4882a593Smuzhiyun 	    hcorrection[AR9300_MAX_CHAINS],
4970*4882a593Smuzhiyun 	    htemperature[AR9300_MAX_CHAINS], hvoltage[AR9300_MAX_CHAINS],
4971*4882a593Smuzhiyun 	    hnf_cal[AR9300_MAX_CHAINS], hnf_pwr[AR9300_MAX_CHAINS];
4972*4882a593Smuzhiyun 	int fdiff;
4973*4882a593Smuzhiyun 	int correction[AR9300_MAX_CHAINS],
4974*4882a593Smuzhiyun 	    voltage[AR9300_MAX_CHAINS], temperature[AR9300_MAX_CHAINS],
4975*4882a593Smuzhiyun 	    nf_cal[AR9300_MAX_CHAINS], nf_pwr[AR9300_MAX_CHAINS];
4976*4882a593Smuzhiyun 	int pfrequency, pcorrection, ptemperature, pvoltage,
4977*4882a593Smuzhiyun 	    pnf_cal, pnf_pwr;
4978*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
4979*4882a593Smuzhiyun 
4980*4882a593Smuzhiyun 	mode = (frequency >= 4000);
4981*4882a593Smuzhiyun 	if (mode)
4982*4882a593Smuzhiyun 		npier = AR9300_NUM_5G_CAL_PIERS;
4983*4882a593Smuzhiyun 	else
4984*4882a593Smuzhiyun 		npier = AR9300_NUM_2G_CAL_PIERS;
4985*4882a593Smuzhiyun 
4986*4882a593Smuzhiyun 	for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
4987*4882a593Smuzhiyun 		lfrequency[ichain] = 0;
4988*4882a593Smuzhiyun 		hfrequency[ichain] = 100000;
4989*4882a593Smuzhiyun 	}
4990*4882a593Smuzhiyun 	/* identify best lower and higher frequency calibration measurement */
4991*4882a593Smuzhiyun 	for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
4992*4882a593Smuzhiyun 		for (ipier = 0; ipier < npier; ipier++) {
4993*4882a593Smuzhiyun 			if (!ar9003_hw_cal_pier_get(ah, mode, ipier, ichain,
4994*4882a593Smuzhiyun 						    &pfrequency, &pcorrection,
4995*4882a593Smuzhiyun 						    &ptemperature, &pvoltage,
4996*4882a593Smuzhiyun 						    &pnf_cal, &pnf_pwr)) {
4997*4882a593Smuzhiyun 				fdiff = frequency - pfrequency;
4998*4882a593Smuzhiyun 
4999*4882a593Smuzhiyun 				/*
5000*4882a593Smuzhiyun 				 * this measurement is higher than
5001*4882a593Smuzhiyun 				 * our desired frequency
5002*4882a593Smuzhiyun 				 */
5003*4882a593Smuzhiyun 				if (fdiff <= 0) {
5004*4882a593Smuzhiyun 					if (hfrequency[ichain] <= 0 ||
5005*4882a593Smuzhiyun 					    hfrequency[ichain] >= 100000 ||
5006*4882a593Smuzhiyun 					    fdiff >
5007*4882a593Smuzhiyun 					    (frequency - hfrequency[ichain])) {
5008*4882a593Smuzhiyun 						/*
5009*4882a593Smuzhiyun 						 * new best higher
5010*4882a593Smuzhiyun 						 * frequency measurement
5011*4882a593Smuzhiyun 						 */
5012*4882a593Smuzhiyun 						hfrequency[ichain] = pfrequency;
5013*4882a593Smuzhiyun 						hcorrection[ichain] =
5014*4882a593Smuzhiyun 						    pcorrection;
5015*4882a593Smuzhiyun 						htemperature[ichain] =
5016*4882a593Smuzhiyun 						    ptemperature;
5017*4882a593Smuzhiyun 						hvoltage[ichain] = pvoltage;
5018*4882a593Smuzhiyun 						hnf_cal[ichain] = pnf_cal;
5019*4882a593Smuzhiyun 						hnf_pwr[ichain] = pnf_pwr;
5020*4882a593Smuzhiyun 					}
5021*4882a593Smuzhiyun 				}
5022*4882a593Smuzhiyun 				if (fdiff >= 0) {
5023*4882a593Smuzhiyun 					if (lfrequency[ichain] <= 0
5024*4882a593Smuzhiyun 					    || fdiff <
5025*4882a593Smuzhiyun 					    (frequency - lfrequency[ichain])) {
5026*4882a593Smuzhiyun 						/*
5027*4882a593Smuzhiyun 						 * new best lower
5028*4882a593Smuzhiyun 						 * frequency measurement
5029*4882a593Smuzhiyun 						 */
5030*4882a593Smuzhiyun 						lfrequency[ichain] = pfrequency;
5031*4882a593Smuzhiyun 						lcorrection[ichain] =
5032*4882a593Smuzhiyun 						    pcorrection;
5033*4882a593Smuzhiyun 						ltemperature[ichain] =
5034*4882a593Smuzhiyun 						    ptemperature;
5035*4882a593Smuzhiyun 						lvoltage[ichain] = pvoltage;
5036*4882a593Smuzhiyun 						lnf_cal[ichain] = pnf_cal;
5037*4882a593Smuzhiyun 						lnf_pwr[ichain] = pnf_pwr;
5038*4882a593Smuzhiyun 					}
5039*4882a593Smuzhiyun 				}
5040*4882a593Smuzhiyun 			}
5041*4882a593Smuzhiyun 		}
5042*4882a593Smuzhiyun 	}
5043*4882a593Smuzhiyun 
5044*4882a593Smuzhiyun 	/* interpolate  */
5045*4882a593Smuzhiyun 	for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
5046*4882a593Smuzhiyun 		ath_dbg(common, EEPROM,
5047*4882a593Smuzhiyun 			"ch=%d f=%d low=%d %d h=%d %d n=%d %d p=%d %d\n",
5048*4882a593Smuzhiyun 			ichain, frequency, lfrequency[ichain],
5049*4882a593Smuzhiyun 			lcorrection[ichain], hfrequency[ichain],
5050*4882a593Smuzhiyun 			hcorrection[ichain], lnf_cal[ichain],
5051*4882a593Smuzhiyun 			hnf_cal[ichain], lnf_pwr[ichain],
5052*4882a593Smuzhiyun 			hnf_pwr[ichain]);
5053*4882a593Smuzhiyun 		/* they're the same, so just pick one */
5054*4882a593Smuzhiyun 		if (hfrequency[ichain] == lfrequency[ichain]) {
5055*4882a593Smuzhiyun 			correction[ichain] = lcorrection[ichain];
5056*4882a593Smuzhiyun 			voltage[ichain] = lvoltage[ichain];
5057*4882a593Smuzhiyun 			temperature[ichain] = ltemperature[ichain];
5058*4882a593Smuzhiyun 			nf_cal[ichain] = lnf_cal[ichain];
5059*4882a593Smuzhiyun 			nf_pwr[ichain] = lnf_pwr[ichain];
5060*4882a593Smuzhiyun 		}
5061*4882a593Smuzhiyun 		/* the low frequency is good */
5062*4882a593Smuzhiyun 		else if (frequency - lfrequency[ichain] < 1000) {
5063*4882a593Smuzhiyun 			/* so is the high frequency, interpolate */
5064*4882a593Smuzhiyun 			if (hfrequency[ichain] - frequency < 1000) {
5065*4882a593Smuzhiyun 
5066*4882a593Smuzhiyun 				correction[ichain] = interpolate(frequency,
5067*4882a593Smuzhiyun 						lfrequency[ichain],
5068*4882a593Smuzhiyun 						hfrequency[ichain],
5069*4882a593Smuzhiyun 						lcorrection[ichain],
5070*4882a593Smuzhiyun 						hcorrection[ichain]);
5071*4882a593Smuzhiyun 
5072*4882a593Smuzhiyun 				temperature[ichain] = interpolate(frequency,
5073*4882a593Smuzhiyun 						lfrequency[ichain],
5074*4882a593Smuzhiyun 						hfrequency[ichain],
5075*4882a593Smuzhiyun 						ltemperature[ichain],
5076*4882a593Smuzhiyun 						htemperature[ichain]);
5077*4882a593Smuzhiyun 
5078*4882a593Smuzhiyun 				voltage[ichain] = interpolate(frequency,
5079*4882a593Smuzhiyun 						lfrequency[ichain],
5080*4882a593Smuzhiyun 						hfrequency[ichain],
5081*4882a593Smuzhiyun 						lvoltage[ichain],
5082*4882a593Smuzhiyun 						hvoltage[ichain]);
5083*4882a593Smuzhiyun 
5084*4882a593Smuzhiyun 				nf_cal[ichain] = interpolate(frequency,
5085*4882a593Smuzhiyun 						lfrequency[ichain],
5086*4882a593Smuzhiyun 						hfrequency[ichain],
5087*4882a593Smuzhiyun 						lnf_cal[ichain],
5088*4882a593Smuzhiyun 						hnf_cal[ichain]);
5089*4882a593Smuzhiyun 
5090*4882a593Smuzhiyun 				nf_pwr[ichain] = interpolate(frequency,
5091*4882a593Smuzhiyun 						lfrequency[ichain],
5092*4882a593Smuzhiyun 						hfrequency[ichain],
5093*4882a593Smuzhiyun 						lnf_pwr[ichain],
5094*4882a593Smuzhiyun 						hnf_pwr[ichain]);
5095*4882a593Smuzhiyun 			}
5096*4882a593Smuzhiyun 			/* only low is good, use it */
5097*4882a593Smuzhiyun 			else {
5098*4882a593Smuzhiyun 				correction[ichain] = lcorrection[ichain];
5099*4882a593Smuzhiyun 				temperature[ichain] = ltemperature[ichain];
5100*4882a593Smuzhiyun 				voltage[ichain] = lvoltage[ichain];
5101*4882a593Smuzhiyun 				nf_cal[ichain] = lnf_cal[ichain];
5102*4882a593Smuzhiyun 				nf_pwr[ichain] = lnf_pwr[ichain];
5103*4882a593Smuzhiyun 			}
5104*4882a593Smuzhiyun 		}
5105*4882a593Smuzhiyun 		/* only high is good, use it */
5106*4882a593Smuzhiyun 		else if (hfrequency[ichain] - frequency < 1000) {
5107*4882a593Smuzhiyun 			correction[ichain] = hcorrection[ichain];
5108*4882a593Smuzhiyun 			temperature[ichain] = htemperature[ichain];
5109*4882a593Smuzhiyun 			voltage[ichain] = hvoltage[ichain];
5110*4882a593Smuzhiyun 			nf_cal[ichain] = hnf_cal[ichain];
5111*4882a593Smuzhiyun 			nf_pwr[ichain] = hnf_pwr[ichain];
5112*4882a593Smuzhiyun 		} else {	/* nothing is good, presume 0???? */
5113*4882a593Smuzhiyun 			correction[ichain] = 0;
5114*4882a593Smuzhiyun 			temperature[ichain] = 0;
5115*4882a593Smuzhiyun 			voltage[ichain] = 0;
5116*4882a593Smuzhiyun 			nf_cal[ichain] = 0;
5117*4882a593Smuzhiyun 			nf_pwr[ichain] = 0;
5118*4882a593Smuzhiyun 		}
5119*4882a593Smuzhiyun 	}
5120*4882a593Smuzhiyun 
5121*4882a593Smuzhiyun 	ar9003_hw_power_control_override(ah, frequency, correction, voltage,
5122*4882a593Smuzhiyun 					 temperature);
5123*4882a593Smuzhiyun 
5124*4882a593Smuzhiyun 	ath_dbg(common, EEPROM,
5125*4882a593Smuzhiyun 		"for frequency=%d, calibration correction = %d %d %d\n",
5126*4882a593Smuzhiyun 		frequency, correction[0], correction[1], correction[2]);
5127*4882a593Smuzhiyun 
5128*4882a593Smuzhiyun 	/* Store calibrated noise floor values */
5129*4882a593Smuzhiyun 	for (ichain = 0; ichain < AR5416_MAX_CHAINS; ichain++)
5130*4882a593Smuzhiyun 		if (mode) {
5131*4882a593Smuzhiyun 			ah->nf_5g.cal[ichain] = nf_cal[ichain];
5132*4882a593Smuzhiyun 			ah->nf_5g.pwr[ichain] = nf_pwr[ichain];
5133*4882a593Smuzhiyun 		} else {
5134*4882a593Smuzhiyun 			ah->nf_2g.cal[ichain] = nf_cal[ichain];
5135*4882a593Smuzhiyun 			ah->nf_2g.pwr[ichain] = nf_pwr[ichain];
5136*4882a593Smuzhiyun 		}
5137*4882a593Smuzhiyun 
5138*4882a593Smuzhiyun 	return 0;
5139*4882a593Smuzhiyun }
5140*4882a593Smuzhiyun 
ar9003_hw_get_direct_edge_power(struct ar9300_eeprom * eep,int idx,int edge,bool is2GHz)5141*4882a593Smuzhiyun static u16 ar9003_hw_get_direct_edge_power(struct ar9300_eeprom *eep,
5142*4882a593Smuzhiyun 					   int idx,
5143*4882a593Smuzhiyun 					   int edge,
5144*4882a593Smuzhiyun 					   bool is2GHz)
5145*4882a593Smuzhiyun {
5146*4882a593Smuzhiyun 	struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
5147*4882a593Smuzhiyun 	struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
5148*4882a593Smuzhiyun 
5149*4882a593Smuzhiyun 	if (is2GHz)
5150*4882a593Smuzhiyun 		return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge]);
5151*4882a593Smuzhiyun 	else
5152*4882a593Smuzhiyun 		return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge]);
5153*4882a593Smuzhiyun }
5154*4882a593Smuzhiyun 
ar9003_hw_get_indirect_edge_power(struct ar9300_eeprom * eep,int idx,unsigned int edge,u16 freq,bool is2GHz)5155*4882a593Smuzhiyun static u16 ar9003_hw_get_indirect_edge_power(struct ar9300_eeprom *eep,
5156*4882a593Smuzhiyun 					     int idx,
5157*4882a593Smuzhiyun 					     unsigned int edge,
5158*4882a593Smuzhiyun 					     u16 freq,
5159*4882a593Smuzhiyun 					     bool is2GHz)
5160*4882a593Smuzhiyun {
5161*4882a593Smuzhiyun 	struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
5162*4882a593Smuzhiyun 	struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
5163*4882a593Smuzhiyun 
5164*4882a593Smuzhiyun 	u8 *ctl_freqbin = is2GHz ?
5165*4882a593Smuzhiyun 		&eep->ctl_freqbin_2G[idx][0] :
5166*4882a593Smuzhiyun 		&eep->ctl_freqbin_5G[idx][0];
5167*4882a593Smuzhiyun 
5168*4882a593Smuzhiyun 	if (is2GHz) {
5169*4882a593Smuzhiyun 		if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 1) < freq &&
5170*4882a593Smuzhiyun 		    CTL_EDGE_FLAGS(ctl_2g[idx].ctlEdges[edge - 1]))
5171*4882a593Smuzhiyun 			return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge - 1]);
5172*4882a593Smuzhiyun 	} else {
5173*4882a593Smuzhiyun 		if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 0) < freq &&
5174*4882a593Smuzhiyun 		    CTL_EDGE_FLAGS(ctl_5g[idx].ctlEdges[edge - 1]))
5175*4882a593Smuzhiyun 			return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge - 1]);
5176*4882a593Smuzhiyun 	}
5177*4882a593Smuzhiyun 
5178*4882a593Smuzhiyun 	return MAX_RATE_POWER;
5179*4882a593Smuzhiyun }
5180*4882a593Smuzhiyun 
5181*4882a593Smuzhiyun /*
5182*4882a593Smuzhiyun  * Find the maximum conformance test limit for the given channel and CTL info
5183*4882a593Smuzhiyun  */
ar9003_hw_get_max_edge_power(struct ar9300_eeprom * eep,u16 freq,int idx,bool is2GHz)5184*4882a593Smuzhiyun static u16 ar9003_hw_get_max_edge_power(struct ar9300_eeprom *eep,
5185*4882a593Smuzhiyun 					u16 freq, int idx, bool is2GHz)
5186*4882a593Smuzhiyun {
5187*4882a593Smuzhiyun 	u16 twiceMaxEdgePower = MAX_RATE_POWER;
5188*4882a593Smuzhiyun 	u8 *ctl_freqbin = is2GHz ?
5189*4882a593Smuzhiyun 		&eep->ctl_freqbin_2G[idx][0] :
5190*4882a593Smuzhiyun 		&eep->ctl_freqbin_5G[idx][0];
5191*4882a593Smuzhiyun 	u16 num_edges = is2GHz ?
5192*4882a593Smuzhiyun 		AR9300_NUM_BAND_EDGES_2G : AR9300_NUM_BAND_EDGES_5G;
5193*4882a593Smuzhiyun 	unsigned int edge;
5194*4882a593Smuzhiyun 
5195*4882a593Smuzhiyun 	/* Get the edge power */
5196*4882a593Smuzhiyun 	for (edge = 0;
5197*4882a593Smuzhiyun 	     (edge < num_edges) && (ctl_freqbin[edge] != AR5416_BCHAN_UNUSED);
5198*4882a593Smuzhiyun 	     edge++) {
5199*4882a593Smuzhiyun 		/*
5200*4882a593Smuzhiyun 		 * If there's an exact channel match or an inband flag set
5201*4882a593Smuzhiyun 		 * on the lower channel use the given rdEdgePower
5202*4882a593Smuzhiyun 		 */
5203*4882a593Smuzhiyun 		if (freq == ath9k_hw_fbin2freq(ctl_freqbin[edge], is2GHz)) {
5204*4882a593Smuzhiyun 			twiceMaxEdgePower =
5205*4882a593Smuzhiyun 				ar9003_hw_get_direct_edge_power(eep, idx,
5206*4882a593Smuzhiyun 								edge, is2GHz);
5207*4882a593Smuzhiyun 			break;
5208*4882a593Smuzhiyun 		} else if ((edge > 0) &&
5209*4882a593Smuzhiyun 			   (freq < ath9k_hw_fbin2freq(ctl_freqbin[edge],
5210*4882a593Smuzhiyun 						      is2GHz))) {
5211*4882a593Smuzhiyun 			twiceMaxEdgePower =
5212*4882a593Smuzhiyun 				ar9003_hw_get_indirect_edge_power(eep, idx,
5213*4882a593Smuzhiyun 								  edge, freq,
5214*4882a593Smuzhiyun 								  is2GHz);
5215*4882a593Smuzhiyun 			/*
5216*4882a593Smuzhiyun 			 * Leave loop - no more affecting edges possible in
5217*4882a593Smuzhiyun 			 * this monotonic increasing list
5218*4882a593Smuzhiyun 			 */
5219*4882a593Smuzhiyun 			break;
5220*4882a593Smuzhiyun 		}
5221*4882a593Smuzhiyun 	}
5222*4882a593Smuzhiyun 
5223*4882a593Smuzhiyun 	if (is2GHz && !twiceMaxEdgePower)
5224*4882a593Smuzhiyun 		twiceMaxEdgePower = 60;
5225*4882a593Smuzhiyun 
5226*4882a593Smuzhiyun 	return twiceMaxEdgePower;
5227*4882a593Smuzhiyun }
5228*4882a593Smuzhiyun 
ar9003_hw_set_power_per_rate_table(struct ath_hw * ah,struct ath9k_channel * chan,u8 * pPwrArray,u16 cfgCtl,u8 antenna_reduction,u16 powerLimit)5229*4882a593Smuzhiyun static void ar9003_hw_set_power_per_rate_table(struct ath_hw *ah,
5230*4882a593Smuzhiyun 					       struct ath9k_channel *chan,
5231*4882a593Smuzhiyun 					       u8 *pPwrArray, u16 cfgCtl,
5232*4882a593Smuzhiyun 					       u8 antenna_reduction,
5233*4882a593Smuzhiyun 					       u16 powerLimit)
5234*4882a593Smuzhiyun {
5235*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
5236*4882a593Smuzhiyun 	struct ar9300_eeprom *pEepData = &ah->eeprom.ar9300_eep;
5237*4882a593Smuzhiyun 	u16 twiceMaxEdgePower;
5238*4882a593Smuzhiyun 	int i;
5239*4882a593Smuzhiyun 	u16 scaledPower = 0, minCtlPower;
5240*4882a593Smuzhiyun 	static const u16 ctlModesFor11a[] = {
5241*4882a593Smuzhiyun 		CTL_11A, CTL_5GHT20, CTL_11A_EXT, CTL_5GHT40
5242*4882a593Smuzhiyun 	};
5243*4882a593Smuzhiyun 	static const u16 ctlModesFor11g[] = {
5244*4882a593Smuzhiyun 		CTL_11B, CTL_11G, CTL_2GHT20, CTL_11B_EXT,
5245*4882a593Smuzhiyun 		CTL_11G_EXT, CTL_2GHT40
5246*4882a593Smuzhiyun 	};
5247*4882a593Smuzhiyun 	u16 numCtlModes;
5248*4882a593Smuzhiyun 	const u16 *pCtlMode;
5249*4882a593Smuzhiyun 	u16 ctlMode, freq;
5250*4882a593Smuzhiyun 	struct chan_centers centers;
5251*4882a593Smuzhiyun 	u8 *ctlIndex;
5252*4882a593Smuzhiyun 	u8 ctlNum;
5253*4882a593Smuzhiyun 	u16 twiceMinEdgePower;
5254*4882a593Smuzhiyun 	bool is2ghz = IS_CHAN_2GHZ(chan);
5255*4882a593Smuzhiyun 
5256*4882a593Smuzhiyun 	ath9k_hw_get_channel_centers(ah, chan, &centers);
5257*4882a593Smuzhiyun 	scaledPower = ath9k_hw_get_scaled_power(ah, powerLimit,
5258*4882a593Smuzhiyun 						antenna_reduction);
5259*4882a593Smuzhiyun 
5260*4882a593Smuzhiyun 	if (is2ghz) {
5261*4882a593Smuzhiyun 		/* Setup for CTL modes */
5262*4882a593Smuzhiyun 		/* CTL_11B, CTL_11G, CTL_2GHT20 */
5263*4882a593Smuzhiyun 		numCtlModes =
5264*4882a593Smuzhiyun 			ARRAY_SIZE(ctlModesFor11g) -
5265*4882a593Smuzhiyun 				   SUB_NUM_CTL_MODES_AT_2G_40;
5266*4882a593Smuzhiyun 		pCtlMode = ctlModesFor11g;
5267*4882a593Smuzhiyun 		if (IS_CHAN_HT40(chan))
5268*4882a593Smuzhiyun 			/* All 2G CTL's */
5269*4882a593Smuzhiyun 			numCtlModes = ARRAY_SIZE(ctlModesFor11g);
5270*4882a593Smuzhiyun 	} else {
5271*4882a593Smuzhiyun 		/* Setup for CTL modes */
5272*4882a593Smuzhiyun 		/* CTL_11A, CTL_5GHT20 */
5273*4882a593Smuzhiyun 		numCtlModes = ARRAY_SIZE(ctlModesFor11a) -
5274*4882a593Smuzhiyun 					 SUB_NUM_CTL_MODES_AT_5G_40;
5275*4882a593Smuzhiyun 		pCtlMode = ctlModesFor11a;
5276*4882a593Smuzhiyun 		if (IS_CHAN_HT40(chan))
5277*4882a593Smuzhiyun 			/* All 5G CTL's */
5278*4882a593Smuzhiyun 			numCtlModes = ARRAY_SIZE(ctlModesFor11a);
5279*4882a593Smuzhiyun 	}
5280*4882a593Smuzhiyun 
5281*4882a593Smuzhiyun 	/*
5282*4882a593Smuzhiyun 	 * For MIMO, need to apply regulatory caps individually across
5283*4882a593Smuzhiyun 	 * dynamically running modes: CCK, OFDM, HT20, HT40
5284*4882a593Smuzhiyun 	 *
5285*4882a593Smuzhiyun 	 * The outer loop walks through each possible applicable runtime mode.
5286*4882a593Smuzhiyun 	 * The inner loop walks through each ctlIndex entry in EEPROM.
5287*4882a593Smuzhiyun 	 * The ctl value is encoded as [7:4] == test group, [3:0] == test mode.
5288*4882a593Smuzhiyun 	 */
5289*4882a593Smuzhiyun 	for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
5290*4882a593Smuzhiyun 		bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
5291*4882a593Smuzhiyun 			(pCtlMode[ctlMode] == CTL_2GHT40);
5292*4882a593Smuzhiyun 		if (isHt40CtlMode)
5293*4882a593Smuzhiyun 			freq = centers.synth_center;
5294*4882a593Smuzhiyun 		else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
5295*4882a593Smuzhiyun 			freq = centers.ext_center;
5296*4882a593Smuzhiyun 		else
5297*4882a593Smuzhiyun 			freq = centers.ctl_center;
5298*4882a593Smuzhiyun 
5299*4882a593Smuzhiyun 		ath_dbg(common, REGULATORY,
5300*4882a593Smuzhiyun 			"LOOP-Mode ctlMode %d < %d, isHt40CtlMode %d, EXT_ADDITIVE %d\n",
5301*4882a593Smuzhiyun 			ctlMode, numCtlModes, isHt40CtlMode,
5302*4882a593Smuzhiyun 			(pCtlMode[ctlMode] & EXT_ADDITIVE));
5303*4882a593Smuzhiyun 
5304*4882a593Smuzhiyun 		/* walk through each CTL index stored in EEPROM */
5305*4882a593Smuzhiyun 		if (is2ghz) {
5306*4882a593Smuzhiyun 			ctlIndex = pEepData->ctlIndex_2G;
5307*4882a593Smuzhiyun 			ctlNum = AR9300_NUM_CTLS_2G;
5308*4882a593Smuzhiyun 		} else {
5309*4882a593Smuzhiyun 			ctlIndex = pEepData->ctlIndex_5G;
5310*4882a593Smuzhiyun 			ctlNum = AR9300_NUM_CTLS_5G;
5311*4882a593Smuzhiyun 		}
5312*4882a593Smuzhiyun 
5313*4882a593Smuzhiyun 		twiceMaxEdgePower = MAX_RATE_POWER;
5314*4882a593Smuzhiyun 		for (i = 0; (i < ctlNum) && ctlIndex[i]; i++) {
5315*4882a593Smuzhiyun 			ath_dbg(common, REGULATORY,
5316*4882a593Smuzhiyun 				"LOOP-Ctlidx %d: cfgCtl 0x%2.2x pCtlMode 0x%2.2x ctlIndex 0x%2.2x chan %d\n",
5317*4882a593Smuzhiyun 				i, cfgCtl, pCtlMode[ctlMode], ctlIndex[i],
5318*4882a593Smuzhiyun 				chan->channel);
5319*4882a593Smuzhiyun 
5320*4882a593Smuzhiyun 			/*
5321*4882a593Smuzhiyun 			 * compare test group from regulatory
5322*4882a593Smuzhiyun 			 * channel list with test mode from pCtlMode
5323*4882a593Smuzhiyun 			 * list
5324*4882a593Smuzhiyun 			 */
5325*4882a593Smuzhiyun 			if ((((cfgCtl & ~CTL_MODE_M) |
5326*4882a593Smuzhiyun 			       (pCtlMode[ctlMode] & CTL_MODE_M)) ==
5327*4882a593Smuzhiyun 				ctlIndex[i]) ||
5328*4882a593Smuzhiyun 			    (((cfgCtl & ~CTL_MODE_M) |
5329*4882a593Smuzhiyun 			       (pCtlMode[ctlMode] & CTL_MODE_M)) ==
5330*4882a593Smuzhiyun 			     ((ctlIndex[i] & CTL_MODE_M) |
5331*4882a593Smuzhiyun 			       SD_NO_CTL))) {
5332*4882a593Smuzhiyun 				twiceMinEdgePower =
5333*4882a593Smuzhiyun 				  ar9003_hw_get_max_edge_power(pEepData,
5334*4882a593Smuzhiyun 							       freq, i,
5335*4882a593Smuzhiyun 							       is2ghz);
5336*4882a593Smuzhiyun 
5337*4882a593Smuzhiyun 				if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL)
5338*4882a593Smuzhiyun 					/*
5339*4882a593Smuzhiyun 					 * Find the minimum of all CTL
5340*4882a593Smuzhiyun 					 * edge powers that apply to
5341*4882a593Smuzhiyun 					 * this channel
5342*4882a593Smuzhiyun 					 */
5343*4882a593Smuzhiyun 					twiceMaxEdgePower =
5344*4882a593Smuzhiyun 						min(twiceMaxEdgePower,
5345*4882a593Smuzhiyun 						    twiceMinEdgePower);
5346*4882a593Smuzhiyun 				else {
5347*4882a593Smuzhiyun 					/* specific */
5348*4882a593Smuzhiyun 					twiceMaxEdgePower = twiceMinEdgePower;
5349*4882a593Smuzhiyun 					break;
5350*4882a593Smuzhiyun 				}
5351*4882a593Smuzhiyun 			}
5352*4882a593Smuzhiyun 		}
5353*4882a593Smuzhiyun 
5354*4882a593Smuzhiyun 		minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
5355*4882a593Smuzhiyun 
5356*4882a593Smuzhiyun 		ath_dbg(common, REGULATORY,
5357*4882a593Smuzhiyun 			"SEL-Min ctlMode %d pCtlMode %d 2xMaxEdge %d sP %d minCtlPwr %d\n",
5358*4882a593Smuzhiyun 			ctlMode, pCtlMode[ctlMode], twiceMaxEdgePower,
5359*4882a593Smuzhiyun 			scaledPower, minCtlPower);
5360*4882a593Smuzhiyun 
5361*4882a593Smuzhiyun 		/* Apply ctl mode to correct target power set */
5362*4882a593Smuzhiyun 		switch (pCtlMode[ctlMode]) {
5363*4882a593Smuzhiyun 		case CTL_11B:
5364*4882a593Smuzhiyun 			for (i = ALL_TARGET_LEGACY_1L_5L;
5365*4882a593Smuzhiyun 			     i <= ALL_TARGET_LEGACY_11S; i++)
5366*4882a593Smuzhiyun 				pPwrArray[i] = (u8)min((u16)pPwrArray[i],
5367*4882a593Smuzhiyun 						       minCtlPower);
5368*4882a593Smuzhiyun 			break;
5369*4882a593Smuzhiyun 		case CTL_11A:
5370*4882a593Smuzhiyun 		case CTL_11G:
5371*4882a593Smuzhiyun 			for (i = ALL_TARGET_LEGACY_6_24;
5372*4882a593Smuzhiyun 			     i <= ALL_TARGET_LEGACY_54; i++)
5373*4882a593Smuzhiyun 				pPwrArray[i] = (u8)min((u16)pPwrArray[i],
5374*4882a593Smuzhiyun 						       minCtlPower);
5375*4882a593Smuzhiyun 			break;
5376*4882a593Smuzhiyun 		case CTL_5GHT20:
5377*4882a593Smuzhiyun 		case CTL_2GHT20:
5378*4882a593Smuzhiyun 			for (i = ALL_TARGET_HT20_0_8_16;
5379*4882a593Smuzhiyun 			     i <= ALL_TARGET_HT20_23; i++) {
5380*4882a593Smuzhiyun 				pPwrArray[i] = (u8)min((u16)pPwrArray[i],
5381*4882a593Smuzhiyun 						       minCtlPower);
5382*4882a593Smuzhiyun 				if (ath9k_hw_mci_is_enabled(ah))
5383*4882a593Smuzhiyun 					pPwrArray[i] =
5384*4882a593Smuzhiyun 						(u8)min((u16)pPwrArray[i],
5385*4882a593Smuzhiyun 						ar9003_mci_get_max_txpower(ah,
5386*4882a593Smuzhiyun 							pCtlMode[ctlMode]));
5387*4882a593Smuzhiyun 			}
5388*4882a593Smuzhiyun 			break;
5389*4882a593Smuzhiyun 		case CTL_5GHT40:
5390*4882a593Smuzhiyun 		case CTL_2GHT40:
5391*4882a593Smuzhiyun 			for (i = ALL_TARGET_HT40_0_8_16;
5392*4882a593Smuzhiyun 			     i <= ALL_TARGET_HT40_23; i++) {
5393*4882a593Smuzhiyun 				pPwrArray[i] = (u8)min((u16)pPwrArray[i],
5394*4882a593Smuzhiyun 						       minCtlPower);
5395*4882a593Smuzhiyun 				if (ath9k_hw_mci_is_enabled(ah))
5396*4882a593Smuzhiyun 					pPwrArray[i] =
5397*4882a593Smuzhiyun 						(u8)min((u16)pPwrArray[i],
5398*4882a593Smuzhiyun 						ar9003_mci_get_max_txpower(ah,
5399*4882a593Smuzhiyun 							pCtlMode[ctlMode]));
5400*4882a593Smuzhiyun 			}
5401*4882a593Smuzhiyun 			break;
5402*4882a593Smuzhiyun 		default:
5403*4882a593Smuzhiyun 			break;
5404*4882a593Smuzhiyun 		}
5405*4882a593Smuzhiyun 	} /* end ctl mode checking */
5406*4882a593Smuzhiyun }
5407*4882a593Smuzhiyun 
mcsidx_to_tgtpwridx(unsigned int mcs_idx,u8 base_pwridx)5408*4882a593Smuzhiyun static inline u8 mcsidx_to_tgtpwridx(unsigned int mcs_idx, u8 base_pwridx)
5409*4882a593Smuzhiyun {
5410*4882a593Smuzhiyun 	u8 mod_idx = mcs_idx % 8;
5411*4882a593Smuzhiyun 
5412*4882a593Smuzhiyun 	if (mod_idx <= 3)
5413*4882a593Smuzhiyun 		return mod_idx ? (base_pwridx + 1) : base_pwridx;
5414*4882a593Smuzhiyun 	else
5415*4882a593Smuzhiyun 		return base_pwridx + 4 * (mcs_idx / 8) + mod_idx - 2;
5416*4882a593Smuzhiyun }
5417*4882a593Smuzhiyun 
ar9003_paprd_set_txpower(struct ath_hw * ah,struct ath9k_channel * chan,u8 * targetPowerValT2)5418*4882a593Smuzhiyun static void ar9003_paprd_set_txpower(struct ath_hw *ah,
5419*4882a593Smuzhiyun 				     struct ath9k_channel *chan,
5420*4882a593Smuzhiyun 				     u8 *targetPowerValT2)
5421*4882a593Smuzhiyun {
5422*4882a593Smuzhiyun 	int i;
5423*4882a593Smuzhiyun 
5424*4882a593Smuzhiyun 	if (!ar9003_is_paprd_enabled(ah))
5425*4882a593Smuzhiyun 		return;
5426*4882a593Smuzhiyun 
5427*4882a593Smuzhiyun 	if (IS_CHAN_HT40(chan))
5428*4882a593Smuzhiyun 		i = ALL_TARGET_HT40_7;
5429*4882a593Smuzhiyun 	else
5430*4882a593Smuzhiyun 		i = ALL_TARGET_HT20_7;
5431*4882a593Smuzhiyun 
5432*4882a593Smuzhiyun 	if (IS_CHAN_2GHZ(chan)) {
5433*4882a593Smuzhiyun 		if (!AR_SREV_9330(ah) && !AR_SREV_9340(ah) &&
5434*4882a593Smuzhiyun 		    !AR_SREV_9462(ah) && !AR_SREV_9565(ah)) {
5435*4882a593Smuzhiyun 			if (IS_CHAN_HT40(chan))
5436*4882a593Smuzhiyun 				i = ALL_TARGET_HT40_0_8_16;
5437*4882a593Smuzhiyun 			else
5438*4882a593Smuzhiyun 				i = ALL_TARGET_HT20_0_8_16;
5439*4882a593Smuzhiyun 		}
5440*4882a593Smuzhiyun 	}
5441*4882a593Smuzhiyun 
5442*4882a593Smuzhiyun 	ah->paprd_target_power = targetPowerValT2[i];
5443*4882a593Smuzhiyun }
5444*4882a593Smuzhiyun 
ath9k_hw_ar9300_set_txpower(struct ath_hw * ah,struct ath9k_channel * chan,u16 cfgCtl,u8 twiceAntennaReduction,u8 powerLimit,bool test)5445*4882a593Smuzhiyun static void ath9k_hw_ar9300_set_txpower(struct ath_hw *ah,
5446*4882a593Smuzhiyun 					struct ath9k_channel *chan, u16 cfgCtl,
5447*4882a593Smuzhiyun 					u8 twiceAntennaReduction,
5448*4882a593Smuzhiyun 					u8 powerLimit, bool test)
5449*4882a593Smuzhiyun {
5450*4882a593Smuzhiyun 	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
5451*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
5452*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
5453*4882a593Smuzhiyun 	struct ar9300_modal_eep_header *modal_hdr;
5454*4882a593Smuzhiyun 	u8 targetPowerValT2[ar9300RateSize];
5455*4882a593Smuzhiyun 	u8 target_power_val_t2_eep[ar9300RateSize];
5456*4882a593Smuzhiyun 	u8 targetPowerValT2_tpc[ar9300RateSize];
5457*4882a593Smuzhiyun 	unsigned int i = 0, paprd_scale_factor = 0;
5458*4882a593Smuzhiyun 	u8 pwr_idx, min_pwridx = 0;
5459*4882a593Smuzhiyun 
5460*4882a593Smuzhiyun 	memset(targetPowerValT2, 0 , sizeof(targetPowerValT2));
5461*4882a593Smuzhiyun 
5462*4882a593Smuzhiyun 	/*
5463*4882a593Smuzhiyun 	 * Get target powers from EEPROM - our baseline for TX Power
5464*4882a593Smuzhiyun 	 */
5465*4882a593Smuzhiyun 	ar9003_hw_get_target_power_eeprom(ah, chan, targetPowerValT2);
5466*4882a593Smuzhiyun 
5467*4882a593Smuzhiyun 	if (ar9003_is_paprd_enabled(ah)) {
5468*4882a593Smuzhiyun 		if (IS_CHAN_2GHZ(chan))
5469*4882a593Smuzhiyun 			modal_hdr = &eep->modalHeader2G;
5470*4882a593Smuzhiyun 		else
5471*4882a593Smuzhiyun 			modal_hdr = &eep->modalHeader5G;
5472*4882a593Smuzhiyun 
5473*4882a593Smuzhiyun 		ah->paprd_ratemask =
5474*4882a593Smuzhiyun 			le32_to_cpu(modal_hdr->papdRateMaskHt20) &
5475*4882a593Smuzhiyun 			AR9300_PAPRD_RATE_MASK;
5476*4882a593Smuzhiyun 
5477*4882a593Smuzhiyun 		ah->paprd_ratemask_ht40 =
5478*4882a593Smuzhiyun 			le32_to_cpu(modal_hdr->papdRateMaskHt40) &
5479*4882a593Smuzhiyun 			AR9300_PAPRD_RATE_MASK;
5480*4882a593Smuzhiyun 
5481*4882a593Smuzhiyun 		paprd_scale_factor = ar9003_get_paprd_scale_factor(ah, chan);
5482*4882a593Smuzhiyun 		min_pwridx = IS_CHAN_HT40(chan) ? ALL_TARGET_HT40_0_8_16 :
5483*4882a593Smuzhiyun 						  ALL_TARGET_HT20_0_8_16;
5484*4882a593Smuzhiyun 
5485*4882a593Smuzhiyun 		if (!ah->paprd_table_write_done) {
5486*4882a593Smuzhiyun 			memcpy(target_power_val_t2_eep, targetPowerValT2,
5487*4882a593Smuzhiyun 			       sizeof(targetPowerValT2));
5488*4882a593Smuzhiyun 			for (i = 0; i < 24; i++) {
5489*4882a593Smuzhiyun 				pwr_idx = mcsidx_to_tgtpwridx(i, min_pwridx);
5490*4882a593Smuzhiyun 				if (ah->paprd_ratemask & (1 << i)) {
5491*4882a593Smuzhiyun 					if (targetPowerValT2[pwr_idx] &&
5492*4882a593Smuzhiyun 					    targetPowerValT2[pwr_idx] ==
5493*4882a593Smuzhiyun 					    target_power_val_t2_eep[pwr_idx])
5494*4882a593Smuzhiyun 						targetPowerValT2[pwr_idx] -=
5495*4882a593Smuzhiyun 							paprd_scale_factor;
5496*4882a593Smuzhiyun 				}
5497*4882a593Smuzhiyun 			}
5498*4882a593Smuzhiyun 		}
5499*4882a593Smuzhiyun 		memcpy(target_power_val_t2_eep, targetPowerValT2,
5500*4882a593Smuzhiyun 		       sizeof(targetPowerValT2));
5501*4882a593Smuzhiyun 	}
5502*4882a593Smuzhiyun 
5503*4882a593Smuzhiyun 	ar9003_hw_set_power_per_rate_table(ah, chan,
5504*4882a593Smuzhiyun 					   targetPowerValT2, cfgCtl,
5505*4882a593Smuzhiyun 					   twiceAntennaReduction,
5506*4882a593Smuzhiyun 					   powerLimit);
5507*4882a593Smuzhiyun 
5508*4882a593Smuzhiyun 	memcpy(targetPowerValT2_tpc, targetPowerValT2,
5509*4882a593Smuzhiyun 	       sizeof(targetPowerValT2));
5510*4882a593Smuzhiyun 
5511*4882a593Smuzhiyun 	if (ar9003_is_paprd_enabled(ah)) {
5512*4882a593Smuzhiyun 		for (i = 0; i < ar9300RateSize; i++) {
5513*4882a593Smuzhiyun 			if ((ah->paprd_ratemask & (1 << i)) &&
5514*4882a593Smuzhiyun 			    (abs(targetPowerValT2[i] -
5515*4882a593Smuzhiyun 				target_power_val_t2_eep[i]) >
5516*4882a593Smuzhiyun 			    paprd_scale_factor)) {
5517*4882a593Smuzhiyun 				ah->paprd_ratemask &= ~(1 << i);
5518*4882a593Smuzhiyun 				ath_dbg(common, EEPROM,
5519*4882a593Smuzhiyun 					"paprd disabled for mcs %d\n", i);
5520*4882a593Smuzhiyun 			}
5521*4882a593Smuzhiyun 		}
5522*4882a593Smuzhiyun 	}
5523*4882a593Smuzhiyun 
5524*4882a593Smuzhiyun 	regulatory->max_power_level = 0;
5525*4882a593Smuzhiyun 	for (i = 0; i < ar9300RateSize; i++) {
5526*4882a593Smuzhiyun 		if (targetPowerValT2[i] > regulatory->max_power_level)
5527*4882a593Smuzhiyun 			regulatory->max_power_level = targetPowerValT2[i];
5528*4882a593Smuzhiyun 	}
5529*4882a593Smuzhiyun 
5530*4882a593Smuzhiyun 	ath9k_hw_update_regulatory_maxpower(ah);
5531*4882a593Smuzhiyun 
5532*4882a593Smuzhiyun 	if (test)
5533*4882a593Smuzhiyun 		return;
5534*4882a593Smuzhiyun 
5535*4882a593Smuzhiyun 	for (i = 0; i < ar9300RateSize; i++) {
5536*4882a593Smuzhiyun 		ath_dbg(common, REGULATORY, "TPC[%02d] 0x%08x\n",
5537*4882a593Smuzhiyun 			i, targetPowerValT2[i]);
5538*4882a593Smuzhiyun 	}
5539*4882a593Smuzhiyun 
5540*4882a593Smuzhiyun 	/* Write target power array to registers */
5541*4882a593Smuzhiyun 	ar9003_hw_tx_power_regwrite(ah, targetPowerValT2);
5542*4882a593Smuzhiyun 	ar9003_hw_calibration_apply(ah, chan->channel);
5543*4882a593Smuzhiyun 	ar9003_paprd_set_txpower(ah, chan, targetPowerValT2);
5544*4882a593Smuzhiyun 
5545*4882a593Smuzhiyun 	ar9003_hw_selfgen_tpc_txpower(ah, chan, targetPowerValT2);
5546*4882a593Smuzhiyun 
5547*4882a593Smuzhiyun 	/* TPC initializations */
5548*4882a593Smuzhiyun 	if (ah->tpc_enabled) {
5549*4882a593Smuzhiyun 		u32 val;
5550*4882a593Smuzhiyun 
5551*4882a593Smuzhiyun 		ar9003_hw_init_rate_txpower(ah, targetPowerValT2_tpc, chan);
5552*4882a593Smuzhiyun 
5553*4882a593Smuzhiyun 		/* Enable TPC */
5554*4882a593Smuzhiyun 		REG_WRITE(ah, AR_PHY_PWRTX_MAX,
5555*4882a593Smuzhiyun 			  AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE);
5556*4882a593Smuzhiyun 		/* Disable per chain power reduction */
5557*4882a593Smuzhiyun 		val = REG_READ(ah, AR_PHY_POWER_TX_SUB);
5558*4882a593Smuzhiyun 		if (AR_SREV_9340(ah))
5559*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PHY_POWER_TX_SUB,
5560*4882a593Smuzhiyun 				  val & 0xFFFFFFC0);
5561*4882a593Smuzhiyun 		else
5562*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PHY_POWER_TX_SUB,
5563*4882a593Smuzhiyun 				  val & 0xFFFFF000);
5564*4882a593Smuzhiyun 	} else {
5565*4882a593Smuzhiyun 		/* Disable TPC */
5566*4882a593Smuzhiyun 		REG_WRITE(ah, AR_PHY_PWRTX_MAX, 0);
5567*4882a593Smuzhiyun 	}
5568*4882a593Smuzhiyun }
5569*4882a593Smuzhiyun 
ath9k_hw_ar9300_get_spur_channel(struct ath_hw * ah,u16 i,bool is2GHz)5570*4882a593Smuzhiyun static u16 ath9k_hw_ar9300_get_spur_channel(struct ath_hw *ah,
5571*4882a593Smuzhiyun 					    u16 i, bool is2GHz)
5572*4882a593Smuzhiyun {
5573*4882a593Smuzhiyun 	return AR_NO_SPUR;
5574*4882a593Smuzhiyun }
5575*4882a593Smuzhiyun 
ar9003_hw_get_tx_gain_idx(struct ath_hw * ah)5576*4882a593Smuzhiyun s32 ar9003_hw_get_tx_gain_idx(struct ath_hw *ah)
5577*4882a593Smuzhiyun {
5578*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
5579*4882a593Smuzhiyun 
5580*4882a593Smuzhiyun 	return (eep->baseEepHeader.txrxgain >> 4) & 0xf; /* bits 7:4 */
5581*4882a593Smuzhiyun }
5582*4882a593Smuzhiyun 
ar9003_hw_get_rx_gain_idx(struct ath_hw * ah)5583*4882a593Smuzhiyun s32 ar9003_hw_get_rx_gain_idx(struct ath_hw *ah)
5584*4882a593Smuzhiyun {
5585*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
5586*4882a593Smuzhiyun 
5587*4882a593Smuzhiyun 	return (eep->baseEepHeader.txrxgain) & 0xf; /* bits 3:0 */
5588*4882a593Smuzhiyun }
5589*4882a593Smuzhiyun 
ar9003_get_spur_chan_ptr(struct ath_hw * ah,bool is2ghz)5590*4882a593Smuzhiyun u8 *ar9003_get_spur_chan_ptr(struct ath_hw *ah, bool is2ghz)
5591*4882a593Smuzhiyun {
5592*4882a593Smuzhiyun 	return ar9003_modal_header(ah, is2ghz)->spurChans;
5593*4882a593Smuzhiyun }
5594*4882a593Smuzhiyun 
ar9003_get_paprd_scale_factor(struct ath_hw * ah,struct ath9k_channel * chan)5595*4882a593Smuzhiyun unsigned int ar9003_get_paprd_scale_factor(struct ath_hw *ah,
5596*4882a593Smuzhiyun 					   struct ath9k_channel *chan)
5597*4882a593Smuzhiyun {
5598*4882a593Smuzhiyun 	struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
5599*4882a593Smuzhiyun 
5600*4882a593Smuzhiyun 	if (IS_CHAN_2GHZ(chan))
5601*4882a593Smuzhiyun 		return MS(le32_to_cpu(eep->modalHeader2G.papdRateMaskHt20),
5602*4882a593Smuzhiyun 			  AR9300_PAPRD_SCALE_1);
5603*4882a593Smuzhiyun 	else {
5604*4882a593Smuzhiyun 		if (chan->channel >= 5700)
5605*4882a593Smuzhiyun 			return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt20),
5606*4882a593Smuzhiyun 				  AR9300_PAPRD_SCALE_1);
5607*4882a593Smuzhiyun 		else if (chan->channel >= 5400)
5608*4882a593Smuzhiyun 			return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
5609*4882a593Smuzhiyun 				  AR9300_PAPRD_SCALE_2);
5610*4882a593Smuzhiyun 		else
5611*4882a593Smuzhiyun 			return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
5612*4882a593Smuzhiyun 				  AR9300_PAPRD_SCALE_1);
5613*4882a593Smuzhiyun 	}
5614*4882a593Smuzhiyun }
5615*4882a593Smuzhiyun 
ar9003_get_eepmisc(struct ath_hw * ah)5616*4882a593Smuzhiyun static u8 ar9003_get_eepmisc(struct ath_hw *ah)
5617*4882a593Smuzhiyun {
5618*4882a593Smuzhiyun 	return ah->eeprom.ar9300_eep.baseEepHeader.opCapFlags.eepMisc;
5619*4882a593Smuzhiyun }
5620*4882a593Smuzhiyun 
5621*4882a593Smuzhiyun const struct eeprom_ops eep_ar9300_ops = {
5622*4882a593Smuzhiyun 	.check_eeprom = ath9k_hw_ar9300_check_eeprom,
5623*4882a593Smuzhiyun 	.get_eeprom = ath9k_hw_ar9300_get_eeprom,
5624*4882a593Smuzhiyun 	.fill_eeprom = ath9k_hw_ar9300_fill_eeprom,
5625*4882a593Smuzhiyun 	.dump_eeprom = ath9k_hw_ar9003_dump_eeprom,
5626*4882a593Smuzhiyun 	.get_eeprom_ver = ath9k_hw_ar9300_get_eeprom_ver,
5627*4882a593Smuzhiyun 	.get_eeprom_rev = ath9k_hw_ar9300_get_eeprom_rev,
5628*4882a593Smuzhiyun 	.set_board_values = ath9k_hw_ar9300_set_board_values,
5629*4882a593Smuzhiyun 	.set_addac = ath9k_hw_ar9300_set_addac,
5630*4882a593Smuzhiyun 	.set_txpower = ath9k_hw_ar9300_set_txpower,
5631*4882a593Smuzhiyun 	.get_spur_channel = ath9k_hw_ar9300_get_spur_channel,
5632*4882a593Smuzhiyun 	.get_eepmisc = ar9003_get_eepmisc
5633*4882a593Smuzhiyun };
5634