xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/ar9003_aic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2015 Qualcomm Atheros Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun #include "hw-ops.h"
19*4882a593Smuzhiyun #include "ar9003_mci.h"
20*4882a593Smuzhiyun #include "ar9003_aic.h"
21*4882a593Smuzhiyun #include "ar9003_phy.h"
22*4882a593Smuzhiyun #include "reg_aic.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static const u8 com_att_db_table[ATH_AIC_MAX_COM_ATT_DB_TABLE] = {
25*4882a593Smuzhiyun 	0, 3, 9, 15, 21, 27
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const u16 aic_lin_table[ATH_AIC_MAX_AIC_LIN_TABLE] = {
29*4882a593Smuzhiyun 	8191, 7300, 6506, 5799, 5168, 4606, 4105, 3659,
30*4882a593Smuzhiyun 	3261, 2906, 2590, 2309, 2057, 1834, 1634, 1457,
31*4882a593Smuzhiyun 	1298, 1157, 1031, 919,	819,  730,  651,  580,
32*4882a593Smuzhiyun 	517,  461,  411,  366,	326,  291,  259,  231,
33*4882a593Smuzhiyun 	206,  183,  163,  146,	130,  116,  103,  92,
34*4882a593Smuzhiyun 	82,   73,   65,	  58,	52,   46,   41,	  37,
35*4882a593Smuzhiyun 	33,   29,   26,	  23,	21,   18,   16,	  15,
36*4882a593Smuzhiyun 	13,   12,   10,	  9,	8,    7,    7,	  6,
37*4882a593Smuzhiyun 	5,    5,    4,	  4,	3
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
ar9003_hw_is_aic_enabled(struct ath_hw * ah)40*4882a593Smuzhiyun static bool ar9003_hw_is_aic_enabled(struct ath_hw *ah)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/*
45*4882a593Smuzhiyun 	 * Disable AIC for now, until we have all the
46*4882a593Smuzhiyun 	 * HW code and the driver-layer support ready.
47*4882a593Smuzhiyun 	 */
48*4882a593Smuzhiyun 	return false;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	if (mci_hw->config & ATH_MCI_CONFIG_DISABLE_AIC)
51*4882a593Smuzhiyun 		return false;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	return true;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
ar9003_aic_find_valid(bool * cal_sram_valid,bool dir,u8 index)56*4882a593Smuzhiyun static int16_t ar9003_aic_find_valid(bool *cal_sram_valid,
57*4882a593Smuzhiyun 				     bool dir, u8 index)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	int16_t i;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if (dir) {
62*4882a593Smuzhiyun 		for (i = index + 1; i < ATH_AIC_MAX_BT_CHANNEL; i++) {
63*4882a593Smuzhiyun 			if (cal_sram_valid[i])
64*4882a593Smuzhiyun 				break;
65*4882a593Smuzhiyun 		}
66*4882a593Smuzhiyun 	} else {
67*4882a593Smuzhiyun 		for (i = index - 1; i >= 0; i--) {
68*4882a593Smuzhiyun 			if (cal_sram_valid[i])
69*4882a593Smuzhiyun 				break;
70*4882a593Smuzhiyun 		}
71*4882a593Smuzhiyun 	}
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	if ((i >= ATH_AIC_MAX_BT_CHANNEL) || (i < 0))
74*4882a593Smuzhiyun 		i = -1;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return i;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun  * type 0: aic_lin_table, 1: com_att_db_table
81*4882a593Smuzhiyun  */
ar9003_aic_find_index(u8 type,int16_t value)82*4882a593Smuzhiyun static int16_t ar9003_aic_find_index(u8 type, int16_t value)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	int16_t i = -1;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (type == 0) {
87*4882a593Smuzhiyun 		for (i = ATH_AIC_MAX_AIC_LIN_TABLE - 1; i >= 0; i--) {
88*4882a593Smuzhiyun 			if (aic_lin_table[i] >= value)
89*4882a593Smuzhiyun 				break;
90*4882a593Smuzhiyun 		}
91*4882a593Smuzhiyun 	} else if (type == 1) {
92*4882a593Smuzhiyun 		for (i = 0; i < ATH_AIC_MAX_COM_ATT_DB_TABLE; i++) {
93*4882a593Smuzhiyun 			if (com_att_db_table[i] > value) {
94*4882a593Smuzhiyun 				i--;
95*4882a593Smuzhiyun 				break;
96*4882a593Smuzhiyun 			}
97*4882a593Smuzhiyun 		}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 		if (i >= ATH_AIC_MAX_COM_ATT_DB_TABLE)
100*4882a593Smuzhiyun 			i = -1;
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return i;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
ar9003_aic_gain_table(struct ath_hw * ah)106*4882a593Smuzhiyun static void ar9003_aic_gain_table(struct ath_hw *ah)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	u32 aic_atten_word[19], i;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Config LNA gain difference */
111*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_BT_COEX_4, 0x2c200a00);
112*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_BT_COEX_5, 0x5c4e4438);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* Program gain table */
115*4882a593Smuzhiyun 	aic_atten_word[0] = (0x1 & 0xf) << 14 | (0x1f & 0x1f) << 9 | (0x0 & 0xf) << 5 |
116*4882a593Smuzhiyun 		(0x1f & 0x1f); /* -01 dB: 4'd1, 5'd31,  00 dB: 4'd0, 5'd31 */
117*4882a593Smuzhiyun 	aic_atten_word[1] = (0x3 & 0xf) << 14 | (0x1f & 0x1f) << 9 | (0x2 & 0xf) << 5 |
118*4882a593Smuzhiyun 		(0x1f & 0x1f); /* -03 dB: 4'd3, 5'd31, -02 dB: 4'd2, 5'd31 */
119*4882a593Smuzhiyun 	aic_atten_word[2] = (0x5 & 0xf) << 14 | (0x1f & 0x1f) << 9 | (0x4 & 0xf) << 5 |
120*4882a593Smuzhiyun 		(0x1f & 0x1f); /* -05 dB: 4'd5, 5'd31, -04 dB: 4'd4, 5'd31 */
121*4882a593Smuzhiyun 	aic_atten_word[3] = (0x1 & 0xf) << 14 | (0x1e & 0x1f) << 9 | (0x0 & 0xf) << 5 |
122*4882a593Smuzhiyun 		(0x1e & 0x1f); /* -07 dB: 4'd1, 5'd30, -06 dB: 4'd0, 5'd30 */
123*4882a593Smuzhiyun 	aic_atten_word[4] = (0x3 & 0xf) << 14 | (0x1e & 0x1f) << 9 | (0x2 & 0xf) << 5 |
124*4882a593Smuzhiyun 		(0x1e & 0x1f); /* -09 dB: 4'd3, 5'd30, -08 dB: 4'd2, 5'd30 */
125*4882a593Smuzhiyun 	aic_atten_word[5] = (0x5 & 0xf) << 14 | (0x1e & 0x1f) << 9 | (0x4 & 0xf) << 5 |
126*4882a593Smuzhiyun 		(0x1e & 0x1f); /* -11 dB: 4'd5, 5'd30, -10 dB: 4'd4, 5'd30 */
127*4882a593Smuzhiyun 	aic_atten_word[6] = (0x1 & 0xf) << 14 | (0xf & 0x1f) << 9  | (0x0 & 0xf) << 5 |
128*4882a593Smuzhiyun 		(0xf & 0x1f);  /* -13 dB: 4'd1, 5'd15, -12 dB: 4'd0, 5'd15 */
129*4882a593Smuzhiyun 	aic_atten_word[7] = (0x3 & 0xf) << 14 | (0xf & 0x1f) << 9  | (0x2 & 0xf) << 5 |
130*4882a593Smuzhiyun 		(0xf & 0x1f);  /* -15 dB: 4'd3, 5'd15, -14 dB: 4'd2, 5'd15 */
131*4882a593Smuzhiyun 	aic_atten_word[8] = (0x5 & 0xf) << 14 | (0xf & 0x1f) << 9  | (0x4 & 0xf) << 5 |
132*4882a593Smuzhiyun 		(0xf & 0x1f);  /* -17 dB: 4'd5, 5'd15, -16 dB: 4'd4, 5'd15 */
133*4882a593Smuzhiyun 	aic_atten_word[9] = (0x1 & 0xf) << 14 | (0x7 & 0x1f) << 9  | (0x0 & 0xf) << 5 |
134*4882a593Smuzhiyun 		(0x7 & 0x1f);  /* -19 dB: 4'd1, 5'd07, -18 dB: 4'd0, 5'd07 */
135*4882a593Smuzhiyun 	aic_atten_word[10] = (0x3 & 0xf) << 14 | (0x7 & 0x1f) << 9  | (0x2 & 0xf) << 5 |
136*4882a593Smuzhiyun 		(0x7 & 0x1f);  /* -21 dB: 4'd3, 5'd07, -20 dB: 4'd2, 5'd07 */
137*4882a593Smuzhiyun 	aic_atten_word[11] = (0x5 & 0xf) << 14 | (0x7 & 0x1f) << 9  | (0x4 & 0xf) << 5 |
138*4882a593Smuzhiyun 		(0x7 & 0x1f);  /* -23 dB: 4'd5, 5'd07, -22 dB: 4'd4, 5'd07 */
139*4882a593Smuzhiyun 	aic_atten_word[12] = (0x7 & 0xf) << 14 | (0x7 & 0x1f) << 9  | (0x6 & 0xf) << 5 |
140*4882a593Smuzhiyun 		(0x7 & 0x1f);  /* -25 dB: 4'd7, 5'd07, -24 dB: 4'd6, 5'd07 */
141*4882a593Smuzhiyun 	aic_atten_word[13] = (0x3 & 0xf) << 14 | (0x3 & 0x1f) << 9  | (0x2 & 0xf) << 5 |
142*4882a593Smuzhiyun 		(0x3 & 0x1f);  /* -27 dB: 4'd3, 5'd03, -26 dB: 4'd2, 5'd03 */
143*4882a593Smuzhiyun 	aic_atten_word[14] = (0x5 & 0xf) << 14 | (0x3 & 0x1f) << 9  | (0x4 & 0xf) << 5 |
144*4882a593Smuzhiyun 		(0x3 & 0x1f);  /* -29 dB: 4'd5, 5'd03, -28 dB: 4'd4, 5'd03 */
145*4882a593Smuzhiyun 	aic_atten_word[15] = (0x1 & 0xf) << 14 | (0x1 & 0x1f) << 9  | (0x0 & 0xf) << 5 |
146*4882a593Smuzhiyun 		(0x1 & 0x1f);  /* -31 dB: 4'd1, 5'd01, -30 dB: 4'd0, 5'd01 */
147*4882a593Smuzhiyun 	aic_atten_word[16] = (0x3 & 0xf) << 14 | (0x1 & 0x1f) << 9  | (0x2 & 0xf) << 5 |
148*4882a593Smuzhiyun 		(0x1 & 0x1f);  /* -33 dB: 4'd3, 5'd01, -32 dB: 4'd2, 5'd01 */
149*4882a593Smuzhiyun 	aic_atten_word[17] = (0x5 & 0xf) << 14 | (0x1 & 0x1f) << 9  | (0x4 & 0xf) << 5 |
150*4882a593Smuzhiyun 		(0x1 & 0x1f);  /* -35 dB: 4'd5, 5'd01, -34 dB: 4'd4, 5'd01 */
151*4882a593Smuzhiyun 	aic_atten_word[18] = (0x7 & 0xf) << 14 | (0x1 & 0x1f) << 9  | (0x6 & 0xf) << 5 |
152*4882a593Smuzhiyun 		(0x1 & 0x1f);  /* -37 dB: 4'd7, 5'd01, -36 dB: 4'd6, 5'd01 */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Write to Gain table with auto increment enabled. */
155*4882a593Smuzhiyun 	REG_WRITE(ah, (AR_PHY_AIC_SRAM_ADDR_B0 + 0x3000),
156*4882a593Smuzhiyun 		  (ATH_AIC_SRAM_AUTO_INCREMENT |
157*4882a593Smuzhiyun 		   ATH_AIC_SRAM_GAIN_TABLE_OFFSET));
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	for (i = 0; i < 19; i++) {
160*4882a593Smuzhiyun 		REG_WRITE(ah, (AR_PHY_AIC_SRAM_DATA_B0 + 0x3000),
161*4882a593Smuzhiyun 			  aic_atten_word[i]);
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
ar9003_aic_cal_start(struct ath_hw * ah,u8 min_valid_count)165*4882a593Smuzhiyun static u8 ar9003_aic_cal_start(struct ath_hw *ah, u8 min_valid_count)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct ath9k_hw_aic *aic = &ah->btcoex_hw.aic;
168*4882a593Smuzhiyun 	int i;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* Write to Gain table with auto increment enabled. */
171*4882a593Smuzhiyun 	REG_WRITE(ah, (AR_PHY_AIC_SRAM_ADDR_B0 + 0x3000),
172*4882a593Smuzhiyun 		  (ATH_AIC_SRAM_AUTO_INCREMENT |
173*4882a593Smuzhiyun 		   ATH_AIC_SRAM_CAL_OFFSET));
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	for (i = 0; i < ATH_AIC_MAX_BT_CHANNEL; i++) {
176*4882a593Smuzhiyun 		REG_WRITE(ah, (AR_PHY_AIC_SRAM_DATA_B0 + 0x3000), 0);
177*4882a593Smuzhiyun 		aic->aic_sram[i] = 0;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_CTRL_0_B0,
181*4882a593Smuzhiyun 		  (SM(0, AR_PHY_AIC_MON_ENABLE) |
182*4882a593Smuzhiyun 		   SM(127, AR_PHY_AIC_CAL_MAX_HOP_COUNT) |
183*4882a593Smuzhiyun 		   SM(min_valid_count, AR_PHY_AIC_CAL_MIN_VALID_COUNT) |
184*4882a593Smuzhiyun 		   SM(37, AR_PHY_AIC_F_WLAN) |
185*4882a593Smuzhiyun 		   SM(1, AR_PHY_AIC_CAL_CH_VALID_RESET) |
186*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_CAL_ENABLE) |
187*4882a593Smuzhiyun 		   SM(0x40, AR_PHY_AIC_BTTX_PWR_THR) |
188*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_ENABLE)));
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_CTRL_0_B1,
191*4882a593Smuzhiyun 		  (SM(0, AR_PHY_AIC_MON_ENABLE) |
192*4882a593Smuzhiyun 		   SM(1, AR_PHY_AIC_CAL_CH_VALID_RESET) |
193*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_CAL_ENABLE) |
194*4882a593Smuzhiyun 		   SM(0x40, AR_PHY_AIC_BTTX_PWR_THR) |
195*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_ENABLE)));
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_CTRL_1_B0,
198*4882a593Smuzhiyun 		  (SM(8, AR_PHY_AIC_CAL_BT_REF_DELAY) |
199*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_BT_IDLE_CFG) |
200*4882a593Smuzhiyun 		   SM(1, AR_PHY_AIC_STDBY_COND) |
201*4882a593Smuzhiyun 		   SM(37, AR_PHY_AIC_STDBY_ROT_ATT_DB) |
202*4882a593Smuzhiyun 		   SM(5, AR_PHY_AIC_STDBY_COM_ATT_DB) |
203*4882a593Smuzhiyun 		   SM(15, AR_PHY_AIC_RSSI_MAX) |
204*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_RSSI_MIN)));
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_CTRL_1_B1,
207*4882a593Smuzhiyun 		  (SM(15, AR_PHY_AIC_RSSI_MAX) |
208*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_RSSI_MIN)));
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_CTRL_2_B0,
211*4882a593Smuzhiyun 		  (SM(44, AR_PHY_AIC_RADIO_DELAY) |
212*4882a593Smuzhiyun 		   SM(8, AR_PHY_AIC_CAL_STEP_SIZE_CORR) |
213*4882a593Smuzhiyun 		   SM(12, AR_PHY_AIC_CAL_ROT_IDX_CORR) |
214*4882a593Smuzhiyun 		   SM(2, AR_PHY_AIC_CAL_CONV_CHECK_FACTOR) |
215*4882a593Smuzhiyun 		   SM(5, AR_PHY_AIC_ROT_IDX_COUNT_MAX) |
216*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_CAL_SYNTH_TOGGLE) |
217*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_CAL_SYNTH_AFTER_BTRX) |
218*4882a593Smuzhiyun 		   SM(200, AR_PHY_AIC_CAL_SYNTH_SETTLING)));
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_CTRL_3_B0,
221*4882a593Smuzhiyun 		  (SM(2, AR_PHY_AIC_MON_MAX_HOP_COUNT) |
222*4882a593Smuzhiyun 		   SM(1, AR_PHY_AIC_MON_MIN_STALE_COUNT) |
223*4882a593Smuzhiyun 		   SM(1, AR_PHY_AIC_MON_PWR_EST_LONG) |
224*4882a593Smuzhiyun 		   SM(2, AR_PHY_AIC_MON_PD_TALLY_SCALING) |
225*4882a593Smuzhiyun 		   SM(10, AR_PHY_AIC_MON_PERF_THR) |
226*4882a593Smuzhiyun 		   SM(2, AR_PHY_AIC_CAL_TARGET_MAG_SETTING) |
227*4882a593Smuzhiyun 		   SM(1, AR_PHY_AIC_CAL_PERF_CHECK_FACTOR) |
228*4882a593Smuzhiyun 		   SM(1, AR_PHY_AIC_CAL_PWR_EST_LONG)));
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_CTRL_4_B0,
231*4882a593Smuzhiyun 		  (SM(2, AR_PHY_AIC_CAL_ROT_ATT_DB_EST_ISO) |
232*4882a593Smuzhiyun 		   SM(3, AR_PHY_AIC_CAL_COM_ATT_DB_EST_ISO) |
233*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_CAL_ISO_EST_INIT_SETTING) |
234*4882a593Smuzhiyun 		   SM(2, AR_PHY_AIC_CAL_COM_ATT_DB_BACKOFF) |
235*4882a593Smuzhiyun 		   SM(1, AR_PHY_AIC_CAL_COM_ATT_DB_FIXED)));
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_CTRL_4_B1,
238*4882a593Smuzhiyun 		  (SM(2, AR_PHY_AIC_CAL_ROT_ATT_DB_EST_ISO) |
239*4882a593Smuzhiyun 		   SM(3, AR_PHY_AIC_CAL_COM_ATT_DB_EST_ISO) |
240*4882a593Smuzhiyun 		   SM(0, AR_PHY_AIC_CAL_ISO_EST_INIT_SETTING) |
241*4882a593Smuzhiyun 		   SM(2, AR_PHY_AIC_CAL_COM_ATT_DB_BACKOFF) |
242*4882a593Smuzhiyun 		   SM(1, AR_PHY_AIC_CAL_COM_ATT_DB_FIXED)));
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ar9003_aic_gain_table(ah);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* Need to enable AIC reference signal in BT modem. */
247*4882a593Smuzhiyun 	REG_WRITE(ah, ATH_AIC_BT_JUPITER_CTRL,
248*4882a593Smuzhiyun 		  (REG_READ(ah, ATH_AIC_BT_JUPITER_CTRL) |
249*4882a593Smuzhiyun 		   ATH_AIC_BT_AIC_ENABLE));
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	aic->aic_cal_start_time = REG_READ(ah, AR_TSF_L32);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* Start calibration */
254*4882a593Smuzhiyun 	REG_CLR_BIT(ah, AR_PHY_AIC_CTRL_0_B1, AR_PHY_AIC_CAL_ENABLE);
255*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_PHY_AIC_CTRL_0_B1, AR_PHY_AIC_CAL_CH_VALID_RESET);
256*4882a593Smuzhiyun 	REG_SET_BIT(ah, AR_PHY_AIC_CTRL_0_B1, AR_PHY_AIC_CAL_ENABLE);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	aic->aic_caled_chan = 0;
259*4882a593Smuzhiyun 	aic->aic_cal_state = AIC_CAL_STATE_STARTED;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	return aic->aic_cal_state;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
ar9003_aic_cal_post_process(struct ath_hw * ah)264*4882a593Smuzhiyun static bool ar9003_aic_cal_post_process(struct ath_hw *ah)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct ath9k_hw_aic *aic = &ah->btcoex_hw.aic;
267*4882a593Smuzhiyun 	bool cal_sram_valid[ATH_AIC_MAX_BT_CHANNEL];
268*4882a593Smuzhiyun 	struct ath_aic_out_info aic_sram[ATH_AIC_MAX_BT_CHANNEL];
269*4882a593Smuzhiyun 	u32 dir_path_gain_idx, quad_path_gain_idx, value;
270*4882a593Smuzhiyun 	u32 fixed_com_att_db;
271*4882a593Smuzhiyun 	int8_t dir_path_sign, quad_path_sign;
272*4882a593Smuzhiyun 	int16_t i;
273*4882a593Smuzhiyun 	bool ret = true;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	memset(&cal_sram_valid, 0, sizeof(cal_sram_valid));
276*4882a593Smuzhiyun 	memset(&aic_sram, 0, sizeof(aic_sram));
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	for (i = 0; i < ATH_AIC_MAX_BT_CHANNEL; i++) {
279*4882a593Smuzhiyun 		struct ath_aic_sram_info sram;
280*4882a593Smuzhiyun 		value = aic->aic_sram[i];
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 		cal_sram_valid[i] = sram.valid =
283*4882a593Smuzhiyun 			MS(value, AR_PHY_AIC_SRAM_VALID);
284*4882a593Smuzhiyun 		sram.rot_quad_att_db =
285*4882a593Smuzhiyun 			MS(value, AR_PHY_AIC_SRAM_ROT_QUAD_ATT_DB);
286*4882a593Smuzhiyun 		sram.vga_quad_sign =
287*4882a593Smuzhiyun 			MS(value, AR_PHY_AIC_SRAM_VGA_QUAD_SIGN);
288*4882a593Smuzhiyun 		sram.rot_dir_att_db =
289*4882a593Smuzhiyun 			MS(value, AR_PHY_AIC_SRAM_ROT_DIR_ATT_DB);
290*4882a593Smuzhiyun 		sram.vga_dir_sign =
291*4882a593Smuzhiyun 			MS(value, AR_PHY_AIC_SRAM_VGA_DIR_SIGN);
292*4882a593Smuzhiyun 		sram.com_att_6db =
293*4882a593Smuzhiyun 			MS(value, AR_PHY_AIC_SRAM_COM_ATT_6DB);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		if (sram.valid) {
296*4882a593Smuzhiyun 			dir_path_gain_idx = sram.rot_dir_att_db +
297*4882a593Smuzhiyun 				com_att_db_table[sram.com_att_6db];
298*4882a593Smuzhiyun 			quad_path_gain_idx = sram.rot_quad_att_db +
299*4882a593Smuzhiyun 				com_att_db_table[sram.com_att_6db];
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 			dir_path_sign = (sram.vga_dir_sign) ? 1 : -1;
302*4882a593Smuzhiyun 			quad_path_sign = (sram.vga_quad_sign) ? 1 : -1;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 			aic_sram[i].dir_path_gain_lin = dir_path_sign *
305*4882a593Smuzhiyun 				aic_lin_table[dir_path_gain_idx];
306*4882a593Smuzhiyun 			aic_sram[i].quad_path_gain_lin = quad_path_sign *
307*4882a593Smuzhiyun 				aic_lin_table[quad_path_gain_idx];
308*4882a593Smuzhiyun 		}
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	for (i = 0; i < ATH_AIC_MAX_BT_CHANNEL; i++) {
312*4882a593Smuzhiyun 		int16_t start_idx, end_idx;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		if (cal_sram_valid[i])
315*4882a593Smuzhiyun 			continue;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		start_idx = ar9003_aic_find_valid(cal_sram_valid, 0, i);
318*4882a593Smuzhiyun 		end_idx = ar9003_aic_find_valid(cal_sram_valid, 1, i);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 		if (start_idx < 0) {
321*4882a593Smuzhiyun 			/* extrapolation */
322*4882a593Smuzhiyun 			start_idx = end_idx;
323*4882a593Smuzhiyun 			end_idx = ar9003_aic_find_valid(cal_sram_valid, 1, start_idx);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 			if (end_idx < 0) {
326*4882a593Smuzhiyun 				ret = false;
327*4882a593Smuzhiyun 				break;
328*4882a593Smuzhiyun 			}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 			aic_sram[i].dir_path_gain_lin =
331*4882a593Smuzhiyun 				((aic_sram[start_idx].dir_path_gain_lin -
332*4882a593Smuzhiyun 				  aic_sram[end_idx].dir_path_gain_lin) *
333*4882a593Smuzhiyun 				 (start_idx - i) + ((end_idx - i) >> 1)) /
334*4882a593Smuzhiyun 				(end_idx - i) +
335*4882a593Smuzhiyun 				aic_sram[start_idx].dir_path_gain_lin;
336*4882a593Smuzhiyun 			aic_sram[i].quad_path_gain_lin =
337*4882a593Smuzhiyun 				((aic_sram[start_idx].quad_path_gain_lin -
338*4882a593Smuzhiyun 				  aic_sram[end_idx].quad_path_gain_lin) *
339*4882a593Smuzhiyun 				 (start_idx - i) + ((end_idx - i) >> 1)) /
340*4882a593Smuzhiyun 				(end_idx - i) +
341*4882a593Smuzhiyun 				aic_sram[start_idx].quad_path_gain_lin;
342*4882a593Smuzhiyun 		}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 		if (end_idx < 0) {
345*4882a593Smuzhiyun 			/* extrapolation */
346*4882a593Smuzhiyun 			end_idx = ar9003_aic_find_valid(cal_sram_valid, 0, start_idx);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 			if (end_idx < 0) {
349*4882a593Smuzhiyun 				ret = false;
350*4882a593Smuzhiyun 				break;
351*4882a593Smuzhiyun 			}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 			aic_sram[i].dir_path_gain_lin =
354*4882a593Smuzhiyun 				((aic_sram[start_idx].dir_path_gain_lin -
355*4882a593Smuzhiyun 				  aic_sram[end_idx].dir_path_gain_lin) *
356*4882a593Smuzhiyun 				 (i - start_idx) + ((start_idx - end_idx) >> 1)) /
357*4882a593Smuzhiyun 				(start_idx - end_idx) +
358*4882a593Smuzhiyun 				aic_sram[start_idx].dir_path_gain_lin;
359*4882a593Smuzhiyun 			aic_sram[i].quad_path_gain_lin =
360*4882a593Smuzhiyun 				((aic_sram[start_idx].quad_path_gain_lin -
361*4882a593Smuzhiyun 				  aic_sram[end_idx].quad_path_gain_lin) *
362*4882a593Smuzhiyun 				 (i - start_idx) + ((start_idx - end_idx) >> 1)) /
363*4882a593Smuzhiyun 				(start_idx - end_idx) +
364*4882a593Smuzhiyun 				aic_sram[start_idx].quad_path_gain_lin;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		} else if (start_idx >= 0){
367*4882a593Smuzhiyun 			/* interpolation */
368*4882a593Smuzhiyun 			aic_sram[i].dir_path_gain_lin =
369*4882a593Smuzhiyun 				(((end_idx - i) * aic_sram[start_idx].dir_path_gain_lin) +
370*4882a593Smuzhiyun 				 ((i - start_idx) * aic_sram[end_idx].dir_path_gain_lin) +
371*4882a593Smuzhiyun 				 ((end_idx - start_idx) >> 1)) /
372*4882a593Smuzhiyun 				(end_idx - start_idx);
373*4882a593Smuzhiyun 			aic_sram[i].quad_path_gain_lin =
374*4882a593Smuzhiyun 				(((end_idx - i) * aic_sram[start_idx].quad_path_gain_lin) +
375*4882a593Smuzhiyun 				 ((i - start_idx) * aic_sram[end_idx].quad_path_gain_lin) +
376*4882a593Smuzhiyun 				 ((end_idx - start_idx) >> 1))/
377*4882a593Smuzhiyun 				(end_idx - start_idx);
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* From dir/quad_path_gain_lin to sram. */
382*4882a593Smuzhiyun 	i = ar9003_aic_find_valid(cal_sram_valid, 1, 0);
383*4882a593Smuzhiyun 	if (i < 0) {
384*4882a593Smuzhiyun 		i = 0;
385*4882a593Smuzhiyun 		ret = false;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 	fixed_com_att_db = com_att_db_table[MS(aic->aic_sram[i],
388*4882a593Smuzhiyun 					    AR_PHY_AIC_SRAM_COM_ATT_6DB)];
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	for (i = 0; i < ATH_AIC_MAX_BT_CHANNEL; i++) {
391*4882a593Smuzhiyun 		int16_t rot_dir_path_att_db, rot_quad_path_att_db;
392*4882a593Smuzhiyun 		struct ath_aic_sram_info sram;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 		sram.vga_dir_sign =
395*4882a593Smuzhiyun 			(aic_sram[i].dir_path_gain_lin >= 0) ? 1 : 0;
396*4882a593Smuzhiyun 		sram.vga_quad_sign =
397*4882a593Smuzhiyun 			(aic_sram[i].quad_path_gain_lin >= 0) ? 1 : 0;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 		rot_dir_path_att_db =
400*4882a593Smuzhiyun 			ar9003_aic_find_index(0, abs(aic_sram[i].dir_path_gain_lin)) -
401*4882a593Smuzhiyun 			fixed_com_att_db;
402*4882a593Smuzhiyun 		rot_quad_path_att_db =
403*4882a593Smuzhiyun 			ar9003_aic_find_index(0, abs(aic_sram[i].quad_path_gain_lin)) -
404*4882a593Smuzhiyun 			fixed_com_att_db;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		sram.com_att_6db =
407*4882a593Smuzhiyun 			ar9003_aic_find_index(1, fixed_com_att_db);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		sram.valid = true;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		sram.rot_dir_att_db =
412*4882a593Smuzhiyun 			min(max(rot_dir_path_att_db,
413*4882a593Smuzhiyun 				(int16_t)ATH_AIC_MIN_ROT_DIR_ATT_DB),
414*4882a593Smuzhiyun 			    ATH_AIC_MAX_ROT_DIR_ATT_DB);
415*4882a593Smuzhiyun 		sram.rot_quad_att_db =
416*4882a593Smuzhiyun 			min(max(rot_quad_path_att_db,
417*4882a593Smuzhiyun 				(int16_t)ATH_AIC_MIN_ROT_QUAD_ATT_DB),
418*4882a593Smuzhiyun 			    ATH_AIC_MAX_ROT_QUAD_ATT_DB);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		aic->aic_sram[i] = (SM(sram.vga_dir_sign,
421*4882a593Smuzhiyun 				       AR_PHY_AIC_SRAM_VGA_DIR_SIGN) |
422*4882a593Smuzhiyun 				    SM(sram.vga_quad_sign,
423*4882a593Smuzhiyun 				       AR_PHY_AIC_SRAM_VGA_QUAD_SIGN) |
424*4882a593Smuzhiyun 				    SM(sram.com_att_6db,
425*4882a593Smuzhiyun 				       AR_PHY_AIC_SRAM_COM_ATT_6DB) |
426*4882a593Smuzhiyun 				    SM(sram.valid,
427*4882a593Smuzhiyun 				       AR_PHY_AIC_SRAM_VALID) |
428*4882a593Smuzhiyun 				    SM(sram.rot_dir_att_db,
429*4882a593Smuzhiyun 				       AR_PHY_AIC_SRAM_ROT_DIR_ATT_DB) |
430*4882a593Smuzhiyun 				    SM(sram.rot_quad_att_db,
431*4882a593Smuzhiyun 				       AR_PHY_AIC_SRAM_ROT_QUAD_ATT_DB));
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return ret;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
ar9003_aic_cal_done(struct ath_hw * ah)437*4882a593Smuzhiyun static void ar9003_aic_cal_done(struct ath_hw *ah)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct ath9k_hw_aic *aic = &ah->btcoex_hw.aic;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* Disable AIC reference signal in BT modem. */
442*4882a593Smuzhiyun 	REG_WRITE(ah, ATH_AIC_BT_JUPITER_CTRL,
443*4882a593Smuzhiyun 		  (REG_READ(ah, ATH_AIC_BT_JUPITER_CTRL) &
444*4882a593Smuzhiyun 		   ~ATH_AIC_BT_AIC_ENABLE));
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (ar9003_aic_cal_post_process(ah))
447*4882a593Smuzhiyun 		aic->aic_cal_state = AIC_CAL_STATE_DONE;
448*4882a593Smuzhiyun 	else
449*4882a593Smuzhiyun 		aic->aic_cal_state = AIC_CAL_STATE_ERROR;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
ar9003_aic_cal_continue(struct ath_hw * ah,bool cal_once)452*4882a593Smuzhiyun static u8 ar9003_aic_cal_continue(struct ath_hw *ah, bool cal_once)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
455*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
456*4882a593Smuzhiyun 	struct ath9k_hw_aic *aic = &ah->btcoex_hw.aic;
457*4882a593Smuzhiyun 	int i, num_chan;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	num_chan = MS(mci_hw->config, ATH_MCI_CONFIG_AIC_CAL_NUM_CHAN);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (!num_chan) {
462*4882a593Smuzhiyun 		aic->aic_cal_state = AIC_CAL_STATE_ERROR;
463*4882a593Smuzhiyun 		return aic->aic_cal_state;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (cal_once) {
467*4882a593Smuzhiyun 		for (i = 0; i < 10000; i++) {
468*4882a593Smuzhiyun 			if ((REG_READ(ah, AR_PHY_AIC_CTRL_0_B1) &
469*4882a593Smuzhiyun 			     AR_PHY_AIC_CAL_ENABLE) == 0)
470*4882a593Smuzhiyun 				break;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 			udelay(100);
473*4882a593Smuzhiyun 		}
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/*
477*4882a593Smuzhiyun 	 * Use AR_PHY_AIC_CAL_ENABLE bit instead of AR_PHY_AIC_CAL_DONE.
478*4882a593Smuzhiyun 	 * Sometimes CAL_DONE bit is not asserted.
479*4882a593Smuzhiyun 	 */
480*4882a593Smuzhiyun 	if ((REG_READ(ah, AR_PHY_AIC_CTRL_0_B1) &
481*4882a593Smuzhiyun 	     AR_PHY_AIC_CAL_ENABLE) != 0) {
482*4882a593Smuzhiyun 		ath_dbg(common, MCI, "AIC cal is not done after 40ms");
483*4882a593Smuzhiyun 		goto exit;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_SRAM_ADDR_B1,
487*4882a593Smuzhiyun 		  (ATH_AIC_SRAM_CAL_OFFSET | ATH_AIC_SRAM_AUTO_INCREMENT));
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	for (i = 0; i < ATH_AIC_MAX_BT_CHANNEL; i++) {
490*4882a593Smuzhiyun 		u32 value;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		value = REG_READ(ah, AR_PHY_AIC_SRAM_DATA_B1);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		if (value & 0x01) {
495*4882a593Smuzhiyun 			if (aic->aic_sram[i] == 0)
496*4882a593Smuzhiyun 				aic->aic_caled_chan++;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 			aic->aic_sram[i] = value;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 			if (!cal_once)
501*4882a593Smuzhiyun 				break;
502*4882a593Smuzhiyun 		}
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if ((aic->aic_caled_chan >= num_chan) || cal_once) {
506*4882a593Smuzhiyun 		ar9003_aic_cal_done(ah);
507*4882a593Smuzhiyun 	} else {
508*4882a593Smuzhiyun 		/* Start calibration */
509*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_PHY_AIC_CTRL_0_B1, AR_PHY_AIC_CAL_ENABLE);
510*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_PHY_AIC_CTRL_0_B1,
511*4882a593Smuzhiyun 			    AR_PHY_AIC_CAL_CH_VALID_RESET);
512*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_PHY_AIC_CTRL_0_B1, AR_PHY_AIC_CAL_ENABLE);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun exit:
515*4882a593Smuzhiyun 	return aic->aic_cal_state;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
ar9003_aic_calibration(struct ath_hw * ah)519*4882a593Smuzhiyun u8 ar9003_aic_calibration(struct ath_hw *ah)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	struct ath9k_hw_aic *aic = &ah->btcoex_hw.aic;
522*4882a593Smuzhiyun 	u8 cal_ret = AIC_CAL_STATE_ERROR;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	switch (aic->aic_cal_state) {
525*4882a593Smuzhiyun 	case AIC_CAL_STATE_IDLE:
526*4882a593Smuzhiyun 		cal_ret = ar9003_aic_cal_start(ah, 1);
527*4882a593Smuzhiyun 		break;
528*4882a593Smuzhiyun 	case AIC_CAL_STATE_STARTED:
529*4882a593Smuzhiyun 		cal_ret = ar9003_aic_cal_continue(ah, false);
530*4882a593Smuzhiyun 		break;
531*4882a593Smuzhiyun 	case AIC_CAL_STATE_DONE:
532*4882a593Smuzhiyun 		cal_ret = AIC_CAL_STATE_DONE;
533*4882a593Smuzhiyun 		break;
534*4882a593Smuzhiyun 	default:
535*4882a593Smuzhiyun 		break;
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	return cal_ret;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
ar9003_aic_start_normal(struct ath_hw * ah)541*4882a593Smuzhiyun u8 ar9003_aic_start_normal(struct ath_hw *ah)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct ath9k_hw_aic *aic = &ah->btcoex_hw.aic;
544*4882a593Smuzhiyun 	int16_t i;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if (aic->aic_cal_state != AIC_CAL_STATE_DONE)
547*4882a593Smuzhiyun 		return 1;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	ar9003_aic_gain_table(ah);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_AIC_SRAM_ADDR_B1, ATH_AIC_SRAM_AUTO_INCREMENT);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	for (i = 0; i < ATH_AIC_MAX_BT_CHANNEL; i++) {
554*4882a593Smuzhiyun 		REG_WRITE(ah, AR_PHY_AIC_SRAM_DATA_B1, aic->aic_sram[i]);
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	/* FIXME: Replace these with proper register names */
558*4882a593Smuzhiyun 	REG_WRITE(ah, 0xa6b0, 0x80);
559*4882a593Smuzhiyun 	REG_WRITE(ah, 0xa6b4, 0x5b2df0);
560*4882a593Smuzhiyun 	REG_WRITE(ah, 0xa6b8, 0x10762cc8);
561*4882a593Smuzhiyun 	REG_WRITE(ah, 0xa6bc, 0x1219a4b);
562*4882a593Smuzhiyun 	REG_WRITE(ah, 0xa6c0, 0x1e01);
563*4882a593Smuzhiyun 	REG_WRITE(ah, 0xb6b4, 0xf0);
564*4882a593Smuzhiyun 	REG_WRITE(ah, 0xb6c0, 0x1e01);
565*4882a593Smuzhiyun 	REG_WRITE(ah, 0xb6b0, 0x81);
566*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY_65NM_CH1_RXTX4, 0x40000000);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	aic->aic_enabled = true;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return 0;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
ar9003_aic_cal_reset(struct ath_hw * ah)573*4882a593Smuzhiyun u8 ar9003_aic_cal_reset(struct ath_hw *ah)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct ath9k_hw_aic *aic = &ah->btcoex_hw.aic;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	aic->aic_cal_state = AIC_CAL_STATE_IDLE;
578*4882a593Smuzhiyun 	return aic->aic_cal_state;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
ar9003_aic_calibration_single(struct ath_hw * ah)581*4882a593Smuzhiyun u8 ar9003_aic_calibration_single(struct ath_hw *ah)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
584*4882a593Smuzhiyun 	u8 cal_ret;
585*4882a593Smuzhiyun 	int num_chan;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	num_chan = MS(mci_hw->config, ATH_MCI_CONFIG_AIC_CAL_NUM_CHAN);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	(void) ar9003_aic_cal_start(ah, num_chan);
590*4882a593Smuzhiyun 	cal_ret = ar9003_aic_cal_continue(ah, true);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	return cal_ret;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
ar9003_hw_attach_aic_ops(struct ath_hw * ah)595*4882a593Smuzhiyun void ar9003_hw_attach_aic_ops(struct ath_hw *ah)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	priv_ops->is_aic_enabled = ar9003_hw_is_aic_enabled;
600*4882a593Smuzhiyun }
601