xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/ar9002_mac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun #include <linux/export.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define AR_BufLen           0x00000fff
21*4882a593Smuzhiyun 
ar9002_hw_rx_enable(struct ath_hw * ah)22*4882a593Smuzhiyun static void ar9002_hw_rx_enable(struct ath_hw *ah)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	REG_WRITE(ah, AR_CR, AR_CR_RXE);
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
ar9002_hw_set_desc_link(void * ds,u32 ds_link)27*4882a593Smuzhiyun static void ar9002_hw_set_desc_link(void *ds, u32 ds_link)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	((struct ath_desc*) ds)->ds_link = ds_link;
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun 
ar9002_hw_get_isr(struct ath_hw * ah,enum ath9k_int * masked,u32 * sync_cause_p)32*4882a593Smuzhiyun static bool ar9002_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked,
33*4882a593Smuzhiyun 			      u32 *sync_cause_p)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	u32 isr = 0;
36*4882a593Smuzhiyun 	u32 mask2 = 0;
37*4882a593Smuzhiyun 	struct ath9k_hw_capabilities *pCap = &ah->caps;
38*4882a593Smuzhiyun 	u32 sync_cause = 0;
39*4882a593Smuzhiyun 	bool fatal_int = false;
40*4882a593Smuzhiyun 	struct ath_common *common = ath9k_hw_common(ah);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	if (!AR_SREV_9100(ah)) {
43*4882a593Smuzhiyun 		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
44*4882a593Smuzhiyun 			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
45*4882a593Smuzhiyun 			    == AR_RTC_STATUS_ON) {
46*4882a593Smuzhiyun 				isr = REG_READ(ah, AR_ISR);
47*4882a593Smuzhiyun 			}
48*4882a593Smuzhiyun 		}
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
51*4882a593Smuzhiyun 			AR_INTR_SYNC_DEFAULT;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 		*masked = 0;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 		if (!isr && !sync_cause)
56*4882a593Smuzhiyun 			return false;
57*4882a593Smuzhiyun 	} else {
58*4882a593Smuzhiyun 		*masked = 0;
59*4882a593Smuzhiyun 		isr = REG_READ(ah, AR_ISR);
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	if (isr) {
63*4882a593Smuzhiyun 		if (isr & AR_ISR_BCNMISC) {
64*4882a593Smuzhiyun 			u32 isr2;
65*4882a593Smuzhiyun 			isr2 = REG_READ(ah, AR_ISR_S2);
66*4882a593Smuzhiyun 			if (isr2 & AR_ISR_S2_TIM)
67*4882a593Smuzhiyun 				mask2 |= ATH9K_INT_TIM;
68*4882a593Smuzhiyun 			if (isr2 & AR_ISR_S2_DTIM)
69*4882a593Smuzhiyun 				mask2 |= ATH9K_INT_DTIM;
70*4882a593Smuzhiyun 			if (isr2 & AR_ISR_S2_DTIMSYNC)
71*4882a593Smuzhiyun 				mask2 |= ATH9K_INT_DTIMSYNC;
72*4882a593Smuzhiyun 			if (isr2 & (AR_ISR_S2_CABEND))
73*4882a593Smuzhiyun 				mask2 |= ATH9K_INT_CABEND;
74*4882a593Smuzhiyun 			if (isr2 & AR_ISR_S2_GTT)
75*4882a593Smuzhiyun 				mask2 |= ATH9K_INT_GTT;
76*4882a593Smuzhiyun 			if (isr2 & AR_ISR_S2_CST)
77*4882a593Smuzhiyun 				mask2 |= ATH9K_INT_CST;
78*4882a593Smuzhiyun 			if (isr2 & AR_ISR_S2_TSFOOR)
79*4882a593Smuzhiyun 				mask2 |= ATH9K_INT_TSFOOR;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 			if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
82*4882a593Smuzhiyun 				REG_WRITE(ah, AR_ISR_S2, isr2);
83*4882a593Smuzhiyun 				isr &= ~AR_ISR_BCNMISC;
84*4882a593Smuzhiyun 			}
85*4882a593Smuzhiyun 		}
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 		if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)
88*4882a593Smuzhiyun 			isr = REG_READ(ah, AR_ISR_RAC);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 		if (isr == 0xffffffff) {
91*4882a593Smuzhiyun 			*masked = 0;
92*4882a593Smuzhiyun 			return false;
93*4882a593Smuzhiyun 		}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 		*masked = isr & ATH9K_INT_COMMON;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 		if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM |
98*4882a593Smuzhiyun 			   AR_ISR_RXOK | AR_ISR_RXERR))
99*4882a593Smuzhiyun 			*masked |= ATH9K_INT_RX;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		if (isr &
102*4882a593Smuzhiyun 		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
103*4882a593Smuzhiyun 		     AR_ISR_TXEOL)) {
104*4882a593Smuzhiyun 			u32 s0_s, s1_s;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 			*masked |= ATH9K_INT_TX;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 			if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED) {
109*4882a593Smuzhiyun 				s0_s = REG_READ(ah, AR_ISR_S0_S);
110*4882a593Smuzhiyun 				s1_s = REG_READ(ah, AR_ISR_S1_S);
111*4882a593Smuzhiyun 			} else {
112*4882a593Smuzhiyun 				s0_s = REG_READ(ah, AR_ISR_S0);
113*4882a593Smuzhiyun 				REG_WRITE(ah, AR_ISR_S0, s0_s);
114*4882a593Smuzhiyun 				s1_s = REG_READ(ah, AR_ISR_S1);
115*4882a593Smuzhiyun 				REG_WRITE(ah, AR_ISR_S1, s1_s);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 				isr &= ~(AR_ISR_TXOK |
118*4882a593Smuzhiyun 					 AR_ISR_TXDESC |
119*4882a593Smuzhiyun 					 AR_ISR_TXERR |
120*4882a593Smuzhiyun 					 AR_ISR_TXEOL);
121*4882a593Smuzhiyun 			}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
124*4882a593Smuzhiyun 			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
125*4882a593Smuzhiyun 			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
126*4882a593Smuzhiyun 			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 		if (isr & AR_ISR_RXORN) {
130*4882a593Smuzhiyun 			ath_dbg(common, INTERRUPT,
131*4882a593Smuzhiyun 				"receive FIFO overrun interrupt\n");
132*4882a593Smuzhiyun 		}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		*masked |= mask2;
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (!AR_SREV_9100(ah) && (isr & AR_ISR_GENTMR)) {
138*4882a593Smuzhiyun 		u32 s5_s;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED) {
141*4882a593Smuzhiyun 			s5_s = REG_READ(ah, AR_ISR_S5_S);
142*4882a593Smuzhiyun 		} else {
143*4882a593Smuzhiyun 			s5_s = REG_READ(ah, AR_ISR_S5);
144*4882a593Smuzhiyun 		}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		ah->intr_gen_timer_trigger =
147*4882a593Smuzhiyun 				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		ah->intr_gen_timer_thresh =
150*4882a593Smuzhiyun 			MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		if (ah->intr_gen_timer_trigger)
153*4882a593Smuzhiyun 			*masked |= ATH9K_INT_GENTIMER;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		if ((s5_s & AR_ISR_S5_TIM_TIMER) &&
156*4882a593Smuzhiyun 		    !(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
157*4882a593Smuzhiyun 			*masked |= ATH9K_INT_TIM_TIMER;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
160*4882a593Smuzhiyun 			REG_WRITE(ah, AR_ISR_S5, s5_s);
161*4882a593Smuzhiyun 			isr &= ~AR_ISR_GENTMR;
162*4882a593Smuzhiyun 		}
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
166*4882a593Smuzhiyun 		REG_WRITE(ah, AR_ISR, isr);
167*4882a593Smuzhiyun 		REG_READ(ah, AR_ISR);
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (AR_SREV_9100(ah))
171*4882a593Smuzhiyun 		return true;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	if (sync_cause) {
174*4882a593Smuzhiyun 		if (sync_cause_p)
175*4882a593Smuzhiyun 			*sync_cause_p = sync_cause;
176*4882a593Smuzhiyun 		fatal_int =
177*4882a593Smuzhiyun 			(sync_cause &
178*4882a593Smuzhiyun 			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
179*4882a593Smuzhiyun 			? true : false;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		if (fatal_int) {
182*4882a593Smuzhiyun 			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
183*4882a593Smuzhiyun 				ath_dbg(common, ANY,
184*4882a593Smuzhiyun 					"received PCI FATAL interrupt\n");
185*4882a593Smuzhiyun 			}
186*4882a593Smuzhiyun 			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
187*4882a593Smuzhiyun 				ath_dbg(common, ANY,
188*4882a593Smuzhiyun 					"received PCI PERR interrupt\n");
189*4882a593Smuzhiyun 			}
190*4882a593Smuzhiyun 			*masked |= ATH9K_INT_FATAL;
191*4882a593Smuzhiyun 		}
192*4882a593Smuzhiyun 		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
193*4882a593Smuzhiyun 			ath_dbg(common, INTERRUPT,
194*4882a593Smuzhiyun 				"AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
195*4882a593Smuzhiyun 			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
196*4882a593Smuzhiyun 			REG_WRITE(ah, AR_RC, 0);
197*4882a593Smuzhiyun 			*masked |= ATH9K_INT_FATAL;
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
200*4882a593Smuzhiyun 			ath_dbg(common, INTERRUPT,
201*4882a593Smuzhiyun 				"AR_INTR_SYNC_LOCAL_TIMEOUT\n");
202*4882a593Smuzhiyun 		}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
205*4882a593Smuzhiyun 		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return true;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static void
ar9002_set_txdesc(struct ath_hw * ah,void * ds,struct ath_tx_info * i)212*4882a593Smuzhiyun ar9002_set_txdesc(struct ath_hw *ah, void *ds, struct ath_tx_info *i)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct ar5416_desc *ads = AR5416DESC(ds);
215*4882a593Smuzhiyun 	u32 ctl1, ctl6;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
218*4882a593Smuzhiyun 	ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
219*4882a593Smuzhiyun 	ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
220*4882a593Smuzhiyun 	ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
221*4882a593Smuzhiyun 	ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_link, i->link);
224*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_data, i->buf_addr[0]);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	ctl1 = i->buf_len[0] | (i->is_last ? 0 : AR_TxMore);
227*4882a593Smuzhiyun 	ctl6 = SM(i->keytype, AR_EncrType);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (AR_SREV_9285(ah)) {
230*4882a593Smuzhiyun 		ads->ds_ctl8 = 0;
231*4882a593Smuzhiyun 		ads->ds_ctl9 = 0;
232*4882a593Smuzhiyun 		ads->ds_ctl10 = 0;
233*4882a593Smuzhiyun 		ads->ds_ctl11 = 0;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if ((i->is_first || i->is_last) &&
237*4882a593Smuzhiyun 	    i->aggr != AGGR_BUF_MIDDLE && i->aggr != AGGR_BUF_LAST) {
238*4882a593Smuzhiyun 		WRITE_ONCE(ads->ds_ctl2, set11nTries(i->rates, 0)
239*4882a593Smuzhiyun 			| set11nTries(i->rates, 1)
240*4882a593Smuzhiyun 			| set11nTries(i->rates, 2)
241*4882a593Smuzhiyun 			| set11nTries(i->rates, 3)
242*4882a593Smuzhiyun 			| (i->dur_update ? AR_DurUpdateEna : 0)
243*4882a593Smuzhiyun 			| SM(0, AR_BurstDur));
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		WRITE_ONCE(ads->ds_ctl3, set11nRate(i->rates, 0)
246*4882a593Smuzhiyun 			| set11nRate(i->rates, 1)
247*4882a593Smuzhiyun 			| set11nRate(i->rates, 2)
248*4882a593Smuzhiyun 			| set11nRate(i->rates, 3));
249*4882a593Smuzhiyun 	} else {
250*4882a593Smuzhiyun 		WRITE_ONCE(ads->ds_ctl2, 0);
251*4882a593Smuzhiyun 		WRITE_ONCE(ads->ds_ctl3, 0);
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (!i->is_first) {
255*4882a593Smuzhiyun 		WRITE_ONCE(ads->ds_ctl0, 0);
256*4882a593Smuzhiyun 		WRITE_ONCE(ads->ds_ctl1, ctl1);
257*4882a593Smuzhiyun 		WRITE_ONCE(ads->ds_ctl6, ctl6);
258*4882a593Smuzhiyun 		return;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	ctl1 |= (i->keyix != ATH9K_TXKEYIX_INVALID ? SM(i->keyix, AR_DestIdx) : 0)
262*4882a593Smuzhiyun 		| SM(i->type, AR_FrameType)
263*4882a593Smuzhiyun 		| (i->flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
264*4882a593Smuzhiyun 		| (i->flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
265*4882a593Smuzhiyun 		| (i->flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	switch (i->aggr) {
268*4882a593Smuzhiyun 	case AGGR_BUF_FIRST:
269*4882a593Smuzhiyun 		ctl6 |= SM(i->aggr_len, AR_AggrLen);
270*4882a593Smuzhiyun 		fallthrough;
271*4882a593Smuzhiyun 	case AGGR_BUF_MIDDLE:
272*4882a593Smuzhiyun 		ctl1 |= AR_IsAggr | AR_MoreAggr;
273*4882a593Smuzhiyun 		ctl6 |= SM(i->ndelim, AR_PadDelim);
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 	case AGGR_BUF_LAST:
276*4882a593Smuzhiyun 		ctl1 |= AR_IsAggr;
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 	case AGGR_BUF_NONE:
279*4882a593Smuzhiyun 		break;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_ctl0, (i->pkt_len & AR_FrameLen)
283*4882a593Smuzhiyun 		| (i->flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
284*4882a593Smuzhiyun 		| SM(i->txpower[0], AR_XmitPower0)
285*4882a593Smuzhiyun 		| (i->flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
286*4882a593Smuzhiyun 		| (i->flags & ATH9K_TXDESC_INTREQ ? AR_TxIntrReq : 0)
287*4882a593Smuzhiyun 		| (i->keyix != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
288*4882a593Smuzhiyun 		| (i->flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
289*4882a593Smuzhiyun 		| (i->flags & ATH9K_TXDESC_RTSENA ? AR_RTSEnable :
290*4882a593Smuzhiyun 		   (i->flags & ATH9K_TXDESC_CTSENA ? AR_CTSEnable : 0)));
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_ctl1, ctl1);
293*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_ctl6, ctl6);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (i->aggr == AGGR_BUF_MIDDLE || i->aggr == AGGR_BUF_LAST)
296*4882a593Smuzhiyun 		return;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_ctl4, set11nPktDurRTSCTS(i->rates, 0)
299*4882a593Smuzhiyun 		| set11nPktDurRTSCTS(i->rates, 1));
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_ctl5, set11nPktDurRTSCTS(i->rates, 2)
302*4882a593Smuzhiyun 		| set11nPktDurRTSCTS(i->rates, 3));
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_ctl7, set11nRateFlags(i->rates, 0)
305*4882a593Smuzhiyun 		| set11nRateFlags(i->rates, 1)
306*4882a593Smuzhiyun 		| set11nRateFlags(i->rates, 2)
307*4882a593Smuzhiyun 		| set11nRateFlags(i->rates, 3)
308*4882a593Smuzhiyun 		| SM(i->rtscts_rate, AR_RTSCTSRate));
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_ctl9, SM(i->txpower[1], AR_XmitPower1));
311*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_ctl10, SM(i->txpower[2], AR_XmitPower2));
312*4882a593Smuzhiyun 	WRITE_ONCE(ads->ds_ctl11, SM(i->txpower[3], AR_XmitPower3));
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
ar9002_hw_proc_txdesc(struct ath_hw * ah,void * ds,struct ath_tx_status * ts)315*4882a593Smuzhiyun static int ar9002_hw_proc_txdesc(struct ath_hw *ah, void *ds,
316*4882a593Smuzhiyun 				 struct ath_tx_status *ts)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct ar5416_desc *ads = AR5416DESC(ds);
319*4882a593Smuzhiyun 	u32 status;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	status = READ_ONCE(ads->ds_txstatus9);
322*4882a593Smuzhiyun 	if ((status & AR_TxDone) == 0)
323*4882a593Smuzhiyun 		return -EINPROGRESS;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	ts->ts_tstamp = ads->AR_SendTimestamp;
326*4882a593Smuzhiyun 	ts->ts_status = 0;
327*4882a593Smuzhiyun 	ts->ts_flags = 0;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (status & AR_TxOpExceeded)
330*4882a593Smuzhiyun 		ts->ts_status |= ATH9K_TXERR_XTXOP;
331*4882a593Smuzhiyun 	ts->tid = MS(status, AR_TxTid);
332*4882a593Smuzhiyun 	ts->ts_rateindex = MS(status, AR_FinalTxIdx);
333*4882a593Smuzhiyun 	ts->ts_seqnum = MS(status, AR_SeqNum);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	status = READ_ONCE(ads->ds_txstatus0);
336*4882a593Smuzhiyun 	ts->ts_rssi_ctl0 = MS(status, AR_TxRSSIAnt00);
337*4882a593Smuzhiyun 	ts->ts_rssi_ctl1 = MS(status, AR_TxRSSIAnt01);
338*4882a593Smuzhiyun 	ts->ts_rssi_ctl2 = MS(status, AR_TxRSSIAnt02);
339*4882a593Smuzhiyun 	if (status & AR_TxBaStatus) {
340*4882a593Smuzhiyun 		ts->ts_flags |= ATH9K_TX_BA;
341*4882a593Smuzhiyun 		ts->ba_low = ads->AR_BaBitmapLow;
342*4882a593Smuzhiyun 		ts->ba_high = ads->AR_BaBitmapHigh;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	status = READ_ONCE(ads->ds_txstatus1);
346*4882a593Smuzhiyun 	if (status & AR_FrmXmitOK)
347*4882a593Smuzhiyun 		ts->ts_status |= ATH9K_TX_ACKED;
348*4882a593Smuzhiyun 	else {
349*4882a593Smuzhiyun 		if (status & AR_ExcessiveRetries)
350*4882a593Smuzhiyun 			ts->ts_status |= ATH9K_TXERR_XRETRY;
351*4882a593Smuzhiyun 		if (status & AR_Filtered)
352*4882a593Smuzhiyun 			ts->ts_status |= ATH9K_TXERR_FILT;
353*4882a593Smuzhiyun 		if (status & AR_FIFOUnderrun) {
354*4882a593Smuzhiyun 			ts->ts_status |= ATH9K_TXERR_FIFO;
355*4882a593Smuzhiyun 			ath9k_hw_updatetxtriglevel(ah, true);
356*4882a593Smuzhiyun 		}
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 	if (status & AR_TxTimerExpired)
359*4882a593Smuzhiyun 		ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
360*4882a593Smuzhiyun 	if (status & AR_DescCfgErr)
361*4882a593Smuzhiyun 		ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
362*4882a593Smuzhiyun 	if (status & AR_TxDataUnderrun) {
363*4882a593Smuzhiyun 		ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
364*4882a593Smuzhiyun 		ath9k_hw_updatetxtriglevel(ah, true);
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 	if (status & AR_TxDelimUnderrun) {
367*4882a593Smuzhiyun 		ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
368*4882a593Smuzhiyun 		ath9k_hw_updatetxtriglevel(ah, true);
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 	ts->ts_shortretry = MS(status, AR_RTSFailCnt);
371*4882a593Smuzhiyun 	ts->ts_longretry = MS(status, AR_DataFailCnt);
372*4882a593Smuzhiyun 	ts->ts_virtcol = MS(status, AR_VirtRetryCnt);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	status = READ_ONCE(ads->ds_txstatus5);
375*4882a593Smuzhiyun 	ts->ts_rssi = MS(status, AR_TxRSSICombined);
376*4882a593Smuzhiyun 	ts->ts_rssi_ext0 = MS(status, AR_TxRSSIAnt10);
377*4882a593Smuzhiyun 	ts->ts_rssi_ext1 = MS(status, AR_TxRSSIAnt11);
378*4882a593Smuzhiyun 	ts->ts_rssi_ext2 = MS(status, AR_TxRSSIAnt12);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	ts->evm0 = ads->AR_TxEVM0;
381*4882a593Smuzhiyun 	ts->evm1 = ads->AR_TxEVM1;
382*4882a593Smuzhiyun 	ts->evm2 = ads->AR_TxEVM2;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	return 0;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
ar9002_hw_get_duration(struct ath_hw * ah,const void * ds,int index)387*4882a593Smuzhiyun static int ar9002_hw_get_duration(struct ath_hw *ah, const void *ds, int index)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct ar5416_desc *ads = AR5416DESC(ds);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	switch (index) {
392*4882a593Smuzhiyun 	case 0:
393*4882a593Smuzhiyun 		return MS(READ_ONCE(ads->ds_ctl4), AR_PacketDur0);
394*4882a593Smuzhiyun 	case 1:
395*4882a593Smuzhiyun 		return MS(READ_ONCE(ads->ds_ctl4), AR_PacketDur1);
396*4882a593Smuzhiyun 	case 2:
397*4882a593Smuzhiyun 		return MS(READ_ONCE(ads->ds_ctl5), AR_PacketDur2);
398*4882a593Smuzhiyun 	case 3:
399*4882a593Smuzhiyun 		return MS(READ_ONCE(ads->ds_ctl5), AR_PacketDur3);
400*4882a593Smuzhiyun 	default:
401*4882a593Smuzhiyun 		return -1;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
ath9k_hw_setuprxdesc(struct ath_hw * ah,struct ath_desc * ds,u32 size,u32 flags)405*4882a593Smuzhiyun void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
406*4882a593Smuzhiyun 			  u32 size, u32 flags)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	struct ar5416_desc *ads = AR5416DESC(ds);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	ads->ds_ctl1 = size & AR_BufLen;
411*4882a593Smuzhiyun 	if (flags & ATH9K_RXDESC_INTREQ)
412*4882a593Smuzhiyun 		ads->ds_ctl1 |= AR_RxIntrReq;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	memset(&ads->u.rx, 0, sizeof(ads->u.rx));
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun EXPORT_SYMBOL(ath9k_hw_setuprxdesc);
417*4882a593Smuzhiyun 
ar9002_hw_attach_mac_ops(struct ath_hw * ah)418*4882a593Smuzhiyun void ar9002_hw_attach_mac_ops(struct ath_hw *ah)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	struct ath_hw_ops *ops = ath9k_hw_ops(ah);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	ops->rx_enable = ar9002_hw_rx_enable;
423*4882a593Smuzhiyun 	ops->set_desc_link = ar9002_hw_set_desc_link;
424*4882a593Smuzhiyun 	ops->get_isr = ar9002_hw_get_isr;
425*4882a593Smuzhiyun 	ops->set_txdesc = ar9002_set_txdesc;
426*4882a593Smuzhiyun 	ops->proc_txdesc = ar9002_hw_proc_txdesc;
427*4882a593Smuzhiyun 	ops->get_duration = ar9002_hw_get_duration;
428*4882a593Smuzhiyun }
429