xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/ar9002_hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/moduleparam.h>
18*4882a593Smuzhiyun #include "hw.h"
19*4882a593Smuzhiyun #include "ar5008_initvals.h"
20*4882a593Smuzhiyun #include "ar9001_initvals.h"
21*4882a593Smuzhiyun #include "ar9002_initvals.h"
22*4882a593Smuzhiyun #include "ar9002_phy.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* General hardware code for the A5008/AR9001/AR9002 hadware families */
25*4882a593Smuzhiyun 
ar9002_hw_init_mode_regs(struct ath_hw * ah)26*4882a593Smuzhiyun static int ar9002_hw_init_mode_regs(struct ath_hw *ah)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	if (AR_SREV_9271(ah)) {
29*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271);
30*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271);
31*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg);
32*4882a593Smuzhiyun 		return 0;
33*4882a593Smuzhiyun 	}
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	INIT_INI_ARRAY(&ah->iniPcieSerdes,
36*4882a593Smuzhiyun 		       ar9280PciePhy_clkreq_always_on_L1_9280);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	if (AR_SREV_9287_11_OR_LATER(ah)) {
39*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1);
40*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1);
41*4882a593Smuzhiyun 	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
42*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2);
43*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2);
44*4882a593Smuzhiyun 	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
45*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2);
46*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModesFastClock,
49*4882a593Smuzhiyun 			       ar9280Modes_fast_clock_9280_2);
50*4882a593Smuzhiyun 	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
51*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160);
52*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160);
53*4882a593Smuzhiyun 		if (AR_SREV_9160_11(ah)) {
54*4882a593Smuzhiyun 			INIT_INI_ARRAY(&ah->iniAddac,
55*4882a593Smuzhiyun 				       ar5416Addac_9160_1_1);
56*4882a593Smuzhiyun 		} else {
57*4882a593Smuzhiyun 			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160);
58*4882a593Smuzhiyun 		}
59*4882a593Smuzhiyun 	} else if (AR_SREV_9100_OR_LATER(ah)) {
60*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100);
61*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100);
62*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100);
63*4882a593Smuzhiyun 	} else {
64*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes);
65*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common);
66*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac);
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	if (!AR_SREV_9280_20_OR_LATER(ah)) {
70*4882a593Smuzhiyun 		/* Common for AR5416, AR913x, AR9160 */
71*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 		/* Common for AR913x, AR9160 */
74*4882a593Smuzhiyun 		if (!AR_SREV_5416(ah))
75*4882a593Smuzhiyun 			INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6TPC_9100);
76*4882a593Smuzhiyun 		else
77*4882a593Smuzhiyun 			INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6TPC);
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* iniAddac needs to be modified for these chips */
81*4882a593Smuzhiyun 	if (AR_SREV_9160(ah) || !AR_SREV_5416_22_OR_LATER(ah)) {
82*4882a593Smuzhiyun 		struct ar5416IniArray *addac = &ah->iniAddac;
83*4882a593Smuzhiyun 		u32 size = sizeof(u32) * addac->ia_rows * addac->ia_columns;
84*4882a593Smuzhiyun 		u32 *data;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		data = devm_kzalloc(ah->dev, size, GFP_KERNEL);
87*4882a593Smuzhiyun 		if (!data)
88*4882a593Smuzhiyun 			return -ENOMEM;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 		memcpy(data, addac->ia_array, size);
91*4882a593Smuzhiyun 		addac->ia_array = data;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 		if (!AR_SREV_5416_22_OR_LATER(ah)) {
94*4882a593Smuzhiyun 			/* override CLKDRV value */
95*4882a593Smuzhiyun 			INI_RA(addac, 31,1) = 0;
96*4882a593Smuzhiyun 		}
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun 	if (AR_SREV_9287_11_OR_LATER(ah)) {
99*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniCckfirNormal,
100*4882a593Smuzhiyun 		       ar9287Common_normal_cck_fir_coeff_9287_1_1);
101*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
102*4882a593Smuzhiyun 		       ar9287Common_japan_2484_cck_fir_coeff_9287_1_1);
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 	return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
ar9280_20_hw_init_rxgain_ini(struct ath_hw * ah)107*4882a593Smuzhiyun static void ar9280_20_hw_init_rxgain_ini(struct ath_hw *ah)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	u32 rxgain_type;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (ah->eep_ops->get_eeprom_rev(ah) >= AR5416_EEP_MINOR_VER_17) {
112*4882a593Smuzhiyun 		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
115*4882a593Smuzhiyun 			INIT_INI_ARRAY(&ah->iniModesRxGain,
116*4882a593Smuzhiyun 				       ar9280Modes_backoff_13db_rxgain_9280_2);
117*4882a593Smuzhiyun 		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
118*4882a593Smuzhiyun 			INIT_INI_ARRAY(&ah->iniModesRxGain,
119*4882a593Smuzhiyun 				       ar9280Modes_backoff_23db_rxgain_9280_2);
120*4882a593Smuzhiyun 		else
121*4882a593Smuzhiyun 			INIT_INI_ARRAY(&ah->iniModesRxGain,
122*4882a593Smuzhiyun 				       ar9280Modes_original_rxgain_9280_2);
123*4882a593Smuzhiyun 	} else {
124*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModesRxGain,
125*4882a593Smuzhiyun 			       ar9280Modes_original_rxgain_9280_2);
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
ar9280_20_hw_init_txgain_ini(struct ath_hw * ah,u32 txgain_type)129*4882a593Smuzhiyun static void ar9280_20_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	if (ah->eep_ops->get_eeprom_rev(ah) >= AR5416_EEP_MINOR_VER_19) {
132*4882a593Smuzhiyun 		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
133*4882a593Smuzhiyun 			INIT_INI_ARRAY(&ah->iniModesTxGain,
134*4882a593Smuzhiyun 				       ar9280Modes_high_power_tx_gain_9280_2);
135*4882a593Smuzhiyun 		else
136*4882a593Smuzhiyun 			INIT_INI_ARRAY(&ah->iniModesTxGain,
137*4882a593Smuzhiyun 				       ar9280Modes_original_tx_gain_9280_2);
138*4882a593Smuzhiyun 	} else {
139*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModesTxGain,
140*4882a593Smuzhiyun 			       ar9280Modes_original_tx_gain_9280_2);
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
ar9271_hw_init_txgain_ini(struct ath_hw * ah,u32 txgain_type)144*4882a593Smuzhiyun static void ar9271_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
147*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModesTxGain,
148*4882a593Smuzhiyun 			       ar9271Modes_high_power_tx_gain_9271);
149*4882a593Smuzhiyun 	else
150*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModesTxGain,
151*4882a593Smuzhiyun 			       ar9271Modes_normal_power_tx_gain_9271);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
ar9002_hw_init_mode_gain_regs(struct ath_hw * ah)154*4882a593Smuzhiyun static void ar9002_hw_init_mode_gain_regs(struct ath_hw *ah)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (AR_SREV_9287_11_OR_LATER(ah))
159*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModesRxGain,
160*4882a593Smuzhiyun 			       ar9287Modes_rx_gain_9287_1_1);
161*4882a593Smuzhiyun 	else if (AR_SREV_9280_20(ah))
162*4882a593Smuzhiyun 		ar9280_20_hw_init_rxgain_ini(ah);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (AR_SREV_9271(ah)) {
165*4882a593Smuzhiyun 		ar9271_hw_init_txgain_ini(ah, txgain_type);
166*4882a593Smuzhiyun 	} else if (AR_SREV_9287_11_OR_LATER(ah)) {
167*4882a593Smuzhiyun 		INIT_INI_ARRAY(&ah->iniModesTxGain,
168*4882a593Smuzhiyun 			       ar9287Modes_tx_gain_9287_1_1);
169*4882a593Smuzhiyun 	} else if (AR_SREV_9280_20(ah)) {
170*4882a593Smuzhiyun 		ar9280_20_hw_init_txgain_ini(ah, txgain_type);
171*4882a593Smuzhiyun 	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
172*4882a593Smuzhiyun 		/* txgain table */
173*4882a593Smuzhiyun 		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
174*4882a593Smuzhiyun 			if (AR_SREV_9285E_20(ah)) {
175*4882a593Smuzhiyun 				INIT_INI_ARRAY(&ah->iniModesTxGain,
176*4882a593Smuzhiyun 					       ar9285Modes_XE2_0_high_power);
177*4882a593Smuzhiyun 			} else {
178*4882a593Smuzhiyun 				INIT_INI_ARRAY(&ah->iniModesTxGain,
179*4882a593Smuzhiyun 					ar9285Modes_high_power_tx_gain_9285_1_2);
180*4882a593Smuzhiyun 			}
181*4882a593Smuzhiyun 		} else {
182*4882a593Smuzhiyun 			if (AR_SREV_9285E_20(ah)) {
183*4882a593Smuzhiyun 				INIT_INI_ARRAY(&ah->iniModesTxGain,
184*4882a593Smuzhiyun 					       ar9285Modes_XE2_0_normal_power);
185*4882a593Smuzhiyun 			} else {
186*4882a593Smuzhiyun 				INIT_INI_ARRAY(&ah->iniModesTxGain,
187*4882a593Smuzhiyun 					ar9285Modes_original_tx_gain_9285_1_2);
188*4882a593Smuzhiyun 			}
189*4882a593Smuzhiyun 		}
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun  * Helper for ASPM support.
195*4882a593Smuzhiyun  *
196*4882a593Smuzhiyun  * Disable PLL when in L0s as well as receiver clock when in L1.
197*4882a593Smuzhiyun  * This power saving option must be enabled through the SerDes.
198*4882a593Smuzhiyun  *
199*4882a593Smuzhiyun  * Programming the SerDes must go through the same 288 bit serial shift
200*4882a593Smuzhiyun  * register as the other analog registers.  Hence the 9 writes.
201*4882a593Smuzhiyun  */
ar9002_hw_configpcipowersave(struct ath_hw * ah,bool power_off)202*4882a593Smuzhiyun static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
203*4882a593Smuzhiyun 					 bool power_off)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	u8 i;
206*4882a593Smuzhiyun 	u32 val;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Nothing to do on restore for 11N */
209*4882a593Smuzhiyun 	if (!power_off /* !restore */) {
210*4882a593Smuzhiyun 		if (AR_SREV_9280_20_OR_LATER(ah)) {
211*4882a593Smuzhiyun 			/*
212*4882a593Smuzhiyun 			 * AR9280 2.0 or later chips use SerDes values from the
213*4882a593Smuzhiyun 			 * initvals.h initialized depending on chipset during
214*4882a593Smuzhiyun 			 * __ath9k_hw_init()
215*4882a593Smuzhiyun 			 */
216*4882a593Smuzhiyun 			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
217*4882a593Smuzhiyun 				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
218*4882a593Smuzhiyun 					  INI_RA(&ah->iniPcieSerdes, i, 1));
219*4882a593Smuzhiyun 			}
220*4882a593Smuzhiyun 		} else {
221*4882a593Smuzhiyun 			ENABLE_REGWRITE_BUFFER(ah);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
224*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 			/* RX shut off when elecidle is asserted */
227*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
228*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
229*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 			/*
232*4882a593Smuzhiyun 			 * Ignore ah->ah_config.pcie_clock_req setting for
233*4882a593Smuzhiyun 			 * pre-AR9280 11n
234*4882a593Smuzhiyun 			 */
235*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
238*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
239*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 			/* Load the new settings */
242*4882a593Smuzhiyun 			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 			REGWRITE_BUFFER_FLUSH(ah);
245*4882a593Smuzhiyun 		}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 		udelay(1000);
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (power_off) {
251*4882a593Smuzhiyun 		/* clear bit 19 to disable L1 */
252*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		val = REG_READ(ah, AR_WA);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		/*
257*4882a593Smuzhiyun 		 * Set PCIe workaround bits
258*4882a593Smuzhiyun 		 * In AR9280 and AR9285, bit 14 in WA register (disable L1)
259*4882a593Smuzhiyun 		 * should only  be set when device enters D3 and be
260*4882a593Smuzhiyun 		 * cleared when device comes back to D0.
261*4882a593Smuzhiyun 		 */
262*4882a593Smuzhiyun 		if (ah->config.pcie_waen) {
263*4882a593Smuzhiyun 			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
264*4882a593Smuzhiyun 				val |= AR_WA_D3_L1_DISABLE;
265*4882a593Smuzhiyun 		} else {
266*4882a593Smuzhiyun 			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) || AR_SREV_9287(ah)) {
267*4882a593Smuzhiyun 				if (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)
268*4882a593Smuzhiyun 					val |= AR_WA_D3_L1_DISABLE;
269*4882a593Smuzhiyun 			} else if (AR_SREV_9280(ah)) {
270*4882a593Smuzhiyun 				if (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE)
271*4882a593Smuzhiyun 					val |= AR_WA_D3_L1_DISABLE;
272*4882a593Smuzhiyun 			}
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 		if (AR_SREV_9280(ah) || AR_SREV_9285(ah) || AR_SREV_9287(ah)) {
276*4882a593Smuzhiyun 			/*
277*4882a593Smuzhiyun 			 * Disable bit 6 and 7 before entering D3 to
278*4882a593Smuzhiyun 			 * prevent system hang.
279*4882a593Smuzhiyun 			 */
280*4882a593Smuzhiyun 			val &= ~(AR_WA_BIT6 | AR_WA_BIT7);
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		if (AR_SREV_9280(ah))
284*4882a593Smuzhiyun 			val |= AR_WA_BIT22;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 		if (AR_SREV_9285E_20(ah))
287*4882a593Smuzhiyun 			val |= AR_WA_BIT23;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		REG_WRITE(ah, AR_WA, val);
290*4882a593Smuzhiyun 	} else {
291*4882a593Smuzhiyun 		if (ah->config.pcie_waen) {
292*4882a593Smuzhiyun 			val = ah->config.pcie_waen;
293*4882a593Smuzhiyun 			val &= (~AR_WA_D3_L1_DISABLE);
294*4882a593Smuzhiyun 		} else {
295*4882a593Smuzhiyun 			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) || AR_SREV_9287(ah)) {
296*4882a593Smuzhiyun 				val = AR9285_WA_DEFAULT;
297*4882a593Smuzhiyun 				val &= (~AR_WA_D3_L1_DISABLE);
298*4882a593Smuzhiyun 			} else if (AR_SREV_9280(ah)) {
299*4882a593Smuzhiyun 				/*
300*4882a593Smuzhiyun 				 * For AR9280 chips, bit 22 of 0x4004
301*4882a593Smuzhiyun 				 * needs to be set.
302*4882a593Smuzhiyun 				 */
303*4882a593Smuzhiyun 				val = AR9280_WA_DEFAULT;
304*4882a593Smuzhiyun 				val &= (~AR_WA_D3_L1_DISABLE);
305*4882a593Smuzhiyun 			} else {
306*4882a593Smuzhiyun 				val = AR_WA_DEFAULT;
307*4882a593Smuzhiyun 			}
308*4882a593Smuzhiyun 		}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		/* WAR for ASPM system hang */
311*4882a593Smuzhiyun 		if (AR_SREV_9285(ah) || AR_SREV_9287(ah))
312*4882a593Smuzhiyun 			val |= (AR_WA_BIT6 | AR_WA_BIT7);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		if (AR_SREV_9285E_20(ah))
315*4882a593Smuzhiyun 			val |= AR_WA_BIT23;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		REG_WRITE(ah, AR_WA, val);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		/* set bit 19 to allow forcing of pcie core into L1 state */
320*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
ar9002_hw_get_radiorev(struct ath_hw * ah)324*4882a593Smuzhiyun static int ar9002_hw_get_radiorev(struct ath_hw *ah)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	u32 val;
327*4882a593Smuzhiyun 	int i;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	ENABLE_REGWRITE_BUFFER(ah);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
332*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
333*4882a593Smuzhiyun 		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	REGWRITE_BUFFER_FLUSH(ah);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
338*4882a593Smuzhiyun 	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return ath9k_hw_reverse_bits(val, 8);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
ar9002_hw_rf_claim(struct ath_hw * ah)343*4882a593Smuzhiyun int ar9002_hw_rf_claim(struct ath_hw *ah)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	u32 val;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	REG_WRITE(ah, AR_PHY(0), 0x00000007);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	val = ar9002_hw_get_radiorev(ah);
350*4882a593Smuzhiyun 	switch (val & AR_RADIO_SREV_MAJOR) {
351*4882a593Smuzhiyun 	case 0:
352*4882a593Smuzhiyun 		val = AR_RAD5133_SREV_MAJOR;
353*4882a593Smuzhiyun 		break;
354*4882a593Smuzhiyun 	case AR_RAD5133_SREV_MAJOR:
355*4882a593Smuzhiyun 	case AR_RAD5122_SREV_MAJOR:
356*4882a593Smuzhiyun 	case AR_RAD2133_SREV_MAJOR:
357*4882a593Smuzhiyun 	case AR_RAD2122_SREV_MAJOR:
358*4882a593Smuzhiyun 		break;
359*4882a593Smuzhiyun 	default:
360*4882a593Smuzhiyun 		ath_err(ath9k_hw_common(ah),
361*4882a593Smuzhiyun 			"Radio Chip Rev 0x%02X not supported\n",
362*4882a593Smuzhiyun 			val & AR_RADIO_SREV_MAJOR);
363*4882a593Smuzhiyun 		return -EOPNOTSUPP;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	ah->hw_version.analog5GhzRev = val;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
ar9002_hw_enable_async_fifo(struct ath_hw * ah)371*4882a593Smuzhiyun void ar9002_hw_enable_async_fifo(struct ath_hw *ah)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	if (AR_SREV_9287_13_OR_LATER(ah)) {
374*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
375*4882a593Smuzhiyun 				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
376*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
377*4882a593Smuzhiyun 		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
378*4882a593Smuzhiyun 				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
379*4882a593Smuzhiyun 		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
380*4882a593Smuzhiyun 				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
ar9002_hw_init_hang_checks(struct ath_hw * ah)384*4882a593Smuzhiyun static void ar9002_hw_init_hang_checks(struct ath_hw *ah)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
387*4882a593Smuzhiyun 		ah->config.hw_hang_checks |= HW_BB_RIFS_HANG;
388*4882a593Smuzhiyun 		ah->config.hw_hang_checks |= HW_BB_DFS_HANG;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (AR_SREV_9280(ah))
392*4882a593Smuzhiyun 		ah->config.hw_hang_checks |= HW_BB_RX_CLEAR_STUCK_HANG;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (AR_SREV_5416(ah) || AR_SREV_9100(ah) || AR_SREV_9160(ah))
395*4882a593Smuzhiyun 		ah->config.hw_hang_checks |= HW_MAC_HANG;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
ar9002_hw_attach_ops(struct ath_hw * ah)399*4882a593Smuzhiyun int ar9002_hw_attach_ops(struct ath_hw *ah)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
402*4882a593Smuzhiyun 	struct ath_hw_ops *ops = ath9k_hw_ops(ah);
403*4882a593Smuzhiyun 	int ret;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	ret = ar9002_hw_init_mode_regs(ah);
406*4882a593Smuzhiyun 	if (ret)
407*4882a593Smuzhiyun 		return ret;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	priv_ops->init_mode_gain_regs = ar9002_hw_init_mode_gain_regs;
410*4882a593Smuzhiyun 	priv_ops->init_hang_checks = ar9002_hw_init_hang_checks;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	ops->config_pci_powersave = ar9002_hw_configpcipowersave;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	ret = ar5008_hw_attach_phy_ops(ah);
415*4882a593Smuzhiyun 	if (ret)
416*4882a593Smuzhiyun 		return ret;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	if (AR_SREV_9280_20_OR_LATER(ah))
419*4882a593Smuzhiyun 		ar9002_hw_attach_phy_ops(ah);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	ar9002_hw_attach_calib_ops(ah);
422*4882a593Smuzhiyun 	ar9002_hw_attach_mac_ops(ah);
423*4882a593Smuzhiyun 	return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
ar9002_hw_load_ani_reg(struct ath_hw * ah,struct ath9k_channel * chan)426*4882a593Smuzhiyun void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	u32 modesIndex;
429*4882a593Smuzhiyun 	int i;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (IS_CHAN_5GHZ(chan))
432*4882a593Smuzhiyun 		modesIndex = IS_CHAN_HT40(chan) ? 2 : 1;
433*4882a593Smuzhiyun 	else
434*4882a593Smuzhiyun 		modesIndex = IS_CHAN_HT40(chan) ? 3 : 4;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	ENABLE_REGWRITE_BUFFER(ah);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	for (i = 0; i < ah->iniModes_9271_ANI_reg.ia_rows; i++) {
439*4882a593Smuzhiyun 		u32 reg = INI_RA(&ah->iniModes_9271_ANI_reg, i, 0);
440*4882a593Smuzhiyun 		u32 val = INI_RA(&ah->iniModes_9271_ANI_reg, i, modesIndex);
441*4882a593Smuzhiyun 		u32 val_orig;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		if (reg == AR_PHY_CCK_DETECT) {
444*4882a593Smuzhiyun 			val_orig = REG_READ(ah, reg);
445*4882a593Smuzhiyun 			val &= AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
446*4882a593Smuzhiyun 			val_orig &= ~AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 			REG_WRITE(ah, reg, val|val_orig);
449*4882a593Smuzhiyun 		} else
450*4882a593Smuzhiyun 			REG_WRITE(ah, reg, val);
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	REGWRITE_BUFFER_FLUSH(ah);
454*4882a593Smuzhiyun }
455