1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun #include "hw-ops.h"
19*4882a593Smuzhiyun #include "ar9002_phy.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define AR9285_CLCAL_REDO_THRESH 1
22*4882a593Smuzhiyun /* AGC & I/Q calibrations time limit, ms */
23*4882a593Smuzhiyun #define AR9002_CAL_MAX_TIME 30000
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun enum ar9002_cal_types {
26*4882a593Smuzhiyun ADC_GAIN_CAL = BIT(0),
27*4882a593Smuzhiyun ADC_DC_CAL = BIT(1),
28*4882a593Smuzhiyun IQ_MISMATCH_CAL = BIT(2),
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
ar9002_hw_is_cal_supported(struct ath_hw * ah,struct ath9k_channel * chan,enum ar9002_cal_types cal_type)31*4882a593Smuzhiyun static bool ar9002_hw_is_cal_supported(struct ath_hw *ah,
32*4882a593Smuzhiyun struct ath9k_channel *chan,
33*4882a593Smuzhiyun enum ar9002_cal_types cal_type)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun bool supported = false;
36*4882a593Smuzhiyun switch (ah->supp_cals & cal_type) {
37*4882a593Smuzhiyun case IQ_MISMATCH_CAL:
38*4882a593Smuzhiyun supported = true;
39*4882a593Smuzhiyun break;
40*4882a593Smuzhiyun case ADC_GAIN_CAL:
41*4882a593Smuzhiyun case ADC_DC_CAL:
42*4882a593Smuzhiyun /* Run even/odd ADCs calibrations for HT40 channels only */
43*4882a593Smuzhiyun if (IS_CHAN_HT40(chan))
44*4882a593Smuzhiyun supported = true;
45*4882a593Smuzhiyun break;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun return supported;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
ar9002_hw_setup_calibration(struct ath_hw * ah,struct ath9k_cal_list * currCal)50*4882a593Smuzhiyun static void ar9002_hw_setup_calibration(struct ath_hw *ah,
51*4882a593Smuzhiyun struct ath9k_cal_list *currCal)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING_CTRL4(0),
56*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX,
57*4882a593Smuzhiyun currCal->calData->calCountMax);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun switch (currCal->calData->calType) {
60*4882a593Smuzhiyun case IQ_MISMATCH_CAL:
61*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CALMODE, AR_PHY_CALMODE_IQ);
62*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
63*4882a593Smuzhiyun "starting IQ Mismatch Calibration\n");
64*4882a593Smuzhiyun break;
65*4882a593Smuzhiyun case ADC_GAIN_CAL:
66*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CALMODE, AR_PHY_CALMODE_ADC_GAIN);
67*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "starting ADC Gain Calibration\n");
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun case ADC_DC_CAL:
70*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CALMODE, AR_PHY_CALMODE_ADC_DC_PER);
71*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "starting ADC DC Calibration\n");
72*4882a593Smuzhiyun break;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_TIMING_CTRL4(0),
76*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_DO_CAL);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
ar9002_hw_per_calibration(struct ath_hw * ah,struct ath9k_channel * ichan,u8 rxchainmask,struct ath9k_cal_list * currCal)79*4882a593Smuzhiyun static bool ar9002_hw_per_calibration(struct ath_hw *ah,
80*4882a593Smuzhiyun struct ath9k_channel *ichan,
81*4882a593Smuzhiyun u8 rxchainmask,
82*4882a593Smuzhiyun struct ath9k_cal_list *currCal)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct ath9k_hw_cal_data *caldata = ah->caldata;
85*4882a593Smuzhiyun bool iscaldone = false;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (currCal->calState == CAL_RUNNING) {
88*4882a593Smuzhiyun if (!(REG_READ(ah, AR_PHY_TIMING_CTRL4(0)) &
89*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_DO_CAL)) {
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun currCal->calData->calCollect(ah);
92*4882a593Smuzhiyun ah->cal_samples++;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (ah->cal_samples >=
95*4882a593Smuzhiyun currCal->calData->calNumSamples) {
96*4882a593Smuzhiyun int i, numChains = 0;
97*4882a593Smuzhiyun for (i = 0; i < AR5416_MAX_CHAINS; i++) {
98*4882a593Smuzhiyun if (rxchainmask & (1 << i))
99*4882a593Smuzhiyun numChains++;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun currCal->calData->calPostProc(ah, numChains);
103*4882a593Smuzhiyun caldata->CalValid |= currCal->calData->calType;
104*4882a593Smuzhiyun currCal->calState = CAL_DONE;
105*4882a593Smuzhiyun iscaldone = true;
106*4882a593Smuzhiyun } else {
107*4882a593Smuzhiyun ar9002_hw_setup_calibration(ah, currCal);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun } else if (time_after(jiffies, ah->cal_start_time +
110*4882a593Smuzhiyun msecs_to_jiffies(AR9002_CAL_MAX_TIME))) {
111*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_TIMING_CTRL4(0),
112*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_DO_CAL);
113*4882a593Smuzhiyun ath_dbg(ath9k_hw_common(ah), CALIBRATE,
114*4882a593Smuzhiyun "calibration timeout\n");
115*4882a593Smuzhiyun currCal->calState = CAL_WAITING; /* Try later */
116*4882a593Smuzhiyun iscaldone = true;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun } else if (!(caldata->CalValid & currCal->calData->calType)) {
119*4882a593Smuzhiyun ath9k_hw_reset_calibration(ah, currCal);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return iscaldone;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
ar9002_hw_iqcal_collect(struct ath_hw * ah)125*4882a593Smuzhiyun static void ar9002_hw_iqcal_collect(struct ath_hw *ah)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun int i;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun for (i = 0; i < AR5416_MAX_CHAINS; i++) {
130*4882a593Smuzhiyun ah->totalPowerMeasI[i] +=
131*4882a593Smuzhiyun REG_READ(ah, AR_PHY_CAL_MEAS_0(i));
132*4882a593Smuzhiyun ah->totalPowerMeasQ[i] +=
133*4882a593Smuzhiyun REG_READ(ah, AR_PHY_CAL_MEAS_1(i));
134*4882a593Smuzhiyun ah->totalIqCorrMeas[i] +=
135*4882a593Smuzhiyun (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_2(i));
136*4882a593Smuzhiyun ath_dbg(ath9k_hw_common(ah), CALIBRATE,
137*4882a593Smuzhiyun "%d: Chn %d pmi=0x%08x;pmq=0x%08x;iqcm=0x%08x;\n",
138*4882a593Smuzhiyun ah->cal_samples, i, ah->totalPowerMeasI[i],
139*4882a593Smuzhiyun ah->totalPowerMeasQ[i],
140*4882a593Smuzhiyun ah->totalIqCorrMeas[i]);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
ar9002_hw_adc_gaincal_collect(struct ath_hw * ah)144*4882a593Smuzhiyun static void ar9002_hw_adc_gaincal_collect(struct ath_hw *ah)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int i;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun for (i = 0; i < AR5416_MAX_CHAINS; i++) {
149*4882a593Smuzhiyun ah->totalAdcIOddPhase[i] +=
150*4882a593Smuzhiyun REG_READ(ah, AR_PHY_CAL_MEAS_0(i));
151*4882a593Smuzhiyun ah->totalAdcIEvenPhase[i] +=
152*4882a593Smuzhiyun REG_READ(ah, AR_PHY_CAL_MEAS_1(i));
153*4882a593Smuzhiyun ah->totalAdcQOddPhase[i] +=
154*4882a593Smuzhiyun REG_READ(ah, AR_PHY_CAL_MEAS_2(i));
155*4882a593Smuzhiyun ah->totalAdcQEvenPhase[i] +=
156*4882a593Smuzhiyun REG_READ(ah, AR_PHY_CAL_MEAS_3(i));
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun ath_dbg(ath9k_hw_common(ah), CALIBRATE,
159*4882a593Smuzhiyun "%d: Chn %d oddi=0x%08x; eveni=0x%08x; oddq=0x%08x; evenq=0x%08x;\n",
160*4882a593Smuzhiyun ah->cal_samples, i,
161*4882a593Smuzhiyun ah->totalAdcIOddPhase[i],
162*4882a593Smuzhiyun ah->totalAdcIEvenPhase[i],
163*4882a593Smuzhiyun ah->totalAdcQOddPhase[i],
164*4882a593Smuzhiyun ah->totalAdcQEvenPhase[i]);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
ar9002_hw_adc_dccal_collect(struct ath_hw * ah)168*4882a593Smuzhiyun static void ar9002_hw_adc_dccal_collect(struct ath_hw *ah)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun int i;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun for (i = 0; i < AR5416_MAX_CHAINS; i++) {
173*4882a593Smuzhiyun ah->totalAdcDcOffsetIOddPhase[i] +=
174*4882a593Smuzhiyun (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_0(i));
175*4882a593Smuzhiyun ah->totalAdcDcOffsetIEvenPhase[i] +=
176*4882a593Smuzhiyun (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_1(i));
177*4882a593Smuzhiyun ah->totalAdcDcOffsetQOddPhase[i] +=
178*4882a593Smuzhiyun (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_2(i));
179*4882a593Smuzhiyun ah->totalAdcDcOffsetQEvenPhase[i] +=
180*4882a593Smuzhiyun (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_3(i));
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun ath_dbg(ath9k_hw_common(ah), CALIBRATE,
183*4882a593Smuzhiyun "%d: Chn %d oddi=0x%08x; eveni=0x%08x; oddq=0x%08x; evenq=0x%08x;\n",
184*4882a593Smuzhiyun ah->cal_samples, i,
185*4882a593Smuzhiyun ah->totalAdcDcOffsetIOddPhase[i],
186*4882a593Smuzhiyun ah->totalAdcDcOffsetIEvenPhase[i],
187*4882a593Smuzhiyun ah->totalAdcDcOffsetQOddPhase[i],
188*4882a593Smuzhiyun ah->totalAdcDcOffsetQEvenPhase[i]);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
ar9002_hw_iqcalibrate(struct ath_hw * ah,u8 numChains)192*4882a593Smuzhiyun static void ar9002_hw_iqcalibrate(struct ath_hw *ah, u8 numChains)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
195*4882a593Smuzhiyun u32 powerMeasQ, powerMeasI, iqCorrMeas;
196*4882a593Smuzhiyun u32 qCoffDenom, iCoffDenom;
197*4882a593Smuzhiyun int32_t qCoff, iCoff;
198*4882a593Smuzhiyun int iqCorrNeg, i;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun for (i = 0; i < numChains; i++) {
201*4882a593Smuzhiyun powerMeasI = ah->totalPowerMeasI[i];
202*4882a593Smuzhiyun powerMeasQ = ah->totalPowerMeasQ[i];
203*4882a593Smuzhiyun iqCorrMeas = ah->totalIqCorrMeas[i];
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
206*4882a593Smuzhiyun "Starting IQ Cal and Correction for Chain %d\n",
207*4882a593Smuzhiyun i);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
210*4882a593Smuzhiyun "Original: Chn %d iq_corr_meas = 0x%08x\n",
211*4882a593Smuzhiyun i, ah->totalIqCorrMeas[i]);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun iqCorrNeg = 0;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (iqCorrMeas > 0x80000000) {
216*4882a593Smuzhiyun iqCorrMeas = (0xffffffff - iqCorrMeas) + 1;
217*4882a593Smuzhiyun iqCorrNeg = 1;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_i = 0x%08x\n",
221*4882a593Smuzhiyun i, powerMeasI);
222*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_q = 0x%08x\n",
223*4882a593Smuzhiyun i, powerMeasQ);
224*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "iqCorrNeg is 0x%08x\n", iqCorrNeg);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun iCoffDenom = (powerMeasI / 2 + powerMeasQ / 2) / 128;
227*4882a593Smuzhiyun qCoffDenom = powerMeasQ / 64;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if ((powerMeasQ != 0) && (iCoffDenom != 0) &&
230*4882a593Smuzhiyun (qCoffDenom != 0)) {
231*4882a593Smuzhiyun iCoff = iqCorrMeas / iCoffDenom;
232*4882a593Smuzhiyun qCoff = powerMeasI / qCoffDenom - 64;
233*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d iCoff = 0x%08x\n",
234*4882a593Smuzhiyun i, iCoff);
235*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d qCoff = 0x%08x\n",
236*4882a593Smuzhiyun i, qCoff);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun iCoff = iCoff & 0x3f;
239*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
240*4882a593Smuzhiyun "New: Chn %d iCoff = 0x%08x\n", i, iCoff);
241*4882a593Smuzhiyun if (iqCorrNeg == 0x0)
242*4882a593Smuzhiyun iCoff = 0x40 - iCoff;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (qCoff > 15)
245*4882a593Smuzhiyun qCoff = 15;
246*4882a593Smuzhiyun else if (qCoff <= -16)
247*4882a593Smuzhiyun qCoff = -16;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
250*4882a593Smuzhiyun "Chn %d : iCoff = 0x%x qCoff = 0x%x\n",
251*4882a593Smuzhiyun i, iCoff, qCoff);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING_CTRL4(i),
254*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF,
255*4882a593Smuzhiyun iCoff);
256*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING_CTRL4(i),
257*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF,
258*4882a593Smuzhiyun qCoff);
259*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
260*4882a593Smuzhiyun "IQ Cal and Correction done for Chain %d\n",
261*4882a593Smuzhiyun i);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_TIMING_CTRL4(0),
266*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_IQCORR_ENABLE);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
ar9002_hw_adc_gaincal_calibrate(struct ath_hw * ah,u8 numChains)269*4882a593Smuzhiyun static void ar9002_hw_adc_gaincal_calibrate(struct ath_hw *ah, u8 numChains)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
272*4882a593Smuzhiyun u32 iOddMeasOffset, iEvenMeasOffset, qOddMeasOffset, qEvenMeasOffset;
273*4882a593Smuzhiyun u32 qGainMismatch, iGainMismatch, val, i;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun for (i = 0; i < numChains; i++) {
276*4882a593Smuzhiyun iOddMeasOffset = ah->totalAdcIOddPhase[i];
277*4882a593Smuzhiyun iEvenMeasOffset = ah->totalAdcIEvenPhase[i];
278*4882a593Smuzhiyun qOddMeasOffset = ah->totalAdcQOddPhase[i];
279*4882a593Smuzhiyun qEvenMeasOffset = ah->totalAdcQEvenPhase[i];
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
282*4882a593Smuzhiyun "Starting ADC Gain Cal for Chain %d\n", i);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_odd_i = 0x%08x\n",
285*4882a593Smuzhiyun i, iOddMeasOffset);
286*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_even_i = 0x%08x\n",
287*4882a593Smuzhiyun i, iEvenMeasOffset);
288*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_odd_q = 0x%08x\n",
289*4882a593Smuzhiyun i, qOddMeasOffset);
290*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_even_q = 0x%08x\n",
291*4882a593Smuzhiyun i, qEvenMeasOffset);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (iOddMeasOffset != 0 && qEvenMeasOffset != 0) {
294*4882a593Smuzhiyun iGainMismatch =
295*4882a593Smuzhiyun ((iEvenMeasOffset * 32) /
296*4882a593Smuzhiyun iOddMeasOffset) & 0x3f;
297*4882a593Smuzhiyun qGainMismatch =
298*4882a593Smuzhiyun ((qOddMeasOffset * 32) /
299*4882a593Smuzhiyun qEvenMeasOffset) & 0x3f;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
302*4882a593Smuzhiyun "Chn %d gain_mismatch_i = 0x%08x\n",
303*4882a593Smuzhiyun i, iGainMismatch);
304*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
305*4882a593Smuzhiyun "Chn %d gain_mismatch_q = 0x%08x\n",
306*4882a593Smuzhiyun i, qGainMismatch);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i));
309*4882a593Smuzhiyun val &= 0xfffff000;
310*4882a593Smuzhiyun val |= (qGainMismatch) | (iGainMismatch << 6);
311*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i), val);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
314*4882a593Smuzhiyun "ADC Gain Cal done for Chain %d\n", i);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0),
319*4882a593Smuzhiyun REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0)) |
320*4882a593Smuzhiyun AR_PHY_NEW_ADC_GAIN_CORR_ENABLE);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
ar9002_hw_adc_dccal_calibrate(struct ath_hw * ah,u8 numChains)323*4882a593Smuzhiyun static void ar9002_hw_adc_dccal_calibrate(struct ath_hw *ah, u8 numChains)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
326*4882a593Smuzhiyun u32 iOddMeasOffset, iEvenMeasOffset, val, i;
327*4882a593Smuzhiyun int32_t qOddMeasOffset, qEvenMeasOffset, qDcMismatch, iDcMismatch;
328*4882a593Smuzhiyun const struct ath9k_percal_data *calData =
329*4882a593Smuzhiyun ah->cal_list_curr->calData;
330*4882a593Smuzhiyun u32 numSamples =
331*4882a593Smuzhiyun (1 << (calData->calCountMax + 5)) * calData->calNumSamples;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun for (i = 0; i < numChains; i++) {
334*4882a593Smuzhiyun iOddMeasOffset = ah->totalAdcDcOffsetIOddPhase[i];
335*4882a593Smuzhiyun iEvenMeasOffset = ah->totalAdcDcOffsetIEvenPhase[i];
336*4882a593Smuzhiyun qOddMeasOffset = ah->totalAdcDcOffsetQOddPhase[i];
337*4882a593Smuzhiyun qEvenMeasOffset = ah->totalAdcDcOffsetQEvenPhase[i];
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
340*4882a593Smuzhiyun "Starting ADC DC Offset Cal for Chain %d\n", i);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_odd_i = %d\n",
343*4882a593Smuzhiyun i, iOddMeasOffset);
344*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_even_i = %d\n",
345*4882a593Smuzhiyun i, iEvenMeasOffset);
346*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_odd_q = %d\n",
347*4882a593Smuzhiyun i, qOddMeasOffset);
348*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_even_q = %d\n",
349*4882a593Smuzhiyun i, qEvenMeasOffset);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun iDcMismatch = (((iEvenMeasOffset - iOddMeasOffset) * 2) /
352*4882a593Smuzhiyun numSamples) & 0x1ff;
353*4882a593Smuzhiyun qDcMismatch = (((qOddMeasOffset - qEvenMeasOffset) * 2) /
354*4882a593Smuzhiyun numSamples) & 0x1ff;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
357*4882a593Smuzhiyun "Chn %d dc_offset_mismatch_i = 0x%08x\n",
358*4882a593Smuzhiyun i, iDcMismatch);
359*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
360*4882a593Smuzhiyun "Chn %d dc_offset_mismatch_q = 0x%08x\n",
361*4882a593Smuzhiyun i, qDcMismatch);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i));
364*4882a593Smuzhiyun val &= 0xc0000fff;
365*4882a593Smuzhiyun val |= (qDcMismatch << 12) | (iDcMismatch << 21);
366*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i), val);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
369*4882a593Smuzhiyun "ADC DC Offset Cal done for Chain %d\n", i);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0),
373*4882a593Smuzhiyun REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0)) |
374*4882a593Smuzhiyun AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
ar9287_hw_olc_temp_compensation(struct ath_hw * ah)377*4882a593Smuzhiyun static void ar9287_hw_olc_temp_compensation(struct ath_hw *ah)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun u32 rddata;
380*4882a593Smuzhiyun int32_t delta, currPDADC, slope;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun rddata = REG_READ(ah, AR_PHY_TX_PWRCTRL4);
383*4882a593Smuzhiyun currPDADC = MS(rddata, AR_PHY_TX_PWRCTRL_PD_AVG_OUT);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (ah->initPDADC == 0 || currPDADC == 0) {
386*4882a593Smuzhiyun /*
387*4882a593Smuzhiyun * Zero value indicates that no frames have been transmitted
388*4882a593Smuzhiyun * yet, can't do temperature compensation until frames are
389*4882a593Smuzhiyun * transmitted.
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun return;
392*4882a593Smuzhiyun } else {
393*4882a593Smuzhiyun slope = ah->eep_ops->get_eeprom(ah, EEP_TEMPSENSE_SLOPE);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (slope == 0) { /* to avoid divide by zero case */
396*4882a593Smuzhiyun delta = 0;
397*4882a593Smuzhiyun } else {
398*4882a593Smuzhiyun delta = ((currPDADC - ah->initPDADC)*4) / slope;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CH0_TX_PWRCTRL11,
401*4882a593Smuzhiyun AR_PHY_TX_PWRCTRL_OLPC_TEMP_COMP, delta);
402*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_CH1_TX_PWRCTRL11,
403*4882a593Smuzhiyun AR_PHY_TX_PWRCTRL_OLPC_TEMP_COMP, delta);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
ar9280_hw_olc_temp_compensation(struct ath_hw * ah)407*4882a593Smuzhiyun static void ar9280_hw_olc_temp_compensation(struct ath_hw *ah)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun u32 rddata, i;
410*4882a593Smuzhiyun int delta, currPDADC, regval;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun rddata = REG_READ(ah, AR_PHY_TX_PWRCTRL4);
413*4882a593Smuzhiyun currPDADC = MS(rddata, AR_PHY_TX_PWRCTRL_PD_AVG_OUT);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (ah->initPDADC == 0 || currPDADC == 0)
416*4882a593Smuzhiyun return;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (ah->eep_ops->get_eeprom(ah, EEP_DAC_HPWR_5G))
419*4882a593Smuzhiyun delta = (currPDADC - ah->initPDADC + 4) / 8;
420*4882a593Smuzhiyun else
421*4882a593Smuzhiyun delta = (currPDADC - ah->initPDADC + 5) / 10;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if (delta != ah->PDADCdelta) {
424*4882a593Smuzhiyun ah->PDADCdelta = delta;
425*4882a593Smuzhiyun for (i = 1; i < AR9280_TX_GAIN_TABLE_SIZE; i++) {
426*4882a593Smuzhiyun regval = ah->originalGain[i] - delta;
427*4882a593Smuzhiyun if (regval < 0)
428*4882a593Smuzhiyun regval = 0;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun REG_RMW_FIELD(ah,
431*4882a593Smuzhiyun AR_PHY_TX_GAIN_TBL1 + i * 4,
432*4882a593Smuzhiyun AR_PHY_TX_GAIN, regval);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
ar9271_hw_pa_cal(struct ath_hw * ah,bool is_reset)437*4882a593Smuzhiyun static void ar9271_hw_pa_cal(struct ath_hw *ah, bool is_reset)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun u32 regVal;
440*4882a593Smuzhiyun unsigned int i;
441*4882a593Smuzhiyun u32 regList[][2] = {
442*4882a593Smuzhiyun { AR9285_AN_TOP3, 0 },
443*4882a593Smuzhiyun { AR9285_AN_RXTXBB1, 0 },
444*4882a593Smuzhiyun { AR9285_AN_RF2G1, 0 },
445*4882a593Smuzhiyun { AR9285_AN_RF2G2, 0 },
446*4882a593Smuzhiyun { AR9285_AN_TOP2, 0 },
447*4882a593Smuzhiyun { AR9285_AN_RF2G8, 0 },
448*4882a593Smuzhiyun { AR9285_AN_RF2G7, 0 },
449*4882a593Smuzhiyun { AR9285_AN_RF2G3, 0 },
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun REG_READ_ARRAY(ah, regList, ARRAY_SIZE(regList));
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun ENABLE_REG_RMW_BUFFER(ah);
455*4882a593Smuzhiyun /* 7834, b1=0 */
456*4882a593Smuzhiyun REG_CLR_BIT(ah, AR9285_AN_RF2G6, 1 << 0);
457*4882a593Smuzhiyun /* 9808, b27=1 */
458*4882a593Smuzhiyun REG_SET_BIT(ah, 0x9808, 1 << 27);
459*4882a593Smuzhiyun /* 786c,b23,1, pwddac=1 */
460*4882a593Smuzhiyun REG_SET_BIT(ah, AR9285_AN_TOP3, AR9285_AN_TOP3_PWDDAC);
461*4882a593Smuzhiyun /* 7854, b5,1, pdrxtxbb=1 */
462*4882a593Smuzhiyun REG_SET_BIT(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDRXTXBB1);
463*4882a593Smuzhiyun /* 7854, b7,1, pdv2i=1 */
464*4882a593Smuzhiyun REG_SET_BIT(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDV2I);
465*4882a593Smuzhiyun /* 7854, b8,1, pddacinterface=1 */
466*4882a593Smuzhiyun REG_SET_BIT(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDDACIF);
467*4882a593Smuzhiyun /* 7824,b12,0, offcal=0 */
468*4882a593Smuzhiyun REG_CLR_BIT(ah, AR9285_AN_RF2G2, AR9285_AN_RF2G2_OFFCAL);
469*4882a593Smuzhiyun /* 7838, b1,0, pwddb=0 */
470*4882a593Smuzhiyun REG_CLR_BIT(ah, AR9285_AN_RF2G7, AR9285_AN_RF2G7_PWDDB);
471*4882a593Smuzhiyun /* 7820,b11,0, enpacal=0 */
472*4882a593Smuzhiyun REG_CLR_BIT(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_ENPACAL);
473*4882a593Smuzhiyun /* 7820,b25,1, pdpadrv1=0 */
474*4882a593Smuzhiyun REG_CLR_BIT(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV1);
475*4882a593Smuzhiyun /* 7820,b24,0, pdpadrv2=0 */
476*4882a593Smuzhiyun REG_CLR_BIT(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV2);
477*4882a593Smuzhiyun /* 7820,b23,0, pdpaout=0 */
478*4882a593Smuzhiyun REG_CLR_BIT(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPAOUT);
479*4882a593Smuzhiyun /* 783c,b14-16,7, padrvgn2tab_0=7 */
480*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G8, AR9285_AN_RF2G8_PADRVGN2TAB0, 7);
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * 7838,b29-31,0, padrvgn1tab_0=0
483*4882a593Smuzhiyun * does not matter since we turn it off
484*4882a593Smuzhiyun */
485*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G7, AR9285_AN_RF2G7_PADRVGN2TAB0, 0);
486*4882a593Smuzhiyun /* 7828, b0-11, ccom=fff */
487*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G3, AR9271_AN_RF2G3_CCOMP, 0xfff);
488*4882a593Smuzhiyun REG_RMW_BUFFER_FLUSH(ah);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Set:
491*4882a593Smuzhiyun * localmode=1,bmode=1,bmoderxtx=1,synthon=1,
492*4882a593Smuzhiyun * txon=1,paon=1,oscon=1,synthon_force=1
493*4882a593Smuzhiyun */
494*4882a593Smuzhiyun REG_WRITE(ah, AR9285_AN_TOP2, 0xca0358a0);
495*4882a593Smuzhiyun udelay(30);
496*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G6, AR9271_AN_RF2G6_OFFS, 0);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* find off_6_1; */
499*4882a593Smuzhiyun for (i = 6; i > 0; i--) {
500*4882a593Smuzhiyun regVal = REG_READ(ah, AR9285_AN_RF2G6);
501*4882a593Smuzhiyun regVal |= (1 << (20 + i));
502*4882a593Smuzhiyun REG_WRITE(ah, AR9285_AN_RF2G6, regVal);
503*4882a593Smuzhiyun udelay(1);
504*4882a593Smuzhiyun /* regVal = REG_READ(ah, 0x7834); */
505*4882a593Smuzhiyun regVal &= (~(0x1 << (20 + i)));
506*4882a593Smuzhiyun regVal |= (MS(REG_READ(ah, AR9285_AN_RF2G9),
507*4882a593Smuzhiyun AR9285_AN_RXTXBB1_SPARE9)
508*4882a593Smuzhiyun << (20 + i));
509*4882a593Smuzhiyun REG_WRITE(ah, AR9285_AN_RF2G6, regVal);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun regVal = (regVal >> 20) & 0x7f;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Update PA cal info */
515*4882a593Smuzhiyun if ((!is_reset) && (ah->pacal_info.prev_offset == regVal)) {
516*4882a593Smuzhiyun if (ah->pacal_info.max_skipcount < MAX_PACAL_SKIPCOUNT)
517*4882a593Smuzhiyun ah->pacal_info.max_skipcount =
518*4882a593Smuzhiyun 2 * ah->pacal_info.max_skipcount;
519*4882a593Smuzhiyun ah->pacal_info.skipcount = ah->pacal_info.max_skipcount;
520*4882a593Smuzhiyun } else {
521*4882a593Smuzhiyun ah->pacal_info.max_skipcount = 1;
522*4882a593Smuzhiyun ah->pacal_info.skipcount = 0;
523*4882a593Smuzhiyun ah->pacal_info.prev_offset = regVal;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ENABLE_REG_RMW_BUFFER(ah);
528*4882a593Smuzhiyun /* 7834, b1=1 */
529*4882a593Smuzhiyun REG_SET_BIT(ah, AR9285_AN_RF2G6, 1 << 0);
530*4882a593Smuzhiyun /* 9808, b27=0 */
531*4882a593Smuzhiyun REG_CLR_BIT(ah, 0x9808, 1 << 27);
532*4882a593Smuzhiyun REG_RMW_BUFFER_FLUSH(ah);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
535*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(regList); i++)
536*4882a593Smuzhiyun REG_WRITE(ah, regList[i][0], regList[i][1]);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
ar9285_hw_pa_cal(struct ath_hw * ah,bool is_reset)541*4882a593Smuzhiyun static inline void ar9285_hw_pa_cal(struct ath_hw *ah, bool is_reset)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
544*4882a593Smuzhiyun u32 regVal;
545*4882a593Smuzhiyun int i, offset, offs_6_1, offs_0;
546*4882a593Smuzhiyun u32 ccomp_org, reg_field;
547*4882a593Smuzhiyun u32 regList[][2] = {
548*4882a593Smuzhiyun { 0x786c, 0 },
549*4882a593Smuzhiyun { 0x7854, 0 },
550*4882a593Smuzhiyun { 0x7820, 0 },
551*4882a593Smuzhiyun { 0x7824, 0 },
552*4882a593Smuzhiyun { 0x7868, 0 },
553*4882a593Smuzhiyun { 0x783c, 0 },
554*4882a593Smuzhiyun { 0x7838, 0 },
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "Running PA Calibration\n");
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* PA CAL is not needed for high power solution */
560*4882a593Smuzhiyun if (ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE) ==
561*4882a593Smuzhiyun AR5416_EEP_TXGAIN_HIGH_POWER)
562*4882a593Smuzhiyun return;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(regList); i++)
565*4882a593Smuzhiyun regList[i][1] = REG_READ(ah, regList[i][0]);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun regVal = REG_READ(ah, 0x7834);
568*4882a593Smuzhiyun regVal &= (~(0x1));
569*4882a593Smuzhiyun REG_WRITE(ah, 0x7834, regVal);
570*4882a593Smuzhiyun regVal = REG_READ(ah, 0x9808);
571*4882a593Smuzhiyun regVal |= (0x1 << 27);
572*4882a593Smuzhiyun REG_WRITE(ah, 0x9808, regVal);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_TOP3, AR9285_AN_TOP3_PWDDAC, 1);
575*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDRXTXBB1, 1);
576*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDV2I, 1);
577*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDDACIF, 1);
578*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G2, AR9285_AN_RF2G2_OFFCAL, 0);
579*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G7, AR9285_AN_RF2G7_PWDDB, 0);
580*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_ENPACAL, 0);
581*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV1, 0);
582*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV2, 0);
583*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPAOUT, 0);
584*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G8, AR9285_AN_RF2G8_PADRVGN2TAB0, 7);
585*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G7, AR9285_AN_RF2G7_PADRVGN2TAB0, 0);
586*4882a593Smuzhiyun ccomp_org = MS(REG_READ(ah, AR9285_AN_RF2G6), AR9285_AN_RF2G6_CCOMP);
587*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G6, AR9285_AN_RF2G6_CCOMP, 0xf);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun REG_WRITE(ah, AR9285_AN_TOP2, 0xca0358a0);
590*4882a593Smuzhiyun udelay(30);
591*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G6, AR9285_AN_RF2G6_OFFS, 0);
592*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G3, AR9285_AN_RF2G3_PDVCCOMP, 0);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun for (i = 6; i > 0; i--) {
595*4882a593Smuzhiyun regVal = REG_READ(ah, 0x7834);
596*4882a593Smuzhiyun regVal |= (1 << (19 + i));
597*4882a593Smuzhiyun REG_WRITE(ah, 0x7834, regVal);
598*4882a593Smuzhiyun udelay(1);
599*4882a593Smuzhiyun regVal = REG_READ(ah, 0x7834);
600*4882a593Smuzhiyun regVal &= (~(0x1 << (19 + i)));
601*4882a593Smuzhiyun reg_field = MS(REG_READ(ah, 0x7840), AR9285_AN_RXTXBB1_SPARE9);
602*4882a593Smuzhiyun regVal |= (reg_field << (19 + i));
603*4882a593Smuzhiyun REG_WRITE(ah, 0x7834, regVal);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G3, AR9285_AN_RF2G3_PDVCCOMP, 1);
607*4882a593Smuzhiyun udelay(1);
608*4882a593Smuzhiyun reg_field = MS(REG_READ(ah, AR9285_AN_RF2G9), AR9285_AN_RXTXBB1_SPARE9);
609*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G3, AR9285_AN_RF2G3_PDVCCOMP, reg_field);
610*4882a593Smuzhiyun offs_6_1 = MS(REG_READ(ah, AR9285_AN_RF2G6), AR9285_AN_RF2G6_OFFS);
611*4882a593Smuzhiyun offs_0 = MS(REG_READ(ah, AR9285_AN_RF2G3), AR9285_AN_RF2G3_PDVCCOMP);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun offset = (offs_6_1<<1) | offs_0;
614*4882a593Smuzhiyun offset = offset - 0;
615*4882a593Smuzhiyun offs_6_1 = offset>>1;
616*4882a593Smuzhiyun offs_0 = offset & 1;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if ((!is_reset) && (ah->pacal_info.prev_offset == offset)) {
619*4882a593Smuzhiyun if (ah->pacal_info.max_skipcount < MAX_PACAL_SKIPCOUNT)
620*4882a593Smuzhiyun ah->pacal_info.max_skipcount =
621*4882a593Smuzhiyun 2 * ah->pacal_info.max_skipcount;
622*4882a593Smuzhiyun ah->pacal_info.skipcount = ah->pacal_info.max_skipcount;
623*4882a593Smuzhiyun } else {
624*4882a593Smuzhiyun ah->pacal_info.max_skipcount = 1;
625*4882a593Smuzhiyun ah->pacal_info.skipcount = 0;
626*4882a593Smuzhiyun ah->pacal_info.prev_offset = offset;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G6, AR9285_AN_RF2G6_OFFS, offs_6_1);
630*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G3, AR9285_AN_RF2G3_PDVCCOMP, offs_0);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun regVal = REG_READ(ah, 0x7834);
633*4882a593Smuzhiyun regVal |= 0x1;
634*4882a593Smuzhiyun REG_WRITE(ah, 0x7834, regVal);
635*4882a593Smuzhiyun regVal = REG_READ(ah, 0x9808);
636*4882a593Smuzhiyun regVal &= (~(0x1 << 27));
637*4882a593Smuzhiyun REG_WRITE(ah, 0x9808, regVal);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(regList); i++)
640*4882a593Smuzhiyun REG_WRITE(ah, regList[i][0], regList[i][1]);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR9285_AN_RF2G6, AR9285_AN_RF2G6_CCOMP, ccomp_org);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
ar9002_hw_pa_cal(struct ath_hw * ah,bool is_reset)645*4882a593Smuzhiyun static void ar9002_hw_pa_cal(struct ath_hw *ah, bool is_reset)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun if (AR_SREV_9271(ah)) {
648*4882a593Smuzhiyun if (is_reset || !ah->pacal_info.skipcount)
649*4882a593Smuzhiyun ar9271_hw_pa_cal(ah, is_reset);
650*4882a593Smuzhiyun else
651*4882a593Smuzhiyun ah->pacal_info.skipcount--;
652*4882a593Smuzhiyun } else if (AR_SREV_9285_12_OR_LATER(ah)) {
653*4882a593Smuzhiyun if (is_reset || !ah->pacal_info.skipcount)
654*4882a593Smuzhiyun ar9285_hw_pa_cal(ah, is_reset);
655*4882a593Smuzhiyun else
656*4882a593Smuzhiyun ah->pacal_info.skipcount--;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
ar9002_hw_olc_temp_compensation(struct ath_hw * ah)660*4882a593Smuzhiyun static void ar9002_hw_olc_temp_compensation(struct ath_hw *ah)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun if (OLC_FOR_AR9287_10_LATER)
663*4882a593Smuzhiyun ar9287_hw_olc_temp_compensation(ah);
664*4882a593Smuzhiyun else if (OLC_FOR_AR9280_20_LATER)
665*4882a593Smuzhiyun ar9280_hw_olc_temp_compensation(ah);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
ar9002_hw_calibrate(struct ath_hw * ah,struct ath9k_channel * chan,u8 rxchainmask,bool longcal)668*4882a593Smuzhiyun static int ar9002_hw_calibrate(struct ath_hw *ah, struct ath9k_channel *chan,
669*4882a593Smuzhiyun u8 rxchainmask, bool longcal)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun struct ath9k_cal_list *currCal = ah->cal_list_curr;
672*4882a593Smuzhiyun bool nfcal, nfcal_pending = false, percal_pending;
673*4882a593Smuzhiyun int ret;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun nfcal = !!(REG_READ(ah, AR_PHY_AGC_CONTROL) & AR_PHY_AGC_CONTROL_NF);
676*4882a593Smuzhiyun if (ah->caldata) {
677*4882a593Smuzhiyun nfcal_pending = test_bit(NFCAL_PENDING, &ah->caldata->cal_flags);
678*4882a593Smuzhiyun if (longcal) /* Remember to not miss */
679*4882a593Smuzhiyun set_bit(LONGCAL_PENDING, &ah->caldata->cal_flags);
680*4882a593Smuzhiyun else if (test_bit(LONGCAL_PENDING, &ah->caldata->cal_flags))
681*4882a593Smuzhiyun longcal = true; /* Respin a previous one */
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun percal_pending = (currCal &&
685*4882a593Smuzhiyun (currCal->calState == CAL_RUNNING ||
686*4882a593Smuzhiyun currCal->calState == CAL_WAITING));
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (percal_pending && !nfcal) {
689*4882a593Smuzhiyun if (!ar9002_hw_per_calibration(ah, chan, rxchainmask, currCal))
690*4882a593Smuzhiyun return 0;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* Looking for next waiting calibration if any */
693*4882a593Smuzhiyun for (currCal = currCal->calNext; currCal != ah->cal_list_curr;
694*4882a593Smuzhiyun currCal = currCal->calNext) {
695*4882a593Smuzhiyun if (currCal->calState == CAL_WAITING)
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun if (currCal->calState == CAL_WAITING) {
699*4882a593Smuzhiyun percal_pending = true;
700*4882a593Smuzhiyun ah->cal_list_curr = currCal;
701*4882a593Smuzhiyun } else {
702*4882a593Smuzhiyun percal_pending = false;
703*4882a593Smuzhiyun ah->cal_list_curr = ah->cal_list;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* Do not start a next calibration if the longcal is in action */
708*4882a593Smuzhiyun if (percal_pending && !nfcal && !longcal) {
709*4882a593Smuzhiyun ath9k_hw_reset_calibration(ah, currCal);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun return 0;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* Do NF cal only at longer intervals */
715*4882a593Smuzhiyun if (longcal || nfcal_pending) {
716*4882a593Smuzhiyun /*
717*4882a593Smuzhiyun * Get the value from the previous NF cal and update
718*4882a593Smuzhiyun * history buffer.
719*4882a593Smuzhiyun */
720*4882a593Smuzhiyun if (ath9k_hw_getnf(ah, chan)) {
721*4882a593Smuzhiyun /*
722*4882a593Smuzhiyun * Load the NF from history buffer of the current
723*4882a593Smuzhiyun * channel.
724*4882a593Smuzhiyun * NF is slow time-variant, so it is OK to use a
725*4882a593Smuzhiyun * historical value.
726*4882a593Smuzhiyun */
727*4882a593Smuzhiyun ret = ath9k_hw_loadnf(ah, ah->curchan);
728*4882a593Smuzhiyun if (ret < 0)
729*4882a593Smuzhiyun return ret;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if (longcal) {
733*4882a593Smuzhiyun if (ah->caldata)
734*4882a593Smuzhiyun clear_bit(LONGCAL_PENDING,
735*4882a593Smuzhiyun &ah->caldata->cal_flags);
736*4882a593Smuzhiyun ath9k_hw_start_nfcal(ah, false);
737*4882a593Smuzhiyun /* Do periodic PAOffset Cal */
738*4882a593Smuzhiyun ar9002_hw_pa_cal(ah, false);
739*4882a593Smuzhiyun ar9002_hw_olc_temp_compensation(ah);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun return !percal_pending;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* Carrier leakage Calibration fix */
ar9285_hw_cl_cal(struct ath_hw * ah,struct ath9k_channel * chan)747*4882a593Smuzhiyun static bool ar9285_hw_cl_cal(struct ath_hw *ah, struct ath9k_channel *chan)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_CL_CAL_ENABLE);
752*4882a593Smuzhiyun if (IS_CHAN_HT20(chan)) {
753*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_PARALLEL_CAL_ENABLE);
754*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_TURBO, AR_PHY_FC_DYN2040_EN);
755*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
756*4882a593Smuzhiyun AR_PHY_AGC_CONTROL_FLTR_CAL);
757*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_CAL_ENABLE);
758*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_CAL);
759*4882a593Smuzhiyun if (!ath9k_hw_wait(ah, AR_PHY_AGC_CONTROL,
760*4882a593Smuzhiyun AR_PHY_AGC_CONTROL_CAL, 0, AH_WAIT_TIMEOUT)) {
761*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
762*4882a593Smuzhiyun "offset calibration failed to complete in %d ms; noisy environment?\n",
763*4882a593Smuzhiyun AH_WAIT_TIMEOUT / 1000);
764*4882a593Smuzhiyun return false;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_TURBO, AR_PHY_FC_DYN2040_EN);
767*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_PARALLEL_CAL_ENABLE);
768*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_CL_CAL_ENABLE);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_ADC_CTL, AR_PHY_ADC_CTL_OFF_PWDADC);
771*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_FLTR_CAL);
772*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_CAL_ENABLE);
773*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_CAL);
774*4882a593Smuzhiyun if (!ath9k_hw_wait(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_CAL,
775*4882a593Smuzhiyun 0, AH_WAIT_TIMEOUT)) {
776*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
777*4882a593Smuzhiyun "offset calibration failed to complete in %d ms; noisy environment?\n",
778*4882a593Smuzhiyun AH_WAIT_TIMEOUT / 1000);
779*4882a593Smuzhiyun return false;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_ADC_CTL, AR_PHY_ADC_CTL_OFF_PWDADC);
783*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_CL_CAL_ENABLE);
784*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_FLTR_CAL);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun return true;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
ar9285_hw_clc(struct ath_hw * ah,struct ath9k_channel * chan)789*4882a593Smuzhiyun static bool ar9285_hw_clc(struct ath_hw *ah, struct ath9k_channel *chan)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun int i;
792*4882a593Smuzhiyun u_int32_t txgain_max;
793*4882a593Smuzhiyun u_int32_t clc_gain, gain_mask = 0, clc_num = 0;
794*4882a593Smuzhiyun u_int32_t reg_clc_I0, reg_clc_Q0;
795*4882a593Smuzhiyun u_int32_t i0_num = 0;
796*4882a593Smuzhiyun u_int32_t q0_num = 0;
797*4882a593Smuzhiyun u_int32_t total_num = 0;
798*4882a593Smuzhiyun u_int32_t reg_rf2g5_org;
799*4882a593Smuzhiyun bool retv = true;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if (!(ar9285_hw_cl_cal(ah, chan)))
802*4882a593Smuzhiyun return false;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun txgain_max = MS(REG_READ(ah, AR_PHY_TX_PWRCTRL7),
805*4882a593Smuzhiyun AR_PHY_TX_PWRCTRL_TX_GAIN_TAB_MAX);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun for (i = 0; i < (txgain_max+1); i++) {
808*4882a593Smuzhiyun clc_gain = (REG_READ(ah, (AR_PHY_TX_GAIN_TBL1+(i<<2))) &
809*4882a593Smuzhiyun AR_PHY_TX_GAIN_CLC) >> AR_PHY_TX_GAIN_CLC_S;
810*4882a593Smuzhiyun if (!(gain_mask & (1 << clc_gain))) {
811*4882a593Smuzhiyun gain_mask |= (1 << clc_gain);
812*4882a593Smuzhiyun clc_num++;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun for (i = 0; i < clc_num; i++) {
817*4882a593Smuzhiyun reg_clc_I0 = (REG_READ(ah, (AR_PHY_CLC_TBL1 + (i << 2)))
818*4882a593Smuzhiyun & AR_PHY_CLC_I0) >> AR_PHY_CLC_I0_S;
819*4882a593Smuzhiyun reg_clc_Q0 = (REG_READ(ah, (AR_PHY_CLC_TBL1 + (i << 2)))
820*4882a593Smuzhiyun & AR_PHY_CLC_Q0) >> AR_PHY_CLC_Q0_S;
821*4882a593Smuzhiyun if (reg_clc_I0 == 0)
822*4882a593Smuzhiyun i0_num++;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun if (reg_clc_Q0 == 0)
825*4882a593Smuzhiyun q0_num++;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun total_num = i0_num + q0_num;
828*4882a593Smuzhiyun if (total_num > AR9285_CLCAL_REDO_THRESH) {
829*4882a593Smuzhiyun reg_rf2g5_org = REG_READ(ah, AR9285_RF2G5);
830*4882a593Smuzhiyun if (AR_SREV_9285E_20(ah)) {
831*4882a593Smuzhiyun REG_WRITE(ah, AR9285_RF2G5,
832*4882a593Smuzhiyun (reg_rf2g5_org & AR9285_RF2G5_IC50TX) |
833*4882a593Smuzhiyun AR9285_RF2G5_IC50TX_XE_SET);
834*4882a593Smuzhiyun } else {
835*4882a593Smuzhiyun REG_WRITE(ah, AR9285_RF2G5,
836*4882a593Smuzhiyun (reg_rf2g5_org & AR9285_RF2G5_IC50TX) |
837*4882a593Smuzhiyun AR9285_RF2G5_IC50TX_SET);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun retv = ar9285_hw_cl_cal(ah, chan);
840*4882a593Smuzhiyun REG_WRITE(ah, AR9285_RF2G5, reg_rf2g5_org);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun return retv;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
ar9002_hw_init_cal(struct ath_hw * ah,struct ath9k_channel * chan)845*4882a593Smuzhiyun static bool ar9002_hw_init_cal(struct ath_hw *ah, struct ath9k_channel *chan)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (AR_SREV_9271(ah)) {
850*4882a593Smuzhiyun if (!ar9285_hw_cl_cal(ah, chan))
851*4882a593Smuzhiyun return false;
852*4882a593Smuzhiyun } else if (AR_SREV_9285(ah) && AR_SREV_9285_12_OR_LATER(ah)) {
853*4882a593Smuzhiyun if (!ar9285_hw_clc(ah, chan))
854*4882a593Smuzhiyun return false;
855*4882a593Smuzhiyun } else {
856*4882a593Smuzhiyun if (AR_SREV_9280_20_OR_LATER(ah)) {
857*4882a593Smuzhiyun if (!AR_SREV_9287_11_OR_LATER(ah))
858*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_ADC_CTL,
859*4882a593Smuzhiyun AR_PHY_ADC_CTL_OFF_PWDADC);
860*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
861*4882a593Smuzhiyun AR_PHY_AGC_CONTROL_FLTR_CAL);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /* Calibrate the AGC */
865*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_AGC_CONTROL,
866*4882a593Smuzhiyun REG_READ(ah, AR_PHY_AGC_CONTROL) |
867*4882a593Smuzhiyun AR_PHY_AGC_CONTROL_CAL);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun /* Poll for offset calibration complete */
870*4882a593Smuzhiyun if (!ath9k_hw_wait(ah, AR_PHY_AGC_CONTROL,
871*4882a593Smuzhiyun AR_PHY_AGC_CONTROL_CAL,
872*4882a593Smuzhiyun 0, AH_WAIT_TIMEOUT)) {
873*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
874*4882a593Smuzhiyun "offset calibration failed to complete in %d ms; noisy environment?\n",
875*4882a593Smuzhiyun AH_WAIT_TIMEOUT / 1000);
876*4882a593Smuzhiyun return false;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun if (AR_SREV_9280_20_OR_LATER(ah)) {
880*4882a593Smuzhiyun if (!AR_SREV_9287_11_OR_LATER(ah))
881*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_ADC_CTL,
882*4882a593Smuzhiyun AR_PHY_ADC_CTL_OFF_PWDADC);
883*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
884*4882a593Smuzhiyun AR_PHY_AGC_CONTROL_FLTR_CAL);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* Do PA Calibration */
889*4882a593Smuzhiyun ar9002_hw_pa_cal(ah, true);
890*4882a593Smuzhiyun ath9k_hw_loadnf(ah, chan);
891*4882a593Smuzhiyun ath9k_hw_start_nfcal(ah, true);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun ah->cal_list = ah->cal_list_last = ah->cal_list_curr = NULL;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* Enable IQ, ADC Gain and ADC DC offset CALs */
896*4882a593Smuzhiyun if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah)) {
897*4882a593Smuzhiyun ah->supp_cals = IQ_MISMATCH_CAL;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (AR_SREV_9160_10_OR_LATER(ah))
900*4882a593Smuzhiyun ah->supp_cals |= ADC_GAIN_CAL | ADC_DC_CAL;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun if (AR_SREV_9287(ah))
903*4882a593Smuzhiyun ah->supp_cals &= ~ADC_GAIN_CAL;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun if (ar9002_hw_is_cal_supported(ah, chan, ADC_GAIN_CAL)) {
906*4882a593Smuzhiyun INIT_CAL(&ah->adcgain_caldata);
907*4882a593Smuzhiyun INSERT_CAL(ah, &ah->adcgain_caldata);
908*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
909*4882a593Smuzhiyun "enabling ADC Gain Calibration\n");
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun if (ar9002_hw_is_cal_supported(ah, chan, ADC_DC_CAL)) {
913*4882a593Smuzhiyun INIT_CAL(&ah->adcdc_caldata);
914*4882a593Smuzhiyun INSERT_CAL(ah, &ah->adcdc_caldata);
915*4882a593Smuzhiyun ath_dbg(common, CALIBRATE,
916*4882a593Smuzhiyun "enabling ADC DC Calibration\n");
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (ar9002_hw_is_cal_supported(ah, chan, IQ_MISMATCH_CAL)) {
920*4882a593Smuzhiyun INIT_CAL(&ah->iq_caldata);
921*4882a593Smuzhiyun INSERT_CAL(ah, &ah->iq_caldata);
922*4882a593Smuzhiyun ath_dbg(common, CALIBRATE, "enabling IQ Calibration\n");
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun ah->cal_list_curr = ah->cal_list;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (ah->cal_list_curr)
928*4882a593Smuzhiyun ath9k_hw_reset_calibration(ah, ah->cal_list_curr);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (ah->caldata)
932*4882a593Smuzhiyun ah->caldata->CalValid = 0;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun return true;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun static const struct ath9k_percal_data iq_cal_multi_sample = {
938*4882a593Smuzhiyun IQ_MISMATCH_CAL,
939*4882a593Smuzhiyun MAX_CAL_SAMPLES,
940*4882a593Smuzhiyun PER_MIN_LOG_COUNT,
941*4882a593Smuzhiyun ar9002_hw_iqcal_collect,
942*4882a593Smuzhiyun ar9002_hw_iqcalibrate
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun static const struct ath9k_percal_data iq_cal_single_sample = {
945*4882a593Smuzhiyun IQ_MISMATCH_CAL,
946*4882a593Smuzhiyun MIN_CAL_SAMPLES,
947*4882a593Smuzhiyun PER_MAX_LOG_COUNT,
948*4882a593Smuzhiyun ar9002_hw_iqcal_collect,
949*4882a593Smuzhiyun ar9002_hw_iqcalibrate
950*4882a593Smuzhiyun };
951*4882a593Smuzhiyun static const struct ath9k_percal_data adc_gain_cal_multi_sample = {
952*4882a593Smuzhiyun ADC_GAIN_CAL,
953*4882a593Smuzhiyun MAX_CAL_SAMPLES,
954*4882a593Smuzhiyun PER_MIN_LOG_COUNT,
955*4882a593Smuzhiyun ar9002_hw_adc_gaincal_collect,
956*4882a593Smuzhiyun ar9002_hw_adc_gaincal_calibrate
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun static const struct ath9k_percal_data adc_gain_cal_single_sample = {
959*4882a593Smuzhiyun ADC_GAIN_CAL,
960*4882a593Smuzhiyun MIN_CAL_SAMPLES,
961*4882a593Smuzhiyun PER_MAX_LOG_COUNT,
962*4882a593Smuzhiyun ar9002_hw_adc_gaincal_collect,
963*4882a593Smuzhiyun ar9002_hw_adc_gaincal_calibrate
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun static const struct ath9k_percal_data adc_dc_cal_multi_sample = {
966*4882a593Smuzhiyun ADC_DC_CAL,
967*4882a593Smuzhiyun MAX_CAL_SAMPLES,
968*4882a593Smuzhiyun PER_MIN_LOG_COUNT,
969*4882a593Smuzhiyun ar9002_hw_adc_dccal_collect,
970*4882a593Smuzhiyun ar9002_hw_adc_dccal_calibrate
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun static const struct ath9k_percal_data adc_dc_cal_single_sample = {
973*4882a593Smuzhiyun ADC_DC_CAL,
974*4882a593Smuzhiyun MIN_CAL_SAMPLES,
975*4882a593Smuzhiyun PER_MAX_LOG_COUNT,
976*4882a593Smuzhiyun ar9002_hw_adc_dccal_collect,
977*4882a593Smuzhiyun ar9002_hw_adc_dccal_calibrate
978*4882a593Smuzhiyun };
979*4882a593Smuzhiyun
ar9002_hw_init_cal_settings(struct ath_hw * ah)980*4882a593Smuzhiyun static void ar9002_hw_init_cal_settings(struct ath_hw *ah)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun if (AR_SREV_9100(ah)) {
983*4882a593Smuzhiyun ah->iq_caldata.calData = &iq_cal_multi_sample;
984*4882a593Smuzhiyun ah->supp_cals = IQ_MISMATCH_CAL;
985*4882a593Smuzhiyun return;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun if (AR_SREV_9160_10_OR_LATER(ah)) {
989*4882a593Smuzhiyun if (AR_SREV_9280_20_OR_LATER(ah)) {
990*4882a593Smuzhiyun ah->iq_caldata.calData = &iq_cal_single_sample;
991*4882a593Smuzhiyun ah->adcgain_caldata.calData =
992*4882a593Smuzhiyun &adc_gain_cal_single_sample;
993*4882a593Smuzhiyun ah->adcdc_caldata.calData =
994*4882a593Smuzhiyun &adc_dc_cal_single_sample;
995*4882a593Smuzhiyun } else {
996*4882a593Smuzhiyun ah->iq_caldata.calData = &iq_cal_multi_sample;
997*4882a593Smuzhiyun ah->adcgain_caldata.calData =
998*4882a593Smuzhiyun &adc_gain_cal_multi_sample;
999*4882a593Smuzhiyun ah->adcdc_caldata.calData =
1000*4882a593Smuzhiyun &adc_dc_cal_multi_sample;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (AR_SREV_9287(ah))
1005*4882a593Smuzhiyun ah->supp_cals &= ~ADC_GAIN_CAL;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
ar9002_hw_attach_calib_ops(struct ath_hw * ah)1009*4882a593Smuzhiyun void ar9002_hw_attach_calib_ops(struct ath_hw *ah)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
1012*4882a593Smuzhiyun struct ath_hw_ops *ops = ath9k_hw_ops(ah);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun priv_ops->init_cal_settings = ar9002_hw_init_cal_settings;
1015*4882a593Smuzhiyun priv_ops->init_cal = ar9002_hw_init_cal;
1016*4882a593Smuzhiyun priv_ops->setup_calibration = ar9002_hw_setup_calibration;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun ops->calibrate = ar9002_hw_calibrate;
1019*4882a593Smuzhiyun }
1020