1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2008-2011 Atheros Communications Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun #include "hw-ops.h"
19*4882a593Smuzhiyun #include "../regd.h"
20*4882a593Smuzhiyun #include "ar9002_phy.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* All code below is for AR5008, AR9001, AR9002 */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define AR5008_OFDM_RATES 8
25*4882a593Smuzhiyun #define AR5008_HT_SS_RATES 8
26*4882a593Smuzhiyun #define AR5008_HT_DS_RATES 8
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define AR5008_HT20_SHIFT 16
29*4882a593Smuzhiyun #define AR5008_HT40_SHIFT 24
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define AR5008_11NA_OFDM_SHIFT 0
32*4882a593Smuzhiyun #define AR5008_11NA_HT_SS_SHIFT 8
33*4882a593Smuzhiyun #define AR5008_11NA_HT_DS_SHIFT 16
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define AR5008_11NG_OFDM_SHIFT 4
36*4882a593Smuzhiyun #define AR5008_11NG_HT_SS_SHIFT 12
37*4882a593Smuzhiyun #define AR5008_11NG_HT_DS_SHIFT 20
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun * register values to turn OFDM weak signal detection OFF
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun static const int m1ThreshLow_off = 127;
43*4882a593Smuzhiyun static const int m2ThreshLow_off = 127;
44*4882a593Smuzhiyun static const int m1Thresh_off = 127;
45*4882a593Smuzhiyun static const int m2Thresh_off = 127;
46*4882a593Smuzhiyun static const int m2CountThr_off = 31;
47*4882a593Smuzhiyun static const int m2CountThrLow_off = 63;
48*4882a593Smuzhiyun static const int m1ThreshLowExt_off = 127;
49*4882a593Smuzhiyun static const int m2ThreshLowExt_off = 127;
50*4882a593Smuzhiyun static const int m1ThreshExt_off = 127;
51*4882a593Smuzhiyun static const int m2ThreshExt_off = 127;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const u32 ar5416Bank0[][2] = {
54*4882a593Smuzhiyun /* Addr allmodes */
55*4882a593Smuzhiyun {0x000098b0, 0x1e5795e5},
56*4882a593Smuzhiyun {0x000098e0, 0x02008020},
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const u32 ar5416Bank1[][2] = {
60*4882a593Smuzhiyun /* Addr allmodes */
61*4882a593Smuzhiyun {0x000098b0, 0x02108421},
62*4882a593Smuzhiyun {0x000098ec, 0x00000008},
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static const u32 ar5416Bank2[][2] = {
66*4882a593Smuzhiyun /* Addr allmodes */
67*4882a593Smuzhiyun {0x000098b0, 0x0e73ff17},
68*4882a593Smuzhiyun {0x000098e0, 0x00000420},
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const u32 ar5416Bank3[][3] = {
72*4882a593Smuzhiyun /* Addr 5G 2G */
73*4882a593Smuzhiyun {0x000098f0, 0x01400018, 0x01c00018},
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const u32 ar5416Bank7[][2] = {
77*4882a593Smuzhiyun /* Addr allmodes */
78*4882a593Smuzhiyun {0x0000989c, 0x00000500},
79*4882a593Smuzhiyun {0x0000989c, 0x00000800},
80*4882a593Smuzhiyun {0x000098cc, 0x0000000e},
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const struct ar5416IniArray bank0 = STATIC_INI_ARRAY(ar5416Bank0);
84*4882a593Smuzhiyun static const struct ar5416IniArray bank1 = STATIC_INI_ARRAY(ar5416Bank1);
85*4882a593Smuzhiyun static const struct ar5416IniArray bank2 = STATIC_INI_ARRAY(ar5416Bank2);
86*4882a593Smuzhiyun static const struct ar5416IniArray bank3 = STATIC_INI_ARRAY(ar5416Bank3);
87*4882a593Smuzhiyun static const struct ar5416IniArray bank7 = STATIC_INI_ARRAY(ar5416Bank7);
88*4882a593Smuzhiyun
ar5008_write_bank6(struct ath_hw * ah,unsigned int * writecnt)89*4882a593Smuzhiyun static void ar5008_write_bank6(struct ath_hw *ah, unsigned int *writecnt)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct ar5416IniArray *array = &ah->iniBank6;
92*4882a593Smuzhiyun u32 *data = ah->analogBank6Data;
93*4882a593Smuzhiyun int r;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun for (r = 0; r < array->ia_rows; r++) {
98*4882a593Smuzhiyun REG_WRITE(ah, INI_RA(array, r, 0), data[r]);
99*4882a593Smuzhiyun DO_DELAY(*writecnt);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /**
106*4882a593Smuzhiyun * ar5008_hw_phy_modify_rx_buffer() - perform analog swizzling of parameters
107*4882a593Smuzhiyun * @rfbuf:
108*4882a593Smuzhiyun * @reg32:
109*4882a593Smuzhiyun * @numBits:
110*4882a593Smuzhiyun * @firstBit:
111*4882a593Smuzhiyun * @column:
112*4882a593Smuzhiyun *
113*4882a593Smuzhiyun * Performs analog "swizzling" of parameters into their location.
114*4882a593Smuzhiyun * Used on external AR2133/AR5133 radios.
115*4882a593Smuzhiyun */
ar5008_hw_phy_modify_rx_buffer(u32 * rfBuf,u32 reg32,u32 numBits,u32 firstBit,u32 column)116*4882a593Smuzhiyun static void ar5008_hw_phy_modify_rx_buffer(u32 *rfBuf, u32 reg32,
117*4882a593Smuzhiyun u32 numBits, u32 firstBit,
118*4882a593Smuzhiyun u32 column)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun u32 tmp32, mask, arrayEntry, lastBit;
121*4882a593Smuzhiyun int32_t bitPosition, bitsLeft;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun tmp32 = ath9k_hw_reverse_bits(reg32, numBits);
124*4882a593Smuzhiyun arrayEntry = (firstBit - 1) / 8;
125*4882a593Smuzhiyun bitPosition = (firstBit - 1) % 8;
126*4882a593Smuzhiyun bitsLeft = numBits;
127*4882a593Smuzhiyun while (bitsLeft > 0) {
128*4882a593Smuzhiyun lastBit = (bitPosition + bitsLeft > 8) ?
129*4882a593Smuzhiyun 8 : bitPosition + bitsLeft;
130*4882a593Smuzhiyun mask = (((1 << lastBit) - 1) ^ ((1 << bitPosition) - 1)) <<
131*4882a593Smuzhiyun (column * 8);
132*4882a593Smuzhiyun rfBuf[arrayEntry] &= ~mask;
133*4882a593Smuzhiyun rfBuf[arrayEntry] |= ((tmp32 << bitPosition) <<
134*4882a593Smuzhiyun (column * 8)) & mask;
135*4882a593Smuzhiyun bitsLeft -= 8 - bitPosition;
136*4882a593Smuzhiyun tmp32 = tmp32 >> (8 - bitPosition);
137*4882a593Smuzhiyun bitPosition = 0;
138*4882a593Smuzhiyun arrayEntry++;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun * Fix on 2.4 GHz band for orientation sensitivity issue by increasing
144*4882a593Smuzhiyun * rf_pwd_icsyndiv.
145*4882a593Smuzhiyun *
146*4882a593Smuzhiyun * Theoretical Rules:
147*4882a593Smuzhiyun * if 2 GHz band
148*4882a593Smuzhiyun * if forceBiasAuto
149*4882a593Smuzhiyun * if synth_freq < 2412
150*4882a593Smuzhiyun * bias = 0
151*4882a593Smuzhiyun * else if 2412 <= synth_freq <= 2422
152*4882a593Smuzhiyun * bias = 1
153*4882a593Smuzhiyun * else // synth_freq > 2422
154*4882a593Smuzhiyun * bias = 2
155*4882a593Smuzhiyun * else if forceBias > 0
156*4882a593Smuzhiyun * bias = forceBias & 7
157*4882a593Smuzhiyun * else
158*4882a593Smuzhiyun * no change, use value from ini file
159*4882a593Smuzhiyun * else
160*4882a593Smuzhiyun * no change, invalid band
161*4882a593Smuzhiyun *
162*4882a593Smuzhiyun * 1st Mod:
163*4882a593Smuzhiyun * 2422 also uses value of 2
164*4882a593Smuzhiyun * <approved>
165*4882a593Smuzhiyun *
166*4882a593Smuzhiyun * 2nd Mod:
167*4882a593Smuzhiyun * Less than 2412 uses value of 0, 2412 and above uses value of 2
168*4882a593Smuzhiyun */
ar5008_hw_force_bias(struct ath_hw * ah,u16 synth_freq)169*4882a593Smuzhiyun static void ar5008_hw_force_bias(struct ath_hw *ah, u16 synth_freq)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
172*4882a593Smuzhiyun u32 tmp_reg;
173*4882a593Smuzhiyun int reg_writes = 0;
174*4882a593Smuzhiyun u32 new_bias = 0;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (!AR_SREV_5416(ah) || synth_freq >= 3000)
177*4882a593Smuzhiyun return;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun BUG_ON(AR_SREV_9280_20_OR_LATER(ah));
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (synth_freq < 2412)
182*4882a593Smuzhiyun new_bias = 0;
183*4882a593Smuzhiyun else if (synth_freq < 2422)
184*4882a593Smuzhiyun new_bias = 1;
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun new_bias = 2;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* pre-reverse this field */
189*4882a593Smuzhiyun tmp_reg = ath9k_hw_reverse_bits(new_bias, 3);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun ath_dbg(common, CONFIG, "Force rf_pwd_icsyndiv to %1d on %4d\n",
192*4882a593Smuzhiyun new_bias, synth_freq);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* swizzle rf_pwd_icsyndiv */
195*4882a593Smuzhiyun ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data, tmp_reg, 3, 181, 3);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* write Bank 6 with new params */
198*4882a593Smuzhiyun ar5008_write_bank6(ah, ®_writes);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /**
202*4882a593Smuzhiyun * ar5008_hw_set_channel - tune to a channel on the external AR2133/AR5133 radios
203*4882a593Smuzhiyun * @ah: atheros hardware structure
204*4882a593Smuzhiyun * @chan:
205*4882a593Smuzhiyun *
206*4882a593Smuzhiyun * For the external AR2133/AR5133 radios, takes the MHz channel value and set
207*4882a593Smuzhiyun * the channel value. Assumes writes enabled to analog bus and bank6 register
208*4882a593Smuzhiyun * cache in ah->analogBank6Data.
209*4882a593Smuzhiyun */
ar5008_hw_set_channel(struct ath_hw * ah,struct ath9k_channel * chan)210*4882a593Smuzhiyun static int ar5008_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
213*4882a593Smuzhiyun u32 channelSel = 0;
214*4882a593Smuzhiyun u32 bModeSynth = 0;
215*4882a593Smuzhiyun u32 aModeRefSel = 0;
216*4882a593Smuzhiyun u32 reg32 = 0;
217*4882a593Smuzhiyun u16 freq;
218*4882a593Smuzhiyun struct chan_centers centers;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ath9k_hw_get_channel_centers(ah, chan, ¢ers);
221*4882a593Smuzhiyun freq = centers.synth_center;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (freq < 4800) {
224*4882a593Smuzhiyun u32 txctl;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (((freq - 2192) % 5) == 0) {
227*4882a593Smuzhiyun channelSel = ((freq - 672) * 2 - 3040) / 10;
228*4882a593Smuzhiyun bModeSynth = 0;
229*4882a593Smuzhiyun } else if (((freq - 2224) % 5) == 0) {
230*4882a593Smuzhiyun channelSel = ((freq - 704) * 2 - 3040) / 10;
231*4882a593Smuzhiyun bModeSynth = 1;
232*4882a593Smuzhiyun } else {
233*4882a593Smuzhiyun ath_err(common, "Invalid channel %u MHz\n", freq);
234*4882a593Smuzhiyun return -EINVAL;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun channelSel = (channelSel << 2) & 0xff;
238*4882a593Smuzhiyun channelSel = ath9k_hw_reverse_bits(channelSel, 8);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
241*4882a593Smuzhiyun if (freq == 2484) {
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
244*4882a593Smuzhiyun txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
245*4882a593Smuzhiyun } else {
246*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
247*4882a593Smuzhiyun txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun } else if ((freq % 20) == 0 && freq >= 5120) {
251*4882a593Smuzhiyun channelSel =
252*4882a593Smuzhiyun ath9k_hw_reverse_bits(((freq - 4800) / 20 << 2), 8);
253*4882a593Smuzhiyun aModeRefSel = ath9k_hw_reverse_bits(1, 2);
254*4882a593Smuzhiyun } else if ((freq % 10) == 0) {
255*4882a593Smuzhiyun channelSel =
256*4882a593Smuzhiyun ath9k_hw_reverse_bits(((freq - 4800) / 10 << 1), 8);
257*4882a593Smuzhiyun if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
258*4882a593Smuzhiyun aModeRefSel = ath9k_hw_reverse_bits(2, 2);
259*4882a593Smuzhiyun else
260*4882a593Smuzhiyun aModeRefSel = ath9k_hw_reverse_bits(1, 2);
261*4882a593Smuzhiyun } else if ((freq % 5) == 0) {
262*4882a593Smuzhiyun channelSel = ath9k_hw_reverse_bits((freq - 4800) / 5, 8);
263*4882a593Smuzhiyun aModeRefSel = ath9k_hw_reverse_bits(1, 2);
264*4882a593Smuzhiyun } else {
265*4882a593Smuzhiyun ath_err(common, "Invalid channel %u MHz\n", freq);
266*4882a593Smuzhiyun return -EINVAL;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ar5008_hw_force_bias(ah, freq);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun reg32 =
272*4882a593Smuzhiyun (channelSel << 8) | (aModeRefSel << 2) | (bModeSynth << 1) |
273*4882a593Smuzhiyun (1 << 5) | 0x1;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY(0x37), reg32);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ah->curchan = chan;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
ar5008_hw_cmn_spur_mitigate(struct ath_hw * ah,struct ath9k_channel * chan,int bin)282*4882a593Smuzhiyun void ar5008_hw_cmn_spur_mitigate(struct ath_hw *ah,
283*4882a593Smuzhiyun struct ath9k_channel *chan, int bin)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun int cur_bin;
286*4882a593Smuzhiyun int upper, lower, cur_vit_mask;
287*4882a593Smuzhiyun int i;
288*4882a593Smuzhiyun int8_t mask_m[123] = {0};
289*4882a593Smuzhiyun int8_t mask_p[123] = {0};
290*4882a593Smuzhiyun int8_t mask_amt;
291*4882a593Smuzhiyun int tmp_mask;
292*4882a593Smuzhiyun static const int pilot_mask_reg[4] = {
293*4882a593Smuzhiyun AR_PHY_TIMING7, AR_PHY_TIMING8,
294*4882a593Smuzhiyun AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun static const int chan_mask_reg[4] = {
297*4882a593Smuzhiyun AR_PHY_TIMING9, AR_PHY_TIMING10,
298*4882a593Smuzhiyun AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun static const int inc[4] = { 0, 100, 0, 0 };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun cur_bin = -6000;
303*4882a593Smuzhiyun upper = bin + 100;
304*4882a593Smuzhiyun lower = bin - 100;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
307*4882a593Smuzhiyun int pilot_mask = 0;
308*4882a593Smuzhiyun int chan_mask = 0;
309*4882a593Smuzhiyun int bp = 0;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun for (bp = 0; bp < 30; bp++) {
312*4882a593Smuzhiyun if ((cur_bin > lower) && (cur_bin < upper)) {
313*4882a593Smuzhiyun pilot_mask = pilot_mask | 0x1 << bp;
314*4882a593Smuzhiyun chan_mask = chan_mask | 0x1 << bp;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun cur_bin += 100;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun cur_bin += inc[i];
319*4882a593Smuzhiyun REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
320*4882a593Smuzhiyun REG_WRITE(ah, chan_mask_reg[i], chan_mask);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun cur_vit_mask = 6100;
324*4882a593Smuzhiyun upper = bin + 120;
325*4882a593Smuzhiyun lower = bin - 120;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mask_m); i++) {
328*4882a593Smuzhiyun if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
329*4882a593Smuzhiyun /* workaround for gcc bug #37014 */
330*4882a593Smuzhiyun volatile int tmp_v = abs(cur_vit_mask - bin);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (tmp_v < 75)
333*4882a593Smuzhiyun mask_amt = 1;
334*4882a593Smuzhiyun else
335*4882a593Smuzhiyun mask_amt = 0;
336*4882a593Smuzhiyun if (cur_vit_mask < 0)
337*4882a593Smuzhiyun mask_m[abs(cur_vit_mask / 100)] = mask_amt;
338*4882a593Smuzhiyun else
339*4882a593Smuzhiyun mask_p[cur_vit_mask / 100] = mask_amt;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun cur_vit_mask -= 100;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
345*4882a593Smuzhiyun | (mask_m[48] << 26) | (mask_m[49] << 24)
346*4882a593Smuzhiyun | (mask_m[50] << 22) | (mask_m[51] << 20)
347*4882a593Smuzhiyun | (mask_m[52] << 18) | (mask_m[53] << 16)
348*4882a593Smuzhiyun | (mask_m[54] << 14) | (mask_m[55] << 12)
349*4882a593Smuzhiyun | (mask_m[56] << 10) | (mask_m[57] << 8)
350*4882a593Smuzhiyun | (mask_m[58] << 6) | (mask_m[59] << 4)
351*4882a593Smuzhiyun | (mask_m[60] << 2) | (mask_m[61] << 0);
352*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
353*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun tmp_mask = (mask_m[31] << 28)
356*4882a593Smuzhiyun | (mask_m[32] << 26) | (mask_m[33] << 24)
357*4882a593Smuzhiyun | (mask_m[34] << 22) | (mask_m[35] << 20)
358*4882a593Smuzhiyun | (mask_m[36] << 18) | (mask_m[37] << 16)
359*4882a593Smuzhiyun | (mask_m[48] << 14) | (mask_m[39] << 12)
360*4882a593Smuzhiyun | (mask_m[40] << 10) | (mask_m[41] << 8)
361*4882a593Smuzhiyun | (mask_m[42] << 6) | (mask_m[43] << 4)
362*4882a593Smuzhiyun | (mask_m[44] << 2) | (mask_m[45] << 0);
363*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
364*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
367*4882a593Smuzhiyun | (mask_m[18] << 26) | (mask_m[18] << 24)
368*4882a593Smuzhiyun | (mask_m[20] << 22) | (mask_m[20] << 20)
369*4882a593Smuzhiyun | (mask_m[22] << 18) | (mask_m[22] << 16)
370*4882a593Smuzhiyun | (mask_m[24] << 14) | (mask_m[24] << 12)
371*4882a593Smuzhiyun | (mask_m[25] << 10) | (mask_m[26] << 8)
372*4882a593Smuzhiyun | (mask_m[27] << 6) | (mask_m[28] << 4)
373*4882a593Smuzhiyun | (mask_m[29] << 2) | (mask_m[30] << 0);
374*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
375*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
378*4882a593Smuzhiyun | (mask_m[2] << 26) | (mask_m[3] << 24)
379*4882a593Smuzhiyun | (mask_m[4] << 22) | (mask_m[5] << 20)
380*4882a593Smuzhiyun | (mask_m[6] << 18) | (mask_m[7] << 16)
381*4882a593Smuzhiyun | (mask_m[8] << 14) | (mask_m[9] << 12)
382*4882a593Smuzhiyun | (mask_m[10] << 10) | (mask_m[11] << 8)
383*4882a593Smuzhiyun | (mask_m[12] << 6) | (mask_m[13] << 4)
384*4882a593Smuzhiyun | (mask_m[14] << 2) | (mask_m[15] << 0);
385*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
386*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun tmp_mask = (mask_p[15] << 28)
389*4882a593Smuzhiyun | (mask_p[14] << 26) | (mask_p[13] << 24)
390*4882a593Smuzhiyun | (mask_p[12] << 22) | (mask_p[11] << 20)
391*4882a593Smuzhiyun | (mask_p[10] << 18) | (mask_p[9] << 16)
392*4882a593Smuzhiyun | (mask_p[8] << 14) | (mask_p[7] << 12)
393*4882a593Smuzhiyun | (mask_p[6] << 10) | (mask_p[5] << 8)
394*4882a593Smuzhiyun | (mask_p[4] << 6) | (mask_p[3] << 4)
395*4882a593Smuzhiyun | (mask_p[2] << 2) | (mask_p[1] << 0);
396*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
397*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun tmp_mask = (mask_p[30] << 28)
400*4882a593Smuzhiyun | (mask_p[29] << 26) | (mask_p[28] << 24)
401*4882a593Smuzhiyun | (mask_p[27] << 22) | (mask_p[26] << 20)
402*4882a593Smuzhiyun | (mask_p[25] << 18) | (mask_p[24] << 16)
403*4882a593Smuzhiyun | (mask_p[23] << 14) | (mask_p[22] << 12)
404*4882a593Smuzhiyun | (mask_p[21] << 10) | (mask_p[20] << 8)
405*4882a593Smuzhiyun | (mask_p[19] << 6) | (mask_p[18] << 4)
406*4882a593Smuzhiyun | (mask_p[17] << 2) | (mask_p[16] << 0);
407*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
408*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun tmp_mask = (mask_p[45] << 28)
411*4882a593Smuzhiyun | (mask_p[44] << 26) | (mask_p[43] << 24)
412*4882a593Smuzhiyun | (mask_p[42] << 22) | (mask_p[41] << 20)
413*4882a593Smuzhiyun | (mask_p[40] << 18) | (mask_p[39] << 16)
414*4882a593Smuzhiyun | (mask_p[38] << 14) | (mask_p[37] << 12)
415*4882a593Smuzhiyun | (mask_p[36] << 10) | (mask_p[35] << 8)
416*4882a593Smuzhiyun | (mask_p[34] << 6) | (mask_p[33] << 4)
417*4882a593Smuzhiyun | (mask_p[32] << 2) | (mask_p[31] << 0);
418*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
419*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
422*4882a593Smuzhiyun | (mask_p[59] << 26) | (mask_p[58] << 24)
423*4882a593Smuzhiyun | (mask_p[57] << 22) | (mask_p[56] << 20)
424*4882a593Smuzhiyun | (mask_p[55] << 18) | (mask_p[54] << 16)
425*4882a593Smuzhiyun | (mask_p[53] << 14) | (mask_p[52] << 12)
426*4882a593Smuzhiyun | (mask_p[51] << 10) | (mask_p[50] << 8)
427*4882a593Smuzhiyun | (mask_p[49] << 6) | (mask_p[48] << 4)
428*4882a593Smuzhiyun | (mask_p[47] << 2) | (mask_p[46] << 0);
429*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
430*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /**
434*4882a593Smuzhiyun * ar5008_hw_spur_mitigate - convert baseband spur frequency for external radios
435*4882a593Smuzhiyun * @ah: atheros hardware structure
436*4882a593Smuzhiyun * @chan:
437*4882a593Smuzhiyun *
438*4882a593Smuzhiyun * For non single-chip solutions. Converts to baseband spur frequency given the
439*4882a593Smuzhiyun * input channel frequency and compute register settings below.
440*4882a593Smuzhiyun */
ar5008_hw_spur_mitigate(struct ath_hw * ah,struct ath9k_channel * chan)441*4882a593Smuzhiyun static void ar5008_hw_spur_mitigate(struct ath_hw *ah,
442*4882a593Smuzhiyun struct ath9k_channel *chan)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun int bb_spur = AR_NO_SPUR;
445*4882a593Smuzhiyun int bin;
446*4882a593Smuzhiyun int spur_freq_sd;
447*4882a593Smuzhiyun int spur_delta_phase;
448*4882a593Smuzhiyun int denominator;
449*4882a593Smuzhiyun int tmp, new;
450*4882a593Smuzhiyun int i;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun int cur_bb_spur;
453*4882a593Smuzhiyun bool is2GHz = IS_CHAN_2GHZ(chan);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
456*4882a593Smuzhiyun cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
457*4882a593Smuzhiyun if (AR_NO_SPUR == cur_bb_spur)
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun cur_bb_spur = cur_bb_spur - (chan->channel * 10);
460*4882a593Smuzhiyun if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
461*4882a593Smuzhiyun bb_spur = cur_bb_spur;
462*4882a593Smuzhiyun break;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (AR_NO_SPUR == bb_spur)
467*4882a593Smuzhiyun return;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun bin = bb_spur * 32;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
472*4882a593Smuzhiyun new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
473*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
474*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
475*4882a593Smuzhiyun AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
480*4882a593Smuzhiyun AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
481*4882a593Smuzhiyun AR_PHY_SPUR_REG_MASK_RATE_SELECT |
482*4882a593Smuzhiyun AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
483*4882a593Smuzhiyun SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
484*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_SPUR_REG, new);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun spur_delta_phase = ((bb_spur * 524288) / 100) &
487*4882a593Smuzhiyun AR_PHY_TIMING11_SPUR_DELTA_PHASE;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
490*4882a593Smuzhiyun spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
493*4882a593Smuzhiyun SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
494*4882a593Smuzhiyun SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
495*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_TIMING11, new);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun ar5008_hw_cmn_spur_mitigate(ah, chan, bin);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /**
501*4882a593Smuzhiyun * ar5008_hw_rf_alloc_ext_banks - allocates banks for external radio programming
502*4882a593Smuzhiyun * @ah: atheros hardware structure
503*4882a593Smuzhiyun *
504*4882a593Smuzhiyun * Only required for older devices with external AR2133/AR5133 radios.
505*4882a593Smuzhiyun */
ar5008_hw_rf_alloc_ext_banks(struct ath_hw * ah)506*4882a593Smuzhiyun static int ar5008_hw_rf_alloc_ext_banks(struct ath_hw *ah)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun int size = ah->iniBank6.ia_rows * sizeof(u32);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (AR_SREV_9280_20_OR_LATER(ah))
511*4882a593Smuzhiyun return 0;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun ah->analogBank6Data = devm_kzalloc(ah->dev, size, GFP_KERNEL);
514*4882a593Smuzhiyun if (!ah->analogBank6Data)
515*4882a593Smuzhiyun return -ENOMEM;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* *
522*4882a593Smuzhiyun * ar5008_hw_set_rf_regs - programs rf registers based on EEPROM
523*4882a593Smuzhiyun * @ah: atheros hardware structure
524*4882a593Smuzhiyun * @chan:
525*4882a593Smuzhiyun * @modesIndex:
526*4882a593Smuzhiyun *
527*4882a593Smuzhiyun * Used for the external AR2133/AR5133 radios.
528*4882a593Smuzhiyun *
529*4882a593Smuzhiyun * Reads the EEPROM header info from the device structure and programs
530*4882a593Smuzhiyun * all rf registers. This routine requires access to the analog
531*4882a593Smuzhiyun * rf device. This is not required for single-chip devices.
532*4882a593Smuzhiyun */
ar5008_hw_set_rf_regs(struct ath_hw * ah,struct ath9k_channel * chan,u16 modesIndex)533*4882a593Smuzhiyun static bool ar5008_hw_set_rf_regs(struct ath_hw *ah,
534*4882a593Smuzhiyun struct ath9k_channel *chan,
535*4882a593Smuzhiyun u16 modesIndex)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun u32 eepMinorRev;
538*4882a593Smuzhiyun u32 ob5GHz = 0, db5GHz = 0;
539*4882a593Smuzhiyun u32 ob2GHz = 0, db2GHz = 0;
540*4882a593Smuzhiyun int regWrites = 0;
541*4882a593Smuzhiyun int i;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /*
544*4882a593Smuzhiyun * Software does not need to program bank data
545*4882a593Smuzhiyun * for single chip devices, that is AR9280 or anything
546*4882a593Smuzhiyun * after that.
547*4882a593Smuzhiyun */
548*4882a593Smuzhiyun if (AR_SREV_9280_20_OR_LATER(ah))
549*4882a593Smuzhiyun return true;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* Setup rf parameters */
552*4882a593Smuzhiyun eepMinorRev = ah->eep_ops->get_eeprom_rev(ah);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun for (i = 0; i < ah->iniBank6.ia_rows; i++)
555*4882a593Smuzhiyun ah->analogBank6Data[i] = INI_RA(&ah->iniBank6, i, modesIndex);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* Only the 5 or 2 GHz OB/DB need to be set for a mode */
558*4882a593Smuzhiyun if (eepMinorRev >= 2) {
559*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan)) {
560*4882a593Smuzhiyun ob2GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_2);
561*4882a593Smuzhiyun db2GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_2);
562*4882a593Smuzhiyun ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
563*4882a593Smuzhiyun ob2GHz, 3, 197, 0);
564*4882a593Smuzhiyun ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
565*4882a593Smuzhiyun db2GHz, 3, 194, 0);
566*4882a593Smuzhiyun } else {
567*4882a593Smuzhiyun ob5GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_5);
568*4882a593Smuzhiyun db5GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_5);
569*4882a593Smuzhiyun ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
570*4882a593Smuzhiyun ob5GHz, 3, 203, 0);
571*4882a593Smuzhiyun ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
572*4882a593Smuzhiyun db5GHz, 3, 200, 0);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Write Analog registers */
577*4882a593Smuzhiyun REG_WRITE_ARRAY(&bank0, 1, regWrites);
578*4882a593Smuzhiyun REG_WRITE_ARRAY(&bank1, 1, regWrites);
579*4882a593Smuzhiyun REG_WRITE_ARRAY(&bank2, 1, regWrites);
580*4882a593Smuzhiyun REG_WRITE_ARRAY(&bank3, modesIndex, regWrites);
581*4882a593Smuzhiyun ar5008_write_bank6(ah, ®Writes);
582*4882a593Smuzhiyun REG_WRITE_ARRAY(&bank7, 1, regWrites);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun return true;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
ar5008_hw_init_bb(struct ath_hw * ah,struct ath9k_channel * chan)587*4882a593Smuzhiyun static void ar5008_hw_init_bb(struct ath_hw *ah,
588*4882a593Smuzhiyun struct ath9k_channel *chan)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun u32 synthDelay;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun ath9k_hw_synth_delay(ah, chan, synthDelay);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
ar5008_hw_init_chain_masks(struct ath_hw * ah)599*4882a593Smuzhiyun static void ar5008_hw_init_chain_masks(struct ath_hw *ah)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun int rx_chainmask, tx_chainmask;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun rx_chainmask = ah->rxchainmask;
604*4882a593Smuzhiyun tx_chainmask = ah->txchainmask;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun switch (rx_chainmask) {
608*4882a593Smuzhiyun case 0x5:
609*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
610*4882a593Smuzhiyun AR_PHY_SWAP_ALT_CHAIN);
611*4882a593Smuzhiyun fallthrough;
612*4882a593Smuzhiyun case 0x3:
613*4882a593Smuzhiyun if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
614*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
615*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
616*4882a593Smuzhiyun break;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun fallthrough;
619*4882a593Smuzhiyun case 0x1:
620*4882a593Smuzhiyun case 0x2:
621*4882a593Smuzhiyun case 0x7:
622*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
623*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
624*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun default:
627*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (tx_chainmask == 0x5) {
636*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
637*4882a593Smuzhiyun AR_PHY_SWAP_ALT_CHAIN);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun if (AR_SREV_9100(ah))
640*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
641*4882a593Smuzhiyun REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
ar5008_hw_override_ini(struct ath_hw * ah,struct ath9k_channel * chan)644*4882a593Smuzhiyun static void ar5008_hw_override_ini(struct ath_hw *ah,
645*4882a593Smuzhiyun struct ath9k_channel *chan)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun u32 val;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /*
650*4882a593Smuzhiyun * Set the RX_ABORT and RX_DIS and clear if off only after
651*4882a593Smuzhiyun * RXE is set for MAC. This prevents frames with corrupted
652*4882a593Smuzhiyun * descriptor status.
653*4882a593Smuzhiyun */
654*4882a593Smuzhiyun REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun if (AR_SREV_9280_20_OR_LATER(ah)) {
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun * For AR9280 and above, there is a new feature that allows
659*4882a593Smuzhiyun * Multicast search based on both MAC Address and Key ID.
660*4882a593Smuzhiyun * By default, this feature is enabled. But since the driver
661*4882a593Smuzhiyun * is not using this feature, we switch it off; otherwise
662*4882a593Smuzhiyun * multicast search based on MAC addr only will fail.
663*4882a593Smuzhiyun */
664*4882a593Smuzhiyun val = REG_READ(ah, AR_PCU_MISC_MODE2) &
665*4882a593Smuzhiyun (~AR_ADHOC_MCAST_KEYID_ENABLE);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (!AR_SREV_9271(ah))
668*4882a593Smuzhiyun val &= ~AR_PCU_MISC_MODE2_HWWAR1;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (AR_SREV_9287_11_OR_LATER(ah))
671*4882a593Smuzhiyun val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun val |= AR_PCU_MISC_MODE2_CFP_IGNORE;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (AR_SREV_9280_20_OR_LATER(ah))
679*4882a593Smuzhiyun return;
680*4882a593Smuzhiyun /*
681*4882a593Smuzhiyun * Disable BB clock gating
682*4882a593Smuzhiyun * Necessary to avoid issues on AR5416 2.0
683*4882a593Smuzhiyun */
684*4882a593Smuzhiyun REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /*
687*4882a593Smuzhiyun * Disable RIFS search on some chips to avoid baseband
688*4882a593Smuzhiyun * hang issues.
689*4882a593Smuzhiyun */
690*4882a593Smuzhiyun if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
691*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS);
692*4882a593Smuzhiyun val &= ~AR_PHY_RIFS_INIT_DELAY;
693*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS, val);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
ar5008_hw_set_channel_regs(struct ath_hw * ah,struct ath9k_channel * chan)697*4882a593Smuzhiyun static void ar5008_hw_set_channel_regs(struct ath_hw *ah,
698*4882a593Smuzhiyun struct ath9k_channel *chan)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun u32 phymode;
701*4882a593Smuzhiyun u32 enableDacFifo = 0;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (AR_SREV_9285_12_OR_LATER(ah))
704*4882a593Smuzhiyun enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
705*4882a593Smuzhiyun AR_PHY_FC_ENABLE_DAC_FIFO);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
708*4882a593Smuzhiyun | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (IS_CHAN_HT40(chan)) {
711*4882a593Smuzhiyun phymode |= AR_PHY_FC_DYN2040_EN;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (IS_CHAN_HT40PLUS(chan))
714*4882a593Smuzhiyun phymode |= AR_PHY_FC_DYN2040_PRI_CH;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
718*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_TURBO, phymode);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* This function do only REG_WRITE, so
721*4882a593Smuzhiyun * we can include it to REGWRITE_BUFFER. */
722*4882a593Smuzhiyun ath9k_hw_set11nmac2040(ah, chan);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
725*4882a593Smuzhiyun REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun
ar5008_hw_process_ini(struct ath_hw * ah,struct ath9k_channel * chan)731*4882a593Smuzhiyun static int ar5008_hw_process_ini(struct ath_hw *ah,
732*4882a593Smuzhiyun struct ath9k_channel *chan)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
735*4882a593Smuzhiyun int i, regWrites = 0;
736*4882a593Smuzhiyun u32 modesIndex, freqIndex;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun if (IS_CHAN_5GHZ(chan)) {
739*4882a593Smuzhiyun freqIndex = 1;
740*4882a593Smuzhiyun modesIndex = IS_CHAN_HT40(chan) ? 2 : 1;
741*4882a593Smuzhiyun } else {
742*4882a593Smuzhiyun freqIndex = 2;
743*4882a593Smuzhiyun modesIndex = IS_CHAN_HT40(chan) ? 3 : 4;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /*
747*4882a593Smuzhiyun * Set correct baseband to analog shift setting to
748*4882a593Smuzhiyun * access analog chips.
749*4882a593Smuzhiyun */
750*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY(0), 0x00000007);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* Write ADDAC shifts */
753*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
754*4882a593Smuzhiyun if (ah->eep_ops->set_addac)
755*4882a593Smuzhiyun ah->eep_ops->set_addac(ah, chan);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
758*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun for (i = 0; i < ah->iniModes.ia_rows; i++) {
763*4882a593Smuzhiyun u32 reg = INI_RA(&ah->iniModes, i, 0);
764*4882a593Smuzhiyun u32 val = INI_RA(&ah->iniModes, i, modesIndex);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (reg == AR_AN_TOP2 && ah->need_an_top2_fixup)
767*4882a593Smuzhiyun val &= ~AR_AN_TOP2_PWDCLKIND;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun REG_WRITE(ah, reg, val);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if (reg >= 0x7800 && reg < 0x78a0
772*4882a593Smuzhiyun && ah->config.analog_shiftreg
773*4882a593Smuzhiyun && (common->bus_ops->ath_bus_type != ATH_USB)) {
774*4882a593Smuzhiyun udelay(100);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun DO_DELAY(regWrites);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (AR_SREV_9280(ah) || AR_SREV_9287_11_OR_LATER(ah))
783*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
786*4882a593Smuzhiyun AR_SREV_9287_11_OR_LATER(ah))
787*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (AR_SREV_9271_10(ah)) {
790*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN, AR_PHY_SPECTRAL_SCAN_ENA);
791*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_ADC_ON, 0xa);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun ENABLE_REGWRITE_BUFFER(ah);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* Write common array parameters */
797*4882a593Smuzhiyun for (i = 0; i < ah->iniCommon.ia_rows; i++) {
798*4882a593Smuzhiyun u32 reg = INI_RA(&ah->iniCommon, i, 0);
799*4882a593Smuzhiyun u32 val = INI_RA(&ah->iniCommon, i, 1);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun REG_WRITE(ah, reg, val);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (reg >= 0x7800 && reg < 0x78a0
804*4882a593Smuzhiyun && ah->config.analog_shiftreg
805*4882a593Smuzhiyun && (common->bus_ops->ath_bus_type != ATH_USB)) {
806*4882a593Smuzhiyun udelay(100);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun DO_DELAY(regWrites);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun REGWRITE_BUFFER_FLUSH(ah);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniBB_RfGain, freqIndex, regWrites);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (IS_CHAN_A_FAST_CLOCK(ah, chan))
817*4882a593Smuzhiyun REG_WRITE_ARRAY(&ah->iniModesFastClock, modesIndex,
818*4882a593Smuzhiyun regWrites);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun ar5008_hw_override_ini(ah, chan);
821*4882a593Smuzhiyun ar5008_hw_set_channel_regs(ah, chan);
822*4882a593Smuzhiyun ar5008_hw_init_chain_masks(ah);
823*4882a593Smuzhiyun ath9k_olc_init(ah);
824*4882a593Smuzhiyun ath9k_hw_apply_txpower(ah, chan, false);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Write analog registers */
827*4882a593Smuzhiyun if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
828*4882a593Smuzhiyun ath_err(ath9k_hw_common(ah), "ar5416SetRfRegs failed\n");
829*4882a593Smuzhiyun return -EIO;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
ar5008_hw_set_rfmode(struct ath_hw * ah,struct ath9k_channel * chan)835*4882a593Smuzhiyun static void ar5008_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun u32 rfMode = 0;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (chan == NULL)
840*4882a593Smuzhiyun return;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (IS_CHAN_2GHZ(chan))
843*4882a593Smuzhiyun rfMode |= AR_PHY_MODE_DYNAMIC;
844*4882a593Smuzhiyun else
845*4882a593Smuzhiyun rfMode |= AR_PHY_MODE_OFDM;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (!AR_SREV_9280_20_OR_LATER(ah))
848*4882a593Smuzhiyun rfMode |= (IS_CHAN_5GHZ(chan)) ?
849*4882a593Smuzhiyun AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (IS_CHAN_A_FAST_CLOCK(ah, chan))
852*4882a593Smuzhiyun rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_MODE, rfMode);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
ar5008_hw_mark_phy_inactive(struct ath_hw * ah)857*4882a593Smuzhiyun static void ar5008_hw_mark_phy_inactive(struct ath_hw *ah)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
ar5008_hw_set_delta_slope(struct ath_hw * ah,struct ath9k_channel * chan)862*4882a593Smuzhiyun static void ar5008_hw_set_delta_slope(struct ath_hw *ah,
863*4882a593Smuzhiyun struct ath9k_channel *chan)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun u32 coef_scaled, ds_coef_exp, ds_coef_man;
866*4882a593Smuzhiyun u32 clockMhzScaled = 0x64000000;
867*4882a593Smuzhiyun struct chan_centers centers;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (IS_CHAN_HALF_RATE(chan))
870*4882a593Smuzhiyun clockMhzScaled = clockMhzScaled >> 1;
871*4882a593Smuzhiyun else if (IS_CHAN_QUARTER_RATE(chan))
872*4882a593Smuzhiyun clockMhzScaled = clockMhzScaled >> 2;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun ath9k_hw_get_channel_centers(ah, chan, ¢ers);
875*4882a593Smuzhiyun coef_scaled = clockMhzScaled / centers.synth_center;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
878*4882a593Smuzhiyun &ds_coef_exp);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING3,
881*4882a593Smuzhiyun AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
882*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING3,
883*4882a593Smuzhiyun AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun coef_scaled = (9 * coef_scaled) / 10;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
888*4882a593Smuzhiyun &ds_coef_exp);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_HALFGI,
891*4882a593Smuzhiyun AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
892*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_HALFGI,
893*4882a593Smuzhiyun AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
ar5008_hw_rfbus_req(struct ath_hw * ah)896*4882a593Smuzhiyun static bool ar5008_hw_rfbus_req(struct ath_hw *ah)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
899*4882a593Smuzhiyun return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
900*4882a593Smuzhiyun AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
ar5008_hw_rfbus_done(struct ath_hw * ah)903*4882a593Smuzhiyun static void ar5008_hw_rfbus_done(struct ath_hw *ah)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun ath9k_hw_synth_delay(ah, ah->curchan, synthDelay);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
ar5008_restore_chainmask(struct ath_hw * ah)912*4882a593Smuzhiyun static void ar5008_restore_chainmask(struct ath_hw *ah)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun int rx_chainmask = ah->rxchainmask;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
917*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
918*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
ar9160_hw_compute_pll_control(struct ath_hw * ah,struct ath9k_channel * chan)922*4882a593Smuzhiyun static u32 ar9160_hw_compute_pll_control(struct ath_hw *ah,
923*4882a593Smuzhiyun struct ath9k_channel *chan)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun u32 pll;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun if (chan && IS_CHAN_HALF_RATE(chan))
930*4882a593Smuzhiyun pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
931*4882a593Smuzhiyun else if (chan && IS_CHAN_QUARTER_RATE(chan))
932*4882a593Smuzhiyun pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun if (chan && IS_CHAN_5GHZ(chan))
935*4882a593Smuzhiyun pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
936*4882a593Smuzhiyun else
937*4882a593Smuzhiyun pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun return pll;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
ar5008_hw_compute_pll_control(struct ath_hw * ah,struct ath9k_channel * chan)942*4882a593Smuzhiyun static u32 ar5008_hw_compute_pll_control(struct ath_hw *ah,
943*4882a593Smuzhiyun struct ath9k_channel *chan)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun u32 pll;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (chan && IS_CHAN_HALF_RATE(chan))
950*4882a593Smuzhiyun pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
951*4882a593Smuzhiyun else if (chan && IS_CHAN_QUARTER_RATE(chan))
952*4882a593Smuzhiyun pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun if (chan && IS_CHAN_5GHZ(chan))
955*4882a593Smuzhiyun pll |= SM(0xa, AR_RTC_PLL_DIV);
956*4882a593Smuzhiyun else
957*4882a593Smuzhiyun pll |= SM(0xb, AR_RTC_PLL_DIV);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun return pll;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
ar5008_hw_ani_control_new(struct ath_hw * ah,enum ath9k_ani_cmd cmd,int param)962*4882a593Smuzhiyun static bool ar5008_hw_ani_control_new(struct ath_hw *ah,
963*4882a593Smuzhiyun enum ath9k_ani_cmd cmd,
964*4882a593Smuzhiyun int param)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
967*4882a593Smuzhiyun struct ath9k_channel *chan = ah->curchan;
968*4882a593Smuzhiyun struct ar5416AniState *aniState = &ah->ani;
969*4882a593Smuzhiyun s32 value;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun switch (cmd & ah->ani_function) {
972*4882a593Smuzhiyun case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
973*4882a593Smuzhiyun /*
974*4882a593Smuzhiyun * on == 1 means ofdm weak signal detection is ON
975*4882a593Smuzhiyun * on == 1 is the default, for less noise immunity
976*4882a593Smuzhiyun *
977*4882a593Smuzhiyun * on == 0 means ofdm weak signal detection is OFF
978*4882a593Smuzhiyun * on == 0 means more noise imm
979*4882a593Smuzhiyun */
980*4882a593Smuzhiyun u32 on = param ? 1 : 0;
981*4882a593Smuzhiyun /*
982*4882a593Smuzhiyun * make register setting for default
983*4882a593Smuzhiyun * (weak sig detect ON) come from INI file
984*4882a593Smuzhiyun */
985*4882a593Smuzhiyun int m1ThreshLow = on ?
986*4882a593Smuzhiyun aniState->iniDef.m1ThreshLow : m1ThreshLow_off;
987*4882a593Smuzhiyun int m2ThreshLow = on ?
988*4882a593Smuzhiyun aniState->iniDef.m2ThreshLow : m2ThreshLow_off;
989*4882a593Smuzhiyun int m1Thresh = on ?
990*4882a593Smuzhiyun aniState->iniDef.m1Thresh : m1Thresh_off;
991*4882a593Smuzhiyun int m2Thresh = on ?
992*4882a593Smuzhiyun aniState->iniDef.m2Thresh : m2Thresh_off;
993*4882a593Smuzhiyun int m2CountThr = on ?
994*4882a593Smuzhiyun aniState->iniDef.m2CountThr : m2CountThr_off;
995*4882a593Smuzhiyun int m2CountThrLow = on ?
996*4882a593Smuzhiyun aniState->iniDef.m2CountThrLow : m2CountThrLow_off;
997*4882a593Smuzhiyun int m1ThreshLowExt = on ?
998*4882a593Smuzhiyun aniState->iniDef.m1ThreshLowExt : m1ThreshLowExt_off;
999*4882a593Smuzhiyun int m2ThreshLowExt = on ?
1000*4882a593Smuzhiyun aniState->iniDef.m2ThreshLowExt : m2ThreshLowExt_off;
1001*4882a593Smuzhiyun int m1ThreshExt = on ?
1002*4882a593Smuzhiyun aniState->iniDef.m1ThreshExt : m1ThreshExt_off;
1003*4882a593Smuzhiyun int m2ThreshExt = on ?
1004*4882a593Smuzhiyun aniState->iniDef.m2ThreshExt : m2ThreshExt_off;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1007*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
1008*4882a593Smuzhiyun m1ThreshLow);
1009*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1010*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
1011*4882a593Smuzhiyun m2ThreshLow);
1012*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1013*4882a593Smuzhiyun AR_PHY_SFCORR_M1_THRESH, m1Thresh);
1014*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1015*4882a593Smuzhiyun AR_PHY_SFCORR_M2_THRESH, m2Thresh);
1016*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1017*4882a593Smuzhiyun AR_PHY_SFCORR_M2COUNT_THR, m2CountThr);
1018*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1019*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
1020*4882a593Smuzhiyun m2CountThrLow);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1023*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_M1_THRESH_LOW, m1ThreshLowExt);
1024*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1025*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_M2_THRESH_LOW, m2ThreshLowExt);
1026*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1027*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_M1_THRESH, m1ThreshExt);
1028*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1029*4882a593Smuzhiyun AR_PHY_SFCORR_EXT_M2_THRESH, m2ThreshExt);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun if (on)
1032*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
1033*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
1034*4882a593Smuzhiyun else
1035*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
1036*4882a593Smuzhiyun AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun if (on != aniState->ofdmWeakSigDetect) {
1039*4882a593Smuzhiyun ath_dbg(common, ANI,
1040*4882a593Smuzhiyun "** ch %d: ofdm weak signal: %s=>%s\n",
1041*4882a593Smuzhiyun chan->channel,
1042*4882a593Smuzhiyun aniState->ofdmWeakSigDetect ?
1043*4882a593Smuzhiyun "on" : "off",
1044*4882a593Smuzhiyun on ? "on" : "off");
1045*4882a593Smuzhiyun if (on)
1046*4882a593Smuzhiyun ah->stats.ast_ani_ofdmon++;
1047*4882a593Smuzhiyun else
1048*4882a593Smuzhiyun ah->stats.ast_ani_ofdmoff++;
1049*4882a593Smuzhiyun aniState->ofdmWeakSigDetect = on;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun break;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun case ATH9K_ANI_FIRSTEP_LEVEL:{
1054*4882a593Smuzhiyun u32 level = param;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun value = level * 2;
1057*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
1058*4882a593Smuzhiyun AR_PHY_FIND_SIG_FIRSTEP, value);
1059*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
1060*4882a593Smuzhiyun AR_PHY_FIND_SIG_FIRSTEP_LOW, value);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun if (level != aniState->firstepLevel) {
1063*4882a593Smuzhiyun ath_dbg(common, ANI,
1064*4882a593Smuzhiyun "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
1065*4882a593Smuzhiyun chan->channel,
1066*4882a593Smuzhiyun aniState->firstepLevel,
1067*4882a593Smuzhiyun level,
1068*4882a593Smuzhiyun ATH9K_ANI_FIRSTEP_LVL,
1069*4882a593Smuzhiyun value,
1070*4882a593Smuzhiyun aniState->iniDef.firstep);
1071*4882a593Smuzhiyun ath_dbg(common, ANI,
1072*4882a593Smuzhiyun "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
1073*4882a593Smuzhiyun chan->channel,
1074*4882a593Smuzhiyun aniState->firstepLevel,
1075*4882a593Smuzhiyun level,
1076*4882a593Smuzhiyun ATH9K_ANI_FIRSTEP_LVL,
1077*4882a593Smuzhiyun value,
1078*4882a593Smuzhiyun aniState->iniDef.firstepLow);
1079*4882a593Smuzhiyun if (level > aniState->firstepLevel)
1080*4882a593Smuzhiyun ah->stats.ast_ani_stepup++;
1081*4882a593Smuzhiyun else if (level < aniState->firstepLevel)
1082*4882a593Smuzhiyun ah->stats.ast_ani_stepdown++;
1083*4882a593Smuzhiyun aniState->firstepLevel = level;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
1088*4882a593Smuzhiyun u32 level = param;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun value = (level + 1) * 2;
1091*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_TIMING5,
1092*4882a593Smuzhiyun AR_PHY_TIMING5_CYCPWR_THR1, value);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
1095*4882a593Smuzhiyun AR_PHY_EXT_TIMING5_CYCPWR_THR1, value - 1);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (level != aniState->spurImmunityLevel) {
1098*4882a593Smuzhiyun ath_dbg(common, ANI,
1099*4882a593Smuzhiyun "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
1100*4882a593Smuzhiyun chan->channel,
1101*4882a593Smuzhiyun aniState->spurImmunityLevel,
1102*4882a593Smuzhiyun level,
1103*4882a593Smuzhiyun ATH9K_ANI_SPUR_IMMUNE_LVL,
1104*4882a593Smuzhiyun value,
1105*4882a593Smuzhiyun aniState->iniDef.cycpwrThr1);
1106*4882a593Smuzhiyun ath_dbg(common, ANI,
1107*4882a593Smuzhiyun "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
1108*4882a593Smuzhiyun chan->channel,
1109*4882a593Smuzhiyun aniState->spurImmunityLevel,
1110*4882a593Smuzhiyun level,
1111*4882a593Smuzhiyun ATH9K_ANI_SPUR_IMMUNE_LVL,
1112*4882a593Smuzhiyun value,
1113*4882a593Smuzhiyun aniState->iniDef.cycpwrThr1Ext);
1114*4882a593Smuzhiyun if (level > aniState->spurImmunityLevel)
1115*4882a593Smuzhiyun ah->stats.ast_ani_spurup++;
1116*4882a593Smuzhiyun else if (level < aniState->spurImmunityLevel)
1117*4882a593Smuzhiyun ah->stats.ast_ani_spurdown++;
1118*4882a593Smuzhiyun aniState->spurImmunityLevel = level;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun break;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun case ATH9K_ANI_MRC_CCK:
1123*4882a593Smuzhiyun /*
1124*4882a593Smuzhiyun * You should not see this as AR5008, AR9001, AR9002
1125*4882a593Smuzhiyun * does not have hardware support for MRC CCK.
1126*4882a593Smuzhiyun */
1127*4882a593Smuzhiyun WARN_ON(1);
1128*4882a593Smuzhiyun break;
1129*4882a593Smuzhiyun default:
1130*4882a593Smuzhiyun ath_dbg(common, ANI, "invalid cmd %u\n", cmd);
1131*4882a593Smuzhiyun return false;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun ath_dbg(common, ANI,
1135*4882a593Smuzhiyun "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
1136*4882a593Smuzhiyun aniState->spurImmunityLevel,
1137*4882a593Smuzhiyun aniState->ofdmWeakSigDetect ? "on" : "off",
1138*4882a593Smuzhiyun aniState->firstepLevel,
1139*4882a593Smuzhiyun aniState->mrcCCK ? "on" : "off",
1140*4882a593Smuzhiyun aniState->listenTime,
1141*4882a593Smuzhiyun aniState->ofdmPhyErrCount,
1142*4882a593Smuzhiyun aniState->cckPhyErrCount);
1143*4882a593Smuzhiyun return true;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
ar5008_hw_do_getnf(struct ath_hw * ah,int16_t nfarray[NUM_NF_READINGS])1146*4882a593Smuzhiyun static void ar5008_hw_do_getnf(struct ath_hw *ah,
1147*4882a593Smuzhiyun int16_t nfarray[NUM_NF_READINGS])
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun int16_t nf;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun nf = MS(REG_READ(ah, AR_PHY_CCA), AR_PHY_MINCCA_PWR);
1152*4882a593Smuzhiyun nfarray[0] = sign_extend32(nf, 8);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun nf = MS(REG_READ(ah, AR_PHY_CH1_CCA), AR_PHY_CH1_MINCCA_PWR);
1155*4882a593Smuzhiyun nfarray[1] = sign_extend32(nf, 8);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun nf = MS(REG_READ(ah, AR_PHY_CH2_CCA), AR_PHY_CH2_MINCCA_PWR);
1158*4882a593Smuzhiyun nfarray[2] = sign_extend32(nf, 8);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (!IS_CHAN_HT40(ah->curchan))
1161*4882a593Smuzhiyun return;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun nf = MS(REG_READ(ah, AR_PHY_EXT_CCA), AR_PHY_EXT_MINCCA_PWR);
1164*4882a593Smuzhiyun nfarray[3] = sign_extend32(nf, 8);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun nf = MS(REG_READ(ah, AR_PHY_CH1_EXT_CCA), AR_PHY_CH1_EXT_MINCCA_PWR);
1167*4882a593Smuzhiyun nfarray[4] = sign_extend32(nf, 8);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun nf = MS(REG_READ(ah, AR_PHY_CH2_EXT_CCA), AR_PHY_CH2_EXT_MINCCA_PWR);
1170*4882a593Smuzhiyun nfarray[5] = sign_extend32(nf, 8);
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun /*
1174*4882a593Smuzhiyun * Initialize the ANI register values with default (ini) values.
1175*4882a593Smuzhiyun * This routine is called during a (full) hardware reset after
1176*4882a593Smuzhiyun * all the registers are initialised from the INI.
1177*4882a593Smuzhiyun */
ar5008_hw_ani_cache_ini_regs(struct ath_hw * ah)1178*4882a593Smuzhiyun static void ar5008_hw_ani_cache_ini_regs(struct ath_hw *ah)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun struct ath_common *common = ath9k_hw_common(ah);
1181*4882a593Smuzhiyun struct ath9k_channel *chan = ah->curchan;
1182*4882a593Smuzhiyun struct ar5416AniState *aniState = &ah->ani;
1183*4882a593Smuzhiyun struct ath9k_ani_default *iniDef;
1184*4882a593Smuzhiyun u32 val;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun iniDef = &aniState->iniDef;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun ath_dbg(common, ANI, "ver %d.%d opmode %u chan %d Mhz\n",
1189*4882a593Smuzhiyun ah->hw_version.macVersion,
1190*4882a593Smuzhiyun ah->hw_version.macRev,
1191*4882a593Smuzhiyun ah->opmode,
1192*4882a593Smuzhiyun chan->channel);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_SFCORR);
1195*4882a593Smuzhiyun iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
1196*4882a593Smuzhiyun iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
1197*4882a593Smuzhiyun iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_SFCORR_LOW);
1200*4882a593Smuzhiyun iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
1201*4882a593Smuzhiyun iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
1202*4882a593Smuzhiyun iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun val = REG_READ(ah, AR_PHY_SFCORR_EXT);
1205*4882a593Smuzhiyun iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
1206*4882a593Smuzhiyun iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
1207*4882a593Smuzhiyun iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
1208*4882a593Smuzhiyun iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
1209*4882a593Smuzhiyun iniDef->firstep = REG_READ_FIELD(ah,
1210*4882a593Smuzhiyun AR_PHY_FIND_SIG,
1211*4882a593Smuzhiyun AR_PHY_FIND_SIG_FIRSTEP);
1212*4882a593Smuzhiyun iniDef->firstepLow = REG_READ_FIELD(ah,
1213*4882a593Smuzhiyun AR_PHY_FIND_SIG_LOW,
1214*4882a593Smuzhiyun AR_PHY_FIND_SIG_FIRSTEP_LOW);
1215*4882a593Smuzhiyun iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
1216*4882a593Smuzhiyun AR_PHY_TIMING5,
1217*4882a593Smuzhiyun AR_PHY_TIMING5_CYCPWR_THR1);
1218*4882a593Smuzhiyun iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
1219*4882a593Smuzhiyun AR_PHY_EXT_CCA,
1220*4882a593Smuzhiyun AR_PHY_EXT_TIMING5_CYCPWR_THR1);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun /* these levels just got reset to defaults by the INI */
1223*4882a593Smuzhiyun aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
1224*4882a593Smuzhiyun aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
1225*4882a593Smuzhiyun aniState->ofdmWeakSigDetect = true;
1226*4882a593Smuzhiyun aniState->mrcCCK = false; /* not available on pre AR9003 */
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
ar5008_hw_set_nf_limits(struct ath_hw * ah)1229*4882a593Smuzhiyun static void ar5008_hw_set_nf_limits(struct ath_hw *ah)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_2GHZ;
1232*4882a593Smuzhiyun ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_2GHZ;
1233*4882a593Smuzhiyun ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_5416_2GHZ;
1234*4882a593Smuzhiyun ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_5GHZ;
1235*4882a593Smuzhiyun ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_5GHZ;
1236*4882a593Smuzhiyun ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_5416_5GHZ;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
ar5008_hw_set_radar_params(struct ath_hw * ah,struct ath_hw_radar_conf * conf)1239*4882a593Smuzhiyun static void ar5008_hw_set_radar_params(struct ath_hw *ah,
1240*4882a593Smuzhiyun struct ath_hw_radar_conf *conf)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun u32 radar_0 = 0, radar_1;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun if (!conf) {
1245*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
1246*4882a593Smuzhiyun return;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
1250*4882a593Smuzhiyun radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
1251*4882a593Smuzhiyun radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
1252*4882a593Smuzhiyun radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
1253*4882a593Smuzhiyun radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
1254*4882a593Smuzhiyun radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun radar_1 = REG_READ(ah, AR_PHY_RADAR_1);
1257*4882a593Smuzhiyun radar_1 &= ~(AR_PHY_RADAR_1_MAXLEN | AR_PHY_RADAR_1_RELSTEP_THRESH |
1258*4882a593Smuzhiyun AR_PHY_RADAR_1_RELPWR_THRESH);
1259*4882a593Smuzhiyun radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
1260*4882a593Smuzhiyun radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
1261*4882a593Smuzhiyun radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
1262*4882a593Smuzhiyun radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
1263*4882a593Smuzhiyun radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
1266*4882a593Smuzhiyun REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
1267*4882a593Smuzhiyun if (conf->ext_channel)
1268*4882a593Smuzhiyun REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1269*4882a593Smuzhiyun else
1270*4882a593Smuzhiyun REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
ar5008_hw_set_radar_conf(struct ath_hw * ah)1273*4882a593Smuzhiyun static void ar5008_hw_set_radar_conf(struct ath_hw *ah)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun struct ath_hw_radar_conf *conf = &ah->radar_conf;
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun conf->fir_power = -33;
1278*4882a593Smuzhiyun conf->radar_rssi = 20;
1279*4882a593Smuzhiyun conf->pulse_height = 10;
1280*4882a593Smuzhiyun conf->pulse_rssi = 15;
1281*4882a593Smuzhiyun conf->pulse_inband = 15;
1282*4882a593Smuzhiyun conf->pulse_maxlen = 255;
1283*4882a593Smuzhiyun conf->pulse_inband_step = 12;
1284*4882a593Smuzhiyun conf->radar_inband = 8;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
ar5008_hw_init_txpower_cck(struct ath_hw * ah,int16_t * rate_array)1287*4882a593Smuzhiyun static void ar5008_hw_init_txpower_cck(struct ath_hw *ah, int16_t *rate_array)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun #define CCK_DELTA(x) ((OLC_FOR_AR9280_20_LATER) ? max((x) - 2, 0) : (x))
1290*4882a593Smuzhiyun ah->tx_power[0] = CCK_DELTA(rate_array[rate1l]);
1291*4882a593Smuzhiyun ah->tx_power[1] = CCK_DELTA(min(rate_array[rate2l],
1292*4882a593Smuzhiyun rate_array[rate2s]));
1293*4882a593Smuzhiyun ah->tx_power[2] = CCK_DELTA(min(rate_array[rate5_5l],
1294*4882a593Smuzhiyun rate_array[rate5_5s]));
1295*4882a593Smuzhiyun ah->tx_power[3] = CCK_DELTA(min(rate_array[rate11l],
1296*4882a593Smuzhiyun rate_array[rate11s]));
1297*4882a593Smuzhiyun #undef CCK_DELTA
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
ar5008_hw_init_txpower_ofdm(struct ath_hw * ah,int16_t * rate_array,int offset)1300*4882a593Smuzhiyun static void ar5008_hw_init_txpower_ofdm(struct ath_hw *ah, int16_t *rate_array,
1301*4882a593Smuzhiyun int offset)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun int i, idx = 0;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun for (i = offset; i < offset + AR5008_OFDM_RATES; i++) {
1306*4882a593Smuzhiyun ah->tx_power[i] = rate_array[idx];
1307*4882a593Smuzhiyun idx++;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
ar5008_hw_init_txpower_ht(struct ath_hw * ah,int16_t * rate_array,int ss_offset,int ds_offset,bool is_40,int ht40_delta)1311*4882a593Smuzhiyun static void ar5008_hw_init_txpower_ht(struct ath_hw *ah, int16_t *rate_array,
1312*4882a593Smuzhiyun int ss_offset, int ds_offset,
1313*4882a593Smuzhiyun bool is_40, int ht40_delta)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun int i, mcs_idx = (is_40) ? AR5008_HT40_SHIFT : AR5008_HT20_SHIFT;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun for (i = ss_offset; i < ss_offset + AR5008_HT_SS_RATES; i++) {
1318*4882a593Smuzhiyun ah->tx_power[i] = rate_array[mcs_idx] + ht40_delta;
1319*4882a593Smuzhiyun mcs_idx++;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun memcpy(&ah->tx_power[ds_offset], &ah->tx_power[ss_offset],
1322*4882a593Smuzhiyun AR5008_HT_SS_RATES);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
ar5008_hw_init_rate_txpower(struct ath_hw * ah,int16_t * rate_array,struct ath9k_channel * chan,int ht40_delta)1325*4882a593Smuzhiyun void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
1326*4882a593Smuzhiyun struct ath9k_channel *chan, int ht40_delta)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun if (IS_CHAN_5GHZ(chan)) {
1329*4882a593Smuzhiyun ar5008_hw_init_txpower_ofdm(ah, rate_array,
1330*4882a593Smuzhiyun AR5008_11NA_OFDM_SHIFT);
1331*4882a593Smuzhiyun if (IS_CHAN_HT20(chan) || IS_CHAN_HT40(chan)) {
1332*4882a593Smuzhiyun ar5008_hw_init_txpower_ht(ah, rate_array,
1333*4882a593Smuzhiyun AR5008_11NA_HT_SS_SHIFT,
1334*4882a593Smuzhiyun AR5008_11NA_HT_DS_SHIFT,
1335*4882a593Smuzhiyun IS_CHAN_HT40(chan),
1336*4882a593Smuzhiyun ht40_delta);
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun } else {
1339*4882a593Smuzhiyun ar5008_hw_init_txpower_cck(ah, rate_array);
1340*4882a593Smuzhiyun ar5008_hw_init_txpower_ofdm(ah, rate_array,
1341*4882a593Smuzhiyun AR5008_11NG_OFDM_SHIFT);
1342*4882a593Smuzhiyun if (IS_CHAN_HT20(chan) || IS_CHAN_HT40(chan)) {
1343*4882a593Smuzhiyun ar5008_hw_init_txpower_ht(ah, rate_array,
1344*4882a593Smuzhiyun AR5008_11NG_HT_SS_SHIFT,
1345*4882a593Smuzhiyun AR5008_11NG_HT_DS_SHIFT,
1346*4882a593Smuzhiyun IS_CHAN_HT40(chan),
1347*4882a593Smuzhiyun ht40_delta);
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
ar5008_hw_attach_phy_ops(struct ath_hw * ah)1352*4882a593Smuzhiyun int ar5008_hw_attach_phy_ops(struct ath_hw *ah)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
1355*4882a593Smuzhiyun static const u32 ar5416_cca_regs[6] = {
1356*4882a593Smuzhiyun AR_PHY_CCA,
1357*4882a593Smuzhiyun AR_PHY_CH1_CCA,
1358*4882a593Smuzhiyun AR_PHY_CH2_CCA,
1359*4882a593Smuzhiyun AR_PHY_EXT_CCA,
1360*4882a593Smuzhiyun AR_PHY_CH1_EXT_CCA,
1361*4882a593Smuzhiyun AR_PHY_CH2_EXT_CCA
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun int ret;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun ret = ar5008_hw_rf_alloc_ext_banks(ah);
1366*4882a593Smuzhiyun if (ret)
1367*4882a593Smuzhiyun return ret;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun priv_ops->rf_set_freq = ar5008_hw_set_channel;
1370*4882a593Smuzhiyun priv_ops->spur_mitigate_freq = ar5008_hw_spur_mitigate;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun priv_ops->set_rf_regs = ar5008_hw_set_rf_regs;
1373*4882a593Smuzhiyun priv_ops->set_channel_regs = ar5008_hw_set_channel_regs;
1374*4882a593Smuzhiyun priv_ops->init_bb = ar5008_hw_init_bb;
1375*4882a593Smuzhiyun priv_ops->process_ini = ar5008_hw_process_ini;
1376*4882a593Smuzhiyun priv_ops->set_rfmode = ar5008_hw_set_rfmode;
1377*4882a593Smuzhiyun priv_ops->mark_phy_inactive = ar5008_hw_mark_phy_inactive;
1378*4882a593Smuzhiyun priv_ops->set_delta_slope = ar5008_hw_set_delta_slope;
1379*4882a593Smuzhiyun priv_ops->rfbus_req = ar5008_hw_rfbus_req;
1380*4882a593Smuzhiyun priv_ops->rfbus_done = ar5008_hw_rfbus_done;
1381*4882a593Smuzhiyun priv_ops->restore_chainmask = ar5008_restore_chainmask;
1382*4882a593Smuzhiyun priv_ops->do_getnf = ar5008_hw_do_getnf;
1383*4882a593Smuzhiyun priv_ops->set_radar_params = ar5008_hw_set_radar_params;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun priv_ops->ani_control = ar5008_hw_ani_control_new;
1386*4882a593Smuzhiyun priv_ops->ani_cache_ini_regs = ar5008_hw_ani_cache_ini_regs;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
1389*4882a593Smuzhiyun priv_ops->compute_pll_control = ar9160_hw_compute_pll_control;
1390*4882a593Smuzhiyun else
1391*4882a593Smuzhiyun priv_ops->compute_pll_control = ar5008_hw_compute_pll_control;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun ar5008_hw_set_nf_limits(ah);
1394*4882a593Smuzhiyun ar5008_hw_set_radar_conf(ah);
1395*4882a593Smuzhiyun memcpy(ah->nf_regs, ar5416_cca_regs, sizeof(ah->nf_regs));
1396*4882a593Smuzhiyun return 0;
1397*4882a593Smuzhiyun }
1398