1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2004-2010 Atheros Communications Inc. 3*4882a593Smuzhiyun * Copyright (c) 2011 Qualcomm Atheros, Inc. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any 6*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above 7*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #ifndef TARGET_H 19*4882a593Smuzhiyun #define TARGET_H 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define AR6003_BOARD_DATA_SZ 1024 22*4882a593Smuzhiyun #define AR6003_BOARD_EXT_DATA_SZ 768 23*4882a593Smuzhiyun #define AR6003_BOARD_EXT_DATA_SZ_V2 1024 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define AR6004_BOARD_DATA_SZ 6144 26*4882a593Smuzhiyun #define AR6004_BOARD_EXT_DATA_SZ 0 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define RESET_CONTROL_ADDRESS 0x00004000 29*4882a593Smuzhiyun #define RESET_CONTROL_COLD_RST 0x00000100 30*4882a593Smuzhiyun #define RESET_CONTROL_MBOX_RST 0x00000004 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define CPU_CLOCK_STANDARD_S 0 33*4882a593Smuzhiyun #define CPU_CLOCK_STANDARD 0x00000003 34*4882a593Smuzhiyun #define CPU_CLOCK_ADDRESS 0x00000020 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define CLOCK_CONTROL_ADDRESS 0x00000028 37*4882a593Smuzhiyun #define CLOCK_CONTROL_LF_CLK32_S 2 38*4882a593Smuzhiyun #define CLOCK_CONTROL_LF_CLK32 0x00000004 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define SYSTEM_SLEEP_ADDRESS 0x000000c4 41*4882a593Smuzhiyun #define SYSTEM_SLEEP_DISABLE_S 0 42*4882a593Smuzhiyun #define SYSTEM_SLEEP_DISABLE 0x00000001 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define LPO_CAL_ADDRESS 0x000000e0 45*4882a593Smuzhiyun #define LPO_CAL_ENABLE_S 20 46*4882a593Smuzhiyun #define LPO_CAL_ENABLE 0x00100000 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define GPIO_PIN9_ADDRESS 0x0000004c 49*4882a593Smuzhiyun #define GPIO_PIN10_ADDRESS 0x00000050 50*4882a593Smuzhiyun #define GPIO_PIN11_ADDRESS 0x00000054 51*4882a593Smuzhiyun #define GPIO_PIN12_ADDRESS 0x00000058 52*4882a593Smuzhiyun #define GPIO_PIN13_ADDRESS 0x0000005c 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define HOST_INT_STATUS_ADDRESS 0x00000400 55*4882a593Smuzhiyun #define HOST_INT_STATUS_ERROR_S 7 56*4882a593Smuzhiyun #define HOST_INT_STATUS_ERROR 0x00000080 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define HOST_INT_STATUS_CPU_S 6 59*4882a593Smuzhiyun #define HOST_INT_STATUS_CPU 0x00000040 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define HOST_INT_STATUS_COUNTER_S 4 62*4882a593Smuzhiyun #define HOST_INT_STATUS_COUNTER 0x00000010 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define CPU_INT_STATUS_ADDRESS 0x00000401 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define ERROR_INT_STATUS_ADDRESS 0x00000402 67*4882a593Smuzhiyun #define ERROR_INT_STATUS_WAKEUP_S 2 68*4882a593Smuzhiyun #define ERROR_INT_STATUS_WAKEUP 0x00000004 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define ERROR_INT_STATUS_RX_UNDERFLOW_S 1 71*4882a593Smuzhiyun #define ERROR_INT_STATUS_RX_UNDERFLOW 0x00000002 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define ERROR_INT_STATUS_TX_OVERFLOW_S 0 74*4882a593Smuzhiyun #define ERROR_INT_STATUS_TX_OVERFLOW 0x00000001 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define COUNTER_INT_STATUS_ADDRESS 0x00000403 77*4882a593Smuzhiyun #define COUNTER_INT_STATUS_COUNTER_S 0 78*4882a593Smuzhiyun #define COUNTER_INT_STATUS_COUNTER 0x000000ff 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define RX_LOOKAHEAD_VALID_ADDRESS 0x00000405 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define INT_STATUS_ENABLE_ADDRESS 0x00000418 83*4882a593Smuzhiyun #define INT_STATUS_ENABLE_ERROR_S 7 84*4882a593Smuzhiyun #define INT_STATUS_ENABLE_ERROR 0x00000080 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define INT_STATUS_ENABLE_CPU_S 6 87*4882a593Smuzhiyun #define INT_STATUS_ENABLE_CPU 0x00000040 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define INT_STATUS_ENABLE_INT_S 5 90*4882a593Smuzhiyun #define INT_STATUS_ENABLE_INT 0x00000020 91*4882a593Smuzhiyun #define INT_STATUS_ENABLE_COUNTER_S 4 92*4882a593Smuzhiyun #define INT_STATUS_ENABLE_COUNTER 0x00000010 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define INT_STATUS_ENABLE_MBOX_DATA_S 0 95*4882a593Smuzhiyun #define INT_STATUS_ENABLE_MBOX_DATA 0x0000000f 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define CPU_INT_STATUS_ENABLE_ADDRESS 0x00000419 98*4882a593Smuzhiyun #define CPU_INT_STATUS_ENABLE_BIT_S 0 99*4882a593Smuzhiyun #define CPU_INT_STATUS_ENABLE_BIT 0x000000ff 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define ERROR_STATUS_ENABLE_ADDRESS 0x0000041a 102*4882a593Smuzhiyun #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_S 1 103*4882a593Smuzhiyun #define ERROR_STATUS_ENABLE_RX_UNDERFLOW 0x00000002 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define ERROR_STATUS_ENABLE_TX_OVERFLOW_S 0 106*4882a593Smuzhiyun #define ERROR_STATUS_ENABLE_TX_OVERFLOW 0x00000001 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define COUNTER_INT_STATUS_ENABLE_ADDRESS 0x0000041b 109*4882a593Smuzhiyun #define COUNTER_INT_STATUS_ENABLE_BIT_S 0 110*4882a593Smuzhiyun #define COUNTER_INT_STATUS_ENABLE_BIT 0x000000ff 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define COUNT_ADDRESS 0x00000420 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define COUNT_DEC_ADDRESS 0x00000440 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define WINDOW_DATA_ADDRESS 0x00000474 117*4882a593Smuzhiyun #define WINDOW_WRITE_ADDR_ADDRESS 0x00000478 118*4882a593Smuzhiyun #define WINDOW_READ_ADDR_ADDRESS 0x0000047c 119*4882a593Smuzhiyun #define CPU_DBG_SEL_ADDRESS 0x00000483 120*4882a593Smuzhiyun #define CPU_DBG_ADDRESS 0x00000484 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define LOCAL_SCRATCH_ADDRESS 0x000000c0 123*4882a593Smuzhiyun #define ATH6KL_OPTION_SLEEP_DISABLE 0x08 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define RTC_BASE_ADDRESS 0x00004000 126*4882a593Smuzhiyun #define GPIO_BASE_ADDRESS 0x00014000 127*4882a593Smuzhiyun #define MBOX_BASE_ADDRESS 0x00018000 128*4882a593Smuzhiyun #define ANALOG_INTF_BASE_ADDRESS 0x0001c000 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* real name of the register is unknown */ 131*4882a593Smuzhiyun #define ATH6KL_ANALOG_PLL_REGISTER (ANALOG_INTF_BASE_ADDRESS + 0x284) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define SM(f, v) (((v) << f##_S) & f) 134*4882a593Smuzhiyun #define MS(f, v) (((v) & f) >> f##_S) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* 137*4882a593Smuzhiyun * xxx_HOST_INTEREST_ADDRESS is the address in Target RAM of the 138*4882a593Smuzhiyun * host_interest structure. 139*4882a593Smuzhiyun * 140*4882a593Smuzhiyun * Host Interest is shared between Host and Target in order to coordinate 141*4882a593Smuzhiyun * between the two, and is intended to remain constant (with additions only 142*4882a593Smuzhiyun * at the end). 143*4882a593Smuzhiyun */ 144*4882a593Smuzhiyun #define ATH6KL_AR6003_HI_START_ADDR 0x00540600 145*4882a593Smuzhiyun #define ATH6KL_AR6004_HI_START_ADDR 0x00400800 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* 148*4882a593Smuzhiyun * These are items that the Host may need to access 149*4882a593Smuzhiyun * via BMI or via the Diagnostic Window. The position 150*4882a593Smuzhiyun * of items in this structure must remain constant. 151*4882a593Smuzhiyun * across firmware revisions! 152*4882a593Smuzhiyun * 153*4882a593Smuzhiyun * Types for each item must be fixed size across target and host platforms. 154*4882a593Smuzhiyun * The structure is used only to calculate offset for each register with 155*4882a593Smuzhiyun * HI_ITEM() macro, no values are stored to it. 156*4882a593Smuzhiyun * 157*4882a593Smuzhiyun * More items may be added at the end. 158*4882a593Smuzhiyun */ 159*4882a593Smuzhiyun struct host_interest { 160*4882a593Smuzhiyun /* 161*4882a593Smuzhiyun * Pointer to application-defined area, if any. 162*4882a593Smuzhiyun * Set by Target application during startup. 163*4882a593Smuzhiyun */ 164*4882a593Smuzhiyun u32 hi_app_host_interest; /* 0x00 */ 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* Pointer to register dump area, valid after Target crash. */ 167*4882a593Smuzhiyun u32 hi_failure_state; /* 0x04 */ 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* Pointer to debug logging header */ 170*4882a593Smuzhiyun u32 hi_dbglog_hdr; /* 0x08 */ 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun u32 hi_unused1; /* 0x0c */ 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* 175*4882a593Smuzhiyun * General-purpose flag bits, similar to ATH6KL_OPTION_* flags. 176*4882a593Smuzhiyun * Can be used by application rather than by OS. 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun u32 hi_option_flag; /* 0x10 */ 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun * Boolean that determines whether or not to 182*4882a593Smuzhiyun * display messages on the serial port. 183*4882a593Smuzhiyun */ 184*4882a593Smuzhiyun u32 hi_serial_enable; /* 0x14 */ 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* Start address of DataSet index, if any */ 187*4882a593Smuzhiyun u32 hi_dset_list_head; /* 0x18 */ 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* Override Target application start address */ 190*4882a593Smuzhiyun u32 hi_app_start; /* 0x1c */ 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* Clock and voltage tuning */ 193*4882a593Smuzhiyun u32 hi_skip_clock_init; /* 0x20 */ 194*4882a593Smuzhiyun u32 hi_core_clock_setting; /* 0x24 */ 195*4882a593Smuzhiyun u32 hi_cpu_clock_setting; /* 0x28 */ 196*4882a593Smuzhiyun u32 hi_system_sleep_setting; /* 0x2c */ 197*4882a593Smuzhiyun u32 hi_xtal_control_setting; /* 0x30 */ 198*4882a593Smuzhiyun u32 hi_pll_ctrl_setting_24ghz; /* 0x34 */ 199*4882a593Smuzhiyun u32 hi_pll_ctrl_setting_5ghz; /* 0x38 */ 200*4882a593Smuzhiyun u32 hi_ref_voltage_trim_setting; /* 0x3c */ 201*4882a593Smuzhiyun u32 hi_clock_info; /* 0x40 */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* 204*4882a593Smuzhiyun * Flash configuration overrides, used only 205*4882a593Smuzhiyun * when firmware is not executing from flash. 206*4882a593Smuzhiyun * (When using flash, modify the global variables 207*4882a593Smuzhiyun * with equivalent names.) 208*4882a593Smuzhiyun */ 209*4882a593Smuzhiyun u32 hi_bank0_addr_value; /* 0x44 */ 210*4882a593Smuzhiyun u32 hi_bank0_read_value; /* 0x48 */ 211*4882a593Smuzhiyun u32 hi_bank0_write_value; /* 0x4c */ 212*4882a593Smuzhiyun u32 hi_bank0_config_value; /* 0x50 */ 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* Pointer to Board Data */ 215*4882a593Smuzhiyun u32 hi_board_data; /* 0x54 */ 216*4882a593Smuzhiyun u32 hi_board_data_initialized; /* 0x58 */ 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun u32 hi_dset_ram_index_tbl; /* 0x5c */ 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun u32 hi_desired_baud_rate; /* 0x60 */ 221*4882a593Smuzhiyun u32 hi_dbglog_config; /* 0x64 */ 222*4882a593Smuzhiyun u32 hi_end_ram_reserve_sz; /* 0x68 */ 223*4882a593Smuzhiyun u32 hi_mbox_io_block_sz; /* 0x6c */ 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun u32 hi_num_bpatch_streams; /* 0x70 -- unused */ 226*4882a593Smuzhiyun u32 hi_mbox_isr_yield_limit; /* 0x74 */ 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun u32 hi_refclk_hz; /* 0x78 */ 229*4882a593Smuzhiyun u32 hi_ext_clk_detected; /* 0x7c */ 230*4882a593Smuzhiyun u32 hi_dbg_uart_txpin; /* 0x80 */ 231*4882a593Smuzhiyun u32 hi_dbg_uart_rxpin; /* 0x84 */ 232*4882a593Smuzhiyun u32 hi_hci_uart_baud; /* 0x88 */ 233*4882a593Smuzhiyun u32 hi_hci_uart_pin_assignments; /* 0x8C */ 234*4882a593Smuzhiyun /* 235*4882a593Smuzhiyun * NOTE: byte [0] = tx pin, [1] = rx pin, [2] = rts pin, [3] = cts 236*4882a593Smuzhiyun * pin 237*4882a593Smuzhiyun */ 238*4882a593Smuzhiyun u32 hi_hci_uart_baud_scale_val; /* 0x90 */ 239*4882a593Smuzhiyun u32 hi_hci_uart_baud_step_val; /* 0x94 */ 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun u32 hi_allocram_start; /* 0x98 */ 242*4882a593Smuzhiyun u32 hi_allocram_sz; /* 0x9c */ 243*4882a593Smuzhiyun u32 hi_hci_bridge_flags; /* 0xa0 */ 244*4882a593Smuzhiyun u32 hi_hci_uart_support_pins; /* 0xa4 */ 245*4882a593Smuzhiyun /* 246*4882a593Smuzhiyun * NOTE: byte [0] = RESET pin (bit 7 is polarity), 247*4882a593Smuzhiyun * bytes[1]..bytes[3] are for future use 248*4882a593Smuzhiyun */ 249*4882a593Smuzhiyun u32 hi_hci_uart_pwr_mgmt_params; /* 0xa8 */ 250*4882a593Smuzhiyun /* 251*4882a593Smuzhiyun * 0xa8 - [1]: 0 = UART FC active low, 1 = UART FC active high 252*4882a593Smuzhiyun * [31:16]: wakeup timeout in ms 253*4882a593Smuzhiyun */ 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* Pointer to extended board data */ 256*4882a593Smuzhiyun u32 hi_board_ext_data; /* 0xac */ 257*4882a593Smuzhiyun u32 hi_board_ext_data_config; /* 0xb0 */ 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* 260*4882a593Smuzhiyun * Bit [0] : valid 261*4882a593Smuzhiyun * Bit[31:16: size 262*4882a593Smuzhiyun */ 263*4882a593Smuzhiyun /* 264*4882a593Smuzhiyun * hi_reset_flag is used to do some stuff when target reset. 265*4882a593Smuzhiyun * such as restore app_start after warm reset or 266*4882a593Smuzhiyun * preserve host Interest area, or preserve ROM data, literals etc. 267*4882a593Smuzhiyun */ 268*4882a593Smuzhiyun u32 hi_reset_flag; /* 0xb4 */ 269*4882a593Smuzhiyun /* indicate hi_reset_flag is valid */ 270*4882a593Smuzhiyun u32 hi_reset_flag_valid; /* 0xb8 */ 271*4882a593Smuzhiyun u32 hi_hci_uart_pwr_mgmt_params_ext; /* 0xbc */ 272*4882a593Smuzhiyun /* 273*4882a593Smuzhiyun * 0xbc - [31:0]: idle timeout in ms 274*4882a593Smuzhiyun */ 275*4882a593Smuzhiyun /* ACS flags */ 276*4882a593Smuzhiyun u32 hi_acs_flags; /* 0xc0 */ 277*4882a593Smuzhiyun u32 hi_console_flags; /* 0xc4 */ 278*4882a593Smuzhiyun u32 hi_nvram_state; /* 0xc8 */ 279*4882a593Smuzhiyun u32 hi_option_flag2; /* 0xcc */ 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* If non-zero, override values sent to Host in WMI_READY event. */ 282*4882a593Smuzhiyun u32 hi_sw_version_override; /* 0xd0 */ 283*4882a593Smuzhiyun u32 hi_abi_version_override; /* 0xd4 */ 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* 286*4882a593Smuzhiyun * Percentage of high priority RX traffic to total expected RX traffic - 287*4882a593Smuzhiyun * applicable only to ar6004 288*4882a593Smuzhiyun */ 289*4882a593Smuzhiyun u32 hi_hp_rx_traffic_ratio; /* 0xd8 */ 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun /* test applications flags */ 292*4882a593Smuzhiyun u32 hi_test_apps_related; /* 0xdc */ 293*4882a593Smuzhiyun /* location of test script */ 294*4882a593Smuzhiyun u32 hi_ota_testscript; /* 0xe0 */ 295*4882a593Smuzhiyun /* location of CAL data */ 296*4882a593Smuzhiyun u32 hi_cal_data; /* 0xe4 */ 297*4882a593Smuzhiyun /* Number of packet log buffers */ 298*4882a593Smuzhiyun u32 hi_pktlog_num_buffers; /* 0xe8 */ 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun } __packed; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define HI_ITEM(item) offsetof(struct host_interest, item) 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun #define HI_OPTION_MAC_ADDR_METHOD_SHIFT 3 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #define HI_OPTION_FW_MODE_IBSS 0x0 307*4882a593Smuzhiyun #define HI_OPTION_FW_MODE_BSS_STA 0x1 308*4882a593Smuzhiyun #define HI_OPTION_FW_MODE_AP 0x2 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun #define HI_OPTION_FW_SUBMODE_NONE 0x0 311*4882a593Smuzhiyun #define HI_OPTION_FW_SUBMODE_P2PDEV 0x1 312*4882a593Smuzhiyun #define HI_OPTION_FW_SUBMODE_P2PCLIENT 0x2 313*4882a593Smuzhiyun #define HI_OPTION_FW_SUBMODE_P2PGO 0x3 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #define HI_OPTION_NUM_DEV_SHIFT 0x9 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define HI_OPTION_FW_BRIDGE_SHIFT 0x04 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun /* Fw Mode/SubMode Mask 320*4882a593Smuzhiyun |------------------------------------------------------------------------------| 321*4882a593Smuzhiyun | SUB | SUB | SUB | SUB | | | | 322*4882a593Smuzhiyun | MODE[3] | MODE[2] | MODE[1] | MODE[0] | MODE[3] | MODE[2] | MODE[1] | MODE[0| 323*4882a593Smuzhiyun | (2) | (2) | (2) | (2) | (2) | (2) | (2) | (2) 324*4882a593Smuzhiyun |------------------------------------------------------------------------------| 325*4882a593Smuzhiyun */ 326*4882a593Smuzhiyun #define HI_OPTION_FW_MODE_BITS 0x2 327*4882a593Smuzhiyun #define HI_OPTION_FW_MODE_SHIFT 0xC 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #define HI_OPTION_FW_SUBMODE_BITS 0x2 330*4882a593Smuzhiyun #define HI_OPTION_FW_SUBMODE_SHIFT 0x14 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun /* Convert a Target virtual address into a Target physical address */ 333*4882a593Smuzhiyun #define AR6003_VTOP(vaddr) ((vaddr) & 0x001fffff) 334*4882a593Smuzhiyun #define AR6004_VTOP(vaddr) (vaddr) 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #define TARG_VTOP(target_type, vaddr) \ 337*4882a593Smuzhiyun (((target_type) == TARGET_TYPE_AR6003) ? AR6003_VTOP(vaddr) : \ 338*4882a593Smuzhiyun (((target_type) == TARGET_TYPE_AR6004) ? AR6004_VTOP(vaddr) : 0)) 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #define ATH6KL_FWLOG_PAYLOAD_SIZE 1500 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun struct ath6kl_dbglog_buf { 343*4882a593Smuzhiyun __le32 next; 344*4882a593Smuzhiyun __le32 buffer_addr; 345*4882a593Smuzhiyun __le32 bufsize; 346*4882a593Smuzhiyun __le32 length; 347*4882a593Smuzhiyun __le32 count; 348*4882a593Smuzhiyun __le32 free; 349*4882a593Smuzhiyun } __packed; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun struct ath6kl_dbglog_hdr { 352*4882a593Smuzhiyun __le32 dbuf_addr; 353*4882a593Smuzhiyun __le32 dropped; 354*4882a593Smuzhiyun } __packed; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #endif 357