1*4882a593Smuzhiyun
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2011 Atheros Communications Inc.
4*4882a593Smuzhiyun * Copyright (c) 2011-2012 Qualcomm Atheros, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
7*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
8*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/moduleparam.h>
22*4882a593Smuzhiyun #include <linux/errno.h>
23*4882a593Smuzhiyun #include <linux/export.h>
24*4882a593Smuzhiyun #include <linux/of.h>
25*4882a593Smuzhiyun #include <linux/mmc/sdio_func.h>
26*4882a593Smuzhiyun #include <linux/vmalloc.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "core.h"
29*4882a593Smuzhiyun #include "cfg80211.h"
30*4882a593Smuzhiyun #include "target.h"
31*4882a593Smuzhiyun #include "debug.h"
32*4882a593Smuzhiyun #include "hif-ops.h"
33*4882a593Smuzhiyun #include "htc-ops.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const struct ath6kl_hw hw_list[] = {
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun .id = AR6003_HW_2_0_VERSION,
38*4882a593Smuzhiyun .name = "ar6003 hw 2.0",
39*4882a593Smuzhiyun .dataset_patch_addr = 0x57e884,
40*4882a593Smuzhiyun .app_load_addr = 0x543180,
41*4882a593Smuzhiyun .board_ext_data_addr = 0x57e500,
42*4882a593Smuzhiyun .reserved_ram_size = 6912,
43*4882a593Smuzhiyun .refclk_hz = 26000000,
44*4882a593Smuzhiyun .uarttx_pin = 8,
45*4882a593Smuzhiyun .flags = ATH6KL_HW_SDIO_CRC_ERROR_WAR,
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* hw2.0 needs override address hardcoded */
48*4882a593Smuzhiyun .app_start_override_addr = 0x944C00,
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun .fw = {
51*4882a593Smuzhiyun .dir = AR6003_HW_2_0_FW_DIR,
52*4882a593Smuzhiyun .otp = AR6003_HW_2_0_OTP_FILE,
53*4882a593Smuzhiyun .fw = AR6003_HW_2_0_FIRMWARE_FILE,
54*4882a593Smuzhiyun .tcmd = AR6003_HW_2_0_TCMD_FIRMWARE_FILE,
55*4882a593Smuzhiyun .patch = AR6003_HW_2_0_PATCH_FILE,
56*4882a593Smuzhiyun },
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun .fw_board = AR6003_HW_2_0_BOARD_DATA_FILE,
59*4882a593Smuzhiyun .fw_default_board = AR6003_HW_2_0_DEFAULT_BOARD_DATA_FILE,
60*4882a593Smuzhiyun },
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun .id = AR6003_HW_2_1_1_VERSION,
63*4882a593Smuzhiyun .name = "ar6003 hw 2.1.1",
64*4882a593Smuzhiyun .dataset_patch_addr = 0x57ff74,
65*4882a593Smuzhiyun .app_load_addr = 0x1234,
66*4882a593Smuzhiyun .board_ext_data_addr = 0x542330,
67*4882a593Smuzhiyun .reserved_ram_size = 512,
68*4882a593Smuzhiyun .refclk_hz = 26000000,
69*4882a593Smuzhiyun .uarttx_pin = 8,
70*4882a593Smuzhiyun .testscript_addr = 0x57ef74,
71*4882a593Smuzhiyun .flags = ATH6KL_HW_SDIO_CRC_ERROR_WAR,
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun .fw = {
74*4882a593Smuzhiyun .dir = AR6003_HW_2_1_1_FW_DIR,
75*4882a593Smuzhiyun .otp = AR6003_HW_2_1_1_OTP_FILE,
76*4882a593Smuzhiyun .fw = AR6003_HW_2_1_1_FIRMWARE_FILE,
77*4882a593Smuzhiyun .tcmd = AR6003_HW_2_1_1_TCMD_FIRMWARE_FILE,
78*4882a593Smuzhiyun .patch = AR6003_HW_2_1_1_PATCH_FILE,
79*4882a593Smuzhiyun .utf = AR6003_HW_2_1_1_UTF_FIRMWARE_FILE,
80*4882a593Smuzhiyun .testscript = AR6003_HW_2_1_1_TESTSCRIPT_FILE,
81*4882a593Smuzhiyun },
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun .fw_board = AR6003_HW_2_1_1_BOARD_DATA_FILE,
84*4882a593Smuzhiyun .fw_default_board = AR6003_HW_2_1_1_DEFAULT_BOARD_DATA_FILE,
85*4882a593Smuzhiyun },
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun .id = AR6004_HW_1_0_VERSION,
88*4882a593Smuzhiyun .name = "ar6004 hw 1.0",
89*4882a593Smuzhiyun .dataset_patch_addr = 0x57e884,
90*4882a593Smuzhiyun .app_load_addr = 0x1234,
91*4882a593Smuzhiyun .board_ext_data_addr = 0x437000,
92*4882a593Smuzhiyun .reserved_ram_size = 19456,
93*4882a593Smuzhiyun .board_addr = 0x433900,
94*4882a593Smuzhiyun .refclk_hz = 26000000,
95*4882a593Smuzhiyun .uarttx_pin = 11,
96*4882a593Smuzhiyun .flags = 0,
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun .fw = {
99*4882a593Smuzhiyun .dir = AR6004_HW_1_0_FW_DIR,
100*4882a593Smuzhiyun .fw = AR6004_HW_1_0_FIRMWARE_FILE,
101*4882a593Smuzhiyun },
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun .fw_board = AR6004_HW_1_0_BOARD_DATA_FILE,
104*4882a593Smuzhiyun .fw_default_board = AR6004_HW_1_0_DEFAULT_BOARD_DATA_FILE,
105*4882a593Smuzhiyun },
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun .id = AR6004_HW_1_1_VERSION,
108*4882a593Smuzhiyun .name = "ar6004 hw 1.1",
109*4882a593Smuzhiyun .dataset_patch_addr = 0x57e884,
110*4882a593Smuzhiyun .app_load_addr = 0x1234,
111*4882a593Smuzhiyun .board_ext_data_addr = 0x437000,
112*4882a593Smuzhiyun .reserved_ram_size = 11264,
113*4882a593Smuzhiyun .board_addr = 0x43d400,
114*4882a593Smuzhiyun .refclk_hz = 40000000,
115*4882a593Smuzhiyun .uarttx_pin = 11,
116*4882a593Smuzhiyun .flags = 0,
117*4882a593Smuzhiyun .fw = {
118*4882a593Smuzhiyun .dir = AR6004_HW_1_1_FW_DIR,
119*4882a593Smuzhiyun .fw = AR6004_HW_1_1_FIRMWARE_FILE,
120*4882a593Smuzhiyun },
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun .fw_board = AR6004_HW_1_1_BOARD_DATA_FILE,
123*4882a593Smuzhiyun .fw_default_board = AR6004_HW_1_1_DEFAULT_BOARD_DATA_FILE,
124*4882a593Smuzhiyun },
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun .id = AR6004_HW_1_2_VERSION,
127*4882a593Smuzhiyun .name = "ar6004 hw 1.2",
128*4882a593Smuzhiyun .dataset_patch_addr = 0x436ecc,
129*4882a593Smuzhiyun .app_load_addr = 0x1234,
130*4882a593Smuzhiyun .board_ext_data_addr = 0x437000,
131*4882a593Smuzhiyun .reserved_ram_size = 9216,
132*4882a593Smuzhiyun .board_addr = 0x435c00,
133*4882a593Smuzhiyun .refclk_hz = 40000000,
134*4882a593Smuzhiyun .uarttx_pin = 11,
135*4882a593Smuzhiyun .flags = 0,
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun .fw = {
138*4882a593Smuzhiyun .dir = AR6004_HW_1_2_FW_DIR,
139*4882a593Smuzhiyun .fw = AR6004_HW_1_2_FIRMWARE_FILE,
140*4882a593Smuzhiyun },
141*4882a593Smuzhiyun .fw_board = AR6004_HW_1_2_BOARD_DATA_FILE,
142*4882a593Smuzhiyun .fw_default_board = AR6004_HW_1_2_DEFAULT_BOARD_DATA_FILE,
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun .id = AR6004_HW_1_3_VERSION,
146*4882a593Smuzhiyun .name = "ar6004 hw 1.3",
147*4882a593Smuzhiyun .dataset_patch_addr = 0x437860,
148*4882a593Smuzhiyun .app_load_addr = 0x1234,
149*4882a593Smuzhiyun .board_ext_data_addr = 0x437000,
150*4882a593Smuzhiyun .reserved_ram_size = 7168,
151*4882a593Smuzhiyun .board_addr = 0x436400,
152*4882a593Smuzhiyun .refclk_hz = 0,
153*4882a593Smuzhiyun .uarttx_pin = 11,
154*4882a593Smuzhiyun .flags = 0,
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun .fw = {
157*4882a593Smuzhiyun .dir = AR6004_HW_1_3_FW_DIR,
158*4882a593Smuzhiyun .fw = AR6004_HW_1_3_FIRMWARE_FILE,
159*4882a593Smuzhiyun .tcmd = AR6004_HW_1_3_TCMD_FIRMWARE_FILE,
160*4882a593Smuzhiyun .utf = AR6004_HW_1_3_UTF_FIRMWARE_FILE,
161*4882a593Smuzhiyun .testscript = AR6004_HW_1_3_TESTSCRIPT_FILE,
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun .fw_board = AR6004_HW_1_3_BOARD_DATA_FILE,
165*4882a593Smuzhiyun .fw_default_board = AR6004_HW_1_3_DEFAULT_BOARD_DATA_FILE,
166*4882a593Smuzhiyun },
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun .id = AR6004_HW_3_0_VERSION,
169*4882a593Smuzhiyun .name = "ar6004 hw 3.0",
170*4882a593Smuzhiyun .dataset_patch_addr = 0,
171*4882a593Smuzhiyun .app_load_addr = 0x1234,
172*4882a593Smuzhiyun .board_ext_data_addr = 0,
173*4882a593Smuzhiyun .reserved_ram_size = 7168,
174*4882a593Smuzhiyun .board_addr = 0x436400,
175*4882a593Smuzhiyun .testscript_addr = 0,
176*4882a593Smuzhiyun .uarttx_pin = 11,
177*4882a593Smuzhiyun .flags = 0,
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun .fw = {
180*4882a593Smuzhiyun .dir = AR6004_HW_3_0_FW_DIR,
181*4882a593Smuzhiyun .fw = AR6004_HW_3_0_FIRMWARE_FILE,
182*4882a593Smuzhiyun .tcmd = AR6004_HW_3_0_TCMD_FIRMWARE_FILE,
183*4882a593Smuzhiyun .utf = AR6004_HW_3_0_UTF_FIRMWARE_FILE,
184*4882a593Smuzhiyun .testscript = AR6004_HW_3_0_TESTSCRIPT_FILE,
185*4882a593Smuzhiyun },
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun .fw_board = AR6004_HW_3_0_BOARD_DATA_FILE,
188*4882a593Smuzhiyun .fw_default_board = AR6004_HW_3_0_DEFAULT_BOARD_DATA_FILE,
189*4882a593Smuzhiyun },
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * Include definitions here that can be used to tune the WLAN module
194*4882a593Smuzhiyun * behavior. Different customers can tune the behavior as per their needs,
195*4882a593Smuzhiyun * here.
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * This configuration item enable/disable keepalive support.
200*4882a593Smuzhiyun * Keepalive support: In the absence of any data traffic to AP, null
201*4882a593Smuzhiyun * frames will be sent to the AP at periodic interval, to keep the association
202*4882a593Smuzhiyun * active. This configuration item defines the periodic interval.
203*4882a593Smuzhiyun * Use value of zero to disable keepalive support
204*4882a593Smuzhiyun * Default: 60 seconds
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun #define WLAN_CONFIG_KEEP_ALIVE_INTERVAL 60
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun * This configuration item sets the value of disconnect timeout
210*4882a593Smuzhiyun * Firmware delays sending the disconnec event to the host for this
211*4882a593Smuzhiyun * timeout after is gets disconnected from the current AP.
212*4882a593Smuzhiyun * If the firmware successly roams within the disconnect timeout
213*4882a593Smuzhiyun * it sends a new connect event
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun #define WLAN_CONFIG_DISCONNECT_TIMEOUT 10
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun #define ATH6KL_DATA_OFFSET 64
ath6kl_buf_alloc(int size)219*4882a593Smuzhiyun struct sk_buff *ath6kl_buf_alloc(int size)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct sk_buff *skb;
222*4882a593Smuzhiyun u16 reserved;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Add chacheline space at front and back of buffer */
225*4882a593Smuzhiyun reserved = roundup((2 * L1_CACHE_BYTES) + ATH6KL_DATA_OFFSET +
226*4882a593Smuzhiyun sizeof(struct htc_packet) + ATH6KL_HTC_ALIGN_BYTES, 4);
227*4882a593Smuzhiyun skb = dev_alloc_skb(size + reserved);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (skb)
230*4882a593Smuzhiyun skb_reserve(skb, reserved - L1_CACHE_BYTES);
231*4882a593Smuzhiyun return skb;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
ath6kl_init_profile_info(struct ath6kl_vif * vif)234*4882a593Smuzhiyun void ath6kl_init_profile_info(struct ath6kl_vif *vif)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun vif->ssid_len = 0;
237*4882a593Smuzhiyun memset(vif->ssid, 0, sizeof(vif->ssid));
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun vif->dot11_auth_mode = OPEN_AUTH;
240*4882a593Smuzhiyun vif->auth_mode = NONE_AUTH;
241*4882a593Smuzhiyun vif->prwise_crypto = NONE_CRYPT;
242*4882a593Smuzhiyun vif->prwise_crypto_len = 0;
243*4882a593Smuzhiyun vif->grp_crypto = NONE_CRYPT;
244*4882a593Smuzhiyun vif->grp_crypto_len = 0;
245*4882a593Smuzhiyun memset(vif->wep_key_list, 0, sizeof(vif->wep_key_list));
246*4882a593Smuzhiyun memset(vif->req_bssid, 0, sizeof(vif->req_bssid));
247*4882a593Smuzhiyun memset(vif->bssid, 0, sizeof(vif->bssid));
248*4882a593Smuzhiyun vif->bss_ch = 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
ath6kl_set_host_app_area(struct ath6kl * ar)251*4882a593Smuzhiyun static int ath6kl_set_host_app_area(struct ath6kl *ar)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun u32 address, data;
254*4882a593Smuzhiyun struct host_app_area host_app_area;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Fetch the address of the host_app_area_s
257*4882a593Smuzhiyun * instance in the host interest area */
258*4882a593Smuzhiyun address = ath6kl_get_hi_item_addr(ar, HI_ITEM(hi_app_host_interest));
259*4882a593Smuzhiyun address = TARG_VTOP(ar->target_type, address);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (ath6kl_diag_read32(ar, address, &data))
262*4882a593Smuzhiyun return -EIO;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun address = TARG_VTOP(ar->target_type, data);
265*4882a593Smuzhiyun host_app_area.wmi_protocol_ver = cpu_to_le32(WMI_PROTOCOL_VERSION);
266*4882a593Smuzhiyun if (ath6kl_diag_write(ar, address, (u8 *) &host_app_area,
267*4882a593Smuzhiyun sizeof(struct host_app_area)))
268*4882a593Smuzhiyun return -EIO;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
set_ac2_ep_map(struct ath6kl * ar,u8 ac,enum htc_endpoint_id ep)273*4882a593Smuzhiyun static inline void set_ac2_ep_map(struct ath6kl *ar,
274*4882a593Smuzhiyun u8 ac,
275*4882a593Smuzhiyun enum htc_endpoint_id ep)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun ar->ac2ep_map[ac] = ep;
278*4882a593Smuzhiyun ar->ep2ac_map[ep] = ac;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* connect to a service */
ath6kl_connectservice(struct ath6kl * ar,struct htc_service_connect_req * con_req,char * desc)282*4882a593Smuzhiyun static int ath6kl_connectservice(struct ath6kl *ar,
283*4882a593Smuzhiyun struct htc_service_connect_req *con_req,
284*4882a593Smuzhiyun char *desc)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun int status;
287*4882a593Smuzhiyun struct htc_service_connect_resp response;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun memset(&response, 0, sizeof(response));
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun status = ath6kl_htc_conn_service(ar->htc_target, con_req, &response);
292*4882a593Smuzhiyun if (status) {
293*4882a593Smuzhiyun ath6kl_err("failed to connect to %s service status:%d\n",
294*4882a593Smuzhiyun desc, status);
295*4882a593Smuzhiyun return status;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun switch (con_req->svc_id) {
299*4882a593Smuzhiyun case WMI_CONTROL_SVC:
300*4882a593Smuzhiyun if (test_bit(WMI_ENABLED, &ar->flag))
301*4882a593Smuzhiyun ath6kl_wmi_set_control_ep(ar->wmi, response.endpoint);
302*4882a593Smuzhiyun ar->ctrl_ep = response.endpoint;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case WMI_DATA_BE_SVC:
305*4882a593Smuzhiyun set_ac2_ep_map(ar, WMM_AC_BE, response.endpoint);
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun case WMI_DATA_BK_SVC:
308*4882a593Smuzhiyun set_ac2_ep_map(ar, WMM_AC_BK, response.endpoint);
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun case WMI_DATA_VI_SVC:
311*4882a593Smuzhiyun set_ac2_ep_map(ar, WMM_AC_VI, response.endpoint);
312*4882a593Smuzhiyun break;
313*4882a593Smuzhiyun case WMI_DATA_VO_SVC:
314*4882a593Smuzhiyun set_ac2_ep_map(ar, WMM_AC_VO, response.endpoint);
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun default:
317*4882a593Smuzhiyun ath6kl_err("service id is not mapped %d\n", con_req->svc_id);
318*4882a593Smuzhiyun return -EINVAL;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
ath6kl_init_service_ep(struct ath6kl * ar)324*4882a593Smuzhiyun static int ath6kl_init_service_ep(struct ath6kl *ar)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct htc_service_connect_req connect;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun memset(&connect, 0, sizeof(connect));
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* these fields are the same for all service endpoints */
331*4882a593Smuzhiyun connect.ep_cb.tx_comp_multi = ath6kl_tx_complete;
332*4882a593Smuzhiyun connect.ep_cb.rx = ath6kl_rx;
333*4882a593Smuzhiyun connect.ep_cb.rx_refill = ath6kl_rx_refill;
334*4882a593Smuzhiyun connect.ep_cb.tx_full = ath6kl_tx_queue_full;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * Set the max queue depth so that our ath6kl_tx_queue_full handler
338*4882a593Smuzhiyun * gets called.
339*4882a593Smuzhiyun */
340*4882a593Smuzhiyun connect.max_txq_depth = MAX_DEFAULT_SEND_QUEUE_DEPTH;
341*4882a593Smuzhiyun connect.ep_cb.rx_refill_thresh = ATH6KL_MAX_RX_BUFFERS / 4;
342*4882a593Smuzhiyun if (!connect.ep_cb.rx_refill_thresh)
343*4882a593Smuzhiyun connect.ep_cb.rx_refill_thresh++;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* connect to control service */
346*4882a593Smuzhiyun connect.svc_id = WMI_CONTROL_SVC;
347*4882a593Smuzhiyun if (ath6kl_connectservice(ar, &connect, "WMI CONTROL"))
348*4882a593Smuzhiyun return -EIO;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun connect.flags |= HTC_FLGS_TX_BNDL_PAD_EN;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun * Limit the HTC message size on the send path, although e can
354*4882a593Smuzhiyun * receive A-MSDU frames of 4K, we will only send ethernet-sized
355*4882a593Smuzhiyun * (802.3) frames on the send path.
356*4882a593Smuzhiyun */
357*4882a593Smuzhiyun connect.max_rxmsg_sz = WMI_MAX_TX_DATA_FRAME_LENGTH;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * To reduce the amount of committed memory for larger A_MSDU
361*4882a593Smuzhiyun * frames, use the recv-alloc threshold mechanism for larger
362*4882a593Smuzhiyun * packets.
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun connect.ep_cb.rx_alloc_thresh = ATH6KL_BUFFER_SIZE;
365*4882a593Smuzhiyun connect.ep_cb.rx_allocthresh = ath6kl_alloc_amsdu_rxbuf;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun * For the remaining data services set the connection flag to
369*4882a593Smuzhiyun * reduce dribbling, if configured to do so.
370*4882a593Smuzhiyun */
371*4882a593Smuzhiyun connect.conn_flags |= HTC_CONN_FLGS_REDUCE_CRED_DRIB;
372*4882a593Smuzhiyun connect.conn_flags &= ~HTC_CONN_FLGS_THRESH_MASK;
373*4882a593Smuzhiyun connect.conn_flags |= HTC_CONN_FLGS_THRESH_LVL_HALF;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun connect.svc_id = WMI_DATA_BE_SVC;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (ath6kl_connectservice(ar, &connect, "WMI DATA BE"))
378*4882a593Smuzhiyun return -EIO;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* connect to back-ground map this to WMI LOW_PRI */
381*4882a593Smuzhiyun connect.svc_id = WMI_DATA_BK_SVC;
382*4882a593Smuzhiyun if (ath6kl_connectservice(ar, &connect, "WMI DATA BK"))
383*4882a593Smuzhiyun return -EIO;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* connect to Video service, map this to HI PRI */
386*4882a593Smuzhiyun connect.svc_id = WMI_DATA_VI_SVC;
387*4882a593Smuzhiyun if (ath6kl_connectservice(ar, &connect, "WMI DATA VI"))
388*4882a593Smuzhiyun return -EIO;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun * Connect to VO service, this is currently not mapped to a WMI
392*4882a593Smuzhiyun * priority stream due to historical reasons. WMI originally
393*4882a593Smuzhiyun * defined 3 priorities over 3 mailboxes We can change this when
394*4882a593Smuzhiyun * WMI is reworked so that priorities are not dependent on
395*4882a593Smuzhiyun * mailboxes.
396*4882a593Smuzhiyun */
397*4882a593Smuzhiyun connect.svc_id = WMI_DATA_VO_SVC;
398*4882a593Smuzhiyun if (ath6kl_connectservice(ar, &connect, "WMI DATA VO"))
399*4882a593Smuzhiyun return -EIO;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
ath6kl_init_control_info(struct ath6kl_vif * vif)404*4882a593Smuzhiyun void ath6kl_init_control_info(struct ath6kl_vif *vif)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun ath6kl_init_profile_info(vif);
407*4882a593Smuzhiyun vif->def_txkey_index = 0;
408*4882a593Smuzhiyun memset(vif->wep_key_list, 0, sizeof(vif->wep_key_list));
409*4882a593Smuzhiyun vif->ch_hint = 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /*
413*4882a593Smuzhiyun * Set HTC/Mbox operational parameters, this can only be called when the
414*4882a593Smuzhiyun * target is in the BMI phase.
415*4882a593Smuzhiyun */
ath6kl_set_htc_params(struct ath6kl * ar,u32 mbox_isr_yield_val,u8 htc_ctrl_buf)416*4882a593Smuzhiyun static int ath6kl_set_htc_params(struct ath6kl *ar, u32 mbox_isr_yield_val,
417*4882a593Smuzhiyun u8 htc_ctrl_buf)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun int status;
420*4882a593Smuzhiyun u32 blk_size;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun blk_size = ar->mbox_info.block_size;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (htc_ctrl_buf)
425*4882a593Smuzhiyun blk_size |= ((u32)htc_ctrl_buf) << 16;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* set the host interest area for the block size */
428*4882a593Smuzhiyun status = ath6kl_bmi_write_hi32(ar, hi_mbox_io_block_sz, blk_size);
429*4882a593Smuzhiyun if (status) {
430*4882a593Smuzhiyun ath6kl_err("bmi_write_memory for IO block size failed\n");
431*4882a593Smuzhiyun goto out;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_TRC, "block size set: %d (target addr:0x%X)\n",
435*4882a593Smuzhiyun blk_size,
436*4882a593Smuzhiyun ath6kl_get_hi_item_addr(ar, HI_ITEM(hi_mbox_io_block_sz)));
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (mbox_isr_yield_val) {
439*4882a593Smuzhiyun /* set the host interest area for the mbox ISR yield limit */
440*4882a593Smuzhiyun status = ath6kl_bmi_write_hi32(ar, hi_mbox_isr_yield_limit,
441*4882a593Smuzhiyun mbox_isr_yield_val);
442*4882a593Smuzhiyun if (status) {
443*4882a593Smuzhiyun ath6kl_err("bmi_write_memory for yield limit failed\n");
444*4882a593Smuzhiyun goto out;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun out:
449*4882a593Smuzhiyun return status;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
ath6kl_target_config_wlan_params(struct ath6kl * ar,int idx)452*4882a593Smuzhiyun static int ath6kl_target_config_wlan_params(struct ath6kl *ar, int idx)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun int ret;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /*
457*4882a593Smuzhiyun * Configure the device for rx dot11 header rules. "0,0" are the
458*4882a593Smuzhiyun * default values. Required if checksum offload is needed. Set
459*4882a593Smuzhiyun * RxMetaVersion to 2.
460*4882a593Smuzhiyun */
461*4882a593Smuzhiyun ret = ath6kl_wmi_set_rx_frame_format_cmd(ar->wmi, idx,
462*4882a593Smuzhiyun ar->rx_meta_ver, 0, 0);
463*4882a593Smuzhiyun if (ret) {
464*4882a593Smuzhiyun ath6kl_err("unable to set the rx frame format: %d\n", ret);
465*4882a593Smuzhiyun return ret;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (ar->conf_flags & ATH6KL_CONF_IGNORE_PS_FAIL_EVT_IN_SCAN) {
469*4882a593Smuzhiyun ret = ath6kl_wmi_pmparams_cmd(ar->wmi, idx, 0, 1, 0, 0, 1,
470*4882a593Smuzhiyun IGNORE_PS_FAIL_DURING_SCAN);
471*4882a593Smuzhiyun if (ret) {
472*4882a593Smuzhiyun ath6kl_err("unable to set power save fail event policy: %d\n",
473*4882a593Smuzhiyun ret);
474*4882a593Smuzhiyun return ret;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (!(ar->conf_flags & ATH6KL_CONF_IGNORE_ERP_BARKER)) {
479*4882a593Smuzhiyun ret = ath6kl_wmi_set_lpreamble_cmd(ar->wmi, idx, 0,
480*4882a593Smuzhiyun WMI_FOLLOW_BARKER_IN_ERP);
481*4882a593Smuzhiyun if (ret) {
482*4882a593Smuzhiyun ath6kl_err("unable to set barker preamble policy: %d\n",
483*4882a593Smuzhiyun ret);
484*4882a593Smuzhiyun return ret;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ret = ath6kl_wmi_set_keepalive_cmd(ar->wmi, idx,
489*4882a593Smuzhiyun WLAN_CONFIG_KEEP_ALIVE_INTERVAL);
490*4882a593Smuzhiyun if (ret) {
491*4882a593Smuzhiyun ath6kl_err("unable to set keep alive interval: %d\n", ret);
492*4882a593Smuzhiyun return ret;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun ret = ath6kl_wmi_disctimeout_cmd(ar->wmi, idx,
496*4882a593Smuzhiyun WLAN_CONFIG_DISCONNECT_TIMEOUT);
497*4882a593Smuzhiyun if (ret) {
498*4882a593Smuzhiyun ath6kl_err("unable to set disconnect timeout: %d\n", ret);
499*4882a593Smuzhiyun return ret;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (!(ar->conf_flags & ATH6KL_CONF_ENABLE_TX_BURST)) {
503*4882a593Smuzhiyun ret = ath6kl_wmi_set_wmm_txop(ar->wmi, idx, WMI_TXOP_DISABLED);
504*4882a593Smuzhiyun if (ret) {
505*4882a593Smuzhiyun ath6kl_err("unable to set txop bursting: %d\n", ret);
506*4882a593Smuzhiyun return ret;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (ar->p2p && (ar->vif_max == 1 || idx)) {
511*4882a593Smuzhiyun ret = ath6kl_wmi_info_req_cmd(ar->wmi, idx,
512*4882a593Smuzhiyun P2P_FLAG_CAPABILITIES_REQ |
513*4882a593Smuzhiyun P2P_FLAG_MACADDR_REQ |
514*4882a593Smuzhiyun P2P_FLAG_HMODEL_REQ);
515*4882a593Smuzhiyun if (ret) {
516*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_TRC,
517*4882a593Smuzhiyun "failed to request P2P capabilities (%d) - assuming P2P not supported\n",
518*4882a593Smuzhiyun ret);
519*4882a593Smuzhiyun ar->p2p = false;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun if (ar->p2p && (ar->vif_max == 1 || idx)) {
524*4882a593Smuzhiyun /* Enable Probe Request reporting for P2P */
525*4882a593Smuzhiyun ret = ath6kl_wmi_probe_report_req_cmd(ar->wmi, idx, true);
526*4882a593Smuzhiyun if (ret) {
527*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_TRC,
528*4882a593Smuzhiyun "failed to enable Probe Request reporting (%d)\n",
529*4882a593Smuzhiyun ret);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun return ret;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
ath6kl_configure_target(struct ath6kl * ar)536*4882a593Smuzhiyun int ath6kl_configure_target(struct ath6kl *ar)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun u32 param, ram_reserved_size;
539*4882a593Smuzhiyun u8 fw_iftype, fw_mode = 0, fw_submode = 0;
540*4882a593Smuzhiyun int i, status;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun param = !!(ar->conf_flags & ATH6KL_CONF_UART_DEBUG);
543*4882a593Smuzhiyun if (ath6kl_bmi_write_hi32(ar, hi_serial_enable, param)) {
544*4882a593Smuzhiyun ath6kl_err("bmi_write_memory for uart debug failed\n");
545*4882a593Smuzhiyun return -EIO;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /*
549*4882a593Smuzhiyun * Note: Even though the firmware interface type is
550*4882a593Smuzhiyun * chosen as BSS_STA for all three interfaces, can
551*4882a593Smuzhiyun * be configured to IBSS/AP as long as the fw submode
552*4882a593Smuzhiyun * remains normal mode (0 - AP, STA and IBSS). But
553*4882a593Smuzhiyun * due to an target assert in firmware only one interface is
554*4882a593Smuzhiyun * configured for now.
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun fw_iftype = HI_OPTION_FW_MODE_BSS_STA;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun for (i = 0; i < ar->vif_max; i++)
559*4882a593Smuzhiyun fw_mode |= fw_iftype << (i * HI_OPTION_FW_MODE_BITS);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun * Submodes when fw does not support dynamic interface
563*4882a593Smuzhiyun * switching:
564*4882a593Smuzhiyun * vif[0] - AP/STA/IBSS
565*4882a593Smuzhiyun * vif[1] - "P2P dev"/"P2P GO"/"P2P Client"
566*4882a593Smuzhiyun * vif[2] - "P2P dev"/"P2P GO"/"P2P Client"
567*4882a593Smuzhiyun * Otherwise, All the interface are initialized to p2p dev.
568*4882a593Smuzhiyun */
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (test_bit(ATH6KL_FW_CAPABILITY_STA_P2PDEV_DUPLEX,
571*4882a593Smuzhiyun ar->fw_capabilities)) {
572*4882a593Smuzhiyun for (i = 0; i < ar->vif_max; i++)
573*4882a593Smuzhiyun fw_submode |= HI_OPTION_FW_SUBMODE_P2PDEV <<
574*4882a593Smuzhiyun (i * HI_OPTION_FW_SUBMODE_BITS);
575*4882a593Smuzhiyun } else {
576*4882a593Smuzhiyun for (i = 0; i < ar->max_norm_iface; i++)
577*4882a593Smuzhiyun fw_submode |= HI_OPTION_FW_SUBMODE_NONE <<
578*4882a593Smuzhiyun (i * HI_OPTION_FW_SUBMODE_BITS);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun for (i = ar->max_norm_iface; i < ar->vif_max; i++)
581*4882a593Smuzhiyun fw_submode |= HI_OPTION_FW_SUBMODE_P2PDEV <<
582*4882a593Smuzhiyun (i * HI_OPTION_FW_SUBMODE_BITS);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (ar->p2p && ar->vif_max == 1)
585*4882a593Smuzhiyun fw_submode = HI_OPTION_FW_SUBMODE_P2PDEV;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (ath6kl_bmi_write_hi32(ar, hi_app_host_interest,
589*4882a593Smuzhiyun HTC_PROTOCOL_VERSION) != 0) {
590*4882a593Smuzhiyun ath6kl_err("bmi_write_memory for htc version failed\n");
591*4882a593Smuzhiyun return -EIO;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* set the firmware mode to STA/IBSS/AP */
595*4882a593Smuzhiyun param = 0;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (ath6kl_bmi_read_hi32(ar, hi_option_flag, ¶m) != 0) {
598*4882a593Smuzhiyun ath6kl_err("bmi_read_memory for setting fwmode failed\n");
599*4882a593Smuzhiyun return -EIO;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun param |= (ar->vif_max << HI_OPTION_NUM_DEV_SHIFT);
603*4882a593Smuzhiyun param |= fw_mode << HI_OPTION_FW_MODE_SHIFT;
604*4882a593Smuzhiyun param |= fw_submode << HI_OPTION_FW_SUBMODE_SHIFT;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun param |= (0 << HI_OPTION_MAC_ADDR_METHOD_SHIFT);
607*4882a593Smuzhiyun param |= (0 << HI_OPTION_FW_BRIDGE_SHIFT);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (ath6kl_bmi_write_hi32(ar, hi_option_flag, param) != 0) {
610*4882a593Smuzhiyun ath6kl_err("bmi_write_memory for setting fwmode failed\n");
611*4882a593Smuzhiyun return -EIO;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_TRC, "firmware mode set\n");
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /*
617*4882a593Smuzhiyun * Hardcode the address use for the extended board data
618*4882a593Smuzhiyun * Ideally this should be pre-allocate by the OS at boot time
619*4882a593Smuzhiyun * But since it is a new feature and board data is loaded
620*4882a593Smuzhiyun * at init time, we have to workaround this from host.
621*4882a593Smuzhiyun * It is difficult to patch the firmware boot code,
622*4882a593Smuzhiyun * but possible in theory.
623*4882a593Smuzhiyun */
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if ((ar->target_type == TARGET_TYPE_AR6003) ||
626*4882a593Smuzhiyun (ar->version.target_ver == AR6004_HW_1_3_VERSION) ||
627*4882a593Smuzhiyun (ar->version.target_ver == AR6004_HW_3_0_VERSION)) {
628*4882a593Smuzhiyun param = ar->hw.board_ext_data_addr;
629*4882a593Smuzhiyun ram_reserved_size = ar->hw.reserved_ram_size;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (ath6kl_bmi_write_hi32(ar, hi_board_ext_data, param) != 0) {
632*4882a593Smuzhiyun ath6kl_err("bmi_write_memory for hi_board_ext_data failed\n");
633*4882a593Smuzhiyun return -EIO;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (ath6kl_bmi_write_hi32(ar, hi_end_ram_reserve_sz,
637*4882a593Smuzhiyun ram_reserved_size) != 0) {
638*4882a593Smuzhiyun ath6kl_err("bmi_write_memory for hi_end_ram_reserve_sz failed\n");
639*4882a593Smuzhiyun return -EIO;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* set the block size for the target */
644*4882a593Smuzhiyun if (ath6kl_set_htc_params(ar, MBOX_YIELD_LIMIT, 0))
645*4882a593Smuzhiyun /* use default number of control buffers */
646*4882a593Smuzhiyun return -EIO;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* Configure GPIO AR600x UART */
649*4882a593Smuzhiyun status = ath6kl_bmi_write_hi32(ar, hi_dbg_uart_txpin,
650*4882a593Smuzhiyun ar->hw.uarttx_pin);
651*4882a593Smuzhiyun if (status)
652*4882a593Smuzhiyun return status;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* Only set the baud rate if we're actually doing debug */
655*4882a593Smuzhiyun if (ar->conf_flags & ATH6KL_CONF_UART_DEBUG) {
656*4882a593Smuzhiyun status = ath6kl_bmi_write_hi32(ar, hi_desired_baud_rate,
657*4882a593Smuzhiyun ar->hw.uarttx_rate);
658*4882a593Smuzhiyun if (status)
659*4882a593Smuzhiyun return status;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* Configure target refclk_hz */
663*4882a593Smuzhiyun if (ar->hw.refclk_hz != 0) {
664*4882a593Smuzhiyun status = ath6kl_bmi_write_hi32(ar, hi_refclk_hz,
665*4882a593Smuzhiyun ar->hw.refclk_hz);
666*4882a593Smuzhiyun if (status)
667*4882a593Smuzhiyun return status;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* firmware upload */
ath6kl_get_fw(struct ath6kl * ar,const char * filename,u8 ** fw,size_t * fw_len)674*4882a593Smuzhiyun static int ath6kl_get_fw(struct ath6kl *ar, const char *filename,
675*4882a593Smuzhiyun u8 **fw, size_t *fw_len)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun const struct firmware *fw_entry;
678*4882a593Smuzhiyun int ret;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun ret = request_firmware(&fw_entry, filename, ar->dev);
681*4882a593Smuzhiyun if (ret)
682*4882a593Smuzhiyun return ret;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun *fw_len = fw_entry->size;
685*4882a593Smuzhiyun *fw = kmemdup(fw_entry->data, fw_entry->size, GFP_KERNEL);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (*fw == NULL)
688*4882a593Smuzhiyun ret = -ENOMEM;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun release_firmware(fw_entry);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun return ret;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun #ifdef CONFIG_OF
696*4882a593Smuzhiyun /*
697*4882a593Smuzhiyun * Check the device tree for a board-id and use it to construct
698*4882a593Smuzhiyun * the pathname to the firmware file. Used (for now) to find a
699*4882a593Smuzhiyun * fallback to the "bdata.bin" file--typically a symlink to the
700*4882a593Smuzhiyun * appropriate board-specific file.
701*4882a593Smuzhiyun */
check_device_tree(struct ath6kl * ar)702*4882a593Smuzhiyun static bool check_device_tree(struct ath6kl *ar)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun static const char *board_id_prop = "atheros,board-id";
705*4882a593Smuzhiyun struct device_node *node;
706*4882a593Smuzhiyun char board_filename[64];
707*4882a593Smuzhiyun const char *board_id;
708*4882a593Smuzhiyun int ret;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun for_each_compatible_node(node, NULL, "atheros,ath6kl") {
711*4882a593Smuzhiyun board_id = of_get_property(node, board_id_prop, NULL);
712*4882a593Smuzhiyun if (board_id == NULL) {
713*4882a593Smuzhiyun ath6kl_warn("No \"%s\" property on %pOFn node.\n",
714*4882a593Smuzhiyun board_id_prop, node);
715*4882a593Smuzhiyun continue;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun snprintf(board_filename, sizeof(board_filename),
718*4882a593Smuzhiyun "%s/bdata.%s.bin", ar->hw.fw.dir, board_id);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun ret = ath6kl_get_fw(ar, board_filename, &ar->fw_board,
721*4882a593Smuzhiyun &ar->fw_board_len);
722*4882a593Smuzhiyun if (ret) {
723*4882a593Smuzhiyun ath6kl_err("Failed to get DT board file %s: %d\n",
724*4882a593Smuzhiyun board_filename, ret);
725*4882a593Smuzhiyun continue;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun of_node_put(node);
728*4882a593Smuzhiyun return true;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun return false;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun #else
check_device_tree(struct ath6kl * ar)733*4882a593Smuzhiyun static bool check_device_tree(struct ath6kl *ar)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun return false;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun #endif /* CONFIG_OF */
738*4882a593Smuzhiyun
ath6kl_fetch_board_file(struct ath6kl * ar)739*4882a593Smuzhiyun static int ath6kl_fetch_board_file(struct ath6kl *ar)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun const char *filename;
742*4882a593Smuzhiyun int ret;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun if (ar->fw_board != NULL)
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (WARN_ON(ar->hw.fw_board == NULL))
748*4882a593Smuzhiyun return -EINVAL;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun filename = ar->hw.fw_board;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun ret = ath6kl_get_fw(ar, filename, &ar->fw_board,
753*4882a593Smuzhiyun &ar->fw_board_len);
754*4882a593Smuzhiyun if (ret == 0) {
755*4882a593Smuzhiyun /* managed to get proper board file */
756*4882a593Smuzhiyun return 0;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (check_device_tree(ar)) {
760*4882a593Smuzhiyun /* got board file from device tree */
761*4882a593Smuzhiyun return 0;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* there was no proper board file, try to use default instead */
765*4882a593Smuzhiyun ath6kl_warn("Failed to get board file %s (%d), trying to find default board file.\n",
766*4882a593Smuzhiyun filename, ret);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun filename = ar->hw.fw_default_board;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun ret = ath6kl_get_fw(ar, filename, &ar->fw_board,
771*4882a593Smuzhiyun &ar->fw_board_len);
772*4882a593Smuzhiyun if (ret) {
773*4882a593Smuzhiyun ath6kl_err("Failed to get default board file %s: %d\n",
774*4882a593Smuzhiyun filename, ret);
775*4882a593Smuzhiyun return ret;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun ath6kl_warn("WARNING! No proper board file was not found, instead using a default board file.\n");
779*4882a593Smuzhiyun ath6kl_warn("Most likely your hardware won't work as specified. Install correct board file!\n");
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
ath6kl_fetch_otp_file(struct ath6kl * ar)784*4882a593Smuzhiyun static int ath6kl_fetch_otp_file(struct ath6kl *ar)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun char filename[100];
787*4882a593Smuzhiyun int ret;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (ar->fw_otp != NULL)
790*4882a593Smuzhiyun return 0;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun if (ar->hw.fw.otp == NULL) {
793*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
794*4882a593Smuzhiyun "no OTP file configured for this hw\n");
795*4882a593Smuzhiyun return 0;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun snprintf(filename, sizeof(filename), "%s/%s",
799*4882a593Smuzhiyun ar->hw.fw.dir, ar->hw.fw.otp);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun ret = ath6kl_get_fw(ar, filename, &ar->fw_otp,
802*4882a593Smuzhiyun &ar->fw_otp_len);
803*4882a593Smuzhiyun if (ret) {
804*4882a593Smuzhiyun ath6kl_err("Failed to get OTP file %s: %d\n",
805*4882a593Smuzhiyun filename, ret);
806*4882a593Smuzhiyun return ret;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
ath6kl_fetch_testmode_file(struct ath6kl * ar)812*4882a593Smuzhiyun static int ath6kl_fetch_testmode_file(struct ath6kl *ar)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun char filename[100];
815*4882a593Smuzhiyun int ret;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (ar->testmode == 0)
818*4882a593Smuzhiyun return 0;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "testmode %d\n", ar->testmode);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun if (ar->testmode == 2) {
823*4882a593Smuzhiyun if (ar->hw.fw.utf == NULL) {
824*4882a593Smuzhiyun ath6kl_warn("testmode 2 not supported\n");
825*4882a593Smuzhiyun return -EOPNOTSUPP;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun snprintf(filename, sizeof(filename), "%s/%s",
829*4882a593Smuzhiyun ar->hw.fw.dir, ar->hw.fw.utf);
830*4882a593Smuzhiyun } else {
831*4882a593Smuzhiyun if (ar->hw.fw.tcmd == NULL) {
832*4882a593Smuzhiyun ath6kl_warn("testmode 1 not supported\n");
833*4882a593Smuzhiyun return -EOPNOTSUPP;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun snprintf(filename, sizeof(filename), "%s/%s",
837*4882a593Smuzhiyun ar->hw.fw.dir, ar->hw.fw.tcmd);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun set_bit(TESTMODE, &ar->flag);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun ret = ath6kl_get_fw(ar, filename, &ar->fw, &ar->fw_len);
843*4882a593Smuzhiyun if (ret) {
844*4882a593Smuzhiyun ath6kl_err("Failed to get testmode %d firmware file %s: %d\n",
845*4882a593Smuzhiyun ar->testmode, filename, ret);
846*4882a593Smuzhiyun return ret;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun return 0;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
ath6kl_fetch_fw_file(struct ath6kl * ar)852*4882a593Smuzhiyun static int ath6kl_fetch_fw_file(struct ath6kl *ar)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun char filename[100];
855*4882a593Smuzhiyun int ret;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun if (ar->fw != NULL)
858*4882a593Smuzhiyun return 0;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* FIXME: remove WARN_ON() as we won't support FW API 1 for long */
861*4882a593Smuzhiyun if (WARN_ON(ar->hw.fw.fw == NULL))
862*4882a593Smuzhiyun return -EINVAL;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun snprintf(filename, sizeof(filename), "%s/%s",
865*4882a593Smuzhiyun ar->hw.fw.dir, ar->hw.fw.fw);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ret = ath6kl_get_fw(ar, filename, &ar->fw, &ar->fw_len);
868*4882a593Smuzhiyun if (ret) {
869*4882a593Smuzhiyun ath6kl_err("Failed to get firmware file %s: %d\n",
870*4882a593Smuzhiyun filename, ret);
871*4882a593Smuzhiyun return ret;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun return 0;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
ath6kl_fetch_patch_file(struct ath6kl * ar)877*4882a593Smuzhiyun static int ath6kl_fetch_patch_file(struct ath6kl *ar)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun char filename[100];
880*4882a593Smuzhiyun int ret;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (ar->fw_patch != NULL)
883*4882a593Smuzhiyun return 0;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (ar->hw.fw.patch == NULL)
886*4882a593Smuzhiyun return 0;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun snprintf(filename, sizeof(filename), "%s/%s",
889*4882a593Smuzhiyun ar->hw.fw.dir, ar->hw.fw.patch);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun ret = ath6kl_get_fw(ar, filename, &ar->fw_patch,
892*4882a593Smuzhiyun &ar->fw_patch_len);
893*4882a593Smuzhiyun if (ret) {
894*4882a593Smuzhiyun ath6kl_err("Failed to get patch file %s: %d\n",
895*4882a593Smuzhiyun filename, ret);
896*4882a593Smuzhiyun return ret;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
ath6kl_fetch_testscript_file(struct ath6kl * ar)902*4882a593Smuzhiyun static int ath6kl_fetch_testscript_file(struct ath6kl *ar)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun char filename[100];
905*4882a593Smuzhiyun int ret;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (ar->testmode != 2)
908*4882a593Smuzhiyun return 0;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (ar->fw_testscript != NULL)
911*4882a593Smuzhiyun return 0;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (ar->hw.fw.testscript == NULL)
914*4882a593Smuzhiyun return 0;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun snprintf(filename, sizeof(filename), "%s/%s",
917*4882a593Smuzhiyun ar->hw.fw.dir, ar->hw.fw.testscript);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun ret = ath6kl_get_fw(ar, filename, &ar->fw_testscript,
920*4882a593Smuzhiyun &ar->fw_testscript_len);
921*4882a593Smuzhiyun if (ret) {
922*4882a593Smuzhiyun ath6kl_err("Failed to get testscript file %s: %d\n",
923*4882a593Smuzhiyun filename, ret);
924*4882a593Smuzhiyun return ret;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun return 0;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
ath6kl_fetch_fw_api1(struct ath6kl * ar)930*4882a593Smuzhiyun static int ath6kl_fetch_fw_api1(struct ath6kl *ar)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun int ret;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun ret = ath6kl_fetch_otp_file(ar);
935*4882a593Smuzhiyun if (ret)
936*4882a593Smuzhiyun return ret;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun ret = ath6kl_fetch_fw_file(ar);
939*4882a593Smuzhiyun if (ret)
940*4882a593Smuzhiyun return ret;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun ret = ath6kl_fetch_patch_file(ar);
943*4882a593Smuzhiyun if (ret)
944*4882a593Smuzhiyun return ret;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun ret = ath6kl_fetch_testscript_file(ar);
947*4882a593Smuzhiyun if (ret)
948*4882a593Smuzhiyun return ret;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun return 0;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
ath6kl_fetch_fw_apin(struct ath6kl * ar,const char * name)953*4882a593Smuzhiyun static int ath6kl_fetch_fw_apin(struct ath6kl *ar, const char *name)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun size_t magic_len, len, ie_len;
956*4882a593Smuzhiyun const struct firmware *fw;
957*4882a593Smuzhiyun struct ath6kl_fw_ie *hdr;
958*4882a593Smuzhiyun char filename[100];
959*4882a593Smuzhiyun const u8 *data;
960*4882a593Smuzhiyun int ret, ie_id, i, index, bit;
961*4882a593Smuzhiyun __le32 *val;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun snprintf(filename, sizeof(filename), "%s/%s", ar->hw.fw.dir, name);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun ret = request_firmware(&fw, filename, ar->dev);
966*4882a593Smuzhiyun if (ret) {
967*4882a593Smuzhiyun ath6kl_err("Failed request firmware, rv: %d\n", ret);
968*4882a593Smuzhiyun return ret;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun data = fw->data;
972*4882a593Smuzhiyun len = fw->size;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* magic also includes the null byte, check that as well */
975*4882a593Smuzhiyun magic_len = strlen(ATH6KL_FIRMWARE_MAGIC) + 1;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun if (len < magic_len) {
978*4882a593Smuzhiyun ath6kl_err("Magic length is invalid, len: %zd magic_len: %zd\n",
979*4882a593Smuzhiyun len, magic_len);
980*4882a593Smuzhiyun ret = -EINVAL;
981*4882a593Smuzhiyun goto out;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun if (memcmp(data, ATH6KL_FIRMWARE_MAGIC, magic_len) != 0) {
985*4882a593Smuzhiyun ath6kl_err("Magic is invalid, magic_len: %zd\n",
986*4882a593Smuzhiyun magic_len);
987*4882a593Smuzhiyun ret = -EINVAL;
988*4882a593Smuzhiyun goto out;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun len -= magic_len;
992*4882a593Smuzhiyun data += magic_len;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun /* loop elements */
995*4882a593Smuzhiyun while (len > sizeof(struct ath6kl_fw_ie)) {
996*4882a593Smuzhiyun /* hdr is unaligned! */
997*4882a593Smuzhiyun hdr = (struct ath6kl_fw_ie *) data;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun ie_id = le32_to_cpup(&hdr->id);
1000*4882a593Smuzhiyun ie_len = le32_to_cpup(&hdr->len);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun len -= sizeof(*hdr);
1003*4882a593Smuzhiyun data += sizeof(*hdr);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "ie-id: %d len: %zd (0x%zx)\n",
1006*4882a593Smuzhiyun ie_id, ie_len, ie_len);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun if (len < ie_len) {
1009*4882a593Smuzhiyun ath6kl_err("IE len is invalid, len: %zd ie_len: %zd ie-id: %d\n",
1010*4882a593Smuzhiyun len, ie_len, ie_id);
1011*4882a593Smuzhiyun ret = -EINVAL;
1012*4882a593Smuzhiyun goto out;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun switch (ie_id) {
1016*4882a593Smuzhiyun case ATH6KL_FW_IE_FW_VERSION:
1017*4882a593Smuzhiyun strlcpy(ar->wiphy->fw_version, data,
1018*4882a593Smuzhiyun min(sizeof(ar->wiphy->fw_version), ie_len+1));
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1021*4882a593Smuzhiyun "found fw version %s\n",
1022*4882a593Smuzhiyun ar->wiphy->fw_version);
1023*4882a593Smuzhiyun break;
1024*4882a593Smuzhiyun case ATH6KL_FW_IE_OTP_IMAGE:
1025*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "found otp image ie (%zd B)\n",
1026*4882a593Smuzhiyun ie_len);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun ar->fw_otp = kmemdup(data, ie_len, GFP_KERNEL);
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (ar->fw_otp == NULL) {
1031*4882a593Smuzhiyun ath6kl_err("fw_otp cannot be allocated\n");
1032*4882a593Smuzhiyun ret = -ENOMEM;
1033*4882a593Smuzhiyun goto out;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun ar->fw_otp_len = ie_len;
1037*4882a593Smuzhiyun break;
1038*4882a593Smuzhiyun case ATH6KL_FW_IE_FW_IMAGE:
1039*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "found fw image ie (%zd B)\n",
1040*4882a593Smuzhiyun ie_len);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* in testmode we already might have a fw file */
1043*4882a593Smuzhiyun if (ar->fw != NULL)
1044*4882a593Smuzhiyun break;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun ar->fw = vmalloc(ie_len);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (ar->fw == NULL) {
1049*4882a593Smuzhiyun ath6kl_err("fw storage cannot be allocated, len: %zd\n", ie_len);
1050*4882a593Smuzhiyun ret = -ENOMEM;
1051*4882a593Smuzhiyun goto out;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun memcpy(ar->fw, data, ie_len);
1055*4882a593Smuzhiyun ar->fw_len = ie_len;
1056*4882a593Smuzhiyun break;
1057*4882a593Smuzhiyun case ATH6KL_FW_IE_PATCH_IMAGE:
1058*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "found patch image ie (%zd B)\n",
1059*4882a593Smuzhiyun ie_len);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun ar->fw_patch = kmemdup(data, ie_len, GFP_KERNEL);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun if (ar->fw_patch == NULL) {
1064*4882a593Smuzhiyun ath6kl_err("fw_patch storage cannot be allocated, len: %zd\n", ie_len);
1065*4882a593Smuzhiyun ret = -ENOMEM;
1066*4882a593Smuzhiyun goto out;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun ar->fw_patch_len = ie_len;
1070*4882a593Smuzhiyun break;
1071*4882a593Smuzhiyun case ATH6KL_FW_IE_RESERVED_RAM_SIZE:
1072*4882a593Smuzhiyun val = (__le32 *) data;
1073*4882a593Smuzhiyun ar->hw.reserved_ram_size = le32_to_cpup(val);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1076*4882a593Smuzhiyun "found reserved ram size ie %d\n",
1077*4882a593Smuzhiyun ar->hw.reserved_ram_size);
1078*4882a593Smuzhiyun break;
1079*4882a593Smuzhiyun case ATH6KL_FW_IE_CAPABILITIES:
1080*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1081*4882a593Smuzhiyun "found firmware capabilities ie (%zd B)\n",
1082*4882a593Smuzhiyun ie_len);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun for (i = 0; i < ATH6KL_FW_CAPABILITY_MAX; i++) {
1085*4882a593Smuzhiyun index = i / 8;
1086*4882a593Smuzhiyun bit = i % 8;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (index == ie_len)
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun if (data[index] & (1 << bit))
1092*4882a593Smuzhiyun __set_bit(i, ar->fw_capabilities);
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun ath6kl_dbg_dump(ATH6KL_DBG_BOOT, "capabilities", "",
1096*4882a593Smuzhiyun ar->fw_capabilities,
1097*4882a593Smuzhiyun sizeof(ar->fw_capabilities));
1098*4882a593Smuzhiyun break;
1099*4882a593Smuzhiyun case ATH6KL_FW_IE_PATCH_ADDR:
1100*4882a593Smuzhiyun if (ie_len != sizeof(*val))
1101*4882a593Smuzhiyun break;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun val = (__le32 *) data;
1104*4882a593Smuzhiyun ar->hw.dataset_patch_addr = le32_to_cpup(val);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1107*4882a593Smuzhiyun "found patch address ie 0x%x\n",
1108*4882a593Smuzhiyun ar->hw.dataset_patch_addr);
1109*4882a593Smuzhiyun break;
1110*4882a593Smuzhiyun case ATH6KL_FW_IE_BOARD_ADDR:
1111*4882a593Smuzhiyun if (ie_len != sizeof(*val))
1112*4882a593Smuzhiyun break;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun val = (__le32 *) data;
1115*4882a593Smuzhiyun ar->hw.board_addr = le32_to_cpup(val);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1118*4882a593Smuzhiyun "found board address ie 0x%x\n",
1119*4882a593Smuzhiyun ar->hw.board_addr);
1120*4882a593Smuzhiyun break;
1121*4882a593Smuzhiyun case ATH6KL_FW_IE_VIF_MAX:
1122*4882a593Smuzhiyun if (ie_len != sizeof(*val))
1123*4882a593Smuzhiyun break;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun val = (__le32 *) data;
1126*4882a593Smuzhiyun ar->vif_max = min_t(unsigned int, le32_to_cpup(val),
1127*4882a593Smuzhiyun ATH6KL_VIF_MAX);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun if (ar->vif_max > 1 && !ar->p2p)
1130*4882a593Smuzhiyun ar->max_norm_iface = 2;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1133*4882a593Smuzhiyun "found vif max ie %d\n", ar->vif_max);
1134*4882a593Smuzhiyun break;
1135*4882a593Smuzhiyun default:
1136*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "Unknown fw ie: %u\n",
1137*4882a593Smuzhiyun le32_to_cpup(&hdr->id));
1138*4882a593Smuzhiyun break;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun len -= ie_len;
1142*4882a593Smuzhiyun data += ie_len;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun ret = 0;
1146*4882a593Smuzhiyun out:
1147*4882a593Smuzhiyun release_firmware(fw);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun return ret;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
ath6kl_init_fetch_firmwares(struct ath6kl * ar)1152*4882a593Smuzhiyun int ath6kl_init_fetch_firmwares(struct ath6kl *ar)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun int ret;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun ret = ath6kl_fetch_board_file(ar);
1157*4882a593Smuzhiyun if (ret)
1158*4882a593Smuzhiyun return ret;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun ret = ath6kl_fetch_testmode_file(ar);
1161*4882a593Smuzhiyun if (ret)
1162*4882a593Smuzhiyun return ret;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun ret = ath6kl_fetch_fw_apin(ar, ATH6KL_FW_API5_FILE);
1165*4882a593Smuzhiyun if (ret == 0) {
1166*4882a593Smuzhiyun ar->fw_api = 5;
1167*4882a593Smuzhiyun goto out;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun ret = ath6kl_fetch_fw_apin(ar, ATH6KL_FW_API4_FILE);
1171*4882a593Smuzhiyun if (ret == 0) {
1172*4882a593Smuzhiyun ar->fw_api = 4;
1173*4882a593Smuzhiyun goto out;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun ret = ath6kl_fetch_fw_apin(ar, ATH6KL_FW_API3_FILE);
1177*4882a593Smuzhiyun if (ret == 0) {
1178*4882a593Smuzhiyun ar->fw_api = 3;
1179*4882a593Smuzhiyun goto out;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun ret = ath6kl_fetch_fw_apin(ar, ATH6KL_FW_API2_FILE);
1183*4882a593Smuzhiyun if (ret == 0) {
1184*4882a593Smuzhiyun ar->fw_api = 2;
1185*4882a593Smuzhiyun goto out;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun ret = ath6kl_fetch_fw_api1(ar);
1189*4882a593Smuzhiyun if (ret)
1190*4882a593Smuzhiyun return ret;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun ar->fw_api = 1;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun out:
1195*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "using fw api %d\n", ar->fw_api);
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun return 0;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
ath6kl_upload_board_file(struct ath6kl * ar)1200*4882a593Smuzhiyun static int ath6kl_upload_board_file(struct ath6kl *ar)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun u32 board_address, board_ext_address, param;
1203*4882a593Smuzhiyun u32 board_data_size, board_ext_data_size;
1204*4882a593Smuzhiyun int ret;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun if (WARN_ON(ar->fw_board == NULL))
1207*4882a593Smuzhiyun return -ENOENT;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /*
1210*4882a593Smuzhiyun * Determine where in Target RAM to write Board Data.
1211*4882a593Smuzhiyun * For AR6004, host determine Target RAM address for
1212*4882a593Smuzhiyun * writing board data.
1213*4882a593Smuzhiyun */
1214*4882a593Smuzhiyun if (ar->hw.board_addr != 0) {
1215*4882a593Smuzhiyun board_address = ar->hw.board_addr;
1216*4882a593Smuzhiyun ath6kl_bmi_write_hi32(ar, hi_board_data,
1217*4882a593Smuzhiyun board_address);
1218*4882a593Smuzhiyun } else {
1219*4882a593Smuzhiyun ret = ath6kl_bmi_read_hi32(ar, hi_board_data, &board_address);
1220*4882a593Smuzhiyun if (ret) {
1221*4882a593Smuzhiyun ath6kl_err("Failed to get board file target address.\n");
1222*4882a593Smuzhiyun return ret;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* determine where in target ram to write extended board data */
1227*4882a593Smuzhiyun ret = ath6kl_bmi_read_hi32(ar, hi_board_ext_data, &board_ext_address);
1228*4882a593Smuzhiyun if (ret) {
1229*4882a593Smuzhiyun ath6kl_err("Failed to get extended board file target address.\n");
1230*4882a593Smuzhiyun return ret;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun if (ar->target_type == TARGET_TYPE_AR6003 &&
1234*4882a593Smuzhiyun board_ext_address == 0) {
1235*4882a593Smuzhiyun ath6kl_err("Failed to get board file target address.\n");
1236*4882a593Smuzhiyun return -EINVAL;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun switch (ar->target_type) {
1240*4882a593Smuzhiyun case TARGET_TYPE_AR6003:
1241*4882a593Smuzhiyun board_data_size = AR6003_BOARD_DATA_SZ;
1242*4882a593Smuzhiyun board_ext_data_size = AR6003_BOARD_EXT_DATA_SZ;
1243*4882a593Smuzhiyun if (ar->fw_board_len > (board_data_size + board_ext_data_size))
1244*4882a593Smuzhiyun board_ext_data_size = AR6003_BOARD_EXT_DATA_SZ_V2;
1245*4882a593Smuzhiyun break;
1246*4882a593Smuzhiyun case TARGET_TYPE_AR6004:
1247*4882a593Smuzhiyun board_data_size = AR6004_BOARD_DATA_SZ;
1248*4882a593Smuzhiyun board_ext_data_size = AR6004_BOARD_EXT_DATA_SZ;
1249*4882a593Smuzhiyun break;
1250*4882a593Smuzhiyun default:
1251*4882a593Smuzhiyun WARN_ON(1);
1252*4882a593Smuzhiyun return -EINVAL;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun if (board_ext_address &&
1256*4882a593Smuzhiyun ar->fw_board_len == (board_data_size + board_ext_data_size)) {
1257*4882a593Smuzhiyun /* write extended board data */
1258*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1259*4882a593Smuzhiyun "writing extended board data to 0x%x (%d B)\n",
1260*4882a593Smuzhiyun board_ext_address, board_ext_data_size);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun ret = ath6kl_bmi_write(ar, board_ext_address,
1263*4882a593Smuzhiyun ar->fw_board + board_data_size,
1264*4882a593Smuzhiyun board_ext_data_size);
1265*4882a593Smuzhiyun if (ret) {
1266*4882a593Smuzhiyun ath6kl_err("Failed to write extended board data: %d\n",
1267*4882a593Smuzhiyun ret);
1268*4882a593Smuzhiyun return ret;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun /* record that extended board data is initialized */
1272*4882a593Smuzhiyun param = (board_ext_data_size << 16) | 1;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun ath6kl_bmi_write_hi32(ar, hi_board_ext_data_config, param);
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun if (ar->fw_board_len < board_data_size) {
1278*4882a593Smuzhiyun ath6kl_err("Too small board file: %zu\n", ar->fw_board_len);
1279*4882a593Smuzhiyun ret = -EINVAL;
1280*4882a593Smuzhiyun return ret;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "writing board file to 0x%x (%d B)\n",
1284*4882a593Smuzhiyun board_address, board_data_size);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun ret = ath6kl_bmi_write(ar, board_address, ar->fw_board,
1287*4882a593Smuzhiyun board_data_size);
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun if (ret) {
1290*4882a593Smuzhiyun ath6kl_err("Board file bmi write failed: %d\n", ret);
1291*4882a593Smuzhiyun return ret;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /* record the fact that Board Data IS initialized */
1295*4882a593Smuzhiyun if ((ar->version.target_ver == AR6004_HW_1_3_VERSION) ||
1296*4882a593Smuzhiyun (ar->version.target_ver == AR6004_HW_3_0_VERSION))
1297*4882a593Smuzhiyun param = board_data_size;
1298*4882a593Smuzhiyun else
1299*4882a593Smuzhiyun param = 1;
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun ath6kl_bmi_write_hi32(ar, hi_board_data_initialized, param);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun return ret;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
ath6kl_upload_otp(struct ath6kl * ar)1306*4882a593Smuzhiyun static int ath6kl_upload_otp(struct ath6kl *ar)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun u32 address, param;
1309*4882a593Smuzhiyun bool from_hw = false;
1310*4882a593Smuzhiyun int ret;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun if (ar->fw_otp == NULL)
1313*4882a593Smuzhiyun return 0;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun address = ar->hw.app_load_addr;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "writing otp to 0x%x (%zd B)\n", address,
1318*4882a593Smuzhiyun ar->fw_otp_len);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun ret = ath6kl_bmi_fast_download(ar, address, ar->fw_otp,
1321*4882a593Smuzhiyun ar->fw_otp_len);
1322*4882a593Smuzhiyun if (ret) {
1323*4882a593Smuzhiyun ath6kl_err("Failed to upload OTP file: %d\n", ret);
1324*4882a593Smuzhiyun return ret;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /* read firmware start address */
1328*4882a593Smuzhiyun ret = ath6kl_bmi_read_hi32(ar, hi_app_start, &address);
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun if (ret) {
1331*4882a593Smuzhiyun ath6kl_err("Failed to read hi_app_start: %d\n", ret);
1332*4882a593Smuzhiyun return ret;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun if (ar->hw.app_start_override_addr == 0) {
1336*4882a593Smuzhiyun ar->hw.app_start_override_addr = address;
1337*4882a593Smuzhiyun from_hw = true;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "app_start_override_addr%s 0x%x\n",
1341*4882a593Smuzhiyun from_hw ? " (from hw)" : "",
1342*4882a593Smuzhiyun ar->hw.app_start_override_addr);
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun /* execute the OTP code */
1345*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "executing OTP at 0x%x\n",
1346*4882a593Smuzhiyun ar->hw.app_start_override_addr);
1347*4882a593Smuzhiyun param = 0;
1348*4882a593Smuzhiyun ath6kl_bmi_execute(ar, ar->hw.app_start_override_addr, ¶m);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun return ret;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
ath6kl_upload_firmware(struct ath6kl * ar)1353*4882a593Smuzhiyun static int ath6kl_upload_firmware(struct ath6kl *ar)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun u32 address;
1356*4882a593Smuzhiyun int ret;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun if (WARN_ON(ar->fw == NULL))
1359*4882a593Smuzhiyun return 0;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun address = ar->hw.app_load_addr;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "writing firmware to 0x%x (%zd B)\n",
1364*4882a593Smuzhiyun address, ar->fw_len);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun ret = ath6kl_bmi_fast_download(ar, address, ar->fw, ar->fw_len);
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun if (ret) {
1369*4882a593Smuzhiyun ath6kl_err("Failed to write firmware: %d\n", ret);
1370*4882a593Smuzhiyun return ret;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun /*
1374*4882a593Smuzhiyun * Set starting address for firmware
1375*4882a593Smuzhiyun * Don't need to setup app_start override addr on AR6004
1376*4882a593Smuzhiyun */
1377*4882a593Smuzhiyun if (ar->target_type != TARGET_TYPE_AR6004) {
1378*4882a593Smuzhiyun address = ar->hw.app_start_override_addr;
1379*4882a593Smuzhiyun ath6kl_bmi_set_app_start(ar, address);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun return ret;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
ath6kl_upload_patch(struct ath6kl * ar)1384*4882a593Smuzhiyun static int ath6kl_upload_patch(struct ath6kl *ar)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun u32 address;
1387*4882a593Smuzhiyun int ret;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun if (ar->fw_patch == NULL)
1390*4882a593Smuzhiyun return 0;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun address = ar->hw.dataset_patch_addr;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "writing patch to 0x%x (%zd B)\n",
1395*4882a593Smuzhiyun address, ar->fw_patch_len);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun ret = ath6kl_bmi_write(ar, address, ar->fw_patch, ar->fw_patch_len);
1398*4882a593Smuzhiyun if (ret) {
1399*4882a593Smuzhiyun ath6kl_err("Failed to write patch file: %d\n", ret);
1400*4882a593Smuzhiyun return ret;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun ath6kl_bmi_write_hi32(ar, hi_dset_list_head, address);
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun return 0;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
ath6kl_upload_testscript(struct ath6kl * ar)1408*4882a593Smuzhiyun static int ath6kl_upload_testscript(struct ath6kl *ar)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun u32 address;
1411*4882a593Smuzhiyun int ret;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun if (ar->testmode != 2)
1414*4882a593Smuzhiyun return 0;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun if (ar->fw_testscript == NULL)
1417*4882a593Smuzhiyun return 0;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun address = ar->hw.testscript_addr;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "writing testscript to 0x%x (%zd B)\n",
1422*4882a593Smuzhiyun address, ar->fw_testscript_len);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun ret = ath6kl_bmi_write(ar, address, ar->fw_testscript,
1425*4882a593Smuzhiyun ar->fw_testscript_len);
1426*4882a593Smuzhiyun if (ret) {
1427*4882a593Smuzhiyun ath6kl_err("Failed to write testscript file: %d\n", ret);
1428*4882a593Smuzhiyun return ret;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun ath6kl_bmi_write_hi32(ar, hi_ota_testscript, address);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun if ((ar->version.target_ver != AR6004_HW_1_3_VERSION) &&
1434*4882a593Smuzhiyun (ar->version.target_ver != AR6004_HW_3_0_VERSION))
1435*4882a593Smuzhiyun ath6kl_bmi_write_hi32(ar, hi_end_ram_reserve_sz, 4096);
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun ath6kl_bmi_write_hi32(ar, hi_test_apps_related, 1);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun return 0;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun
ath6kl_init_upload(struct ath6kl * ar)1442*4882a593Smuzhiyun static int ath6kl_init_upload(struct ath6kl *ar)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun u32 param, options, sleep, address;
1445*4882a593Smuzhiyun int status = 0;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun if (ar->target_type != TARGET_TYPE_AR6003 &&
1448*4882a593Smuzhiyun ar->target_type != TARGET_TYPE_AR6004)
1449*4882a593Smuzhiyun return -EINVAL;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* temporarily disable system sleep */
1452*4882a593Smuzhiyun address = MBOX_BASE_ADDRESS + LOCAL_SCRATCH_ADDRESS;
1453*4882a593Smuzhiyun status = ath6kl_bmi_reg_read(ar, address, ¶m);
1454*4882a593Smuzhiyun if (status)
1455*4882a593Smuzhiyun return status;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun options = param;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun param |= ATH6KL_OPTION_SLEEP_DISABLE;
1460*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1461*4882a593Smuzhiyun if (status)
1462*4882a593Smuzhiyun return status;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun address = RTC_BASE_ADDRESS + SYSTEM_SLEEP_ADDRESS;
1465*4882a593Smuzhiyun status = ath6kl_bmi_reg_read(ar, address, ¶m);
1466*4882a593Smuzhiyun if (status)
1467*4882a593Smuzhiyun return status;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun sleep = param;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun param |= SM(SYSTEM_SLEEP_DISABLE, 1);
1472*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1473*4882a593Smuzhiyun if (status)
1474*4882a593Smuzhiyun return status;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_TRC, "old options: %d, old sleep: %d\n",
1477*4882a593Smuzhiyun options, sleep);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /* program analog PLL register */
1480*4882a593Smuzhiyun /* no need to control 40/44MHz clock on AR6004 */
1481*4882a593Smuzhiyun if (ar->target_type != TARGET_TYPE_AR6004) {
1482*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, ATH6KL_ANALOG_PLL_REGISTER,
1483*4882a593Smuzhiyun 0xF9104001);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun if (status)
1486*4882a593Smuzhiyun return status;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /* Run at 80/88MHz by default */
1489*4882a593Smuzhiyun param = SM(CPU_CLOCK_STANDARD, 1);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun address = RTC_BASE_ADDRESS + CPU_CLOCK_ADDRESS;
1492*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1493*4882a593Smuzhiyun if (status)
1494*4882a593Smuzhiyun return status;
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun param = 0;
1498*4882a593Smuzhiyun address = RTC_BASE_ADDRESS + LPO_CAL_ADDRESS;
1499*4882a593Smuzhiyun param = SM(LPO_CAL_ENABLE, 1);
1500*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1501*4882a593Smuzhiyun if (status)
1502*4882a593Smuzhiyun return status;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun /* WAR to avoid SDIO CRC err */
1505*4882a593Smuzhiyun if (ar->hw.flags & ATH6KL_HW_SDIO_CRC_ERROR_WAR) {
1506*4882a593Smuzhiyun ath6kl_err("temporary war to avoid sdio crc error\n");
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun param = 0x28;
1509*4882a593Smuzhiyun address = GPIO_BASE_ADDRESS + GPIO_PIN9_ADDRESS;
1510*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1511*4882a593Smuzhiyun if (status)
1512*4882a593Smuzhiyun return status;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun param = 0x20;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun address = GPIO_BASE_ADDRESS + GPIO_PIN10_ADDRESS;
1517*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1518*4882a593Smuzhiyun if (status)
1519*4882a593Smuzhiyun return status;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun address = GPIO_BASE_ADDRESS + GPIO_PIN11_ADDRESS;
1522*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1523*4882a593Smuzhiyun if (status)
1524*4882a593Smuzhiyun return status;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun address = GPIO_BASE_ADDRESS + GPIO_PIN12_ADDRESS;
1527*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1528*4882a593Smuzhiyun if (status)
1529*4882a593Smuzhiyun return status;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun address = GPIO_BASE_ADDRESS + GPIO_PIN13_ADDRESS;
1532*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1533*4882a593Smuzhiyun if (status)
1534*4882a593Smuzhiyun return status;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun /* write EEPROM data to Target RAM */
1538*4882a593Smuzhiyun status = ath6kl_upload_board_file(ar);
1539*4882a593Smuzhiyun if (status)
1540*4882a593Smuzhiyun return status;
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun /* transfer One time Programmable data */
1543*4882a593Smuzhiyun status = ath6kl_upload_otp(ar);
1544*4882a593Smuzhiyun if (status)
1545*4882a593Smuzhiyun return status;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun /* Download Target firmware */
1548*4882a593Smuzhiyun status = ath6kl_upload_firmware(ar);
1549*4882a593Smuzhiyun if (status)
1550*4882a593Smuzhiyun return status;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun status = ath6kl_upload_patch(ar);
1553*4882a593Smuzhiyun if (status)
1554*4882a593Smuzhiyun return status;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun /* Download the test script */
1557*4882a593Smuzhiyun status = ath6kl_upload_testscript(ar);
1558*4882a593Smuzhiyun if (status)
1559*4882a593Smuzhiyun return status;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun /* Restore system sleep */
1562*4882a593Smuzhiyun address = RTC_BASE_ADDRESS + SYSTEM_SLEEP_ADDRESS;
1563*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, sleep);
1564*4882a593Smuzhiyun if (status)
1565*4882a593Smuzhiyun return status;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun address = MBOX_BASE_ADDRESS + LOCAL_SCRATCH_ADDRESS;
1568*4882a593Smuzhiyun param = options | 0x20;
1569*4882a593Smuzhiyun status = ath6kl_bmi_reg_write(ar, address, param);
1570*4882a593Smuzhiyun if (status)
1571*4882a593Smuzhiyun return status;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun return status;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
ath6kl_init_hw_params(struct ath6kl * ar)1576*4882a593Smuzhiyun int ath6kl_init_hw_params(struct ath6kl *ar)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun const struct ath6kl_hw *hw;
1579*4882a593Smuzhiyun int i;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(hw_list); i++) {
1582*4882a593Smuzhiyun hw = &hw_list[i];
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun if (hw->id == ar->version.target_ver)
1585*4882a593Smuzhiyun break;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun if (i == ARRAY_SIZE(hw_list)) {
1589*4882a593Smuzhiyun ath6kl_err("Unsupported hardware version: 0x%x\n",
1590*4882a593Smuzhiyun ar->version.target_ver);
1591*4882a593Smuzhiyun return -EINVAL;
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun ar->hw = *hw;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1597*4882a593Smuzhiyun "target_ver 0x%x target_type 0x%x dataset_patch 0x%x app_load_addr 0x%x\n",
1598*4882a593Smuzhiyun ar->version.target_ver, ar->target_type,
1599*4882a593Smuzhiyun ar->hw.dataset_patch_addr, ar->hw.app_load_addr);
1600*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1601*4882a593Smuzhiyun "app_start_override_addr 0x%x board_ext_data_addr 0x%x reserved_ram_size 0x%x",
1602*4882a593Smuzhiyun ar->hw.app_start_override_addr, ar->hw.board_ext_data_addr,
1603*4882a593Smuzhiyun ar->hw.reserved_ram_size);
1604*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT,
1605*4882a593Smuzhiyun "refclk_hz %d uarttx_pin %d",
1606*4882a593Smuzhiyun ar->hw.refclk_hz, ar->hw.uarttx_pin);
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun return 0;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun
ath6kl_init_get_hif_name(enum ath6kl_hif_type type)1611*4882a593Smuzhiyun static const char *ath6kl_init_get_hif_name(enum ath6kl_hif_type type)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun switch (type) {
1614*4882a593Smuzhiyun case ATH6KL_HIF_TYPE_SDIO:
1615*4882a593Smuzhiyun return "sdio";
1616*4882a593Smuzhiyun case ATH6KL_HIF_TYPE_USB:
1617*4882a593Smuzhiyun return "usb";
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun return NULL;
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static const struct fw_capa_str_map {
1625*4882a593Smuzhiyun int id;
1626*4882a593Smuzhiyun const char *name;
1627*4882a593Smuzhiyun } fw_capa_map[] = {
1628*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_HOST_P2P, "host-p2p" },
1629*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_SCHED_SCAN, "sched-scan" },
1630*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_STA_P2PDEV_DUPLEX, "sta-p2pdev-duplex" },
1631*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_INACTIVITY_TIMEOUT, "inactivity-timeout" },
1632*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_RSN_CAP_OVERRIDE, "rsn-cap-override" },
1633*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_WOW_MULTICAST_FILTER, "wow-mc-filter" },
1634*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_BMISS_ENHANCE, "bmiss-enhance" },
1635*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_SCHED_SCAN_MATCH_LIST, "sscan-match-list" },
1636*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_RSSI_SCAN_THOLD, "rssi-scan-thold" },
1637*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_CUSTOM_MAC_ADDR, "custom-mac-addr" },
1638*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_TX_ERR_NOTIFY, "tx-err-notify" },
1639*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_REGDOMAIN, "regdomain" },
1640*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_SCHED_SCAN_V2, "sched-scan-v2" },
1641*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_HEART_BEAT_POLL, "hb-poll" },
1642*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_64BIT_RATES, "64bit-rates" },
1643*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_AP_INACTIVITY_MINS, "ap-inactivity-mins" },
1644*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_MAP_LP_ENDPOINT, "map-lp-endpoint" },
1645*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_RATETABLE_MCS15, "ratetable-mcs15" },
1646*4882a593Smuzhiyun { ATH6KL_FW_CAPABILITY_NO_IP_CHECKSUM, "no-ip-checksum" },
1647*4882a593Smuzhiyun };
1648*4882a593Smuzhiyun
ath6kl_init_get_fw_capa_name(unsigned int id)1649*4882a593Smuzhiyun static const char *ath6kl_init_get_fw_capa_name(unsigned int id)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun int i;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fw_capa_map); i++) {
1654*4882a593Smuzhiyun if (fw_capa_map[i].id == id)
1655*4882a593Smuzhiyun return fw_capa_map[i].name;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun return "<unknown>";
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
ath6kl_init_get_fwcaps(struct ath6kl * ar,char * buf,size_t buf_len)1661*4882a593Smuzhiyun static void ath6kl_init_get_fwcaps(struct ath6kl *ar, char *buf, size_t buf_len)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun u8 *data = (u8 *) ar->fw_capabilities;
1664*4882a593Smuzhiyun size_t trunc_len, len = 0;
1665*4882a593Smuzhiyun int i, index, bit;
1666*4882a593Smuzhiyun char *trunc = "...";
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun for (i = 0; i < ATH6KL_FW_CAPABILITY_MAX; i++) {
1669*4882a593Smuzhiyun index = i / 8;
1670*4882a593Smuzhiyun bit = i % 8;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun if (index >= sizeof(ar->fw_capabilities) * 4)
1673*4882a593Smuzhiyun break;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun if (buf_len - len < 4) {
1676*4882a593Smuzhiyun ath6kl_warn("firmware capability buffer too small!\n");
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun /* add "..." to the end of string */
1679*4882a593Smuzhiyun trunc_len = strlen(trunc) + 1;
1680*4882a593Smuzhiyun strncpy(buf + buf_len - trunc_len, trunc, trunc_len);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun return;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun if (data[index] & (1 << bit)) {
1686*4882a593Smuzhiyun len += scnprintf(buf + len, buf_len - len, "%s,",
1687*4882a593Smuzhiyun ath6kl_init_get_fw_capa_name(i));
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun /* overwrite the last comma */
1692*4882a593Smuzhiyun if (len > 0)
1693*4882a593Smuzhiyun len--;
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun buf[len] = '\0';
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
ath6kl_init_hw_reset(struct ath6kl * ar)1698*4882a593Smuzhiyun static int ath6kl_init_hw_reset(struct ath6kl *ar)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "cold resetting the device");
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun return ath6kl_diag_write32(ar, RESET_CONTROL_ADDRESS,
1703*4882a593Smuzhiyun cpu_to_le32(RESET_CONTROL_COLD_RST));
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun
__ath6kl_init_hw_start(struct ath6kl * ar)1706*4882a593Smuzhiyun static int __ath6kl_init_hw_start(struct ath6kl *ar)
1707*4882a593Smuzhiyun {
1708*4882a593Smuzhiyun long timeleft;
1709*4882a593Smuzhiyun int ret, i;
1710*4882a593Smuzhiyun char buf[200];
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "hw start\n");
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun ret = ath6kl_hif_power_on(ar);
1715*4882a593Smuzhiyun if (ret)
1716*4882a593Smuzhiyun return ret;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun ret = ath6kl_configure_target(ar);
1719*4882a593Smuzhiyun if (ret)
1720*4882a593Smuzhiyun goto err_power_off;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun ret = ath6kl_init_upload(ar);
1723*4882a593Smuzhiyun if (ret)
1724*4882a593Smuzhiyun goto err_power_off;
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun /* Do we need to finish the BMI phase */
1727*4882a593Smuzhiyun ret = ath6kl_bmi_done(ar);
1728*4882a593Smuzhiyun if (ret)
1729*4882a593Smuzhiyun goto err_power_off;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /*
1732*4882a593Smuzhiyun * The reason we have to wait for the target here is that the
1733*4882a593Smuzhiyun * driver layer has to init BMI in order to set the host block
1734*4882a593Smuzhiyun * size.
1735*4882a593Smuzhiyun */
1736*4882a593Smuzhiyun ret = ath6kl_htc_wait_target(ar->htc_target);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun if (ret == -ETIMEDOUT) {
1739*4882a593Smuzhiyun /*
1740*4882a593Smuzhiyun * Most likely USB target is in odd state after reboot and
1741*4882a593Smuzhiyun * needs a reset. A cold reset makes the whole device
1742*4882a593Smuzhiyun * disappear from USB bus and initialisation starts from
1743*4882a593Smuzhiyun * beginning.
1744*4882a593Smuzhiyun */
1745*4882a593Smuzhiyun ath6kl_warn("htc wait target timed out, resetting device\n");
1746*4882a593Smuzhiyun ath6kl_init_hw_reset(ar);
1747*4882a593Smuzhiyun goto err_power_off;
1748*4882a593Smuzhiyun } else if (ret) {
1749*4882a593Smuzhiyun ath6kl_err("htc wait target failed: %d\n", ret);
1750*4882a593Smuzhiyun goto err_power_off;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun ret = ath6kl_init_service_ep(ar);
1754*4882a593Smuzhiyun if (ret) {
1755*4882a593Smuzhiyun ath6kl_err("Endpoint service initialization failed: %d\n", ret);
1756*4882a593Smuzhiyun goto err_cleanup_scatter;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun /* setup credit distribution */
1760*4882a593Smuzhiyun ath6kl_htc_credit_setup(ar->htc_target, &ar->credit_state_info);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun /* start HTC */
1763*4882a593Smuzhiyun ret = ath6kl_htc_start(ar->htc_target);
1764*4882a593Smuzhiyun if (ret) {
1765*4882a593Smuzhiyun /* FIXME: call this */
1766*4882a593Smuzhiyun ath6kl_cookie_cleanup(ar);
1767*4882a593Smuzhiyun goto err_cleanup_scatter;
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun /* Wait for Wmi event to be ready */
1771*4882a593Smuzhiyun timeleft = wait_event_interruptible_timeout(ar->event_wq,
1772*4882a593Smuzhiyun test_bit(WMI_READY,
1773*4882a593Smuzhiyun &ar->flag),
1774*4882a593Smuzhiyun WMI_TIMEOUT);
1775*4882a593Smuzhiyun if (timeleft <= 0) {
1776*4882a593Smuzhiyun clear_bit(WMI_READY, &ar->flag);
1777*4882a593Smuzhiyun ath6kl_err("wmi is not ready or wait was interrupted: %ld\n",
1778*4882a593Smuzhiyun timeleft);
1779*4882a593Smuzhiyun ret = -EIO;
1780*4882a593Smuzhiyun goto err_htc_stop;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "firmware booted\n");
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun if (test_and_clear_bit(FIRST_BOOT, &ar->flag)) {
1786*4882a593Smuzhiyun ath6kl_info("%s %s fw %s api %d%s\n",
1787*4882a593Smuzhiyun ar->hw.name,
1788*4882a593Smuzhiyun ath6kl_init_get_hif_name(ar->hif_type),
1789*4882a593Smuzhiyun ar->wiphy->fw_version,
1790*4882a593Smuzhiyun ar->fw_api,
1791*4882a593Smuzhiyun test_bit(TESTMODE, &ar->flag) ? " testmode" : "");
1792*4882a593Smuzhiyun ath6kl_init_get_fwcaps(ar, buf, sizeof(buf));
1793*4882a593Smuzhiyun ath6kl_info("firmware supports: %s\n", buf);
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun if (ar->version.abi_ver != ATH6KL_ABI_VERSION) {
1797*4882a593Smuzhiyun ath6kl_err("abi version mismatch: host(0x%x), target(0x%x)\n",
1798*4882a593Smuzhiyun ATH6KL_ABI_VERSION, ar->version.abi_ver);
1799*4882a593Smuzhiyun ret = -EIO;
1800*4882a593Smuzhiyun goto err_htc_stop;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_TRC, "%s: wmi is ready\n", __func__);
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* communicate the wmi protocol verision to the target */
1806*4882a593Smuzhiyun /* FIXME: return error */
1807*4882a593Smuzhiyun if ((ath6kl_set_host_app_area(ar)) != 0)
1808*4882a593Smuzhiyun ath6kl_err("unable to set the host app area\n");
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun for (i = 0; i < ar->vif_max; i++) {
1811*4882a593Smuzhiyun ret = ath6kl_target_config_wlan_params(ar, i);
1812*4882a593Smuzhiyun if (ret)
1813*4882a593Smuzhiyun goto err_htc_stop;
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun return 0;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun err_htc_stop:
1819*4882a593Smuzhiyun ath6kl_htc_stop(ar->htc_target);
1820*4882a593Smuzhiyun err_cleanup_scatter:
1821*4882a593Smuzhiyun ath6kl_hif_cleanup_scatter(ar);
1822*4882a593Smuzhiyun err_power_off:
1823*4882a593Smuzhiyun ath6kl_hif_power_off(ar);
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun return ret;
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
ath6kl_init_hw_start(struct ath6kl * ar)1828*4882a593Smuzhiyun int ath6kl_init_hw_start(struct ath6kl *ar)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun int err;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun err = __ath6kl_init_hw_start(ar);
1833*4882a593Smuzhiyun if (err)
1834*4882a593Smuzhiyun return err;
1835*4882a593Smuzhiyun ar->state = ATH6KL_STATE_ON;
1836*4882a593Smuzhiyun return 0;
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun
__ath6kl_init_hw_stop(struct ath6kl * ar)1839*4882a593Smuzhiyun static int __ath6kl_init_hw_stop(struct ath6kl *ar)
1840*4882a593Smuzhiyun {
1841*4882a593Smuzhiyun int ret;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_BOOT, "hw stop\n");
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun ath6kl_htc_stop(ar->htc_target);
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun ath6kl_hif_stop(ar);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun ath6kl_bmi_reset(ar);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun ret = ath6kl_hif_power_off(ar);
1852*4882a593Smuzhiyun if (ret)
1853*4882a593Smuzhiyun ath6kl_warn("failed to power off hif: %d\n", ret);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun return 0;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun
ath6kl_init_hw_stop(struct ath6kl * ar)1858*4882a593Smuzhiyun int ath6kl_init_hw_stop(struct ath6kl *ar)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun int err;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun err = __ath6kl_init_hw_stop(ar);
1863*4882a593Smuzhiyun if (err)
1864*4882a593Smuzhiyun return err;
1865*4882a593Smuzhiyun ar->state = ATH6KL_STATE_OFF;
1866*4882a593Smuzhiyun return 0;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
ath6kl_init_hw_restart(struct ath6kl * ar)1869*4882a593Smuzhiyun void ath6kl_init_hw_restart(struct ath6kl *ar)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun clear_bit(WMI_READY, &ar->flag);
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun ath6kl_cfg80211_stop_all(ar);
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun if (__ath6kl_init_hw_stop(ar)) {
1876*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_RECOVERY, "Failed to stop during fw error recovery\n");
1877*4882a593Smuzhiyun return;
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun if (__ath6kl_init_hw_start(ar)) {
1881*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_RECOVERY, "Failed to restart during fw error recovery\n");
1882*4882a593Smuzhiyun return;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
ath6kl_stop_txrx(struct ath6kl * ar)1886*4882a593Smuzhiyun void ath6kl_stop_txrx(struct ath6kl *ar)
1887*4882a593Smuzhiyun {
1888*4882a593Smuzhiyun struct ath6kl_vif *vif, *tmp_vif;
1889*4882a593Smuzhiyun int i;
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun set_bit(DESTROY_IN_PROGRESS, &ar->flag);
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun if (down_interruptible(&ar->sem)) {
1894*4882a593Smuzhiyun ath6kl_err("down_interruptible failed\n");
1895*4882a593Smuzhiyun return;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun for (i = 0; i < AP_MAX_NUM_STA; i++)
1899*4882a593Smuzhiyun aggr_reset_state(ar->sta_list[i].aggr_conn);
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun spin_lock_bh(&ar->list_lock);
1902*4882a593Smuzhiyun list_for_each_entry_safe(vif, tmp_vif, &ar->vif_list, list) {
1903*4882a593Smuzhiyun list_del(&vif->list);
1904*4882a593Smuzhiyun spin_unlock_bh(&ar->list_lock);
1905*4882a593Smuzhiyun ath6kl_cfg80211_vif_stop(vif, test_bit(WMI_READY, &ar->flag));
1906*4882a593Smuzhiyun rtnl_lock();
1907*4882a593Smuzhiyun ath6kl_cfg80211_vif_cleanup(vif);
1908*4882a593Smuzhiyun rtnl_unlock();
1909*4882a593Smuzhiyun spin_lock_bh(&ar->list_lock);
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun spin_unlock_bh(&ar->list_lock);
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun clear_bit(WMI_READY, &ar->flag);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun if (ar->fw_recovery.enable)
1916*4882a593Smuzhiyun del_timer_sync(&ar->fw_recovery.hb_timer);
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun /*
1919*4882a593Smuzhiyun * After wmi_shudown all WMI events will be dropped. We
1920*4882a593Smuzhiyun * need to cleanup the buffers allocated in AP mode and
1921*4882a593Smuzhiyun * give disconnect notification to stack, which usually
1922*4882a593Smuzhiyun * happens in the disconnect_event. Simulate the disconnect
1923*4882a593Smuzhiyun * event by calling the function directly. Sometimes
1924*4882a593Smuzhiyun * disconnect_event will be received when the debug logs
1925*4882a593Smuzhiyun * are collected.
1926*4882a593Smuzhiyun */
1927*4882a593Smuzhiyun ath6kl_wmi_shutdown(ar->wmi);
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun clear_bit(WMI_ENABLED, &ar->flag);
1930*4882a593Smuzhiyun if (ar->htc_target) {
1931*4882a593Smuzhiyun ath6kl_dbg(ATH6KL_DBG_TRC, "%s: shut down htc\n", __func__);
1932*4882a593Smuzhiyun ath6kl_htc_stop(ar->htc_target);
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun /*
1936*4882a593Smuzhiyun * Try to reset the device if we can. The driver may have been
1937*4882a593Smuzhiyun * configure NOT to reset the target during a debug session.
1938*4882a593Smuzhiyun */
1939*4882a593Smuzhiyun ath6kl_init_hw_reset(ar);
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun up(&ar->sem);
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun EXPORT_SYMBOL(ath6kl_stop_txrx);
1944