1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * RF Buffer handling functions 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (c) 2009 Nick Kossifidis <mickflemm@gmail.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Permission to use, copy, modify, and distribute this software for any 7*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above 8*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 11*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 12*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 13*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 14*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 15*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 16*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /** 22*4882a593Smuzhiyun * DOC: RF Buffer registers 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * There are some special registers on the RF chip 25*4882a593Smuzhiyun * that control various operation settings related mostly to 26*4882a593Smuzhiyun * the analog parts (channel, gain adjustment etc). 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * We don't write on those registers directly but 29*4882a593Smuzhiyun * we send a data packet on the chip, using a special register, 30*4882a593Smuzhiyun * that holds all the settings we need. After we've sent the 31*4882a593Smuzhiyun * data packet, we write on another special register to notify hw 32*4882a593Smuzhiyun * to apply the settings. This is done so that control registers 33*4882a593Smuzhiyun * can be dynamically programmed during operation and the settings 34*4882a593Smuzhiyun * are applied faster on the hw. 35*4882a593Smuzhiyun * 36*4882a593Smuzhiyun * We call each data packet an "RF Bank" and all the data we write 37*4882a593Smuzhiyun * (all RF Banks) "RF Buffer". This file holds initial RF Buffer 38*4882a593Smuzhiyun * data for the different RF chips, and various info to match RF 39*4882a593Smuzhiyun * Buffer offsets with specific RF registers so that we can access 40*4882a593Smuzhiyun * them. We tweak these settings on rfregs_init function. 41*4882a593Smuzhiyun * 42*4882a593Smuzhiyun * Also check out reg.h and U.S. Patent 6677779 B1 (about buffer 43*4882a593Smuzhiyun * registers and control registers): 44*4882a593Smuzhiyun * 45*4882a593Smuzhiyun * https://www.google.com/patents?id=qNURAAAAEBAJ 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /** 50*4882a593Smuzhiyun * struct ath5k_ini_rfbuffer - Initial RF Buffer settings 51*4882a593Smuzhiyun * @rfb_bank: RF Bank number 52*4882a593Smuzhiyun * @rfb_ctrl_register: RF Buffer control register 53*4882a593Smuzhiyun * @rfb_mode_data: RF Buffer data for each mode 54*4882a593Smuzhiyun * 55*4882a593Smuzhiyun * Struct to hold default mode specific RF 56*4882a593Smuzhiyun * register values (RF Banks) for each chip. 57*4882a593Smuzhiyun */ 58*4882a593Smuzhiyun struct ath5k_ini_rfbuffer { 59*4882a593Smuzhiyun u8 rfb_bank; 60*4882a593Smuzhiyun u16 rfb_ctrl_register; 61*4882a593Smuzhiyun u32 rfb_mode_data[3]; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /** 65*4882a593Smuzhiyun * struct ath5k_rfb_field - An RF Buffer field (register/value) 66*4882a593Smuzhiyun * @len: Field length 67*4882a593Smuzhiyun * @pos: Offset on the raw packet 68*4882a593Smuzhiyun * @col: Used for shifting 69*4882a593Smuzhiyun * 70*4882a593Smuzhiyun * Struct to hold RF Buffer field 71*4882a593Smuzhiyun * infos used to access certain RF 72*4882a593Smuzhiyun * analog registers 73*4882a593Smuzhiyun */ 74*4882a593Smuzhiyun struct ath5k_rfb_field { 75*4882a593Smuzhiyun u8 len; 76*4882a593Smuzhiyun u16 pos; 77*4882a593Smuzhiyun u8 col; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /** 81*4882a593Smuzhiyun * struct ath5k_rf_reg - RF analog register definition 82*4882a593Smuzhiyun * @bank: RF Buffer Bank number 83*4882a593Smuzhiyun * @index: Register's index on ath5k_rf_regx_idx 84*4882a593Smuzhiyun * @field: The &struct ath5k_rfb_field 85*4882a593Smuzhiyun * 86*4882a593Smuzhiyun * We use this struct to define the set of RF registers 87*4882a593Smuzhiyun * on each chip that we want to tweak. Some RF registers 88*4882a593Smuzhiyun * are common between different chip versions so this saves 89*4882a593Smuzhiyun * us space and complexity because we can refer to an rf 90*4882a593Smuzhiyun * register by it's index no matter what chip we work with 91*4882a593Smuzhiyun * as long as it has that register. 92*4882a593Smuzhiyun */ 93*4882a593Smuzhiyun struct ath5k_rf_reg { 94*4882a593Smuzhiyun u8 bank; 95*4882a593Smuzhiyun u8 index; 96*4882a593Smuzhiyun struct ath5k_rfb_field field; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /** 100*4882a593Smuzhiyun * enum ath5k_rf_regs_idx - Map RF registers to indexes 101*4882a593Smuzhiyun * 102*4882a593Smuzhiyun * We do this to handle common bits and make our 103*4882a593Smuzhiyun * life easier by using an index for each register 104*4882a593Smuzhiyun * instead of a full rfb_field 105*4882a593Smuzhiyun */ 106*4882a593Smuzhiyun enum ath5k_rf_regs_idx { 107*4882a593Smuzhiyun /* BANK 2 */ 108*4882a593Smuzhiyun AR5K_RF_TURBO = 0, 109*4882a593Smuzhiyun /* BANK 6 */ 110*4882a593Smuzhiyun AR5K_RF_OB_2GHZ, 111*4882a593Smuzhiyun AR5K_RF_OB_5GHZ, 112*4882a593Smuzhiyun AR5K_RF_DB_2GHZ, 113*4882a593Smuzhiyun AR5K_RF_DB_5GHZ, 114*4882a593Smuzhiyun AR5K_RF_FIXED_BIAS_A, 115*4882a593Smuzhiyun AR5K_RF_FIXED_BIAS_B, 116*4882a593Smuzhiyun AR5K_RF_PWD_XPD, 117*4882a593Smuzhiyun AR5K_RF_XPD_SEL, 118*4882a593Smuzhiyun AR5K_RF_XPD_GAIN, 119*4882a593Smuzhiyun AR5K_RF_PD_GAIN_LO, 120*4882a593Smuzhiyun AR5K_RF_PD_GAIN_HI, 121*4882a593Smuzhiyun AR5K_RF_HIGH_VC_CP, 122*4882a593Smuzhiyun AR5K_RF_MID_VC_CP, 123*4882a593Smuzhiyun AR5K_RF_LOW_VC_CP, 124*4882a593Smuzhiyun AR5K_RF_PUSH_UP, 125*4882a593Smuzhiyun AR5K_RF_PAD2GND, 126*4882a593Smuzhiyun AR5K_RF_XB2_LVL, 127*4882a593Smuzhiyun AR5K_RF_XB5_LVL, 128*4882a593Smuzhiyun AR5K_RF_PWD_ICLOBUF_2G, 129*4882a593Smuzhiyun AR5K_RF_PWD_84, 130*4882a593Smuzhiyun AR5K_RF_PWD_90, 131*4882a593Smuzhiyun AR5K_RF_PWD_130, 132*4882a593Smuzhiyun AR5K_RF_PWD_131, 133*4882a593Smuzhiyun AR5K_RF_PWD_132, 134*4882a593Smuzhiyun AR5K_RF_PWD_136, 135*4882a593Smuzhiyun AR5K_RF_PWD_137, 136*4882a593Smuzhiyun AR5K_RF_PWD_138, 137*4882a593Smuzhiyun AR5K_RF_PWD_166, 138*4882a593Smuzhiyun AR5K_RF_PWD_167, 139*4882a593Smuzhiyun AR5K_RF_DERBY_CHAN_SEL_MODE, 140*4882a593Smuzhiyun /* BANK 7 */ 141*4882a593Smuzhiyun AR5K_RF_GAIN_I, 142*4882a593Smuzhiyun AR5K_RF_PLO_SEL, 143*4882a593Smuzhiyun AR5K_RF_RFGAIN_SEL, 144*4882a593Smuzhiyun AR5K_RF_RFGAIN_STEP, 145*4882a593Smuzhiyun AR5K_RF_WAIT_S, 146*4882a593Smuzhiyun AR5K_RF_WAIT_I, 147*4882a593Smuzhiyun AR5K_RF_MAX_TIME, 148*4882a593Smuzhiyun AR5K_RF_MIXVGA_OVR, 149*4882a593Smuzhiyun AR5K_RF_MIXGAIN_OVR, 150*4882a593Smuzhiyun AR5K_RF_MIXGAIN_STEP, 151*4882a593Smuzhiyun AR5K_RF_PD_DELAY_A, 152*4882a593Smuzhiyun AR5K_RF_PD_DELAY_B, 153*4882a593Smuzhiyun AR5K_RF_PD_DELAY_XR, 154*4882a593Smuzhiyun AR5K_RF_PD_PERIOD_A, 155*4882a593Smuzhiyun AR5K_RF_PD_PERIOD_B, 156*4882a593Smuzhiyun AR5K_RF_PD_PERIOD_XR, 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /*******************\ 161*4882a593Smuzhiyun * RF5111 (Sombrero) * 162*4882a593Smuzhiyun \*******************/ 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* BANK 2 len pos col */ 165*4882a593Smuzhiyun #define AR5K_RF5111_RF_TURBO { 1, 3, 0 } 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* BANK 6 len pos col */ 168*4882a593Smuzhiyun #define AR5K_RF5111_OB_2GHZ { 3, 119, 0 } 169*4882a593Smuzhiyun #define AR5K_RF5111_DB_2GHZ { 3, 122, 0 } 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define AR5K_RF5111_OB_5GHZ { 3, 104, 0 } 172*4882a593Smuzhiyun #define AR5K_RF5111_DB_5GHZ { 3, 107, 0 } 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define AR5K_RF5111_PWD_XPD { 1, 95, 0 } 175*4882a593Smuzhiyun #define AR5K_RF5111_XPD_GAIN { 4, 96, 0 } 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* Access to PWD registers */ 178*4882a593Smuzhiyun #define AR5K_RF5111_PWD(_n) { 1, (135 - _n), 3 } 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* BANK 7 len pos col */ 181*4882a593Smuzhiyun #define AR5K_RF5111_GAIN_I { 6, 29, 0 } 182*4882a593Smuzhiyun #define AR5K_RF5111_PLO_SEL { 1, 4, 0 } 183*4882a593Smuzhiyun #define AR5K_RF5111_RFGAIN_SEL { 1, 36, 0 } 184*4882a593Smuzhiyun #define AR5K_RF5111_RFGAIN_STEP { 6, 37, 0 } 185*4882a593Smuzhiyun /* Only on AR5212 BaseBand and up */ 186*4882a593Smuzhiyun #define AR5K_RF5111_WAIT_S { 5, 19, 0 } 187*4882a593Smuzhiyun #define AR5K_RF5111_WAIT_I { 5, 24, 0 } 188*4882a593Smuzhiyun #define AR5K_RF5111_MAX_TIME { 2, 49, 0 } 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun static const struct ath5k_rf_reg rf_regs_5111[] = { 191*4882a593Smuzhiyun {2, AR5K_RF_TURBO, AR5K_RF5111_RF_TURBO}, 192*4882a593Smuzhiyun {6, AR5K_RF_OB_2GHZ, AR5K_RF5111_OB_2GHZ}, 193*4882a593Smuzhiyun {6, AR5K_RF_DB_2GHZ, AR5K_RF5111_DB_2GHZ}, 194*4882a593Smuzhiyun {6, AR5K_RF_OB_5GHZ, AR5K_RF5111_OB_5GHZ}, 195*4882a593Smuzhiyun {6, AR5K_RF_DB_5GHZ, AR5K_RF5111_DB_5GHZ}, 196*4882a593Smuzhiyun {6, AR5K_RF_PWD_XPD, AR5K_RF5111_PWD_XPD}, 197*4882a593Smuzhiyun {6, AR5K_RF_XPD_GAIN, AR5K_RF5111_XPD_GAIN}, 198*4882a593Smuzhiyun {6, AR5K_RF_PWD_84, AR5K_RF5111_PWD(84)}, 199*4882a593Smuzhiyun {6, AR5K_RF_PWD_90, AR5K_RF5111_PWD(90)}, 200*4882a593Smuzhiyun {7, AR5K_RF_GAIN_I, AR5K_RF5111_GAIN_I}, 201*4882a593Smuzhiyun {7, AR5K_RF_PLO_SEL, AR5K_RF5111_PLO_SEL}, 202*4882a593Smuzhiyun {7, AR5K_RF_RFGAIN_SEL, AR5K_RF5111_RFGAIN_SEL}, 203*4882a593Smuzhiyun {7, AR5K_RF_RFGAIN_STEP, AR5K_RF5111_RFGAIN_STEP}, 204*4882a593Smuzhiyun {7, AR5K_RF_WAIT_S, AR5K_RF5111_WAIT_S}, 205*4882a593Smuzhiyun {7, AR5K_RF_WAIT_I, AR5K_RF5111_WAIT_I}, 206*4882a593Smuzhiyun {7, AR5K_RF_MAX_TIME, AR5K_RF5111_MAX_TIME} 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* Default mode specific settings */ 210*4882a593Smuzhiyun static const struct ath5k_ini_rfbuffer rfb_5111[] = { 211*4882a593Smuzhiyun /* BANK / C.R. A/XR B G */ 212*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 213*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 214*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 215*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 216*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 217*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 218*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 219*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 220*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 221*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 222*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 223*4882a593Smuzhiyun { 0, 0x989c, { 0x00380000, 0x00380000, 0x00380000 } }, 224*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 225*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 226*4882a593Smuzhiyun { 0, 0x989c, { 0x00000000, 0x000000c0, 0x00000080 } }, 227*4882a593Smuzhiyun { 0, 0x989c, { 0x000400f9, 0x000400ff, 0x000400fd } }, 228*4882a593Smuzhiyun { 0, 0x98d4, { 0x00000000, 0x00000004, 0x00000004 } }, 229*4882a593Smuzhiyun { 1, 0x98d4, { 0x00000020, 0x00000020, 0x00000020 } }, 230*4882a593Smuzhiyun { 2, 0x98d4, { 0x00000010, 0x00000010, 0x00000010 } }, 231*4882a593Smuzhiyun { 3, 0x98d8, { 0x00601068, 0x00601068, 0x00601068 } }, 232*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 233*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 234*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 235*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 236*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 237*4882a593Smuzhiyun { 6, 0x989c, { 0x10000000, 0x10000000, 0x10000000 } }, 238*4882a593Smuzhiyun { 6, 0x989c, { 0x04000000, 0x04000000, 0x04000000 } }, 239*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 240*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 241*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 242*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x0a000000, 0x00000000 } }, 243*4882a593Smuzhiyun { 6, 0x989c, { 0x003800c0, 0x023800c0, 0x003800c0 } }, 244*4882a593Smuzhiyun { 6, 0x989c, { 0x00020006, 0x00000006, 0x00020006 } }, 245*4882a593Smuzhiyun { 6, 0x989c, { 0x00000089, 0x00000089, 0x00000089 } }, 246*4882a593Smuzhiyun { 6, 0x989c, { 0x000000a0, 0x000000a0, 0x000000a0 } }, 247*4882a593Smuzhiyun { 6, 0x989c, { 0x00040007, 0x00040007, 0x00040007 } }, 248*4882a593Smuzhiyun { 6, 0x98d4, { 0x0000001a, 0x0000001a, 0x0000001a } }, 249*4882a593Smuzhiyun { 7, 0x989c, { 0x00000040, 0x00000040, 0x00000040 } }, 250*4882a593Smuzhiyun { 7, 0x989c, { 0x00000010, 0x00000010, 0x00000010 } }, 251*4882a593Smuzhiyun { 7, 0x989c, { 0x00000008, 0x00000008, 0x00000008 } }, 252*4882a593Smuzhiyun { 7, 0x989c, { 0x0000004f, 0x0000004f, 0x0000004f } }, 253*4882a593Smuzhiyun { 7, 0x989c, { 0x000000f1, 0x00000061, 0x000000f1 } }, 254*4882a593Smuzhiyun { 7, 0x989c, { 0x0000904f, 0x0000904c, 0x0000904f } }, 255*4882a593Smuzhiyun { 7, 0x989c, { 0x0000125a, 0x0000129a, 0x0000125a } }, 256*4882a593Smuzhiyun { 7, 0x98cc, { 0x0000000e, 0x0000000f, 0x0000000e } }, 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /***********************\ 262*4882a593Smuzhiyun * RF5112/RF2112 (Derby) * 263*4882a593Smuzhiyun \***********************/ 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* BANK 2 (Common) len pos col */ 266*4882a593Smuzhiyun #define AR5K_RF5112X_RF_TURBO { 1, 1, 2 } 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* BANK 7 (Common) len pos col */ 269*4882a593Smuzhiyun #define AR5K_RF5112X_GAIN_I { 6, 14, 0 } 270*4882a593Smuzhiyun #define AR5K_RF5112X_MIXVGA_OVR { 1, 36, 0 } 271*4882a593Smuzhiyun #define AR5K_RF5112X_MIXGAIN_OVR { 2, 37, 0 } 272*4882a593Smuzhiyun #define AR5K_RF5112X_MIXGAIN_STEP { 4, 32, 0 } 273*4882a593Smuzhiyun #define AR5K_RF5112X_PD_DELAY_A { 4, 58, 0 } 274*4882a593Smuzhiyun #define AR5K_RF5112X_PD_DELAY_B { 4, 62, 0 } 275*4882a593Smuzhiyun #define AR5K_RF5112X_PD_DELAY_XR { 4, 66, 0 } 276*4882a593Smuzhiyun #define AR5K_RF5112X_PD_PERIOD_A { 4, 70, 0 } 277*4882a593Smuzhiyun #define AR5K_RF5112X_PD_PERIOD_B { 4, 74, 0 } 278*4882a593Smuzhiyun #define AR5K_RF5112X_PD_PERIOD_XR { 4, 78, 0 } 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* RFX112 (Derby 1) */ 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* BANK 6 len pos col */ 283*4882a593Smuzhiyun #define AR5K_RF5112_OB_2GHZ { 3, 269, 0 } 284*4882a593Smuzhiyun #define AR5K_RF5112_DB_2GHZ { 3, 272, 0 } 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #define AR5K_RF5112_OB_5GHZ { 3, 261, 0 } 287*4882a593Smuzhiyun #define AR5K_RF5112_DB_5GHZ { 3, 264, 0 } 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define AR5K_RF5112_FIXED_BIAS_A { 1, 260, 0 } 290*4882a593Smuzhiyun #define AR5K_RF5112_FIXED_BIAS_B { 1, 259, 0 } 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define AR5K_RF5112_XPD_SEL { 1, 284, 0 } 293*4882a593Smuzhiyun #define AR5K_RF5112_XPD_GAIN { 2, 252, 0 } 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /* Access to PWD registers */ 296*4882a593Smuzhiyun #define AR5K_RF5112_PWD(_n) { 1, (302 - _n), 3 } 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun static const struct ath5k_rf_reg rf_regs_5112[] = { 299*4882a593Smuzhiyun {2, AR5K_RF_TURBO, AR5K_RF5112X_RF_TURBO}, 300*4882a593Smuzhiyun {6, AR5K_RF_OB_2GHZ, AR5K_RF5112_OB_2GHZ}, 301*4882a593Smuzhiyun {6, AR5K_RF_DB_2GHZ, AR5K_RF5112_DB_2GHZ}, 302*4882a593Smuzhiyun {6, AR5K_RF_OB_5GHZ, AR5K_RF5112_OB_5GHZ}, 303*4882a593Smuzhiyun {6, AR5K_RF_DB_5GHZ, AR5K_RF5112_DB_5GHZ}, 304*4882a593Smuzhiyun {6, AR5K_RF_FIXED_BIAS_A, AR5K_RF5112_FIXED_BIAS_A}, 305*4882a593Smuzhiyun {6, AR5K_RF_FIXED_BIAS_B, AR5K_RF5112_FIXED_BIAS_B}, 306*4882a593Smuzhiyun {6, AR5K_RF_XPD_SEL, AR5K_RF5112_XPD_SEL}, 307*4882a593Smuzhiyun {6, AR5K_RF_XPD_GAIN, AR5K_RF5112_XPD_GAIN}, 308*4882a593Smuzhiyun {6, AR5K_RF_PWD_130, AR5K_RF5112_PWD(130)}, 309*4882a593Smuzhiyun {6, AR5K_RF_PWD_131, AR5K_RF5112_PWD(131)}, 310*4882a593Smuzhiyun {6, AR5K_RF_PWD_132, AR5K_RF5112_PWD(132)}, 311*4882a593Smuzhiyun {6, AR5K_RF_PWD_136, AR5K_RF5112_PWD(136)}, 312*4882a593Smuzhiyun {6, AR5K_RF_PWD_137, AR5K_RF5112_PWD(137)}, 313*4882a593Smuzhiyun {6, AR5K_RF_PWD_138, AR5K_RF5112_PWD(138)}, 314*4882a593Smuzhiyun {7, AR5K_RF_GAIN_I, AR5K_RF5112X_GAIN_I}, 315*4882a593Smuzhiyun {7, AR5K_RF_MIXVGA_OVR, AR5K_RF5112X_MIXVGA_OVR}, 316*4882a593Smuzhiyun {7, AR5K_RF_MIXGAIN_OVR, AR5K_RF5112X_MIXGAIN_OVR}, 317*4882a593Smuzhiyun {7, AR5K_RF_MIXGAIN_STEP, AR5K_RF5112X_MIXGAIN_STEP}, 318*4882a593Smuzhiyun {7, AR5K_RF_PD_DELAY_A, AR5K_RF5112X_PD_DELAY_A}, 319*4882a593Smuzhiyun {7, AR5K_RF_PD_DELAY_B, AR5K_RF5112X_PD_DELAY_B}, 320*4882a593Smuzhiyun {7, AR5K_RF_PD_DELAY_XR, AR5K_RF5112X_PD_DELAY_XR}, 321*4882a593Smuzhiyun {7, AR5K_RF_PD_PERIOD_A, AR5K_RF5112X_PD_PERIOD_A}, 322*4882a593Smuzhiyun {7, AR5K_RF_PD_PERIOD_B, AR5K_RF5112X_PD_PERIOD_B}, 323*4882a593Smuzhiyun {7, AR5K_RF_PD_PERIOD_XR, AR5K_RF5112X_PD_PERIOD_XR}, 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun /* Default mode specific settings */ 327*4882a593Smuzhiyun static const struct ath5k_ini_rfbuffer rfb_5112[] = { 328*4882a593Smuzhiyun /* BANK / C.R. A/XR B G */ 329*4882a593Smuzhiyun { 1, 0x98d4, { 0x00000020, 0x00000020, 0x00000020 } }, 330*4882a593Smuzhiyun { 2, 0x98d0, { 0x03060408, 0x03060408, 0x03060408 } }, 331*4882a593Smuzhiyun { 3, 0x98dc, { 0x00a0c0c0, 0x00e0c0c0, 0x00e0c0c0 } }, 332*4882a593Smuzhiyun { 6, 0x989c, { 0x00a00000, 0x00a00000, 0x00a00000 } }, 333*4882a593Smuzhiyun { 6, 0x989c, { 0x000a0000, 0x000a0000, 0x000a0000 } }, 334*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 335*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 336*4882a593Smuzhiyun { 6, 0x989c, { 0x00660000, 0x00660000, 0x00660000 } }, 337*4882a593Smuzhiyun { 6, 0x989c, { 0x00db0000, 0x00db0000, 0x00db0000 } }, 338*4882a593Smuzhiyun { 6, 0x989c, { 0x00f10000, 0x00f10000, 0x00f10000 } }, 339*4882a593Smuzhiyun { 6, 0x989c, { 0x00120000, 0x00120000, 0x00120000 } }, 340*4882a593Smuzhiyun { 6, 0x989c, { 0x00120000, 0x00120000, 0x00120000 } }, 341*4882a593Smuzhiyun { 6, 0x989c, { 0x00730000, 0x00730000, 0x00730000 } }, 342*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 343*4882a593Smuzhiyun { 6, 0x989c, { 0x000c0000, 0x000c0000, 0x000c0000 } }, 344*4882a593Smuzhiyun { 6, 0x989c, { 0x00ff0000, 0x00ff0000, 0x00ff0000 } }, 345*4882a593Smuzhiyun { 6, 0x989c, { 0x00ff0000, 0x00ff0000, 0x00ff0000 } }, 346*4882a593Smuzhiyun { 6, 0x989c, { 0x008b0000, 0x008b0000, 0x008b0000 } }, 347*4882a593Smuzhiyun { 6, 0x989c, { 0x00600000, 0x00600000, 0x00600000 } }, 348*4882a593Smuzhiyun { 6, 0x989c, { 0x000c0000, 0x000c0000, 0x000c0000 } }, 349*4882a593Smuzhiyun { 6, 0x989c, { 0x00840000, 0x00840000, 0x00840000 } }, 350*4882a593Smuzhiyun { 6, 0x989c, { 0x00640000, 0x00640000, 0x00640000 } }, 351*4882a593Smuzhiyun { 6, 0x989c, { 0x00200000, 0x00200000, 0x00200000 } }, 352*4882a593Smuzhiyun { 6, 0x989c, { 0x00240000, 0x00240000, 0x00240000 } }, 353*4882a593Smuzhiyun { 6, 0x989c, { 0x00250000, 0x00250000, 0x00250000 } }, 354*4882a593Smuzhiyun { 6, 0x989c, { 0x00110000, 0x00110000, 0x00110000 } }, 355*4882a593Smuzhiyun { 6, 0x989c, { 0x00110000, 0x00110000, 0x00110000 } }, 356*4882a593Smuzhiyun { 6, 0x989c, { 0x00510000, 0x00510000, 0x00510000 } }, 357*4882a593Smuzhiyun { 6, 0x989c, { 0x1c040000, 0x1c040000, 0x1c040000 } }, 358*4882a593Smuzhiyun { 6, 0x989c, { 0x000a0000, 0x000a0000, 0x000a0000 } }, 359*4882a593Smuzhiyun { 6, 0x989c, { 0x00a10000, 0x00a10000, 0x00a10000 } }, 360*4882a593Smuzhiyun { 6, 0x989c, { 0x00400000, 0x00400000, 0x00400000 } }, 361*4882a593Smuzhiyun { 6, 0x989c, { 0x03090000, 0x03090000, 0x03090000 } }, 362*4882a593Smuzhiyun { 6, 0x989c, { 0x06000000, 0x06000000, 0x06000000 } }, 363*4882a593Smuzhiyun { 6, 0x989c, { 0x000000b0, 0x000000a8, 0x000000a8 } }, 364*4882a593Smuzhiyun { 6, 0x989c, { 0x0000002e, 0x0000002e, 0x0000002e } }, 365*4882a593Smuzhiyun { 6, 0x989c, { 0x006c4a41, 0x006c4af1, 0x006c4a61 } }, 366*4882a593Smuzhiyun { 6, 0x989c, { 0x0050892a, 0x0050892b, 0x0050892b } }, 367*4882a593Smuzhiyun { 6, 0x989c, { 0x00842400, 0x00842400, 0x00842400 } }, 368*4882a593Smuzhiyun { 6, 0x989c, { 0x00c69200, 0x00c69200, 0x00c69200 } }, 369*4882a593Smuzhiyun { 6, 0x98d0, { 0x0002000c, 0x0002000c, 0x0002000c } }, 370*4882a593Smuzhiyun { 7, 0x989c, { 0x00000094, 0x00000094, 0x00000094 } }, 371*4882a593Smuzhiyun { 7, 0x989c, { 0x00000091, 0x00000091, 0x00000091 } }, 372*4882a593Smuzhiyun { 7, 0x989c, { 0x0000000a, 0x00000012, 0x00000012 } }, 373*4882a593Smuzhiyun { 7, 0x989c, { 0x00000080, 0x00000080, 0x00000080 } }, 374*4882a593Smuzhiyun { 7, 0x989c, { 0x000000c1, 0x000000c1, 0x000000c1 } }, 375*4882a593Smuzhiyun { 7, 0x989c, { 0x00000060, 0x00000060, 0x00000060 } }, 376*4882a593Smuzhiyun { 7, 0x989c, { 0x000000f0, 0x000000f0, 0x000000f0 } }, 377*4882a593Smuzhiyun { 7, 0x989c, { 0x00000022, 0x00000022, 0x00000022 } }, 378*4882a593Smuzhiyun { 7, 0x989c, { 0x00000092, 0x00000092, 0x00000092 } }, 379*4882a593Smuzhiyun { 7, 0x989c, { 0x000000d4, 0x000000d4, 0x000000d4 } }, 380*4882a593Smuzhiyun { 7, 0x989c, { 0x000014cc, 0x000014cc, 0x000014cc } }, 381*4882a593Smuzhiyun { 7, 0x989c, { 0x0000048c, 0x0000048c, 0x0000048c } }, 382*4882a593Smuzhiyun { 7, 0x98c4, { 0x00000003, 0x00000003, 0x00000003 } }, 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun /* RFX112A (Derby 2) */ 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun /* BANK 6 len pos col */ 388*4882a593Smuzhiyun #define AR5K_RF5112A_OB_2GHZ { 3, 287, 0 } 389*4882a593Smuzhiyun #define AR5K_RF5112A_DB_2GHZ { 3, 290, 0 } 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun #define AR5K_RF5112A_OB_5GHZ { 3, 279, 0 } 392*4882a593Smuzhiyun #define AR5K_RF5112A_DB_5GHZ { 3, 282, 0 } 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #define AR5K_RF5112A_FIXED_BIAS_A { 1, 278, 0 } 395*4882a593Smuzhiyun #define AR5K_RF5112A_FIXED_BIAS_B { 1, 277, 0 } 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun #define AR5K_RF5112A_XPD_SEL { 1, 302, 0 } 398*4882a593Smuzhiyun #define AR5K_RF5112A_PDGAINLO { 2, 270, 0 } 399*4882a593Smuzhiyun #define AR5K_RF5112A_PDGAINHI { 2, 257, 0 } 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun /* Access to PWD registers */ 402*4882a593Smuzhiyun #define AR5K_RF5112A_PWD(_n) { 1, (306 - _n), 3 } 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* Voltage regulators */ 405*4882a593Smuzhiyun #define AR5K_RF5112A_HIGH_VC_CP { 2, 90, 2 } 406*4882a593Smuzhiyun #define AR5K_RF5112A_MID_VC_CP { 2, 92, 2 } 407*4882a593Smuzhiyun #define AR5K_RF5112A_LOW_VC_CP { 2, 94, 2 } 408*4882a593Smuzhiyun #define AR5K_RF5112A_PUSH_UP { 1, 254, 2 } 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun /* Power consumption */ 411*4882a593Smuzhiyun #define AR5K_RF5112A_PAD2GND { 1, 281, 1 } 412*4882a593Smuzhiyun #define AR5K_RF5112A_XB2_LVL { 2, 1, 3 } 413*4882a593Smuzhiyun #define AR5K_RF5112A_XB5_LVL { 2, 3, 3 } 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun static const struct ath5k_rf_reg rf_regs_5112a[] = { 416*4882a593Smuzhiyun {2, AR5K_RF_TURBO, AR5K_RF5112X_RF_TURBO}, 417*4882a593Smuzhiyun {6, AR5K_RF_OB_2GHZ, AR5K_RF5112A_OB_2GHZ}, 418*4882a593Smuzhiyun {6, AR5K_RF_DB_2GHZ, AR5K_RF5112A_DB_2GHZ}, 419*4882a593Smuzhiyun {6, AR5K_RF_OB_5GHZ, AR5K_RF5112A_OB_5GHZ}, 420*4882a593Smuzhiyun {6, AR5K_RF_DB_5GHZ, AR5K_RF5112A_DB_5GHZ}, 421*4882a593Smuzhiyun {6, AR5K_RF_FIXED_BIAS_A, AR5K_RF5112A_FIXED_BIAS_A}, 422*4882a593Smuzhiyun {6, AR5K_RF_FIXED_BIAS_B, AR5K_RF5112A_FIXED_BIAS_B}, 423*4882a593Smuzhiyun {6, AR5K_RF_XPD_SEL, AR5K_RF5112A_XPD_SEL}, 424*4882a593Smuzhiyun {6, AR5K_RF_PD_GAIN_LO, AR5K_RF5112A_PDGAINLO}, 425*4882a593Smuzhiyun {6, AR5K_RF_PD_GAIN_HI, AR5K_RF5112A_PDGAINHI}, 426*4882a593Smuzhiyun {6, AR5K_RF_PWD_130, AR5K_RF5112A_PWD(130)}, 427*4882a593Smuzhiyun {6, AR5K_RF_PWD_131, AR5K_RF5112A_PWD(131)}, 428*4882a593Smuzhiyun {6, AR5K_RF_PWD_132, AR5K_RF5112A_PWD(132)}, 429*4882a593Smuzhiyun {6, AR5K_RF_PWD_136, AR5K_RF5112A_PWD(136)}, 430*4882a593Smuzhiyun {6, AR5K_RF_PWD_137, AR5K_RF5112A_PWD(137)}, 431*4882a593Smuzhiyun {6, AR5K_RF_PWD_138, AR5K_RF5112A_PWD(138)}, 432*4882a593Smuzhiyun {6, AR5K_RF_PWD_166, AR5K_RF5112A_PWD(166)}, 433*4882a593Smuzhiyun {6, AR5K_RF_PWD_167, AR5K_RF5112A_PWD(167)}, 434*4882a593Smuzhiyun {6, AR5K_RF_HIGH_VC_CP, AR5K_RF5112A_HIGH_VC_CP}, 435*4882a593Smuzhiyun {6, AR5K_RF_MID_VC_CP, AR5K_RF5112A_MID_VC_CP}, 436*4882a593Smuzhiyun {6, AR5K_RF_LOW_VC_CP, AR5K_RF5112A_LOW_VC_CP}, 437*4882a593Smuzhiyun {6, AR5K_RF_PUSH_UP, AR5K_RF5112A_PUSH_UP}, 438*4882a593Smuzhiyun {6, AR5K_RF_PAD2GND, AR5K_RF5112A_PAD2GND}, 439*4882a593Smuzhiyun {6, AR5K_RF_XB2_LVL, AR5K_RF5112A_XB2_LVL}, 440*4882a593Smuzhiyun {6, AR5K_RF_XB5_LVL, AR5K_RF5112A_XB5_LVL}, 441*4882a593Smuzhiyun {7, AR5K_RF_GAIN_I, AR5K_RF5112X_GAIN_I}, 442*4882a593Smuzhiyun {7, AR5K_RF_MIXVGA_OVR, AR5K_RF5112X_MIXVGA_OVR}, 443*4882a593Smuzhiyun {7, AR5K_RF_MIXGAIN_OVR, AR5K_RF5112X_MIXGAIN_OVR}, 444*4882a593Smuzhiyun {7, AR5K_RF_MIXGAIN_STEP, AR5K_RF5112X_MIXGAIN_STEP}, 445*4882a593Smuzhiyun {7, AR5K_RF_PD_DELAY_A, AR5K_RF5112X_PD_DELAY_A}, 446*4882a593Smuzhiyun {7, AR5K_RF_PD_DELAY_B, AR5K_RF5112X_PD_DELAY_B}, 447*4882a593Smuzhiyun {7, AR5K_RF_PD_DELAY_XR, AR5K_RF5112X_PD_DELAY_XR}, 448*4882a593Smuzhiyun {7, AR5K_RF_PD_PERIOD_A, AR5K_RF5112X_PD_PERIOD_A}, 449*4882a593Smuzhiyun {7, AR5K_RF_PD_PERIOD_B, AR5K_RF5112X_PD_PERIOD_B}, 450*4882a593Smuzhiyun {7, AR5K_RF_PD_PERIOD_XR, AR5K_RF5112X_PD_PERIOD_XR}, 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* Default mode specific settings */ 454*4882a593Smuzhiyun static const struct ath5k_ini_rfbuffer rfb_5112a[] = { 455*4882a593Smuzhiyun /* BANK / C.R. A/XR B G */ 456*4882a593Smuzhiyun { 1, 0x98d4, { 0x00000020, 0x00000020, 0x00000020 } }, 457*4882a593Smuzhiyun { 2, 0x98d0, { 0x03060408, 0x03060408, 0x03060408 } }, 458*4882a593Smuzhiyun { 3, 0x98dc, { 0x00a020c0, 0x00e020c0, 0x00e020c0 } }, 459*4882a593Smuzhiyun { 6, 0x989c, { 0x0f000000, 0x0f000000, 0x0f000000 } }, 460*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 461*4882a593Smuzhiyun { 6, 0x989c, { 0x00800000, 0x00800000, 0x00800000 } }, 462*4882a593Smuzhiyun { 6, 0x989c, { 0x002a0000, 0x002a0000, 0x002a0000 } }, 463*4882a593Smuzhiyun { 6, 0x989c, { 0x00010000, 0x00010000, 0x00010000 } }, 464*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 465*4882a593Smuzhiyun { 6, 0x989c, { 0x00180000, 0x00180000, 0x00180000 } }, 466*4882a593Smuzhiyun { 6, 0x989c, { 0x00600000, 0x006e0000, 0x006e0000 } }, 467*4882a593Smuzhiyun { 6, 0x989c, { 0x00c70000, 0x00c70000, 0x00c70000 } }, 468*4882a593Smuzhiyun { 6, 0x989c, { 0x004b0000, 0x004b0000, 0x004b0000 } }, 469*4882a593Smuzhiyun { 6, 0x989c, { 0x04480000, 0x04480000, 0x04480000 } }, 470*4882a593Smuzhiyun { 6, 0x989c, { 0x004c0000, 0x004c0000, 0x004c0000 } }, 471*4882a593Smuzhiyun { 6, 0x989c, { 0x00e40000, 0x00e40000, 0x00e40000 } }, 472*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 473*4882a593Smuzhiyun { 6, 0x989c, { 0x00fc0000, 0x00fc0000, 0x00fc0000 } }, 474*4882a593Smuzhiyun { 6, 0x989c, { 0x00ff0000, 0x00ff0000, 0x00ff0000 } }, 475*4882a593Smuzhiyun { 6, 0x989c, { 0x043f0000, 0x043f0000, 0x043f0000 } }, 476*4882a593Smuzhiyun { 6, 0x989c, { 0x000c0000, 0x000c0000, 0x000c0000 } }, 477*4882a593Smuzhiyun { 6, 0x989c, { 0x02190000, 0x02190000, 0x02190000 } }, 478*4882a593Smuzhiyun { 6, 0x989c, { 0x00240000, 0x00240000, 0x00240000 } }, 479*4882a593Smuzhiyun { 6, 0x989c, { 0x00b40000, 0x00b40000, 0x00b40000 } }, 480*4882a593Smuzhiyun { 6, 0x989c, { 0x00990000, 0x00990000, 0x00990000 } }, 481*4882a593Smuzhiyun { 6, 0x989c, { 0x00500000, 0x00500000, 0x00500000 } }, 482*4882a593Smuzhiyun { 6, 0x989c, { 0x002a0000, 0x002a0000, 0x002a0000 } }, 483*4882a593Smuzhiyun { 6, 0x989c, { 0x00120000, 0x00120000, 0x00120000 } }, 484*4882a593Smuzhiyun { 6, 0x989c, { 0xc0320000, 0xc0320000, 0xc0320000 } }, 485*4882a593Smuzhiyun { 6, 0x989c, { 0x01740000, 0x01740000, 0x01740000 } }, 486*4882a593Smuzhiyun { 6, 0x989c, { 0x00110000, 0x00110000, 0x00110000 } }, 487*4882a593Smuzhiyun { 6, 0x989c, { 0x86280000, 0x86280000, 0x86280000 } }, 488*4882a593Smuzhiyun { 6, 0x989c, { 0x31840000, 0x31840000, 0x31840000 } }, 489*4882a593Smuzhiyun { 6, 0x989c, { 0x00f20080, 0x00f20080, 0x00f20080 } }, 490*4882a593Smuzhiyun { 6, 0x989c, { 0x00270019, 0x00270019, 0x00270019 } }, 491*4882a593Smuzhiyun { 6, 0x989c, { 0x00000003, 0x00000003, 0x00000003 } }, 492*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 493*4882a593Smuzhiyun { 6, 0x989c, { 0x000000b2, 0x000000b2, 0x000000b2 } }, 494*4882a593Smuzhiyun { 6, 0x989c, { 0x00b02084, 0x00b02084, 0x00b02084 } }, 495*4882a593Smuzhiyun { 6, 0x989c, { 0x004125a4, 0x004125a4, 0x004125a4 } }, 496*4882a593Smuzhiyun { 6, 0x989c, { 0x00119220, 0x00119220, 0x00119220 } }, 497*4882a593Smuzhiyun { 6, 0x989c, { 0x001a4800, 0x001a4800, 0x001a4800 } }, 498*4882a593Smuzhiyun { 6, 0x98d8, { 0x000b0230, 0x000b0230, 0x000b0230 } }, 499*4882a593Smuzhiyun { 7, 0x989c, { 0x00000094, 0x00000094, 0x00000094 } }, 500*4882a593Smuzhiyun { 7, 0x989c, { 0x00000091, 0x00000091, 0x00000091 } }, 501*4882a593Smuzhiyun { 7, 0x989c, { 0x00000012, 0x00000012, 0x00000012 } }, 502*4882a593Smuzhiyun { 7, 0x989c, { 0x00000080, 0x00000080, 0x00000080 } }, 503*4882a593Smuzhiyun { 7, 0x989c, { 0x000000d9, 0x000000d9, 0x000000d9 } }, 504*4882a593Smuzhiyun { 7, 0x989c, { 0x00000060, 0x00000060, 0x00000060 } }, 505*4882a593Smuzhiyun { 7, 0x989c, { 0x000000f0, 0x000000f0, 0x000000f0 } }, 506*4882a593Smuzhiyun { 7, 0x989c, { 0x000000a2, 0x000000a2, 0x000000a2 } }, 507*4882a593Smuzhiyun { 7, 0x989c, { 0x00000052, 0x00000052, 0x00000052 } }, 508*4882a593Smuzhiyun { 7, 0x989c, { 0x000000d4, 0x000000d4, 0x000000d4 } }, 509*4882a593Smuzhiyun { 7, 0x989c, { 0x000014cc, 0x000014cc, 0x000014cc } }, 510*4882a593Smuzhiyun { 7, 0x989c, { 0x0000048c, 0x0000048c, 0x0000048c } }, 511*4882a593Smuzhiyun { 7, 0x98c4, { 0x00000003, 0x00000003, 0x00000003 } }, 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /******************\ 517*4882a593Smuzhiyun * RF2413 (Griffin) * 518*4882a593Smuzhiyun \******************/ 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun /* BANK 2 len pos col */ 521*4882a593Smuzhiyun #define AR5K_RF2413_RF_TURBO { 1, 1, 2 } 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun /* BANK 6 len pos col */ 524*4882a593Smuzhiyun #define AR5K_RF2413_OB_2GHZ { 3, 168, 0 } 525*4882a593Smuzhiyun #define AR5K_RF2413_DB_2GHZ { 3, 165, 0 } 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun static const struct ath5k_rf_reg rf_regs_2413[] = { 528*4882a593Smuzhiyun {2, AR5K_RF_TURBO, AR5K_RF2413_RF_TURBO}, 529*4882a593Smuzhiyun {6, AR5K_RF_OB_2GHZ, AR5K_RF2413_OB_2GHZ}, 530*4882a593Smuzhiyun {6, AR5K_RF_DB_2GHZ, AR5K_RF2413_DB_2GHZ}, 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun /* Default mode specific settings 534*4882a593Smuzhiyun * XXX: a/aTurbo ??? 535*4882a593Smuzhiyun */ 536*4882a593Smuzhiyun static const struct ath5k_ini_rfbuffer rfb_2413[] = { 537*4882a593Smuzhiyun /* BANK / C.R. A/XR B G */ 538*4882a593Smuzhiyun { 1, 0x98d4, { 0x00000020, 0x00000020, 0x00000020 } }, 539*4882a593Smuzhiyun { 2, 0x98d0, { 0x02001408, 0x02001408, 0x02001408 } }, 540*4882a593Smuzhiyun { 3, 0x98dc, { 0x00a020c0, 0x00e020c0, 0x00e020c0 } }, 541*4882a593Smuzhiyun { 6, 0x989c, { 0xf0000000, 0xf0000000, 0xf0000000 } }, 542*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 543*4882a593Smuzhiyun { 6, 0x989c, { 0x03000000, 0x03000000, 0x03000000 } }, 544*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 545*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 546*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 547*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 548*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 549*4882a593Smuzhiyun { 6, 0x989c, { 0x40400000, 0x40400000, 0x40400000 } }, 550*4882a593Smuzhiyun { 6, 0x989c, { 0x65050000, 0x65050000, 0x65050000 } }, 551*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 552*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 553*4882a593Smuzhiyun { 6, 0x989c, { 0x00420000, 0x00420000, 0x00420000 } }, 554*4882a593Smuzhiyun { 6, 0x989c, { 0x00b50000, 0x00b50000, 0x00b50000 } }, 555*4882a593Smuzhiyun { 6, 0x989c, { 0x00030000, 0x00030000, 0x00030000 } }, 556*4882a593Smuzhiyun { 6, 0x989c, { 0x00f70000, 0x00f70000, 0x00f70000 } }, 557*4882a593Smuzhiyun { 6, 0x989c, { 0x009d0000, 0x009d0000, 0x009d0000 } }, 558*4882a593Smuzhiyun { 6, 0x989c, { 0x00220000, 0x00220000, 0x00220000 } }, 559*4882a593Smuzhiyun { 6, 0x989c, { 0x04220000, 0x04220000, 0x04220000 } }, 560*4882a593Smuzhiyun { 6, 0x989c, { 0x00230018, 0x00230018, 0x00230018 } }, 561*4882a593Smuzhiyun { 6, 0x989c, { 0x00280000, 0x00280060, 0x00280060 } }, 562*4882a593Smuzhiyun { 6, 0x989c, { 0x005000c0, 0x005000c3, 0x005000c3 } }, 563*4882a593Smuzhiyun { 6, 0x989c, { 0x0004007f, 0x0004007f, 0x0004007f } }, 564*4882a593Smuzhiyun { 6, 0x989c, { 0x00000458, 0x00000458, 0x00000458 } }, 565*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 566*4882a593Smuzhiyun { 6, 0x989c, { 0x0000c000, 0x0000c000, 0x0000c000 } }, 567*4882a593Smuzhiyun { 6, 0x98d8, { 0x00400230, 0x00400230, 0x00400230 } }, 568*4882a593Smuzhiyun { 7, 0x989c, { 0x00006400, 0x00006400, 0x00006400 } }, 569*4882a593Smuzhiyun { 7, 0x989c, { 0x00000800, 0x00000800, 0x00000800 } }, 570*4882a593Smuzhiyun { 7, 0x98cc, { 0x0000000e, 0x0000000e, 0x0000000e } }, 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun /***************************\ 576*4882a593Smuzhiyun * RF2315/RF2316 (Cobra SoC) * 577*4882a593Smuzhiyun \***************************/ 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun /* BANK 2 len pos col */ 580*4882a593Smuzhiyun #define AR5K_RF2316_RF_TURBO { 1, 1, 2 } 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun /* BANK 6 len pos col */ 583*4882a593Smuzhiyun #define AR5K_RF2316_OB_2GHZ { 3, 178, 0 } 584*4882a593Smuzhiyun #define AR5K_RF2316_DB_2GHZ { 3, 175, 0 } 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun static const struct ath5k_rf_reg rf_regs_2316[] = { 587*4882a593Smuzhiyun {2, AR5K_RF_TURBO, AR5K_RF2316_RF_TURBO}, 588*4882a593Smuzhiyun {6, AR5K_RF_OB_2GHZ, AR5K_RF2316_OB_2GHZ}, 589*4882a593Smuzhiyun {6, AR5K_RF_DB_2GHZ, AR5K_RF2316_DB_2GHZ}, 590*4882a593Smuzhiyun }; 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun /* Default mode specific settings */ 593*4882a593Smuzhiyun static const struct ath5k_ini_rfbuffer rfb_2316[] = { 594*4882a593Smuzhiyun /* BANK / C.R. A/XR B G */ 595*4882a593Smuzhiyun { 1, 0x98d4, { 0x00000020, 0x00000020, 0x00000020 } }, 596*4882a593Smuzhiyun { 2, 0x98d0, { 0x02001408, 0x02001408, 0x02001408 } }, 597*4882a593Smuzhiyun { 3, 0x98dc, { 0x00a020c0, 0x00e020c0, 0x00e020c0 } }, 598*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 599*4882a593Smuzhiyun { 6, 0x989c, { 0xc0000000, 0xc0000000, 0xc0000000 } }, 600*4882a593Smuzhiyun { 6, 0x989c, { 0x0f000000, 0x0f000000, 0x0f000000 } }, 601*4882a593Smuzhiyun { 6, 0x989c, { 0x02000000, 0x02000000, 0x02000000 } }, 602*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 603*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 604*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 605*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 606*4882a593Smuzhiyun { 6, 0x989c, { 0xf8000000, 0xf8000000, 0xf8000000 } }, 607*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 608*4882a593Smuzhiyun { 6, 0x989c, { 0x95150000, 0x95150000, 0x95150000 } }, 609*4882a593Smuzhiyun { 6, 0x989c, { 0xc1000000, 0xc1000000, 0xc1000000 } }, 610*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 611*4882a593Smuzhiyun { 6, 0x989c, { 0x00080000, 0x00080000, 0x00080000 } }, 612*4882a593Smuzhiyun { 6, 0x989c, { 0x00d50000, 0x00d50000, 0x00d50000 } }, 613*4882a593Smuzhiyun { 6, 0x989c, { 0x000e0000, 0x000e0000, 0x000e0000 } }, 614*4882a593Smuzhiyun { 6, 0x989c, { 0x00dc0000, 0x00dc0000, 0x00dc0000 } }, 615*4882a593Smuzhiyun { 6, 0x989c, { 0x00770000, 0x00770000, 0x00770000 } }, 616*4882a593Smuzhiyun { 6, 0x989c, { 0x008a0000, 0x008a0000, 0x008a0000 } }, 617*4882a593Smuzhiyun { 6, 0x989c, { 0x10880000, 0x10880000, 0x10880000 } }, 618*4882a593Smuzhiyun { 6, 0x989c, { 0x008c0060, 0x008c0060, 0x008c0060 } }, 619*4882a593Smuzhiyun { 6, 0x989c, { 0x00a00000, 0x00a00080, 0x00a00080 } }, 620*4882a593Smuzhiyun { 6, 0x989c, { 0x00400000, 0x0040000d, 0x0040000d } }, 621*4882a593Smuzhiyun { 6, 0x989c, { 0x00110400, 0x00110400, 0x00110400 } }, 622*4882a593Smuzhiyun { 6, 0x989c, { 0x00000060, 0x00000060, 0x00000060 } }, 623*4882a593Smuzhiyun { 6, 0x989c, { 0x00000001, 0x00000001, 0x00000001 } }, 624*4882a593Smuzhiyun { 6, 0x989c, { 0x00000b00, 0x00000b00, 0x00000b00 } }, 625*4882a593Smuzhiyun { 6, 0x989c, { 0x00000be8, 0x00000be8, 0x00000be8 } }, 626*4882a593Smuzhiyun { 6, 0x98c0, { 0x00010000, 0x00010000, 0x00010000 } }, 627*4882a593Smuzhiyun { 7, 0x989c, { 0x00006400, 0x00006400, 0x00006400 } }, 628*4882a593Smuzhiyun { 7, 0x989c, { 0x00000800, 0x00000800, 0x00000800 } }, 629*4882a593Smuzhiyun { 7, 0x98cc, { 0x0000000e, 0x0000000e, 0x0000000e } }, 630*4882a593Smuzhiyun }; 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun /******************************\ 635*4882a593Smuzhiyun * RF5413/RF5424 (Eagle/Condor) * 636*4882a593Smuzhiyun \******************************/ 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun /* BANK 6 len pos col */ 639*4882a593Smuzhiyun #define AR5K_RF5413_OB_2GHZ { 3, 241, 0 } 640*4882a593Smuzhiyun #define AR5K_RF5413_DB_2GHZ { 3, 238, 0 } 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun #define AR5K_RF5413_OB_5GHZ { 3, 247, 0 } 643*4882a593Smuzhiyun #define AR5K_RF5413_DB_5GHZ { 3, 244, 0 } 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun #define AR5K_RF5413_PWD_ICLOBUF2G { 3, 131, 3 } 646*4882a593Smuzhiyun #define AR5K_RF5413_DERBY_CHAN_SEL_MODE { 1, 291, 2 } 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun static const struct ath5k_rf_reg rf_regs_5413[] = { 649*4882a593Smuzhiyun {6, AR5K_RF_OB_2GHZ, AR5K_RF5413_OB_2GHZ}, 650*4882a593Smuzhiyun {6, AR5K_RF_DB_2GHZ, AR5K_RF5413_DB_2GHZ}, 651*4882a593Smuzhiyun {6, AR5K_RF_OB_5GHZ, AR5K_RF5413_OB_5GHZ}, 652*4882a593Smuzhiyun {6, AR5K_RF_DB_5GHZ, AR5K_RF5413_DB_5GHZ}, 653*4882a593Smuzhiyun {6, AR5K_RF_PWD_ICLOBUF_2G, AR5K_RF5413_PWD_ICLOBUF2G}, 654*4882a593Smuzhiyun {6, AR5K_RF_DERBY_CHAN_SEL_MODE, AR5K_RF5413_DERBY_CHAN_SEL_MODE}, 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun /* Default mode specific settings */ 658*4882a593Smuzhiyun static const struct ath5k_ini_rfbuffer rfb_5413[] = { 659*4882a593Smuzhiyun /* BANK / C.R. A/XR B G */ 660*4882a593Smuzhiyun { 1, 0x98d4, { 0x00000020, 0x00000020, 0x00000020 } }, 661*4882a593Smuzhiyun { 2, 0x98d0, { 0x00000008, 0x00000008, 0x00000008 } }, 662*4882a593Smuzhiyun { 3, 0x98dc, { 0x00a000c0, 0x00e000c0, 0x00e000c0 } }, 663*4882a593Smuzhiyun { 6, 0x989c, { 0x33000000, 0x33000000, 0x33000000 } }, 664*4882a593Smuzhiyun { 6, 0x989c, { 0x01000000, 0x01000000, 0x01000000 } }, 665*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 666*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 667*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 668*4882a593Smuzhiyun { 6, 0x989c, { 0x1f000000, 0x1f000000, 0x1f000000 } }, 669*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 670*4882a593Smuzhiyun { 6, 0x989c, { 0x00b80000, 0x00b80000, 0x00b80000 } }, 671*4882a593Smuzhiyun { 6, 0x989c, { 0x00b70000, 0x00b70000, 0x00b70000 } }, 672*4882a593Smuzhiyun { 6, 0x989c, { 0x00840000, 0x00840000, 0x00840000 } }, 673*4882a593Smuzhiyun { 6, 0x989c, { 0x00980000, 0x00980000, 0x00980000 } }, 674*4882a593Smuzhiyun { 6, 0x989c, { 0x00c00000, 0x00c00000, 0x00c00000 } }, 675*4882a593Smuzhiyun { 6, 0x989c, { 0x00ff0000, 0x00ff0000, 0x00ff0000 } }, 676*4882a593Smuzhiyun { 6, 0x989c, { 0x00ff0000, 0x00ff0000, 0x00ff0000 } }, 677*4882a593Smuzhiyun { 6, 0x989c, { 0x00ff0000, 0x00ff0000, 0x00ff0000 } }, 678*4882a593Smuzhiyun { 6, 0x989c, { 0x00ff0000, 0x00ff0000, 0x00ff0000 } }, 679*4882a593Smuzhiyun { 6, 0x989c, { 0x00d70000, 0x00d70000, 0x00d70000 } }, 680*4882a593Smuzhiyun { 6, 0x989c, { 0x00610000, 0x00610000, 0x00610000 } }, 681*4882a593Smuzhiyun { 6, 0x989c, { 0x00fe0000, 0x00fe0000, 0x00fe0000 } }, 682*4882a593Smuzhiyun { 6, 0x989c, { 0x00de0000, 0x00de0000, 0x00de0000 } }, 683*4882a593Smuzhiyun { 6, 0x989c, { 0x007f0000, 0x007f0000, 0x007f0000 } }, 684*4882a593Smuzhiyun { 6, 0x989c, { 0x043d0000, 0x043d0000, 0x043d0000 } }, 685*4882a593Smuzhiyun { 6, 0x989c, { 0x00770000, 0x00770000, 0x00770000 } }, 686*4882a593Smuzhiyun { 6, 0x989c, { 0x00440000, 0x00440000, 0x00440000 } }, 687*4882a593Smuzhiyun { 6, 0x989c, { 0x00980000, 0x00980000, 0x00980000 } }, 688*4882a593Smuzhiyun { 6, 0x989c, { 0x00100080, 0x00100080, 0x00100080 } }, 689*4882a593Smuzhiyun { 6, 0x989c, { 0x0005c034, 0x0005c034, 0x0005c034 } }, 690*4882a593Smuzhiyun { 6, 0x989c, { 0x003100f0, 0x003100f0, 0x003100f0 } }, 691*4882a593Smuzhiyun { 6, 0x989c, { 0x000c011f, 0x000c011f, 0x000c011f } }, 692*4882a593Smuzhiyun { 6, 0x989c, { 0x00510040, 0x00510040, 0x00510040 } }, 693*4882a593Smuzhiyun { 6, 0x989c, { 0x005000da, 0x005000da, 0x005000da } }, 694*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 695*4882a593Smuzhiyun { 6, 0x989c, { 0x00004044, 0x00004044, 0x00004044 } }, 696*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 697*4882a593Smuzhiyun { 6, 0x989c, { 0x000060c0, 0x000060c0, 0x000060c0 } }, 698*4882a593Smuzhiyun { 6, 0x989c, { 0x00002c00, 0x00003600, 0x00003600 } }, 699*4882a593Smuzhiyun { 6, 0x98c8, { 0x00000403, 0x00040403, 0x00040403 } }, 700*4882a593Smuzhiyun { 7, 0x989c, { 0x00006400, 0x00006400, 0x00006400 } }, 701*4882a593Smuzhiyun { 7, 0x989c, { 0x00000800, 0x00000800, 0x00000800 } }, 702*4882a593Smuzhiyun { 7, 0x98cc, { 0x0000000e, 0x0000000e, 0x0000000e } }, 703*4882a593Smuzhiyun }; 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun /***************************\ 708*4882a593Smuzhiyun * RF2425/RF2417 (Swan/Nala) * 709*4882a593Smuzhiyun * AR2317 (Spider SoC) * 710*4882a593Smuzhiyun \***************************/ 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun /* BANK 2 len pos col */ 713*4882a593Smuzhiyun #define AR5K_RF2425_RF_TURBO { 1, 1, 2 } 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun /* BANK 6 len pos col */ 716*4882a593Smuzhiyun #define AR5K_RF2425_OB_2GHZ { 3, 193, 0 } 717*4882a593Smuzhiyun #define AR5K_RF2425_DB_2GHZ { 3, 190, 0 } 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun static const struct ath5k_rf_reg rf_regs_2425[] = { 720*4882a593Smuzhiyun {2, AR5K_RF_TURBO, AR5K_RF2425_RF_TURBO}, 721*4882a593Smuzhiyun {6, AR5K_RF_OB_2GHZ, AR5K_RF2425_OB_2GHZ}, 722*4882a593Smuzhiyun {6, AR5K_RF_DB_2GHZ, AR5K_RF2425_DB_2GHZ}, 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun /* Default mode specific settings 726*4882a593Smuzhiyun */ 727*4882a593Smuzhiyun static const struct ath5k_ini_rfbuffer rfb_2425[] = { 728*4882a593Smuzhiyun /* BANK / C.R. A/XR B G */ 729*4882a593Smuzhiyun { 1, 0x98d4, { 0x00000020, 0x00000020, 0x00000020 } }, 730*4882a593Smuzhiyun { 2, 0x98d0, { 0x02001408, 0x02001408, 0x02001408 } }, 731*4882a593Smuzhiyun { 3, 0x98dc, { 0x00a020c0, 0x00e020c0, 0x00e020c0 } }, 732*4882a593Smuzhiyun { 6, 0x989c, { 0x10000000, 0x10000000, 0x10000000 } }, 733*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 734*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 735*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 736*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 737*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 738*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 739*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 740*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 741*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 742*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 743*4882a593Smuzhiyun { 6, 0x989c, { 0x002a0000, 0x002a0000, 0x002a0000 } }, 744*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 745*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 746*4882a593Smuzhiyun { 6, 0x989c, { 0x00100000, 0x00100000, 0x00100000 } }, 747*4882a593Smuzhiyun { 6, 0x989c, { 0x00020000, 0x00020000, 0x00020000 } }, 748*4882a593Smuzhiyun { 6, 0x989c, { 0x00730000, 0x00730000, 0x00730000 } }, 749*4882a593Smuzhiyun { 6, 0x989c, { 0x00f80000, 0x00f80000, 0x00f80000 } }, 750*4882a593Smuzhiyun { 6, 0x989c, { 0x00e70000, 0x00e70000, 0x00e70000 } }, 751*4882a593Smuzhiyun { 6, 0x989c, { 0x00140000, 0x00140000, 0x00140000 } }, 752*4882a593Smuzhiyun { 6, 0x989c, { 0x00910040, 0x00910040, 0x00910040 } }, 753*4882a593Smuzhiyun { 6, 0x989c, { 0x0007001a, 0x0007001a, 0x0007001a } }, 754*4882a593Smuzhiyun { 6, 0x989c, { 0x00410000, 0x00410000, 0x00410000 } }, 755*4882a593Smuzhiyun { 6, 0x989c, { 0x00810000, 0x00810060, 0x00810060 } }, 756*4882a593Smuzhiyun { 6, 0x989c, { 0x00020800, 0x00020803, 0x00020803 } }, 757*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 758*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 759*4882a593Smuzhiyun { 6, 0x989c, { 0x00001660, 0x00001660, 0x00001660 } }, 760*4882a593Smuzhiyun { 6, 0x989c, { 0x00001688, 0x00001688, 0x00001688 } }, 761*4882a593Smuzhiyun { 6, 0x98c4, { 0x00000001, 0x00000001, 0x00000001 } }, 762*4882a593Smuzhiyun { 7, 0x989c, { 0x00006400, 0x00006400, 0x00006400 } }, 763*4882a593Smuzhiyun { 7, 0x989c, { 0x00000800, 0x00000800, 0x00000800 } }, 764*4882a593Smuzhiyun { 7, 0x98cc, { 0x0000000e, 0x0000000e, 0x0000000e } }, 765*4882a593Smuzhiyun }; 766*4882a593Smuzhiyun 767*4882a593Smuzhiyun /* 768*4882a593Smuzhiyun * TODO: Handle the few differences with swan during 769*4882a593Smuzhiyun * bank modification and get rid of this 770*4882a593Smuzhiyun */ 771*4882a593Smuzhiyun static const struct ath5k_ini_rfbuffer rfb_2317[] = { 772*4882a593Smuzhiyun /* BANK / C.R. A/XR B G */ 773*4882a593Smuzhiyun { 1, 0x98d4, { 0x00000020, 0x00000020, 0x00000020 } }, 774*4882a593Smuzhiyun { 2, 0x98d0, { 0x02001408, 0x02001408, 0x02001408 } }, 775*4882a593Smuzhiyun { 3, 0x98dc, { 0x00a020c0, 0x00e020c0, 0x00e020c0 } }, 776*4882a593Smuzhiyun { 6, 0x989c, { 0x10000000, 0x10000000, 0x10000000 } }, 777*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 778*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 779*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 780*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 781*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 782*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 783*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 784*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 785*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 786*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 787*4882a593Smuzhiyun { 6, 0x989c, { 0x002a0000, 0x002a0000, 0x002a0000 } }, 788*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 789*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 790*4882a593Smuzhiyun { 6, 0x989c, { 0x00100000, 0x00100000, 0x00100000 } }, 791*4882a593Smuzhiyun { 6, 0x989c, { 0x00020000, 0x00020000, 0x00020000 } }, 792*4882a593Smuzhiyun { 6, 0x989c, { 0x00730000, 0x00730000, 0x00730000 } }, 793*4882a593Smuzhiyun { 6, 0x989c, { 0x00f80000, 0x00f80000, 0x00f80000 } }, 794*4882a593Smuzhiyun { 6, 0x989c, { 0x00e70000, 0x00e70000, 0x00e70000 } }, 795*4882a593Smuzhiyun { 6, 0x989c, { 0x00140100, 0x00140100, 0x00140100 } }, 796*4882a593Smuzhiyun { 6, 0x989c, { 0x00910040, 0x00910040, 0x00910040 } }, 797*4882a593Smuzhiyun { 6, 0x989c, { 0x0007001a, 0x0007001a, 0x0007001a } }, 798*4882a593Smuzhiyun { 6, 0x989c, { 0x00410000, 0x00410000, 0x00410000 } }, 799*4882a593Smuzhiyun { 6, 0x989c, { 0x00810000, 0x00810060, 0x00810060 } }, 800*4882a593Smuzhiyun { 6, 0x989c, { 0x00020800, 0x00020803, 0x00020803 } }, 801*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 802*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 803*4882a593Smuzhiyun { 6, 0x989c, { 0x00001660, 0x00001660, 0x00001660 } }, 804*4882a593Smuzhiyun { 6, 0x989c, { 0x00009688, 0x00009688, 0x00009688 } }, 805*4882a593Smuzhiyun { 6, 0x98c4, { 0x00000001, 0x00000001, 0x00000001 } }, 806*4882a593Smuzhiyun { 7, 0x989c, { 0x00006400, 0x00006400, 0x00006400 } }, 807*4882a593Smuzhiyun { 7, 0x989c, { 0x00000800, 0x00000800, 0x00000800 } }, 808*4882a593Smuzhiyun { 7, 0x98cc, { 0x0000000e, 0x0000000e, 0x0000000e } }, 809*4882a593Smuzhiyun }; 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun /* 812*4882a593Smuzhiyun * TODO: Handle the few differences with swan during 813*4882a593Smuzhiyun * bank modification and get rid of this 814*4882a593Smuzhiyun */ 815*4882a593Smuzhiyun static const struct ath5k_ini_rfbuffer rfb_2417[] = { 816*4882a593Smuzhiyun /* BANK / C.R. A/XR B G */ 817*4882a593Smuzhiyun { 1, 0x98d4, { 0x00000020, 0x00000020, 0x00000020 } }, 818*4882a593Smuzhiyun { 2, 0x98d0, { 0x02001408, 0x02001408, 0x02001408 } }, 819*4882a593Smuzhiyun { 3, 0x98dc, { 0x00a020c0, 0x00e020c0, 0x00e020c0 } }, 820*4882a593Smuzhiyun { 6, 0x989c, { 0x10000000, 0x10000000, 0x10000000 } }, 821*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 822*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 823*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 824*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 825*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 826*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 827*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 828*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 829*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 830*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 831*4882a593Smuzhiyun { 6, 0x989c, { 0x002a0000, 0x002a0000, 0x002a0000 } }, 832*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 833*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 834*4882a593Smuzhiyun { 6, 0x989c, { 0x00100000, 0x00100000, 0x00100000 } }, 835*4882a593Smuzhiyun { 6, 0x989c, { 0x00020000, 0x00020000, 0x00020000 } }, 836*4882a593Smuzhiyun { 6, 0x989c, { 0x00730000, 0x00730000, 0x00730000 } }, 837*4882a593Smuzhiyun { 6, 0x989c, { 0x00f80000, 0x00f80000, 0x00f80000 } }, 838*4882a593Smuzhiyun { 6, 0x989c, { 0x00e70000, 0x80e70000, 0x80e70000 } }, 839*4882a593Smuzhiyun { 6, 0x989c, { 0x00140000, 0x00140000, 0x00140000 } }, 840*4882a593Smuzhiyun { 6, 0x989c, { 0x00910040, 0x00910040, 0x00910040 } }, 841*4882a593Smuzhiyun { 6, 0x989c, { 0x0007001a, 0x0207001a, 0x0207001a } }, 842*4882a593Smuzhiyun { 6, 0x989c, { 0x00410000, 0x00410000, 0x00410000 } }, 843*4882a593Smuzhiyun { 6, 0x989c, { 0x00810000, 0x00810060, 0x00810060 } }, 844*4882a593Smuzhiyun { 6, 0x989c, { 0x00020800, 0x00020803, 0x00020803 } }, 845*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 846*4882a593Smuzhiyun { 6, 0x989c, { 0x00000000, 0x00000000, 0x00000000 } }, 847*4882a593Smuzhiyun { 6, 0x989c, { 0x00001660, 0x00001660, 0x00001660 } }, 848*4882a593Smuzhiyun { 6, 0x989c, { 0x00001688, 0x00001688, 0x00001688 } }, 849*4882a593Smuzhiyun { 6, 0x98c4, { 0x00000001, 0x00000001, 0x00000001 } }, 850*4882a593Smuzhiyun { 7, 0x989c, { 0x00006400, 0x00006400, 0x00006400 } }, 851*4882a593Smuzhiyun { 7, 0x989c, { 0x00000800, 0x00000800, 0x00000800 } }, 852*4882a593Smuzhiyun { 7, 0x98cc, { 0x0000000e, 0x0000000e, 0x0000000e } }, 853*4882a593Smuzhiyun }; 854