1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Initial register settings functions
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
5*4882a593Smuzhiyun * Copyright (c) 2006-2009 Nick Kossifidis <mickflemm@gmail.com>
6*4882a593Smuzhiyun * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Permission to use, copy, modify, and distribute this software for any
9*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
10*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "ath5k.h"
25*4882a593Smuzhiyun #include "reg.h"
26*4882a593Smuzhiyun #include "debug.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /**
29*4882a593Smuzhiyun * struct ath5k_ini - Mode-independent initial register writes
30*4882a593Smuzhiyun * @ini_register: Register address
31*4882a593Smuzhiyun * @ini_value: Default value
32*4882a593Smuzhiyun * @ini_mode: 0 to write 1 to read (and clear)
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun struct ath5k_ini {
35*4882a593Smuzhiyun u16 ini_register;
36*4882a593Smuzhiyun u32 ini_value;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun enum {
39*4882a593Smuzhiyun AR5K_INI_WRITE = 0, /* Default */
40*4882a593Smuzhiyun AR5K_INI_READ = 1,
41*4882a593Smuzhiyun } ini_mode;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /**
45*4882a593Smuzhiyun * struct ath5k_ini_mode - Mode specific initial register values
46*4882a593Smuzhiyun * @mode_register: Register address
47*4882a593Smuzhiyun * @mode_value: Set of values for each enum ath5k_driver_mode
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun struct ath5k_ini_mode {
50*4882a593Smuzhiyun u16 mode_register;
51*4882a593Smuzhiyun u32 mode_value[3];
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Initial register settings for AR5210 */
55*4882a593Smuzhiyun static const struct ath5k_ini ar5210_ini[] = {
56*4882a593Smuzhiyun /* PCU and MAC registers */
57*4882a593Smuzhiyun { AR5K_NOQCU_TXDP0, 0 },
58*4882a593Smuzhiyun { AR5K_NOQCU_TXDP1, 0 },
59*4882a593Smuzhiyun { AR5K_RXDP, 0 },
60*4882a593Smuzhiyun { AR5K_CR, 0 },
61*4882a593Smuzhiyun { AR5K_ISR, 0, AR5K_INI_READ },
62*4882a593Smuzhiyun { AR5K_IMR, 0 },
63*4882a593Smuzhiyun { AR5K_IER, AR5K_IER_DISABLE },
64*4882a593Smuzhiyun { AR5K_BSR, 0, AR5K_INI_READ },
65*4882a593Smuzhiyun { AR5K_TXCFG, AR5K_DMASIZE_128B },
66*4882a593Smuzhiyun { AR5K_RXCFG, AR5K_DMASIZE_128B },
67*4882a593Smuzhiyun { AR5K_CFG, AR5K_INIT_CFG },
68*4882a593Smuzhiyun { AR5K_TOPS, 8 },
69*4882a593Smuzhiyun { AR5K_RXNOFRM, 8 },
70*4882a593Smuzhiyun { AR5K_RPGTO, 0 },
71*4882a593Smuzhiyun { AR5K_TXNOFRM, 0 },
72*4882a593Smuzhiyun { AR5K_SFR, 0 },
73*4882a593Smuzhiyun { AR5K_MIBC, 0 },
74*4882a593Smuzhiyun { AR5K_MISC, 0 },
75*4882a593Smuzhiyun { AR5K_RX_FILTER_5210, 0 },
76*4882a593Smuzhiyun { AR5K_MCAST_FILTER0_5210, 0 },
77*4882a593Smuzhiyun { AR5K_MCAST_FILTER1_5210, 0 },
78*4882a593Smuzhiyun { AR5K_TX_MASK0, 0 },
79*4882a593Smuzhiyun { AR5K_TX_MASK1, 0 },
80*4882a593Smuzhiyun { AR5K_CLR_TMASK, 0 },
81*4882a593Smuzhiyun { AR5K_TRIG_LVL, AR5K_TUNE_MIN_TX_FIFO_THRES },
82*4882a593Smuzhiyun { AR5K_DIAG_SW_5210, 0 },
83*4882a593Smuzhiyun { AR5K_RSSI_THR, AR5K_TUNE_RSSI_THRES },
84*4882a593Smuzhiyun { AR5K_TSF_L32_5210, 0 },
85*4882a593Smuzhiyun { AR5K_TIMER0_5210, 0 },
86*4882a593Smuzhiyun { AR5K_TIMER1_5210, 0xffffffff },
87*4882a593Smuzhiyun { AR5K_TIMER2_5210, 0xffffffff },
88*4882a593Smuzhiyun { AR5K_TIMER3_5210, 1 },
89*4882a593Smuzhiyun { AR5K_CFP_DUR_5210, 0 },
90*4882a593Smuzhiyun { AR5K_CFP_PERIOD_5210, 0 },
91*4882a593Smuzhiyun /* PHY registers */
92*4882a593Smuzhiyun { AR5K_PHY(0), 0x00000047 },
93*4882a593Smuzhiyun { AR5K_PHY_AGC, 0x00000000 },
94*4882a593Smuzhiyun { AR5K_PHY(3), 0x09848ea6 },
95*4882a593Smuzhiyun { AR5K_PHY(4), 0x3d32e000 },
96*4882a593Smuzhiyun { AR5K_PHY(5), 0x0000076b },
97*4882a593Smuzhiyun { AR5K_PHY_ACT, AR5K_PHY_ACT_DISABLE },
98*4882a593Smuzhiyun { AR5K_PHY(8), 0x02020200 },
99*4882a593Smuzhiyun { AR5K_PHY(9), 0x00000e0e },
100*4882a593Smuzhiyun { AR5K_PHY(10), 0x0a020201 },
101*4882a593Smuzhiyun { AR5K_PHY(11), 0x00036ffc },
102*4882a593Smuzhiyun { AR5K_PHY(12), 0x00000000 },
103*4882a593Smuzhiyun { AR5K_PHY(13), 0x00000e0e },
104*4882a593Smuzhiyun { AR5K_PHY(14), 0x00000007 },
105*4882a593Smuzhiyun { AR5K_PHY(15), 0x00020100 },
106*4882a593Smuzhiyun { AR5K_PHY(16), 0x89630000 },
107*4882a593Smuzhiyun { AR5K_PHY(17), 0x1372169c },
108*4882a593Smuzhiyun { AR5K_PHY(18), 0x0018b633 },
109*4882a593Smuzhiyun { AR5K_PHY(19), 0x1284613c },
110*4882a593Smuzhiyun { AR5K_PHY(20), 0x0de8b8e0 },
111*4882a593Smuzhiyun { AR5K_PHY(21), 0x00074859 },
112*4882a593Smuzhiyun { AR5K_PHY(22), 0x7e80beba },
113*4882a593Smuzhiyun { AR5K_PHY(23), 0x313a665e },
114*4882a593Smuzhiyun { AR5K_PHY_AGCCTL, 0x00001d08 },
115*4882a593Smuzhiyun { AR5K_PHY(25), 0x0001ce00 },
116*4882a593Smuzhiyun { AR5K_PHY(26), 0x409a4190 },
117*4882a593Smuzhiyun { AR5K_PHY(28), 0x0000000f },
118*4882a593Smuzhiyun { AR5K_PHY(29), 0x00000080 },
119*4882a593Smuzhiyun { AR5K_PHY(30), 0x00000004 },
120*4882a593Smuzhiyun { AR5K_PHY(31), 0x00000018 }, /* 0x987c */
121*4882a593Smuzhiyun { AR5K_PHY(64), 0x00000000 }, /* 0x9900 */
122*4882a593Smuzhiyun { AR5K_PHY(65), 0x00000000 },
123*4882a593Smuzhiyun { AR5K_PHY(66), 0x00000000 },
124*4882a593Smuzhiyun { AR5K_PHY(67), 0x00800000 },
125*4882a593Smuzhiyun { AR5K_PHY(68), 0x00000003 },
126*4882a593Smuzhiyun /* BB gain table (64bytes) */
127*4882a593Smuzhiyun { AR5K_BB_GAIN(0), 0x00000000 },
128*4882a593Smuzhiyun { AR5K_BB_GAIN(1), 0x00000020 },
129*4882a593Smuzhiyun { AR5K_BB_GAIN(2), 0x00000010 },
130*4882a593Smuzhiyun { AR5K_BB_GAIN(3), 0x00000030 },
131*4882a593Smuzhiyun { AR5K_BB_GAIN(4), 0x00000008 },
132*4882a593Smuzhiyun { AR5K_BB_GAIN(5), 0x00000028 },
133*4882a593Smuzhiyun { AR5K_BB_GAIN(6), 0x00000028 },
134*4882a593Smuzhiyun { AR5K_BB_GAIN(7), 0x00000004 },
135*4882a593Smuzhiyun { AR5K_BB_GAIN(8), 0x00000024 },
136*4882a593Smuzhiyun { AR5K_BB_GAIN(9), 0x00000014 },
137*4882a593Smuzhiyun { AR5K_BB_GAIN(10), 0x00000034 },
138*4882a593Smuzhiyun { AR5K_BB_GAIN(11), 0x0000000c },
139*4882a593Smuzhiyun { AR5K_BB_GAIN(12), 0x0000002c },
140*4882a593Smuzhiyun { AR5K_BB_GAIN(13), 0x00000002 },
141*4882a593Smuzhiyun { AR5K_BB_GAIN(14), 0x00000022 },
142*4882a593Smuzhiyun { AR5K_BB_GAIN(15), 0x00000012 },
143*4882a593Smuzhiyun { AR5K_BB_GAIN(16), 0x00000032 },
144*4882a593Smuzhiyun { AR5K_BB_GAIN(17), 0x0000000a },
145*4882a593Smuzhiyun { AR5K_BB_GAIN(18), 0x0000002a },
146*4882a593Smuzhiyun { AR5K_BB_GAIN(19), 0x00000001 },
147*4882a593Smuzhiyun { AR5K_BB_GAIN(20), 0x00000021 },
148*4882a593Smuzhiyun { AR5K_BB_GAIN(21), 0x00000011 },
149*4882a593Smuzhiyun { AR5K_BB_GAIN(22), 0x00000031 },
150*4882a593Smuzhiyun { AR5K_BB_GAIN(23), 0x00000009 },
151*4882a593Smuzhiyun { AR5K_BB_GAIN(24), 0x00000029 },
152*4882a593Smuzhiyun { AR5K_BB_GAIN(25), 0x00000005 },
153*4882a593Smuzhiyun { AR5K_BB_GAIN(26), 0x00000025 },
154*4882a593Smuzhiyun { AR5K_BB_GAIN(27), 0x00000015 },
155*4882a593Smuzhiyun { AR5K_BB_GAIN(28), 0x00000035 },
156*4882a593Smuzhiyun { AR5K_BB_GAIN(29), 0x0000000d },
157*4882a593Smuzhiyun { AR5K_BB_GAIN(30), 0x0000002d },
158*4882a593Smuzhiyun { AR5K_BB_GAIN(31), 0x00000003 },
159*4882a593Smuzhiyun { AR5K_BB_GAIN(32), 0x00000023 },
160*4882a593Smuzhiyun { AR5K_BB_GAIN(33), 0x00000013 },
161*4882a593Smuzhiyun { AR5K_BB_GAIN(34), 0x00000033 },
162*4882a593Smuzhiyun { AR5K_BB_GAIN(35), 0x0000000b },
163*4882a593Smuzhiyun { AR5K_BB_GAIN(36), 0x0000002b },
164*4882a593Smuzhiyun { AR5K_BB_GAIN(37), 0x00000007 },
165*4882a593Smuzhiyun { AR5K_BB_GAIN(38), 0x00000027 },
166*4882a593Smuzhiyun { AR5K_BB_GAIN(39), 0x00000017 },
167*4882a593Smuzhiyun { AR5K_BB_GAIN(40), 0x00000037 },
168*4882a593Smuzhiyun { AR5K_BB_GAIN(41), 0x0000000f },
169*4882a593Smuzhiyun { AR5K_BB_GAIN(42), 0x0000002f },
170*4882a593Smuzhiyun { AR5K_BB_GAIN(43), 0x0000002f },
171*4882a593Smuzhiyun { AR5K_BB_GAIN(44), 0x0000002f },
172*4882a593Smuzhiyun { AR5K_BB_GAIN(45), 0x0000002f },
173*4882a593Smuzhiyun { AR5K_BB_GAIN(46), 0x0000002f },
174*4882a593Smuzhiyun { AR5K_BB_GAIN(47), 0x0000002f },
175*4882a593Smuzhiyun { AR5K_BB_GAIN(48), 0x0000002f },
176*4882a593Smuzhiyun { AR5K_BB_GAIN(49), 0x0000002f },
177*4882a593Smuzhiyun { AR5K_BB_GAIN(50), 0x0000002f },
178*4882a593Smuzhiyun { AR5K_BB_GAIN(51), 0x0000002f },
179*4882a593Smuzhiyun { AR5K_BB_GAIN(52), 0x0000002f },
180*4882a593Smuzhiyun { AR5K_BB_GAIN(53), 0x0000002f },
181*4882a593Smuzhiyun { AR5K_BB_GAIN(54), 0x0000002f },
182*4882a593Smuzhiyun { AR5K_BB_GAIN(55), 0x0000002f },
183*4882a593Smuzhiyun { AR5K_BB_GAIN(56), 0x0000002f },
184*4882a593Smuzhiyun { AR5K_BB_GAIN(57), 0x0000002f },
185*4882a593Smuzhiyun { AR5K_BB_GAIN(58), 0x0000002f },
186*4882a593Smuzhiyun { AR5K_BB_GAIN(59), 0x0000002f },
187*4882a593Smuzhiyun { AR5K_BB_GAIN(60), 0x0000002f },
188*4882a593Smuzhiyun { AR5K_BB_GAIN(61), 0x0000002f },
189*4882a593Smuzhiyun { AR5K_BB_GAIN(62), 0x0000002f },
190*4882a593Smuzhiyun { AR5K_BB_GAIN(63), 0x0000002f },
191*4882a593Smuzhiyun /* 5110 RF gain table (64btes) */
192*4882a593Smuzhiyun { AR5K_RF_GAIN(0), 0x0000001d },
193*4882a593Smuzhiyun { AR5K_RF_GAIN(1), 0x0000005d },
194*4882a593Smuzhiyun { AR5K_RF_GAIN(2), 0x0000009d },
195*4882a593Smuzhiyun { AR5K_RF_GAIN(3), 0x000000dd },
196*4882a593Smuzhiyun { AR5K_RF_GAIN(4), 0x0000011d },
197*4882a593Smuzhiyun { AR5K_RF_GAIN(5), 0x00000021 },
198*4882a593Smuzhiyun { AR5K_RF_GAIN(6), 0x00000061 },
199*4882a593Smuzhiyun { AR5K_RF_GAIN(7), 0x000000a1 },
200*4882a593Smuzhiyun { AR5K_RF_GAIN(8), 0x000000e1 },
201*4882a593Smuzhiyun { AR5K_RF_GAIN(9), 0x00000031 },
202*4882a593Smuzhiyun { AR5K_RF_GAIN(10), 0x00000071 },
203*4882a593Smuzhiyun { AR5K_RF_GAIN(11), 0x000000b1 },
204*4882a593Smuzhiyun { AR5K_RF_GAIN(12), 0x0000001c },
205*4882a593Smuzhiyun { AR5K_RF_GAIN(13), 0x0000005c },
206*4882a593Smuzhiyun { AR5K_RF_GAIN(14), 0x00000029 },
207*4882a593Smuzhiyun { AR5K_RF_GAIN(15), 0x00000069 },
208*4882a593Smuzhiyun { AR5K_RF_GAIN(16), 0x000000a9 },
209*4882a593Smuzhiyun { AR5K_RF_GAIN(17), 0x00000020 },
210*4882a593Smuzhiyun { AR5K_RF_GAIN(18), 0x00000019 },
211*4882a593Smuzhiyun { AR5K_RF_GAIN(19), 0x00000059 },
212*4882a593Smuzhiyun { AR5K_RF_GAIN(20), 0x00000099 },
213*4882a593Smuzhiyun { AR5K_RF_GAIN(21), 0x00000030 },
214*4882a593Smuzhiyun { AR5K_RF_GAIN(22), 0x00000005 },
215*4882a593Smuzhiyun { AR5K_RF_GAIN(23), 0x00000025 },
216*4882a593Smuzhiyun { AR5K_RF_GAIN(24), 0x00000065 },
217*4882a593Smuzhiyun { AR5K_RF_GAIN(25), 0x000000a5 },
218*4882a593Smuzhiyun { AR5K_RF_GAIN(26), 0x00000028 },
219*4882a593Smuzhiyun { AR5K_RF_GAIN(27), 0x00000068 },
220*4882a593Smuzhiyun { AR5K_RF_GAIN(28), 0x0000001f },
221*4882a593Smuzhiyun { AR5K_RF_GAIN(29), 0x0000001e },
222*4882a593Smuzhiyun { AR5K_RF_GAIN(30), 0x00000018 },
223*4882a593Smuzhiyun { AR5K_RF_GAIN(31), 0x00000058 },
224*4882a593Smuzhiyun { AR5K_RF_GAIN(32), 0x00000098 },
225*4882a593Smuzhiyun { AR5K_RF_GAIN(33), 0x00000003 },
226*4882a593Smuzhiyun { AR5K_RF_GAIN(34), 0x00000004 },
227*4882a593Smuzhiyun { AR5K_RF_GAIN(35), 0x00000044 },
228*4882a593Smuzhiyun { AR5K_RF_GAIN(36), 0x00000084 },
229*4882a593Smuzhiyun { AR5K_RF_GAIN(37), 0x00000013 },
230*4882a593Smuzhiyun { AR5K_RF_GAIN(38), 0x00000012 },
231*4882a593Smuzhiyun { AR5K_RF_GAIN(39), 0x00000052 },
232*4882a593Smuzhiyun { AR5K_RF_GAIN(40), 0x00000092 },
233*4882a593Smuzhiyun { AR5K_RF_GAIN(41), 0x000000d2 },
234*4882a593Smuzhiyun { AR5K_RF_GAIN(42), 0x0000002b },
235*4882a593Smuzhiyun { AR5K_RF_GAIN(43), 0x0000002a },
236*4882a593Smuzhiyun { AR5K_RF_GAIN(44), 0x0000006a },
237*4882a593Smuzhiyun { AR5K_RF_GAIN(45), 0x000000aa },
238*4882a593Smuzhiyun { AR5K_RF_GAIN(46), 0x0000001b },
239*4882a593Smuzhiyun { AR5K_RF_GAIN(47), 0x0000001a },
240*4882a593Smuzhiyun { AR5K_RF_GAIN(48), 0x0000005a },
241*4882a593Smuzhiyun { AR5K_RF_GAIN(49), 0x0000009a },
242*4882a593Smuzhiyun { AR5K_RF_GAIN(50), 0x000000da },
243*4882a593Smuzhiyun { AR5K_RF_GAIN(51), 0x00000006 },
244*4882a593Smuzhiyun { AR5K_RF_GAIN(52), 0x00000006 },
245*4882a593Smuzhiyun { AR5K_RF_GAIN(53), 0x00000006 },
246*4882a593Smuzhiyun { AR5K_RF_GAIN(54), 0x00000006 },
247*4882a593Smuzhiyun { AR5K_RF_GAIN(55), 0x00000006 },
248*4882a593Smuzhiyun { AR5K_RF_GAIN(56), 0x00000006 },
249*4882a593Smuzhiyun { AR5K_RF_GAIN(57), 0x00000006 },
250*4882a593Smuzhiyun { AR5K_RF_GAIN(58), 0x00000006 },
251*4882a593Smuzhiyun { AR5K_RF_GAIN(59), 0x00000006 },
252*4882a593Smuzhiyun { AR5K_RF_GAIN(60), 0x00000006 },
253*4882a593Smuzhiyun { AR5K_RF_GAIN(61), 0x00000006 },
254*4882a593Smuzhiyun { AR5K_RF_GAIN(62), 0x00000006 },
255*4882a593Smuzhiyun { AR5K_RF_GAIN(63), 0x00000006 },
256*4882a593Smuzhiyun /* PHY activation */
257*4882a593Smuzhiyun { AR5K_PHY(53), 0x00000020 },
258*4882a593Smuzhiyun { AR5K_PHY(51), 0x00000004 },
259*4882a593Smuzhiyun { AR5K_PHY(50), 0x00060106 },
260*4882a593Smuzhiyun { AR5K_PHY(39), 0x0000006d },
261*4882a593Smuzhiyun { AR5K_PHY(48), 0x00000000 },
262*4882a593Smuzhiyun { AR5K_PHY(52), 0x00000014 },
263*4882a593Smuzhiyun { AR5K_PHY_ACT, AR5K_PHY_ACT_ENABLE },
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Initial register settings for AR5211 */
267*4882a593Smuzhiyun static const struct ath5k_ini ar5211_ini[] = {
268*4882a593Smuzhiyun { AR5K_RXDP, 0x00000000 },
269*4882a593Smuzhiyun { AR5K_RTSD0, 0x84849c9c },
270*4882a593Smuzhiyun { AR5K_RTSD1, 0x7c7c7c7c },
271*4882a593Smuzhiyun { AR5K_RXCFG, 0x00000005 },
272*4882a593Smuzhiyun { AR5K_MIBC, 0x00000000 },
273*4882a593Smuzhiyun { AR5K_TOPS, 0x00000008 },
274*4882a593Smuzhiyun { AR5K_RXNOFRM, 0x00000008 },
275*4882a593Smuzhiyun { AR5K_TXNOFRM, 0x00000010 },
276*4882a593Smuzhiyun { AR5K_RPGTO, 0x00000000 },
277*4882a593Smuzhiyun { AR5K_RFCNT, 0x0000001f },
278*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(0), 0x00000000 },
279*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(1), 0x00000000 },
280*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(2), 0x00000000 },
281*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(3), 0x00000000 },
282*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(4), 0x00000000 },
283*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(5), 0x00000000 },
284*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(6), 0x00000000 },
285*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(7), 0x00000000 },
286*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(8), 0x00000000 },
287*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(9), 0x00000000 },
288*4882a593Smuzhiyun { AR5K_DCU_FP, 0x00000000 },
289*4882a593Smuzhiyun { AR5K_STA_ID1, 0x00000000 },
290*4882a593Smuzhiyun { AR5K_BSS_ID0, 0x00000000 },
291*4882a593Smuzhiyun { AR5K_BSS_ID1, 0x00000000 },
292*4882a593Smuzhiyun { AR5K_RSSI_THR, 0x00000000 },
293*4882a593Smuzhiyun { AR5K_CFP_PERIOD_5211, 0x00000000 },
294*4882a593Smuzhiyun { AR5K_TIMER0_5211, 0x00000030 },
295*4882a593Smuzhiyun { AR5K_TIMER1_5211, 0x0007ffff },
296*4882a593Smuzhiyun { AR5K_TIMER2_5211, 0x01ffffff },
297*4882a593Smuzhiyun { AR5K_TIMER3_5211, 0x00000031 },
298*4882a593Smuzhiyun { AR5K_CFP_DUR_5211, 0x00000000 },
299*4882a593Smuzhiyun { AR5K_RX_FILTER_5211, 0x00000000 },
300*4882a593Smuzhiyun { AR5K_MCAST_FILTER0_5211, 0x00000000 },
301*4882a593Smuzhiyun { AR5K_MCAST_FILTER1_5211, 0x00000002 },
302*4882a593Smuzhiyun { AR5K_DIAG_SW_5211, 0x00000000 },
303*4882a593Smuzhiyun { AR5K_ADDAC_TEST, 0x00000000 },
304*4882a593Smuzhiyun { AR5K_DEFAULT_ANTENNA, 0x00000000 },
305*4882a593Smuzhiyun /* PHY registers */
306*4882a593Smuzhiyun { AR5K_PHY_AGC, 0x00000000 },
307*4882a593Smuzhiyun { AR5K_PHY(3), 0x2d849093 },
308*4882a593Smuzhiyun { AR5K_PHY(4), 0x7d32e000 },
309*4882a593Smuzhiyun { AR5K_PHY(5), 0x00000f6b },
310*4882a593Smuzhiyun { AR5K_PHY_ACT, 0x00000000 },
311*4882a593Smuzhiyun { AR5K_PHY(11), 0x00026ffe },
312*4882a593Smuzhiyun { AR5K_PHY(12), 0x00000000 },
313*4882a593Smuzhiyun { AR5K_PHY(15), 0x00020100 },
314*4882a593Smuzhiyun { AR5K_PHY(16), 0x206a017a },
315*4882a593Smuzhiyun { AR5K_PHY(19), 0x1284613c },
316*4882a593Smuzhiyun { AR5K_PHY(21), 0x00000859 },
317*4882a593Smuzhiyun { AR5K_PHY(26), 0x409a4190 }, /* 0x9868 */
318*4882a593Smuzhiyun { AR5K_PHY(27), 0x050cb081 },
319*4882a593Smuzhiyun { AR5K_PHY(28), 0x0000000f },
320*4882a593Smuzhiyun { AR5K_PHY(29), 0x00000080 },
321*4882a593Smuzhiyun { AR5K_PHY(30), 0x0000000c },
322*4882a593Smuzhiyun { AR5K_PHY(64), 0x00000000 },
323*4882a593Smuzhiyun { AR5K_PHY(65), 0x00000000 },
324*4882a593Smuzhiyun { AR5K_PHY(66), 0x00000000 },
325*4882a593Smuzhiyun { AR5K_PHY(67), 0x00800000 },
326*4882a593Smuzhiyun { AR5K_PHY(68), 0x00000001 },
327*4882a593Smuzhiyun { AR5K_PHY(71), 0x0000092a },
328*4882a593Smuzhiyun { AR5K_PHY_IQ, 0x00000000 },
329*4882a593Smuzhiyun { AR5K_PHY(73), 0x00058a05 },
330*4882a593Smuzhiyun { AR5K_PHY(74), 0x00000001 },
331*4882a593Smuzhiyun { AR5K_PHY(75), 0x00000000 },
332*4882a593Smuzhiyun { AR5K_PHY_PAPD_PROBE, 0x00000000 },
333*4882a593Smuzhiyun { AR5K_PHY(77), 0x00000000 }, /* 0x9934 */
334*4882a593Smuzhiyun { AR5K_PHY(78), 0x00000000 }, /* 0x9938 */
335*4882a593Smuzhiyun { AR5K_PHY(79), 0x0000003f }, /* 0x993c */
336*4882a593Smuzhiyun { AR5K_PHY(80), 0x00000004 },
337*4882a593Smuzhiyun { AR5K_PHY(82), 0x00000000 },
338*4882a593Smuzhiyun { AR5K_PHY(83), 0x00000000 },
339*4882a593Smuzhiyun { AR5K_PHY(84), 0x00000000 },
340*4882a593Smuzhiyun { AR5K_PHY_RADAR, 0x5d50f14c },
341*4882a593Smuzhiyun { AR5K_PHY(86), 0x00000018 },
342*4882a593Smuzhiyun { AR5K_PHY(87), 0x004b6a8e },
343*4882a593Smuzhiyun /* Initial Power table (32bytes)
344*4882a593Smuzhiyun * common on all cards/modes.
345*4882a593Smuzhiyun * Note: Table is rewritten during
346*4882a593Smuzhiyun * txpower setup later using calibration
347*4882a593Smuzhiyun * data etc. so next write is non-common */
348*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(1), 0x06ff05ff },
349*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(2), 0x07ff07ff },
350*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(3), 0x08ff08ff },
351*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(4), 0x09ff09ff },
352*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(5), 0x0aff0aff },
353*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(6), 0x0bff0bff },
354*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(7), 0x0cff0cff },
355*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(8), 0x0dff0dff },
356*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(9), 0x0fff0eff },
357*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(10), 0x12ff12ff },
358*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(11), 0x14ff13ff },
359*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(12), 0x16ff15ff },
360*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(13), 0x19ff17ff },
361*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(14), 0x1bff1aff },
362*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(15), 0x1eff1dff },
363*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(16), 0x23ff20ff },
364*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(17), 0x27ff25ff },
365*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(18), 0x2cff29ff },
366*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(19), 0x31ff2fff },
367*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(20), 0x37ff34ff },
368*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(21), 0x3aff3aff },
369*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(22), 0x3aff3aff },
370*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(23), 0x3aff3aff },
371*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(24), 0x3aff3aff },
372*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(25), 0x3aff3aff },
373*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(26), 0x3aff3aff },
374*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(27), 0x3aff3aff },
375*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(28), 0x3aff3aff },
376*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(29), 0x3aff3aff },
377*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(30), 0x3aff3aff },
378*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER(31), 0x3aff3aff },
379*4882a593Smuzhiyun { AR5K_PHY_CCKTXCTL, 0x00000000 },
380*4882a593Smuzhiyun { AR5K_PHY(642), 0x503e4646 },
381*4882a593Smuzhiyun { AR5K_PHY_GAIN_2GHZ, 0x6480416c },
382*4882a593Smuzhiyun { AR5K_PHY(644), 0x0199a003 },
383*4882a593Smuzhiyun { AR5K_PHY(645), 0x044cd610 },
384*4882a593Smuzhiyun { AR5K_PHY(646), 0x13800040 },
385*4882a593Smuzhiyun { AR5K_PHY(647), 0x1be00060 },
386*4882a593Smuzhiyun { AR5K_PHY(648), 0x0c53800a },
387*4882a593Smuzhiyun { AR5K_PHY(649), 0x0014df3b },
388*4882a593Smuzhiyun { AR5K_PHY(650), 0x000001b5 },
389*4882a593Smuzhiyun { AR5K_PHY(651), 0x00000020 },
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* Initial mode-specific settings for AR5211
393*4882a593Smuzhiyun * 5211 supports OFDM-only g (draft g) but we
394*4882a593Smuzhiyun * need to test it ! */
395*4882a593Smuzhiyun static const struct ath5k_ini_mode ar5211_ini_mode[] = {
396*4882a593Smuzhiyun { AR5K_TXCFG,
397*4882a593Smuzhiyun /* A B G */
398*4882a593Smuzhiyun { 0x00000015, 0x0000001d, 0x00000015 } },
399*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(0),
400*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
401*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(1),
402*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
403*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(2),
404*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
405*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(3),
406*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
407*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(4),
408*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
409*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(5),
410*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
411*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(6),
412*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
413*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(7),
414*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
415*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(8),
416*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
417*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(9),
418*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
419*4882a593Smuzhiyun { AR5K_DCU_GBL_IFS_SLOT,
420*4882a593Smuzhiyun { 0x00000168, 0x000001b8, 0x00000168 } },
421*4882a593Smuzhiyun { AR5K_DCU_GBL_IFS_SIFS,
422*4882a593Smuzhiyun { 0x00000230, 0x000000b0, 0x00000230 } },
423*4882a593Smuzhiyun { AR5K_DCU_GBL_IFS_EIFS,
424*4882a593Smuzhiyun { 0x00000d98, 0x00001f48, 0x00000d98 } },
425*4882a593Smuzhiyun { AR5K_DCU_GBL_IFS_MISC,
426*4882a593Smuzhiyun { 0x0000a0e0, 0x00005880, 0x0000a0e0 } },
427*4882a593Smuzhiyun { AR5K_TIME_OUT,
428*4882a593Smuzhiyun { 0x04000400, 0x20003000, 0x04000400 } },
429*4882a593Smuzhiyun { AR5K_USEC_5211,
430*4882a593Smuzhiyun { 0x0e8d8fa7, 0x01608f95, 0x0e8d8fa7 } },
431*4882a593Smuzhiyun { AR5K_PHY(8),
432*4882a593Smuzhiyun { 0x02020200, 0x02010200, 0x02020200 } },
433*4882a593Smuzhiyun { AR5K_PHY_RF_CTL2,
434*4882a593Smuzhiyun { 0x00000e0e, 0x00000707, 0x00000e0e } },
435*4882a593Smuzhiyun { AR5K_PHY_RF_CTL3,
436*4882a593Smuzhiyun { 0x0a020001, 0x05010000, 0x0a020001 } },
437*4882a593Smuzhiyun { AR5K_PHY_RF_CTL4,
438*4882a593Smuzhiyun { 0x00000e0e, 0x00000e0e, 0x00000e0e } },
439*4882a593Smuzhiyun { AR5K_PHY_PA_CTL,
440*4882a593Smuzhiyun { 0x00000007, 0x0000000b, 0x0000000b } },
441*4882a593Smuzhiyun { AR5K_PHY_SETTLING,
442*4882a593Smuzhiyun { 0x1372169c, 0x137216a8, 0x1372169c } },
443*4882a593Smuzhiyun { AR5K_PHY_GAIN,
444*4882a593Smuzhiyun { 0x0018ba67, 0x0018ba69, 0x0018ba69 } },
445*4882a593Smuzhiyun { AR5K_PHY_DESIRED_SIZE,
446*4882a593Smuzhiyun { 0x0c28b4e0, 0x0c28b4e0, 0x0c28b4e0 } },
447*4882a593Smuzhiyun { AR5K_PHY_SIG,
448*4882a593Smuzhiyun { 0x7e800d2e, 0x7ec00d2e, 0x7e800d2e } },
449*4882a593Smuzhiyun { AR5K_PHY_AGCCOARSE,
450*4882a593Smuzhiyun { 0x31375d5e, 0x313a5d5e, 0x31375d5e } },
451*4882a593Smuzhiyun { AR5K_PHY_AGCCTL,
452*4882a593Smuzhiyun { 0x0000bd10, 0x0000bd38, 0x0000bd10 } },
453*4882a593Smuzhiyun { AR5K_PHY_NF,
454*4882a593Smuzhiyun { 0x0001ce00, 0x0001ce00, 0x0001ce00 } },
455*4882a593Smuzhiyun { AR5K_PHY_RX_DELAY,
456*4882a593Smuzhiyun { 0x00002710, 0x0000157c, 0x00002710 } },
457*4882a593Smuzhiyun { AR5K_PHY(70),
458*4882a593Smuzhiyun { 0x00000190, 0x00000084, 0x00000190 } },
459*4882a593Smuzhiyun { AR5K_PHY_FRAME_CTL_5211,
460*4882a593Smuzhiyun { 0x6fe01020, 0x6fe00920, 0x6fe01020 } },
461*4882a593Smuzhiyun { AR5K_PHY_PCDAC_TXPOWER_BASE,
462*4882a593Smuzhiyun { 0x05ff14ff, 0x05ff14ff, 0x05ff19ff } },
463*4882a593Smuzhiyun { AR5K_RF_BUFFER_CONTROL_4,
464*4882a593Smuzhiyun { 0x00000010, 0x00000010, 0x00000010 } },
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* Initial register settings for AR5212 and newer chips */
468*4882a593Smuzhiyun static const struct ath5k_ini ar5212_ini_common_start[] = {
469*4882a593Smuzhiyun { AR5K_RXDP, 0x00000000 },
470*4882a593Smuzhiyun { AR5K_RXCFG, 0x00000005 },
471*4882a593Smuzhiyun { AR5K_MIBC, 0x00000000 },
472*4882a593Smuzhiyun { AR5K_TOPS, 0x00000008 },
473*4882a593Smuzhiyun { AR5K_RXNOFRM, 0x00000008 },
474*4882a593Smuzhiyun { AR5K_TXNOFRM, 0x00000010 },
475*4882a593Smuzhiyun { AR5K_RPGTO, 0x00000000 },
476*4882a593Smuzhiyun { AR5K_RFCNT, 0x0000001f },
477*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(0), 0x00000000 },
478*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(1), 0x00000000 },
479*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(2), 0x00000000 },
480*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(3), 0x00000000 },
481*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(4), 0x00000000 },
482*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(5), 0x00000000 },
483*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(6), 0x00000000 },
484*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(7), 0x00000000 },
485*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(8), 0x00000000 },
486*4882a593Smuzhiyun { AR5K_QUEUE_TXDP(9), 0x00000000 },
487*4882a593Smuzhiyun { AR5K_DCU_FP, 0x00000000 },
488*4882a593Smuzhiyun { AR5K_DCU_TXP, 0x00000000 },
489*4882a593Smuzhiyun /* Tx filter table 0 (32 entries) */
490*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(0), 0x00000000 }, /* DCU 0 */
491*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(1), 0x00000000 },
492*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(2), 0x00000000 },
493*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(3), 0x00000000 },
494*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(4), 0x00000000 }, /* DCU 1 */
495*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(5), 0x00000000 },
496*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(6), 0x00000000 },
497*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(7), 0x00000000 },
498*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(8), 0x00000000 }, /* DCU 2 */
499*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(9), 0x00000000 },
500*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(10), 0x00000000 },
501*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(11), 0x00000000 },
502*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(12), 0x00000000 }, /* DCU 3 */
503*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(13), 0x00000000 },
504*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(14), 0x00000000 },
505*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(15), 0x00000000 },
506*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(16), 0x00000000 }, /* DCU 4 */
507*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(17), 0x00000000 },
508*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(18), 0x00000000 },
509*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(19), 0x00000000 },
510*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(20), 0x00000000 }, /* DCU 5 */
511*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(21), 0x00000000 },
512*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(22), 0x00000000 },
513*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(23), 0x00000000 },
514*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(24), 0x00000000 }, /* DCU 6 */
515*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(25), 0x00000000 },
516*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(26), 0x00000000 },
517*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(27), 0x00000000 },
518*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(28), 0x00000000 }, /* DCU 7 */
519*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(29), 0x00000000 },
520*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(30), 0x00000000 },
521*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_0(31), 0x00000000 },
522*4882a593Smuzhiyun /* Tx filter table 1 (16 entries) */
523*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(0), 0x00000000 },
524*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(1), 0x00000000 },
525*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(2), 0x00000000 },
526*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(3), 0x00000000 },
527*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(4), 0x00000000 },
528*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(5), 0x00000000 },
529*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(6), 0x00000000 },
530*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(7), 0x00000000 },
531*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(8), 0x00000000 },
532*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(9), 0x00000000 },
533*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(10), 0x00000000 },
534*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(11), 0x00000000 },
535*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(12), 0x00000000 },
536*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(13), 0x00000000 },
537*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(14), 0x00000000 },
538*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_1(15), 0x00000000 },
539*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_CLR, 0x00000000 },
540*4882a593Smuzhiyun { AR5K_DCU_TX_FILTER_SET, 0x00000000 },
541*4882a593Smuzhiyun { AR5K_STA_ID1, 0x00000000 },
542*4882a593Smuzhiyun { AR5K_BSS_ID0, 0x00000000 },
543*4882a593Smuzhiyun { AR5K_BSS_ID1, 0x00000000 },
544*4882a593Smuzhiyun { AR5K_BEACON_5211, 0x00000000 },
545*4882a593Smuzhiyun { AR5K_CFP_PERIOD_5211, 0x00000000 },
546*4882a593Smuzhiyun { AR5K_TIMER0_5211, 0x00000030 },
547*4882a593Smuzhiyun { AR5K_TIMER1_5211, 0x0007ffff },
548*4882a593Smuzhiyun { AR5K_TIMER2_5211, 0x01ffffff },
549*4882a593Smuzhiyun { AR5K_TIMER3_5211, 0x00000031 },
550*4882a593Smuzhiyun { AR5K_CFP_DUR_5211, 0x00000000 },
551*4882a593Smuzhiyun { AR5K_RX_FILTER_5211, 0x00000000 },
552*4882a593Smuzhiyun { AR5K_DIAG_SW_5211, 0x00000000 },
553*4882a593Smuzhiyun { AR5K_ADDAC_TEST, 0x00000000 },
554*4882a593Smuzhiyun { AR5K_DEFAULT_ANTENNA, 0x00000000 },
555*4882a593Smuzhiyun { AR5K_FRAME_CTL_QOSM, 0x000fc78f },
556*4882a593Smuzhiyun { AR5K_XRMODE, 0x2a82301a },
557*4882a593Smuzhiyun { AR5K_XRDELAY, 0x05dc01e0 },
558*4882a593Smuzhiyun { AR5K_XRTIMEOUT, 0x1f402710 },
559*4882a593Smuzhiyun { AR5K_XRCHIRP, 0x01f40000 },
560*4882a593Smuzhiyun { AR5K_XRSTOMP, 0x00001e1c },
561*4882a593Smuzhiyun { AR5K_SLEEP0, 0x0002aaaa },
562*4882a593Smuzhiyun { AR5K_SLEEP1, 0x02005555 },
563*4882a593Smuzhiyun { AR5K_SLEEP2, 0x00000000 },
564*4882a593Smuzhiyun { AR_BSSMSKL, 0xffffffff },
565*4882a593Smuzhiyun { AR_BSSMSKU, 0x0000ffff },
566*4882a593Smuzhiyun { AR5K_TXPC, 0x00000000 },
567*4882a593Smuzhiyun { AR5K_PROFCNT_TX, 0x00000000 },
568*4882a593Smuzhiyun { AR5K_PROFCNT_RX, 0x00000000 },
569*4882a593Smuzhiyun { AR5K_PROFCNT_RXCLR, 0x00000000 },
570*4882a593Smuzhiyun { AR5K_PROFCNT_CYCLE, 0x00000000 },
571*4882a593Smuzhiyun { AR5K_QUIET_CTL1, 0x00000088 },
572*4882a593Smuzhiyun /* Initial rate duration table (32 entries )*/
573*4882a593Smuzhiyun { AR5K_RATE_DUR(0), 0x00000000 },
574*4882a593Smuzhiyun { AR5K_RATE_DUR(1), 0x0000008c },
575*4882a593Smuzhiyun { AR5K_RATE_DUR(2), 0x000000e4 },
576*4882a593Smuzhiyun { AR5K_RATE_DUR(3), 0x000002d5 },
577*4882a593Smuzhiyun { AR5K_RATE_DUR(4), 0x00000000 },
578*4882a593Smuzhiyun { AR5K_RATE_DUR(5), 0x00000000 },
579*4882a593Smuzhiyun { AR5K_RATE_DUR(6), 0x000000a0 },
580*4882a593Smuzhiyun { AR5K_RATE_DUR(7), 0x000001c9 },
581*4882a593Smuzhiyun { AR5K_RATE_DUR(8), 0x0000002c },
582*4882a593Smuzhiyun { AR5K_RATE_DUR(9), 0x0000002c },
583*4882a593Smuzhiyun { AR5K_RATE_DUR(10), 0x00000030 },
584*4882a593Smuzhiyun { AR5K_RATE_DUR(11), 0x0000003c },
585*4882a593Smuzhiyun { AR5K_RATE_DUR(12), 0x0000002c },
586*4882a593Smuzhiyun { AR5K_RATE_DUR(13), 0x0000002c },
587*4882a593Smuzhiyun { AR5K_RATE_DUR(14), 0x00000030 },
588*4882a593Smuzhiyun { AR5K_RATE_DUR(15), 0x0000003c },
589*4882a593Smuzhiyun { AR5K_RATE_DUR(16), 0x00000000 },
590*4882a593Smuzhiyun { AR5K_RATE_DUR(17), 0x00000000 },
591*4882a593Smuzhiyun { AR5K_RATE_DUR(18), 0x00000000 },
592*4882a593Smuzhiyun { AR5K_RATE_DUR(19), 0x00000000 },
593*4882a593Smuzhiyun { AR5K_RATE_DUR(20), 0x00000000 },
594*4882a593Smuzhiyun { AR5K_RATE_DUR(21), 0x00000000 },
595*4882a593Smuzhiyun { AR5K_RATE_DUR(22), 0x00000000 },
596*4882a593Smuzhiyun { AR5K_RATE_DUR(23), 0x00000000 },
597*4882a593Smuzhiyun { AR5K_RATE_DUR(24), 0x000000d5 },
598*4882a593Smuzhiyun { AR5K_RATE_DUR(25), 0x000000df },
599*4882a593Smuzhiyun { AR5K_RATE_DUR(26), 0x00000102 },
600*4882a593Smuzhiyun { AR5K_RATE_DUR(27), 0x0000013a },
601*4882a593Smuzhiyun { AR5K_RATE_DUR(28), 0x00000075 },
602*4882a593Smuzhiyun { AR5K_RATE_DUR(29), 0x0000007f },
603*4882a593Smuzhiyun { AR5K_RATE_DUR(30), 0x000000a2 },
604*4882a593Smuzhiyun { AR5K_RATE_DUR(31), 0x00000000 },
605*4882a593Smuzhiyun { AR5K_QUIET_CTL2, 0x00010002 },
606*4882a593Smuzhiyun { AR5K_TSF_PARM, 0x00000001 },
607*4882a593Smuzhiyun { AR5K_QOS_NOACK, 0x000000c0 },
608*4882a593Smuzhiyun { AR5K_PHY_ERR_FIL, 0x00000000 },
609*4882a593Smuzhiyun { AR5K_XRLAT_TX, 0x00000168 },
610*4882a593Smuzhiyun { AR5K_ACKSIFS, 0x00000000 },
611*4882a593Smuzhiyun /* Rate -> db table
612*4882a593Smuzhiyun * notice ...03<-02<-01<-00 ! */
613*4882a593Smuzhiyun { AR5K_RATE2DB(0), 0x03020100 },
614*4882a593Smuzhiyun { AR5K_RATE2DB(1), 0x07060504 },
615*4882a593Smuzhiyun { AR5K_RATE2DB(2), 0x0b0a0908 },
616*4882a593Smuzhiyun { AR5K_RATE2DB(3), 0x0f0e0d0c },
617*4882a593Smuzhiyun { AR5K_RATE2DB(4), 0x13121110 },
618*4882a593Smuzhiyun { AR5K_RATE2DB(5), 0x17161514 },
619*4882a593Smuzhiyun { AR5K_RATE2DB(6), 0x1b1a1918 },
620*4882a593Smuzhiyun { AR5K_RATE2DB(7), 0x1f1e1d1c },
621*4882a593Smuzhiyun /* Db -> Rate table */
622*4882a593Smuzhiyun { AR5K_DB2RATE(0), 0x03020100 },
623*4882a593Smuzhiyun { AR5K_DB2RATE(1), 0x07060504 },
624*4882a593Smuzhiyun { AR5K_DB2RATE(2), 0x0b0a0908 },
625*4882a593Smuzhiyun { AR5K_DB2RATE(3), 0x0f0e0d0c },
626*4882a593Smuzhiyun { AR5K_DB2RATE(4), 0x13121110 },
627*4882a593Smuzhiyun { AR5K_DB2RATE(5), 0x17161514 },
628*4882a593Smuzhiyun { AR5K_DB2RATE(6), 0x1b1a1918 },
629*4882a593Smuzhiyun { AR5K_DB2RATE(7), 0x1f1e1d1c },
630*4882a593Smuzhiyun /* PHY registers (Common settings
631*4882a593Smuzhiyun * for all chips/modes) */
632*4882a593Smuzhiyun { AR5K_PHY(3), 0xad848e19 },
633*4882a593Smuzhiyun { AR5K_PHY(4), 0x7d28e000 },
634*4882a593Smuzhiyun { AR5K_PHY_TIMING_3, 0x9c0a9f6b },
635*4882a593Smuzhiyun { AR5K_PHY_ACT, 0x00000000 },
636*4882a593Smuzhiyun { AR5K_PHY(16), 0x206a017a },
637*4882a593Smuzhiyun { AR5K_PHY(21), 0x00000859 },
638*4882a593Smuzhiyun { AR5K_PHY_BIN_MASK_1, 0x00000000 },
639*4882a593Smuzhiyun { AR5K_PHY_BIN_MASK_2, 0x00000000 },
640*4882a593Smuzhiyun { AR5K_PHY_BIN_MASK_3, 0x00000000 },
641*4882a593Smuzhiyun { AR5K_PHY_BIN_MASK_CTL, 0x00800000 },
642*4882a593Smuzhiyun { AR5K_PHY_ANT_CTL, 0x00000001 },
643*4882a593Smuzhiyun /*{ AR5K_PHY(71), 0x0000092a },*/ /* Old value */
644*4882a593Smuzhiyun { AR5K_PHY_MAX_RX_LEN, 0x00000c80 },
645*4882a593Smuzhiyun { AR5K_PHY_IQ, 0x05100000 },
646*4882a593Smuzhiyun { AR5K_PHY_WARM_RESET, 0x00000001 },
647*4882a593Smuzhiyun { AR5K_PHY_CTL, 0x00000004 },
648*4882a593Smuzhiyun { AR5K_PHY_TXPOWER_RATE1, 0x1e1f2022 },
649*4882a593Smuzhiyun { AR5K_PHY_TXPOWER_RATE2, 0x0a0b0c0d },
650*4882a593Smuzhiyun { AR5K_PHY_TXPOWER_RATE_MAX, 0x0000003f },
651*4882a593Smuzhiyun { AR5K_PHY(82), 0x9280b212 },
652*4882a593Smuzhiyun { AR5K_PHY_RADAR, 0x5d50e188 },
653*4882a593Smuzhiyun /*{ AR5K_PHY(86), 0x000000ff },*/
654*4882a593Smuzhiyun { AR5K_PHY(87), 0x004b6a8e },
655*4882a593Smuzhiyun { AR5K_PHY_NFTHRES, 0x000003ce },
656*4882a593Smuzhiyun { AR5K_PHY_RESTART, 0x192fb515 },
657*4882a593Smuzhiyun { AR5K_PHY(94), 0x00000001 },
658*4882a593Smuzhiyun { AR5K_PHY_RFBUS_REQ, 0x00000000 },
659*4882a593Smuzhiyun /*{ AR5K_PHY(644), 0x0080a333 },*/ /* Old value */
660*4882a593Smuzhiyun /*{ AR5K_PHY(645), 0x00206c10 },*/ /* Old value */
661*4882a593Smuzhiyun { AR5K_PHY(644), 0x00806333 },
662*4882a593Smuzhiyun { AR5K_PHY(645), 0x00106c10 },
663*4882a593Smuzhiyun { AR5K_PHY(646), 0x009c4060 },
664*4882a593Smuzhiyun /* { AR5K_PHY(647), 0x1483800a }, */
665*4882a593Smuzhiyun /* { AR5K_PHY(648), 0x01831061 }, */ /* Old value */
666*4882a593Smuzhiyun { AR5K_PHY(648), 0x018830c6 },
667*4882a593Smuzhiyun { AR5K_PHY(649), 0x00000400 },
668*4882a593Smuzhiyun /*{ AR5K_PHY(650), 0x000001b5 },*/
669*4882a593Smuzhiyun { AR5K_PHY(651), 0x00000000 },
670*4882a593Smuzhiyun { AR5K_PHY_TXPOWER_RATE3, 0x20202020 },
671*4882a593Smuzhiyun { AR5K_PHY_TXPOWER_RATE4, 0x20202020 },
672*4882a593Smuzhiyun /*{ AR5K_PHY(655), 0x13c889af },*/
673*4882a593Smuzhiyun { AR5K_PHY(656), 0x38490a20 },
674*4882a593Smuzhiyun { AR5K_PHY(657), 0x00007bb6 },
675*4882a593Smuzhiyun { AR5K_PHY(658), 0x0fff3ffc },
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* Initial mode-specific settings for AR5212 (Written before ar5212_ini) */
679*4882a593Smuzhiyun static const struct ath5k_ini_mode ar5212_ini_mode_start[] = {
680*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(0),
681*4882a593Smuzhiyun /* A/XR B G */
682*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
683*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(1),
684*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
685*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(2),
686*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
687*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(3),
688*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
689*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(4),
690*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
691*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(5),
692*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
693*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(6),
694*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
695*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(7),
696*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
697*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(8),
698*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
699*4882a593Smuzhiyun { AR5K_QUEUE_DFS_LOCAL_IFS(9),
700*4882a593Smuzhiyun { 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
701*4882a593Smuzhiyun { AR5K_DCU_GBL_IFS_SIFS,
702*4882a593Smuzhiyun { 0x00000230, 0x000000b0, 0x00000160 } },
703*4882a593Smuzhiyun { AR5K_DCU_GBL_IFS_SLOT,
704*4882a593Smuzhiyun { 0x00000168, 0x000001b8, 0x0000018c } },
705*4882a593Smuzhiyun { AR5K_DCU_GBL_IFS_EIFS,
706*4882a593Smuzhiyun { 0x00000e60, 0x00001f1c, 0x00003e38 } },
707*4882a593Smuzhiyun { AR5K_DCU_GBL_IFS_MISC,
708*4882a593Smuzhiyun { 0x0000a0e0, 0x00005880, 0x0000b0e0 } },
709*4882a593Smuzhiyun { AR5K_TIME_OUT,
710*4882a593Smuzhiyun { 0x03e803e8, 0x04200420, 0x08400840 } },
711*4882a593Smuzhiyun { AR5K_PHY(8),
712*4882a593Smuzhiyun { 0x02020200, 0x02010200, 0x02020200 } },
713*4882a593Smuzhiyun { AR5K_PHY_RF_CTL2,
714*4882a593Smuzhiyun { 0x00000e0e, 0x00000707, 0x00000e0e } },
715*4882a593Smuzhiyun { AR5K_PHY_SETTLING,
716*4882a593Smuzhiyun { 0x1372161c, 0x13721722, 0x137216a2 } },
717*4882a593Smuzhiyun { AR5K_PHY_AGCCTL,
718*4882a593Smuzhiyun { 0x00009d10, 0x00009d18, 0x00009d18 } },
719*4882a593Smuzhiyun { AR5K_PHY_NF,
720*4882a593Smuzhiyun { 0x0001ce00, 0x0001ce00, 0x0001ce00 } },
721*4882a593Smuzhiyun { AR5K_PHY_WEAK_OFDM_HIGH_THR,
722*4882a593Smuzhiyun { 0x409a4190, 0x409a4190, 0x409a4190 } },
723*4882a593Smuzhiyun { AR5K_PHY(70),
724*4882a593Smuzhiyun { 0x000001b8, 0x00000084, 0x00000108 } },
725*4882a593Smuzhiyun { AR5K_PHY_OFDM_SELFCORR,
726*4882a593Smuzhiyun { 0x10058a05, 0x10058a05, 0x10058a05 } },
727*4882a593Smuzhiyun { 0xa230,
728*4882a593Smuzhiyun { 0x00000000, 0x00000000, 0x00000108 } },
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* Initial mode-specific settings for AR5212 + RF5111
732*4882a593Smuzhiyun * (Written after ar5212_ini) */
733*4882a593Smuzhiyun static const struct ath5k_ini_mode rf5111_ini_mode_end[] = {
734*4882a593Smuzhiyun { AR5K_TXCFG,
735*4882a593Smuzhiyun /* A/XR B G */
736*4882a593Smuzhiyun { 0x00008015, 0x00008015, 0x00008015 } },
737*4882a593Smuzhiyun { AR5K_USEC_5211,
738*4882a593Smuzhiyun { 0x128d8fa7, 0x04e00f95, 0x12e00fab } },
739*4882a593Smuzhiyun { AR5K_PHY_RF_CTL3,
740*4882a593Smuzhiyun { 0x0a020001, 0x05010100, 0x0a020001 } },
741*4882a593Smuzhiyun { AR5K_PHY_RF_CTL4,
742*4882a593Smuzhiyun { 0x00000e0e, 0x00000e0e, 0x00000e0e } },
743*4882a593Smuzhiyun { AR5K_PHY_PA_CTL,
744*4882a593Smuzhiyun { 0x00000007, 0x0000000b, 0x0000000b } },
745*4882a593Smuzhiyun { AR5K_PHY_GAIN,
746*4882a593Smuzhiyun { 0x0018da5a, 0x0018ca69, 0x0018ca69 } },
747*4882a593Smuzhiyun { AR5K_PHY_DESIRED_SIZE,
748*4882a593Smuzhiyun { 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0 } },
749*4882a593Smuzhiyun { AR5K_PHY_SIG,
750*4882a593Smuzhiyun { 0x7e800d2e, 0x7ee84d2e, 0x7ee84d2e } },
751*4882a593Smuzhiyun { AR5K_PHY_AGCCOARSE,
752*4882a593Smuzhiyun { 0x3137665e, 0x3137665e, 0x3137665e } },
753*4882a593Smuzhiyun { AR5K_PHY_WEAK_OFDM_LOW_THR,
754*4882a593Smuzhiyun { 0x050cb081, 0x050cb081, 0x050cb080 } },
755*4882a593Smuzhiyun { AR5K_PHY_RX_DELAY,
756*4882a593Smuzhiyun { 0x00002710, 0x0000157c, 0x00002af8 } },
757*4882a593Smuzhiyun { AR5K_PHY_FRAME_CTL_5211,
758*4882a593Smuzhiyun { 0xf7b81020, 0xf7b80d20, 0xf7b81020 } },
759*4882a593Smuzhiyun { AR5K_PHY_GAIN_2GHZ,
760*4882a593Smuzhiyun { 0x642c416a, 0x6440416a, 0x6440416a } },
761*4882a593Smuzhiyun { AR5K_PHY_CCK_RX_CTL_4,
762*4882a593Smuzhiyun { 0x1883800a, 0x1873800a, 0x1883800a } },
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* Common for all modes */
766*4882a593Smuzhiyun static const struct ath5k_ini rf5111_ini_common_end[] = {
767*4882a593Smuzhiyun { AR5K_DCU_FP, 0x00000000 },
768*4882a593Smuzhiyun { AR5K_PHY_AGC, 0x00000000 },
769*4882a593Smuzhiyun { AR5K_PHY_ADC_CTL, 0x00022ffe },
770*4882a593Smuzhiyun { 0x983c, 0x00020100 },
771*4882a593Smuzhiyun { AR5K_PHY_GAIN_OFFSET, 0x1284613c },
772*4882a593Smuzhiyun { AR5K_PHY_PAPD_PROBE, 0x00004883 },
773*4882a593Smuzhiyun { 0x9940, 0x00000004 },
774*4882a593Smuzhiyun { 0x9958, 0x000000ff },
775*4882a593Smuzhiyun { 0x9974, 0x00000000 },
776*4882a593Smuzhiyun { AR5K_PHY_SPENDING, 0x00000018 },
777*4882a593Smuzhiyun { AR5K_PHY_CCKTXCTL, 0x00000000 },
778*4882a593Smuzhiyun { AR5K_PHY_CCK_CROSSCORR, 0xd03e6788 },
779*4882a593Smuzhiyun { AR5K_PHY_DAG_CCK_CTL, 0x000001b5 },
780*4882a593Smuzhiyun { 0xa23c, 0x13c889af },
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* Initial mode-specific settings for AR5212 + RF5112
785*4882a593Smuzhiyun * (Written after ar5212_ini) */
786*4882a593Smuzhiyun static const struct ath5k_ini_mode rf5112_ini_mode_end[] = {
787*4882a593Smuzhiyun { AR5K_TXCFG,
788*4882a593Smuzhiyun /* A/XR B G */
789*4882a593Smuzhiyun { 0x00008015, 0x00008015, 0x00008015 } },
790*4882a593Smuzhiyun { AR5K_USEC_5211,
791*4882a593Smuzhiyun { 0x128d93a7, 0x04e01395, 0x12e013ab } },
792*4882a593Smuzhiyun { AR5K_PHY_RF_CTL3,
793*4882a593Smuzhiyun { 0x0a020001, 0x05020100, 0x0a020001 } },
794*4882a593Smuzhiyun { AR5K_PHY_RF_CTL4,
795*4882a593Smuzhiyun { 0x00000e0e, 0x00000e0e, 0x00000e0e } },
796*4882a593Smuzhiyun { AR5K_PHY_PA_CTL,
797*4882a593Smuzhiyun { 0x00000007, 0x0000000b, 0x0000000b } },
798*4882a593Smuzhiyun { AR5K_PHY_GAIN,
799*4882a593Smuzhiyun { 0x0018da6d, 0x0018ca75, 0x0018ca75 } },
800*4882a593Smuzhiyun { AR5K_PHY_DESIRED_SIZE,
801*4882a593Smuzhiyun { 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0 } },
802*4882a593Smuzhiyun { AR5K_PHY_SIG,
803*4882a593Smuzhiyun { 0x7e800d2e, 0x7ee80d2e, 0x7ee80d2e } },
804*4882a593Smuzhiyun { AR5K_PHY_AGCCOARSE,
805*4882a593Smuzhiyun { 0x3137665e, 0x3137665e, 0x3137665e } },
806*4882a593Smuzhiyun { AR5K_PHY_WEAK_OFDM_LOW_THR,
807*4882a593Smuzhiyun { 0x050cb081, 0x050cb081, 0x050cb081 } },
808*4882a593Smuzhiyun { AR5K_PHY_RX_DELAY,
809*4882a593Smuzhiyun { 0x000007d0, 0x0000044c, 0x00000898 } },
810*4882a593Smuzhiyun { AR5K_PHY_FRAME_CTL_5211,
811*4882a593Smuzhiyun { 0xf7b81020, 0xf7b80d10, 0xf7b81010 } },
812*4882a593Smuzhiyun { AR5K_PHY_CCKTXCTL,
813*4882a593Smuzhiyun { 0x00000000, 0x00000008, 0x00000008 } },
814*4882a593Smuzhiyun { AR5K_PHY_CCK_CROSSCORR,
815*4882a593Smuzhiyun { 0xd6be6788, 0xd03e6788, 0xd03e6788 } },
816*4882a593Smuzhiyun { AR5K_PHY_GAIN_2GHZ,
817*4882a593Smuzhiyun { 0x642c0140, 0x6442c160, 0x6442c160 } },
818*4882a593Smuzhiyun { AR5K_PHY_CCK_RX_CTL_4,
819*4882a593Smuzhiyun { 0x1883800a, 0x1873800a, 0x1883800a } },
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static const struct ath5k_ini rf5112_ini_common_end[] = {
823*4882a593Smuzhiyun { AR5K_DCU_FP, 0x00000000 },
824*4882a593Smuzhiyun { AR5K_PHY_AGC, 0x00000000 },
825*4882a593Smuzhiyun { AR5K_PHY_ADC_CTL, 0x00022ffe },
826*4882a593Smuzhiyun { 0x983c, 0x00020100 },
827*4882a593Smuzhiyun { AR5K_PHY_GAIN_OFFSET, 0x1284613c },
828*4882a593Smuzhiyun { AR5K_PHY_PAPD_PROBE, 0x00004882 },
829*4882a593Smuzhiyun { 0x9940, 0x00000004 },
830*4882a593Smuzhiyun { 0x9958, 0x000000ff },
831*4882a593Smuzhiyun { 0x9974, 0x00000000 },
832*4882a593Smuzhiyun { AR5K_PHY_DAG_CCK_CTL, 0x000001b5 },
833*4882a593Smuzhiyun { 0xa23c, 0x13c889af },
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* Initial mode-specific settings for RF5413/5414
838*4882a593Smuzhiyun * (Written after ar5212_ini) */
839*4882a593Smuzhiyun static const struct ath5k_ini_mode rf5413_ini_mode_end[] = {
840*4882a593Smuzhiyun { AR5K_TXCFG,
841*4882a593Smuzhiyun /* A/XR B G */
842*4882a593Smuzhiyun { 0x00000015, 0x00000015, 0x00000015 } },
843*4882a593Smuzhiyun { AR5K_USEC_5211,
844*4882a593Smuzhiyun { 0x128d93a7, 0x04e01395, 0x12e013ab } },
845*4882a593Smuzhiyun { AR5K_PHY_RF_CTL3,
846*4882a593Smuzhiyun { 0x0a020001, 0x05020100, 0x0a020001 } },
847*4882a593Smuzhiyun { AR5K_PHY_RF_CTL4,
848*4882a593Smuzhiyun { 0x00000e0e, 0x00000e0e, 0x00000e0e } },
849*4882a593Smuzhiyun { AR5K_PHY_PA_CTL,
850*4882a593Smuzhiyun { 0x00000007, 0x0000000b, 0x0000000b } },
851*4882a593Smuzhiyun { AR5K_PHY_GAIN,
852*4882a593Smuzhiyun { 0x0018fa61, 0x001a1a63, 0x001a1a63 } },
853*4882a593Smuzhiyun { AR5K_PHY_DESIRED_SIZE,
854*4882a593Smuzhiyun { 0x0c98b4e0, 0x0c98b0da, 0x0c98b0da } },
855*4882a593Smuzhiyun { AR5K_PHY_SIG,
856*4882a593Smuzhiyun { 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e } },
857*4882a593Smuzhiyun { AR5K_PHY_AGCCOARSE,
858*4882a593Smuzhiyun { 0x3139605e, 0x3139605e, 0x3139605e } },
859*4882a593Smuzhiyun { AR5K_PHY_WEAK_OFDM_LOW_THR,
860*4882a593Smuzhiyun { 0x050cb081, 0x050cb081, 0x050cb081 } },
861*4882a593Smuzhiyun { AR5K_PHY_RX_DELAY,
862*4882a593Smuzhiyun { 0x000007d0, 0x0000044c, 0x00000898 } },
863*4882a593Smuzhiyun { AR5K_PHY_FRAME_CTL_5211,
864*4882a593Smuzhiyun { 0xf7b81000, 0xf7b80d00, 0xf7b81000 } },
865*4882a593Smuzhiyun { AR5K_PHY_CCKTXCTL,
866*4882a593Smuzhiyun { 0x00000000, 0x00000000, 0x00000000 } },
867*4882a593Smuzhiyun { AR5K_PHY_CCK_CROSSCORR,
868*4882a593Smuzhiyun { 0xd6be6788, 0xd03e6788, 0xd03e6788 } },
869*4882a593Smuzhiyun { AR5K_PHY_GAIN_2GHZ,
870*4882a593Smuzhiyun { 0x002ec1e0, 0x002ac120, 0x002ac120 } },
871*4882a593Smuzhiyun { AR5K_PHY_CCK_RX_CTL_4,
872*4882a593Smuzhiyun { 0x1883800a, 0x1863800a, 0x1883800a } },
873*4882a593Smuzhiyun { 0xa300,
874*4882a593Smuzhiyun { 0x18010000, 0x18010000, 0x18010000 } },
875*4882a593Smuzhiyun { 0xa304,
876*4882a593Smuzhiyun { 0x30032602, 0x30032602, 0x30032602 } },
877*4882a593Smuzhiyun { 0xa308,
878*4882a593Smuzhiyun { 0x48073e06, 0x48073e06, 0x48073e06 } },
879*4882a593Smuzhiyun { 0xa30c,
880*4882a593Smuzhiyun { 0x560b4c0a, 0x560b4c0a, 0x560b4c0a } },
881*4882a593Smuzhiyun { 0xa310,
882*4882a593Smuzhiyun { 0x641a600f, 0x641a600f, 0x641a600f } },
883*4882a593Smuzhiyun { 0xa314,
884*4882a593Smuzhiyun { 0x784f6e1b, 0x784f6e1b, 0x784f6e1b } },
885*4882a593Smuzhiyun { 0xa318,
886*4882a593Smuzhiyun { 0x868f7c5a, 0x868f7c5a, 0x868f7c5a } },
887*4882a593Smuzhiyun { 0xa31c,
888*4882a593Smuzhiyun { 0x90cf865b, 0x8ecf865b, 0x8ecf865b } },
889*4882a593Smuzhiyun { 0xa320,
890*4882a593Smuzhiyun { 0x9d4f970f, 0x9b4f970f, 0x9b4f970f } },
891*4882a593Smuzhiyun { 0xa324,
892*4882a593Smuzhiyun { 0xa7cfa38f, 0xa3cf9f8f, 0xa3cf9f8f } },
893*4882a593Smuzhiyun { 0xa328,
894*4882a593Smuzhiyun { 0xb55faf1f, 0xb35faf1f, 0xb35faf1f } },
895*4882a593Smuzhiyun { 0xa32c,
896*4882a593Smuzhiyun { 0xbddfb99f, 0xbbdfb99f, 0xbbdfb99f } },
897*4882a593Smuzhiyun { 0xa330,
898*4882a593Smuzhiyun { 0xcb7fc53f, 0xcb7fc73f, 0xcb7fc73f } },
899*4882a593Smuzhiyun { 0xa334,
900*4882a593Smuzhiyun { 0xd5ffd1bf, 0xd3ffd1bf, 0xd3ffd1bf } },
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static const struct ath5k_ini rf5413_ini_common_end[] = {
904*4882a593Smuzhiyun { AR5K_DCU_FP, 0x000003e0 },
905*4882a593Smuzhiyun { AR5K_5414_CBCFG, 0x00000010 },
906*4882a593Smuzhiyun { AR5K_SEQ_MASK, 0x0000000f },
907*4882a593Smuzhiyun { 0x809c, 0x00000000 },
908*4882a593Smuzhiyun { 0x80a0, 0x00000000 },
909*4882a593Smuzhiyun { AR5K_MIC_QOS_CTL, 0x00000000 },
910*4882a593Smuzhiyun { AR5K_MIC_QOS_SEL, 0x00000000 },
911*4882a593Smuzhiyun { AR5K_MISC_MODE, 0x00000000 },
912*4882a593Smuzhiyun { AR5K_OFDM_FIL_CNT, 0x00000000 },
913*4882a593Smuzhiyun { AR5K_CCK_FIL_CNT, 0x00000000 },
914*4882a593Smuzhiyun { AR5K_PHYERR_CNT1, 0x00000000 },
915*4882a593Smuzhiyun { AR5K_PHYERR_CNT1_MASK, 0x00000000 },
916*4882a593Smuzhiyun { AR5K_PHYERR_CNT2, 0x00000000 },
917*4882a593Smuzhiyun { AR5K_PHYERR_CNT2_MASK, 0x00000000 },
918*4882a593Smuzhiyun { AR5K_TSF_THRES, 0x00000000 },
919*4882a593Smuzhiyun { 0x8140, 0x800003f9 },
920*4882a593Smuzhiyun { 0x8144, 0x00000000 },
921*4882a593Smuzhiyun { AR5K_PHY_AGC, 0x00000000 },
922*4882a593Smuzhiyun { AR5K_PHY_ADC_CTL, 0x0000a000 },
923*4882a593Smuzhiyun { 0x983c, 0x00200400 },
924*4882a593Smuzhiyun { AR5K_PHY_GAIN_OFFSET, 0x1284233c },
925*4882a593Smuzhiyun { AR5K_PHY_SCR, 0x0000001f },
926*4882a593Smuzhiyun { AR5K_PHY_SLMT, 0x00000080 },
927*4882a593Smuzhiyun { AR5K_PHY_SCAL, 0x0000000e },
928*4882a593Smuzhiyun { 0x9958, 0x00081fff },
929*4882a593Smuzhiyun { AR5K_PHY_TIMING_7, 0x00000000 },
930*4882a593Smuzhiyun { AR5K_PHY_TIMING_8, 0x02800000 },
931*4882a593Smuzhiyun { AR5K_PHY_TIMING_11, 0x00000000 },
932*4882a593Smuzhiyun { AR5K_PHY_HEAVY_CLIP_ENABLE, 0x00000000 },
933*4882a593Smuzhiyun { 0x99e4, 0xaaaaaaaa },
934*4882a593Smuzhiyun { 0x99e8, 0x3c466478 },
935*4882a593Smuzhiyun { 0x99ec, 0x000000aa },
936*4882a593Smuzhiyun { AR5K_PHY_SCLOCK, 0x0000000c },
937*4882a593Smuzhiyun { AR5K_PHY_SDELAY, 0x000000ff },
938*4882a593Smuzhiyun { AR5K_PHY_SPENDING, 0x00000014 },
939*4882a593Smuzhiyun { AR5K_PHY_DAG_CCK_CTL, 0x000009b5 },
940*4882a593Smuzhiyun { 0xa23c, 0x93c889af },
941*4882a593Smuzhiyun { AR5K_PHY_FAST_ADC, 0x00000001 },
942*4882a593Smuzhiyun { 0xa250, 0x0000a000 },
943*4882a593Smuzhiyun { AR5K_PHY_BLUETOOTH, 0x00000000 },
944*4882a593Smuzhiyun { AR5K_PHY_TPC_RG1, 0x0cc75380 },
945*4882a593Smuzhiyun { 0xa25c, 0x0f0f0f01 },
946*4882a593Smuzhiyun { 0xa260, 0x5f690f01 },
947*4882a593Smuzhiyun { 0xa264, 0x00418a11 },
948*4882a593Smuzhiyun { 0xa268, 0x00000000 },
949*4882a593Smuzhiyun { AR5K_PHY_TPC_RG5, 0x0c30c16a },
950*4882a593Smuzhiyun { 0xa270, 0x00820820 },
951*4882a593Smuzhiyun { 0xa274, 0x081b7caa },
952*4882a593Smuzhiyun { 0xa278, 0x1ce739ce },
953*4882a593Smuzhiyun { 0xa27c, 0x051701ce },
954*4882a593Smuzhiyun { 0xa338, 0x00000000 },
955*4882a593Smuzhiyun { 0xa33c, 0x00000000 },
956*4882a593Smuzhiyun { 0xa340, 0x00000000 },
957*4882a593Smuzhiyun { 0xa344, 0x00000000 },
958*4882a593Smuzhiyun { 0xa348, 0x3fffffff },
959*4882a593Smuzhiyun { 0xa34c, 0x3fffffff },
960*4882a593Smuzhiyun { 0xa350, 0x3fffffff },
961*4882a593Smuzhiyun { 0xa354, 0x0003ffff },
962*4882a593Smuzhiyun { 0xa358, 0x79a8aa1f },
963*4882a593Smuzhiyun { 0xa35c, 0x066c420f },
964*4882a593Smuzhiyun { 0xa360, 0x0f282207 },
965*4882a593Smuzhiyun { 0xa364, 0x17601685 },
966*4882a593Smuzhiyun { 0xa368, 0x1f801104 },
967*4882a593Smuzhiyun { 0xa36c, 0x37a00c03 },
968*4882a593Smuzhiyun { 0xa370, 0x3fc40883 },
969*4882a593Smuzhiyun { 0xa374, 0x57c00803 },
970*4882a593Smuzhiyun { 0xa378, 0x5fd80682 },
971*4882a593Smuzhiyun { 0xa37c, 0x7fe00482 },
972*4882a593Smuzhiyun { 0xa380, 0x7f3c7bba },
973*4882a593Smuzhiyun { 0xa384, 0xf3307ff0 },
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* Initial mode-specific settings for RF2413/2414
977*4882a593Smuzhiyun * (Written after ar5212_ini) */
978*4882a593Smuzhiyun /* XXX: a mode ? */
979*4882a593Smuzhiyun static const struct ath5k_ini_mode rf2413_ini_mode_end[] = {
980*4882a593Smuzhiyun { AR5K_TXCFG,
981*4882a593Smuzhiyun /* A/XR B G */
982*4882a593Smuzhiyun { 0x00000015, 0x00000015, 0x00000015 } },
983*4882a593Smuzhiyun { AR5K_USEC_5211,
984*4882a593Smuzhiyun { 0x128d93a7, 0x04e01395, 0x12e013ab } },
985*4882a593Smuzhiyun { AR5K_PHY_RF_CTL3,
986*4882a593Smuzhiyun { 0x0a020001, 0x05020000, 0x0a020001 } },
987*4882a593Smuzhiyun { AR5K_PHY_RF_CTL4,
988*4882a593Smuzhiyun { 0x00000e00, 0x00000e00, 0x00000e00 } },
989*4882a593Smuzhiyun { AR5K_PHY_PA_CTL,
990*4882a593Smuzhiyun { 0x00000002, 0x0000000a, 0x0000000a } },
991*4882a593Smuzhiyun { AR5K_PHY_GAIN,
992*4882a593Smuzhiyun { 0x0018da6d, 0x001a6a64, 0x001a6a64 } },
993*4882a593Smuzhiyun { AR5K_PHY_DESIRED_SIZE,
994*4882a593Smuzhiyun { 0x0de8b4e0, 0x0de8b0da, 0x0c98b0da } },
995*4882a593Smuzhiyun { AR5K_PHY_SIG,
996*4882a593Smuzhiyun { 0x7e800d2e, 0x7ee80d2e, 0x7ec80d2e } },
997*4882a593Smuzhiyun { AR5K_PHY_AGCCOARSE,
998*4882a593Smuzhiyun { 0x3137665e, 0x3137665e, 0x3139605e } },
999*4882a593Smuzhiyun { AR5K_PHY_WEAK_OFDM_LOW_THR,
1000*4882a593Smuzhiyun { 0x050cb081, 0x050cb081, 0x050cb081 } },
1001*4882a593Smuzhiyun { AR5K_PHY_RX_DELAY,
1002*4882a593Smuzhiyun { 0x000007d0, 0x0000044c, 0x00000898 } },
1003*4882a593Smuzhiyun { AR5K_PHY_FRAME_CTL_5211,
1004*4882a593Smuzhiyun { 0xf7b81000, 0xf7b80d00, 0xf7b81000 } },
1005*4882a593Smuzhiyun { AR5K_PHY_CCKTXCTL,
1006*4882a593Smuzhiyun { 0x00000000, 0x00000000, 0x00000000 } },
1007*4882a593Smuzhiyun { AR5K_PHY_CCK_CROSSCORR,
1008*4882a593Smuzhiyun { 0xd6be6788, 0xd03e6788, 0xd03e6788 } },
1009*4882a593Smuzhiyun { AR5K_PHY_GAIN_2GHZ,
1010*4882a593Smuzhiyun { 0x002c0140, 0x0042c140, 0x0042c140 } },
1011*4882a593Smuzhiyun { AR5K_PHY_CCK_RX_CTL_4,
1012*4882a593Smuzhiyun { 0x1883800a, 0x1863800a, 0x1883800a } },
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun static const struct ath5k_ini rf2413_ini_common_end[] = {
1016*4882a593Smuzhiyun { AR5K_DCU_FP, 0x000003e0 },
1017*4882a593Smuzhiyun { AR5K_SEQ_MASK, 0x0000000f },
1018*4882a593Smuzhiyun { AR5K_MIC_QOS_CTL, 0x00000000 },
1019*4882a593Smuzhiyun { AR5K_MIC_QOS_SEL, 0x00000000 },
1020*4882a593Smuzhiyun { AR5K_MISC_MODE, 0x00000000 },
1021*4882a593Smuzhiyun { AR5K_OFDM_FIL_CNT, 0x00000000 },
1022*4882a593Smuzhiyun { AR5K_CCK_FIL_CNT, 0x00000000 },
1023*4882a593Smuzhiyun { AR5K_PHYERR_CNT1, 0x00000000 },
1024*4882a593Smuzhiyun { AR5K_PHYERR_CNT1_MASK, 0x00000000 },
1025*4882a593Smuzhiyun { AR5K_PHYERR_CNT2, 0x00000000 },
1026*4882a593Smuzhiyun { AR5K_PHYERR_CNT2_MASK, 0x00000000 },
1027*4882a593Smuzhiyun { AR5K_TSF_THRES, 0x00000000 },
1028*4882a593Smuzhiyun { 0x8140, 0x800000a8 },
1029*4882a593Smuzhiyun { 0x8144, 0x00000000 },
1030*4882a593Smuzhiyun { AR5K_PHY_AGC, 0x00000000 },
1031*4882a593Smuzhiyun { AR5K_PHY_ADC_CTL, 0x0000a000 },
1032*4882a593Smuzhiyun { 0x983c, 0x00200400 },
1033*4882a593Smuzhiyun { AR5K_PHY_GAIN_OFFSET, 0x1284233c },
1034*4882a593Smuzhiyun { AR5K_PHY_SCR, 0x0000001f },
1035*4882a593Smuzhiyun { AR5K_PHY_SLMT, 0x00000080 },
1036*4882a593Smuzhiyun { AR5K_PHY_SCAL, 0x0000000e },
1037*4882a593Smuzhiyun { 0x9958, 0x000000ff },
1038*4882a593Smuzhiyun { AR5K_PHY_TIMING_7, 0x00000000 },
1039*4882a593Smuzhiyun { AR5K_PHY_TIMING_8, 0x02800000 },
1040*4882a593Smuzhiyun { AR5K_PHY_TIMING_11, 0x00000000 },
1041*4882a593Smuzhiyun { AR5K_PHY_HEAVY_CLIP_ENABLE, 0x00000000 },
1042*4882a593Smuzhiyun { 0x99e4, 0xaaaaaaaa },
1043*4882a593Smuzhiyun { 0x99e8, 0x3c466478 },
1044*4882a593Smuzhiyun { 0x99ec, 0x000000aa },
1045*4882a593Smuzhiyun { AR5K_PHY_SCLOCK, 0x0000000c },
1046*4882a593Smuzhiyun { AR5K_PHY_SDELAY, 0x000000ff },
1047*4882a593Smuzhiyun { AR5K_PHY_SPENDING, 0x00000014 },
1048*4882a593Smuzhiyun { AR5K_PHY_DAG_CCK_CTL, 0x000009b5 },
1049*4882a593Smuzhiyun { 0xa23c, 0x93c889af },
1050*4882a593Smuzhiyun { AR5K_PHY_FAST_ADC, 0x00000001 },
1051*4882a593Smuzhiyun { 0xa250, 0x0000a000 },
1052*4882a593Smuzhiyun { AR5K_PHY_BLUETOOTH, 0x00000000 },
1053*4882a593Smuzhiyun { AR5K_PHY_TPC_RG1, 0x0cc75380 },
1054*4882a593Smuzhiyun { 0xa25c, 0x0f0f0f01 },
1055*4882a593Smuzhiyun { 0xa260, 0x5f690f01 },
1056*4882a593Smuzhiyun { 0xa264, 0x00418a11 },
1057*4882a593Smuzhiyun { 0xa268, 0x00000000 },
1058*4882a593Smuzhiyun { AR5K_PHY_TPC_RG5, 0x0c30c16a },
1059*4882a593Smuzhiyun { 0xa270, 0x00820820 },
1060*4882a593Smuzhiyun { 0xa274, 0x001b7caa },
1061*4882a593Smuzhiyun { 0xa278, 0x1ce739ce },
1062*4882a593Smuzhiyun { 0xa27c, 0x051701ce },
1063*4882a593Smuzhiyun { 0xa300, 0x18010000 },
1064*4882a593Smuzhiyun { 0xa304, 0x30032602 },
1065*4882a593Smuzhiyun { 0xa308, 0x48073e06 },
1066*4882a593Smuzhiyun { 0xa30c, 0x560b4c0a },
1067*4882a593Smuzhiyun { 0xa310, 0x641a600f },
1068*4882a593Smuzhiyun { 0xa314, 0x784f6e1b },
1069*4882a593Smuzhiyun { 0xa318, 0x868f7c5a },
1070*4882a593Smuzhiyun { 0xa31c, 0x8ecf865b },
1071*4882a593Smuzhiyun { 0xa320, 0x9d4f970f },
1072*4882a593Smuzhiyun { 0xa324, 0xa5cfa18f },
1073*4882a593Smuzhiyun { 0xa328, 0xb55faf1f },
1074*4882a593Smuzhiyun { 0xa32c, 0xbddfb99f },
1075*4882a593Smuzhiyun { 0xa330, 0xcd7fc73f },
1076*4882a593Smuzhiyun { 0xa334, 0xd5ffd1bf },
1077*4882a593Smuzhiyun { 0xa338, 0x00000000 },
1078*4882a593Smuzhiyun { 0xa33c, 0x00000000 },
1079*4882a593Smuzhiyun { 0xa340, 0x00000000 },
1080*4882a593Smuzhiyun { 0xa344, 0x00000000 },
1081*4882a593Smuzhiyun { 0xa348, 0x3fffffff },
1082*4882a593Smuzhiyun { 0xa34c, 0x3fffffff },
1083*4882a593Smuzhiyun { 0xa350, 0x3fffffff },
1084*4882a593Smuzhiyun { 0xa354, 0x0003ffff },
1085*4882a593Smuzhiyun { 0xa358, 0x79a8aa1f },
1086*4882a593Smuzhiyun { 0xa35c, 0x066c420f },
1087*4882a593Smuzhiyun { 0xa360, 0x0f282207 },
1088*4882a593Smuzhiyun { 0xa364, 0x17601685 },
1089*4882a593Smuzhiyun { 0xa368, 0x1f801104 },
1090*4882a593Smuzhiyun { 0xa36c, 0x37a00c03 },
1091*4882a593Smuzhiyun { 0xa370, 0x3fc40883 },
1092*4882a593Smuzhiyun { 0xa374, 0x57c00803 },
1093*4882a593Smuzhiyun { 0xa378, 0x5fd80682 },
1094*4882a593Smuzhiyun { 0xa37c, 0x7fe00482 },
1095*4882a593Smuzhiyun { 0xa380, 0x7f3c7bba },
1096*4882a593Smuzhiyun { 0xa384, 0xf3307ff0 },
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* Initial mode-specific settings for RF2425
1100*4882a593Smuzhiyun * (Written after ar5212_ini) */
1101*4882a593Smuzhiyun /* XXX: a mode ? */
1102*4882a593Smuzhiyun static const struct ath5k_ini_mode rf2425_ini_mode_end[] = {
1103*4882a593Smuzhiyun { AR5K_TXCFG,
1104*4882a593Smuzhiyun /* A/XR B G */
1105*4882a593Smuzhiyun { 0x00000015, 0x00000015, 0x00000015 } },
1106*4882a593Smuzhiyun { AR5K_USEC_5211,
1107*4882a593Smuzhiyun { 0x128d93a7, 0x04e01395, 0x12e013ab } },
1108*4882a593Smuzhiyun { AR5K_PHY_RF_CTL3,
1109*4882a593Smuzhiyun { 0x0a020001, 0x05020100, 0x0a020001 } },
1110*4882a593Smuzhiyun { AR5K_PHY_RF_CTL4,
1111*4882a593Smuzhiyun { 0x00000e0e, 0x00000e0e, 0x00000e0e } },
1112*4882a593Smuzhiyun { AR5K_PHY_PA_CTL,
1113*4882a593Smuzhiyun { 0x00000003, 0x0000000b, 0x0000000b } },
1114*4882a593Smuzhiyun { AR5K_PHY_SETTLING,
1115*4882a593Smuzhiyun { 0x1372161c, 0x13721722, 0x13721422 } },
1116*4882a593Smuzhiyun { AR5K_PHY_GAIN,
1117*4882a593Smuzhiyun { 0x0018fa61, 0x00199a65, 0x00199a65 } },
1118*4882a593Smuzhiyun { AR5K_PHY_DESIRED_SIZE,
1119*4882a593Smuzhiyun { 0x0c98b4e0, 0x0c98b0da, 0x0c98b0da } },
1120*4882a593Smuzhiyun { AR5K_PHY_SIG,
1121*4882a593Smuzhiyun { 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e } },
1122*4882a593Smuzhiyun { AR5K_PHY_AGCCOARSE,
1123*4882a593Smuzhiyun { 0x3139605e, 0x3139605e, 0x3139605e } },
1124*4882a593Smuzhiyun { AR5K_PHY_WEAK_OFDM_LOW_THR,
1125*4882a593Smuzhiyun { 0x050cb081, 0x050cb081, 0x050cb081 } },
1126*4882a593Smuzhiyun { AR5K_PHY_RX_DELAY,
1127*4882a593Smuzhiyun { 0x000007d0, 0x0000044c, 0x00000898 } },
1128*4882a593Smuzhiyun { AR5K_PHY_FRAME_CTL_5211,
1129*4882a593Smuzhiyun { 0xf7b81000, 0xf7b80d00, 0xf7b81000 } },
1130*4882a593Smuzhiyun { AR5K_PHY_CCKTXCTL,
1131*4882a593Smuzhiyun { 0x00000000, 0x00000000, 0x00000000 } },
1132*4882a593Smuzhiyun { AR5K_PHY_CCK_CROSSCORR,
1133*4882a593Smuzhiyun { 0xd6be6788, 0xd03e6788, 0xd03e6788 } },
1134*4882a593Smuzhiyun { AR5K_PHY_GAIN_2GHZ,
1135*4882a593Smuzhiyun { 0x00000140, 0x0052c140, 0x0052c140 } },
1136*4882a593Smuzhiyun { AR5K_PHY_CCK_RX_CTL_4,
1137*4882a593Smuzhiyun { 0x1883800a, 0x1863800a, 0x1883800a } },
1138*4882a593Smuzhiyun { 0xa324,
1139*4882a593Smuzhiyun { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
1140*4882a593Smuzhiyun { 0xa328,
1141*4882a593Smuzhiyun { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
1142*4882a593Smuzhiyun { 0xa32c,
1143*4882a593Smuzhiyun { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
1144*4882a593Smuzhiyun { 0xa330,
1145*4882a593Smuzhiyun { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
1146*4882a593Smuzhiyun { 0xa334,
1147*4882a593Smuzhiyun { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static const struct ath5k_ini rf2425_ini_common_end[] = {
1151*4882a593Smuzhiyun { AR5K_DCU_FP, 0x000003e0 },
1152*4882a593Smuzhiyun { AR5K_SEQ_MASK, 0x0000000f },
1153*4882a593Smuzhiyun { 0x809c, 0x00000000 },
1154*4882a593Smuzhiyun { 0x80a0, 0x00000000 },
1155*4882a593Smuzhiyun { AR5K_MIC_QOS_CTL, 0x00000000 },
1156*4882a593Smuzhiyun { AR5K_MIC_QOS_SEL, 0x00000000 },
1157*4882a593Smuzhiyun { AR5K_MISC_MODE, 0x00000000 },
1158*4882a593Smuzhiyun { AR5K_OFDM_FIL_CNT, 0x00000000 },
1159*4882a593Smuzhiyun { AR5K_CCK_FIL_CNT, 0x00000000 },
1160*4882a593Smuzhiyun { AR5K_PHYERR_CNT1, 0x00000000 },
1161*4882a593Smuzhiyun { AR5K_PHYERR_CNT1_MASK, 0x00000000 },
1162*4882a593Smuzhiyun { AR5K_PHYERR_CNT2, 0x00000000 },
1163*4882a593Smuzhiyun { AR5K_PHYERR_CNT2_MASK, 0x00000000 },
1164*4882a593Smuzhiyun { AR5K_TSF_THRES, 0x00000000 },
1165*4882a593Smuzhiyun { 0x8140, 0x800003f9 },
1166*4882a593Smuzhiyun { 0x8144, 0x00000000 },
1167*4882a593Smuzhiyun { AR5K_PHY_AGC, 0x00000000 },
1168*4882a593Smuzhiyun { AR5K_PHY_ADC_CTL, 0x0000a000 },
1169*4882a593Smuzhiyun { 0x983c, 0x00200400 },
1170*4882a593Smuzhiyun { AR5K_PHY_GAIN_OFFSET, 0x1284233c },
1171*4882a593Smuzhiyun { AR5K_PHY_SCR, 0x0000001f },
1172*4882a593Smuzhiyun { AR5K_PHY_SLMT, 0x00000080 },
1173*4882a593Smuzhiyun { AR5K_PHY_SCAL, 0x0000000e },
1174*4882a593Smuzhiyun { 0x9958, 0x00081fff },
1175*4882a593Smuzhiyun { AR5K_PHY_TIMING_7, 0x00000000 },
1176*4882a593Smuzhiyun { AR5K_PHY_TIMING_8, 0x02800000 },
1177*4882a593Smuzhiyun { AR5K_PHY_TIMING_11, 0x00000000 },
1178*4882a593Smuzhiyun { 0x99dc, 0xfebadbe8 },
1179*4882a593Smuzhiyun { AR5K_PHY_HEAVY_CLIP_ENABLE, 0x00000000 },
1180*4882a593Smuzhiyun { 0x99e4, 0xaaaaaaaa },
1181*4882a593Smuzhiyun { 0x99e8, 0x3c466478 },
1182*4882a593Smuzhiyun { 0x99ec, 0x000000aa },
1183*4882a593Smuzhiyun { AR5K_PHY_SCLOCK, 0x0000000c },
1184*4882a593Smuzhiyun { AR5K_PHY_SDELAY, 0x000000ff },
1185*4882a593Smuzhiyun { AR5K_PHY_SPENDING, 0x00000014 },
1186*4882a593Smuzhiyun { AR5K_PHY_DAG_CCK_CTL, 0x000009b5 },
1187*4882a593Smuzhiyun { AR5K_PHY_TXPOWER_RATE3, 0x20202020 },
1188*4882a593Smuzhiyun { AR5K_PHY_TXPOWER_RATE4, 0x20202020 },
1189*4882a593Smuzhiyun { 0xa23c, 0x93c889af },
1190*4882a593Smuzhiyun { AR5K_PHY_FAST_ADC, 0x00000001 },
1191*4882a593Smuzhiyun { 0xa250, 0x0000a000 },
1192*4882a593Smuzhiyun { AR5K_PHY_BLUETOOTH, 0x00000000 },
1193*4882a593Smuzhiyun { AR5K_PHY_TPC_RG1, 0x0cc75380 },
1194*4882a593Smuzhiyun { 0xa25c, 0x0f0f0f01 },
1195*4882a593Smuzhiyun { 0xa260, 0x5f690f01 },
1196*4882a593Smuzhiyun { 0xa264, 0x00418a11 },
1197*4882a593Smuzhiyun { 0xa268, 0x00000000 },
1198*4882a593Smuzhiyun { AR5K_PHY_TPC_RG5, 0x0c30c166 },
1199*4882a593Smuzhiyun { 0xa270, 0x00820820 },
1200*4882a593Smuzhiyun { 0xa274, 0x081a3caa },
1201*4882a593Smuzhiyun { 0xa278, 0x1ce739ce },
1202*4882a593Smuzhiyun { 0xa27c, 0x051701ce },
1203*4882a593Smuzhiyun { 0xa300, 0x16010000 },
1204*4882a593Smuzhiyun { 0xa304, 0x2c032402 },
1205*4882a593Smuzhiyun { 0xa308, 0x48433e42 },
1206*4882a593Smuzhiyun { 0xa30c, 0x5a0f500b },
1207*4882a593Smuzhiyun { 0xa310, 0x6c4b624a },
1208*4882a593Smuzhiyun { 0xa314, 0x7e8b748a },
1209*4882a593Smuzhiyun { 0xa318, 0x96cf8ccb },
1210*4882a593Smuzhiyun { 0xa31c, 0xa34f9d0f },
1211*4882a593Smuzhiyun { 0xa320, 0xa7cfa58f },
1212*4882a593Smuzhiyun { 0xa348, 0x3fffffff },
1213*4882a593Smuzhiyun { 0xa34c, 0x3fffffff },
1214*4882a593Smuzhiyun { 0xa350, 0x3fffffff },
1215*4882a593Smuzhiyun { 0xa354, 0x0003ffff },
1216*4882a593Smuzhiyun { 0xa358, 0x79a8aa1f },
1217*4882a593Smuzhiyun { 0xa35c, 0x066c420f },
1218*4882a593Smuzhiyun { 0xa360, 0x0f282207 },
1219*4882a593Smuzhiyun { 0xa364, 0x17601685 },
1220*4882a593Smuzhiyun { 0xa368, 0x1f801104 },
1221*4882a593Smuzhiyun { 0xa36c, 0x37a00c03 },
1222*4882a593Smuzhiyun { 0xa370, 0x3fc40883 },
1223*4882a593Smuzhiyun { 0xa374, 0x57c00803 },
1224*4882a593Smuzhiyun { 0xa378, 0x5fd80682 },
1225*4882a593Smuzhiyun { 0xa37c, 0x7fe00482 },
1226*4882a593Smuzhiyun { 0xa380, 0x7f3c7bba },
1227*4882a593Smuzhiyun { 0xa384, 0xf3307ff0 },
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /*
1231*4882a593Smuzhiyun * Initial BaseBand Gain settings for RF5111/5112 (AR5210 comes with
1232*4882a593Smuzhiyun * RF5110 only so initial BB Gain settings are included in AR5K_AR5210_INI)
1233*4882a593Smuzhiyun */
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /* RF5111 Initial BaseBand Gain settings */
1236*4882a593Smuzhiyun static const struct ath5k_ini rf5111_ini_bbgain[] = {
1237*4882a593Smuzhiyun { AR5K_BB_GAIN(0), 0x00000000 },
1238*4882a593Smuzhiyun { AR5K_BB_GAIN(1), 0x00000020 },
1239*4882a593Smuzhiyun { AR5K_BB_GAIN(2), 0x00000010 },
1240*4882a593Smuzhiyun { AR5K_BB_GAIN(3), 0x00000030 },
1241*4882a593Smuzhiyun { AR5K_BB_GAIN(4), 0x00000008 },
1242*4882a593Smuzhiyun { AR5K_BB_GAIN(5), 0x00000028 },
1243*4882a593Smuzhiyun { AR5K_BB_GAIN(6), 0x00000004 },
1244*4882a593Smuzhiyun { AR5K_BB_GAIN(7), 0x00000024 },
1245*4882a593Smuzhiyun { AR5K_BB_GAIN(8), 0x00000014 },
1246*4882a593Smuzhiyun { AR5K_BB_GAIN(9), 0x00000034 },
1247*4882a593Smuzhiyun { AR5K_BB_GAIN(10), 0x0000000c },
1248*4882a593Smuzhiyun { AR5K_BB_GAIN(11), 0x0000002c },
1249*4882a593Smuzhiyun { AR5K_BB_GAIN(12), 0x00000002 },
1250*4882a593Smuzhiyun { AR5K_BB_GAIN(13), 0x00000022 },
1251*4882a593Smuzhiyun { AR5K_BB_GAIN(14), 0x00000012 },
1252*4882a593Smuzhiyun { AR5K_BB_GAIN(15), 0x00000032 },
1253*4882a593Smuzhiyun { AR5K_BB_GAIN(16), 0x0000000a },
1254*4882a593Smuzhiyun { AR5K_BB_GAIN(17), 0x0000002a },
1255*4882a593Smuzhiyun { AR5K_BB_GAIN(18), 0x00000006 },
1256*4882a593Smuzhiyun { AR5K_BB_GAIN(19), 0x00000026 },
1257*4882a593Smuzhiyun { AR5K_BB_GAIN(20), 0x00000016 },
1258*4882a593Smuzhiyun { AR5K_BB_GAIN(21), 0x00000036 },
1259*4882a593Smuzhiyun { AR5K_BB_GAIN(22), 0x0000000e },
1260*4882a593Smuzhiyun { AR5K_BB_GAIN(23), 0x0000002e },
1261*4882a593Smuzhiyun { AR5K_BB_GAIN(24), 0x00000001 },
1262*4882a593Smuzhiyun { AR5K_BB_GAIN(25), 0x00000021 },
1263*4882a593Smuzhiyun { AR5K_BB_GAIN(26), 0x00000011 },
1264*4882a593Smuzhiyun { AR5K_BB_GAIN(27), 0x00000031 },
1265*4882a593Smuzhiyun { AR5K_BB_GAIN(28), 0x00000009 },
1266*4882a593Smuzhiyun { AR5K_BB_GAIN(29), 0x00000029 },
1267*4882a593Smuzhiyun { AR5K_BB_GAIN(30), 0x00000005 },
1268*4882a593Smuzhiyun { AR5K_BB_GAIN(31), 0x00000025 },
1269*4882a593Smuzhiyun { AR5K_BB_GAIN(32), 0x00000015 },
1270*4882a593Smuzhiyun { AR5K_BB_GAIN(33), 0x00000035 },
1271*4882a593Smuzhiyun { AR5K_BB_GAIN(34), 0x0000000d },
1272*4882a593Smuzhiyun { AR5K_BB_GAIN(35), 0x0000002d },
1273*4882a593Smuzhiyun { AR5K_BB_GAIN(36), 0x00000003 },
1274*4882a593Smuzhiyun { AR5K_BB_GAIN(37), 0x00000023 },
1275*4882a593Smuzhiyun { AR5K_BB_GAIN(38), 0x00000013 },
1276*4882a593Smuzhiyun { AR5K_BB_GAIN(39), 0x00000033 },
1277*4882a593Smuzhiyun { AR5K_BB_GAIN(40), 0x0000000b },
1278*4882a593Smuzhiyun { AR5K_BB_GAIN(41), 0x0000002b },
1279*4882a593Smuzhiyun { AR5K_BB_GAIN(42), 0x0000002b },
1280*4882a593Smuzhiyun { AR5K_BB_GAIN(43), 0x0000002b },
1281*4882a593Smuzhiyun { AR5K_BB_GAIN(44), 0x0000002b },
1282*4882a593Smuzhiyun { AR5K_BB_GAIN(45), 0x0000002b },
1283*4882a593Smuzhiyun { AR5K_BB_GAIN(46), 0x0000002b },
1284*4882a593Smuzhiyun { AR5K_BB_GAIN(47), 0x0000002b },
1285*4882a593Smuzhiyun { AR5K_BB_GAIN(48), 0x0000002b },
1286*4882a593Smuzhiyun { AR5K_BB_GAIN(49), 0x0000002b },
1287*4882a593Smuzhiyun { AR5K_BB_GAIN(50), 0x0000002b },
1288*4882a593Smuzhiyun { AR5K_BB_GAIN(51), 0x0000002b },
1289*4882a593Smuzhiyun { AR5K_BB_GAIN(52), 0x0000002b },
1290*4882a593Smuzhiyun { AR5K_BB_GAIN(53), 0x0000002b },
1291*4882a593Smuzhiyun { AR5K_BB_GAIN(54), 0x0000002b },
1292*4882a593Smuzhiyun { AR5K_BB_GAIN(55), 0x0000002b },
1293*4882a593Smuzhiyun { AR5K_BB_GAIN(56), 0x0000002b },
1294*4882a593Smuzhiyun { AR5K_BB_GAIN(57), 0x0000002b },
1295*4882a593Smuzhiyun { AR5K_BB_GAIN(58), 0x0000002b },
1296*4882a593Smuzhiyun { AR5K_BB_GAIN(59), 0x0000002b },
1297*4882a593Smuzhiyun { AR5K_BB_GAIN(60), 0x0000002b },
1298*4882a593Smuzhiyun { AR5K_BB_GAIN(61), 0x0000002b },
1299*4882a593Smuzhiyun { AR5K_BB_GAIN(62), 0x00000002 },
1300*4882a593Smuzhiyun { AR5K_BB_GAIN(63), 0x00000016 },
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /* RF5112 Initial BaseBand Gain settings (Same for RF5413/5414+) */
1304*4882a593Smuzhiyun static const struct ath5k_ini rf5112_ini_bbgain[] = {
1305*4882a593Smuzhiyun { AR5K_BB_GAIN(0), 0x00000000 },
1306*4882a593Smuzhiyun { AR5K_BB_GAIN(1), 0x00000001 },
1307*4882a593Smuzhiyun { AR5K_BB_GAIN(2), 0x00000002 },
1308*4882a593Smuzhiyun { AR5K_BB_GAIN(3), 0x00000003 },
1309*4882a593Smuzhiyun { AR5K_BB_GAIN(4), 0x00000004 },
1310*4882a593Smuzhiyun { AR5K_BB_GAIN(5), 0x00000005 },
1311*4882a593Smuzhiyun { AR5K_BB_GAIN(6), 0x00000008 },
1312*4882a593Smuzhiyun { AR5K_BB_GAIN(7), 0x00000009 },
1313*4882a593Smuzhiyun { AR5K_BB_GAIN(8), 0x0000000a },
1314*4882a593Smuzhiyun { AR5K_BB_GAIN(9), 0x0000000b },
1315*4882a593Smuzhiyun { AR5K_BB_GAIN(10), 0x0000000c },
1316*4882a593Smuzhiyun { AR5K_BB_GAIN(11), 0x0000000d },
1317*4882a593Smuzhiyun { AR5K_BB_GAIN(12), 0x00000010 },
1318*4882a593Smuzhiyun { AR5K_BB_GAIN(13), 0x00000011 },
1319*4882a593Smuzhiyun { AR5K_BB_GAIN(14), 0x00000012 },
1320*4882a593Smuzhiyun { AR5K_BB_GAIN(15), 0x00000013 },
1321*4882a593Smuzhiyun { AR5K_BB_GAIN(16), 0x00000014 },
1322*4882a593Smuzhiyun { AR5K_BB_GAIN(17), 0x00000015 },
1323*4882a593Smuzhiyun { AR5K_BB_GAIN(18), 0x00000018 },
1324*4882a593Smuzhiyun { AR5K_BB_GAIN(19), 0x00000019 },
1325*4882a593Smuzhiyun { AR5K_BB_GAIN(20), 0x0000001a },
1326*4882a593Smuzhiyun { AR5K_BB_GAIN(21), 0x0000001b },
1327*4882a593Smuzhiyun { AR5K_BB_GAIN(22), 0x0000001c },
1328*4882a593Smuzhiyun { AR5K_BB_GAIN(23), 0x0000001d },
1329*4882a593Smuzhiyun { AR5K_BB_GAIN(24), 0x00000020 },
1330*4882a593Smuzhiyun { AR5K_BB_GAIN(25), 0x00000021 },
1331*4882a593Smuzhiyun { AR5K_BB_GAIN(26), 0x00000022 },
1332*4882a593Smuzhiyun { AR5K_BB_GAIN(27), 0x00000023 },
1333*4882a593Smuzhiyun { AR5K_BB_GAIN(28), 0x00000024 },
1334*4882a593Smuzhiyun { AR5K_BB_GAIN(29), 0x00000025 },
1335*4882a593Smuzhiyun { AR5K_BB_GAIN(30), 0x00000028 },
1336*4882a593Smuzhiyun { AR5K_BB_GAIN(31), 0x00000029 },
1337*4882a593Smuzhiyun { AR5K_BB_GAIN(32), 0x0000002a },
1338*4882a593Smuzhiyun { AR5K_BB_GAIN(33), 0x0000002b },
1339*4882a593Smuzhiyun { AR5K_BB_GAIN(34), 0x0000002c },
1340*4882a593Smuzhiyun { AR5K_BB_GAIN(35), 0x0000002d },
1341*4882a593Smuzhiyun { AR5K_BB_GAIN(36), 0x00000030 },
1342*4882a593Smuzhiyun { AR5K_BB_GAIN(37), 0x00000031 },
1343*4882a593Smuzhiyun { AR5K_BB_GAIN(38), 0x00000032 },
1344*4882a593Smuzhiyun { AR5K_BB_GAIN(39), 0x00000033 },
1345*4882a593Smuzhiyun { AR5K_BB_GAIN(40), 0x00000034 },
1346*4882a593Smuzhiyun { AR5K_BB_GAIN(41), 0x00000035 },
1347*4882a593Smuzhiyun { AR5K_BB_GAIN(42), 0x00000035 },
1348*4882a593Smuzhiyun { AR5K_BB_GAIN(43), 0x00000035 },
1349*4882a593Smuzhiyun { AR5K_BB_GAIN(44), 0x00000035 },
1350*4882a593Smuzhiyun { AR5K_BB_GAIN(45), 0x00000035 },
1351*4882a593Smuzhiyun { AR5K_BB_GAIN(46), 0x00000035 },
1352*4882a593Smuzhiyun { AR5K_BB_GAIN(47), 0x00000035 },
1353*4882a593Smuzhiyun { AR5K_BB_GAIN(48), 0x00000035 },
1354*4882a593Smuzhiyun { AR5K_BB_GAIN(49), 0x00000035 },
1355*4882a593Smuzhiyun { AR5K_BB_GAIN(50), 0x00000035 },
1356*4882a593Smuzhiyun { AR5K_BB_GAIN(51), 0x00000035 },
1357*4882a593Smuzhiyun { AR5K_BB_GAIN(52), 0x00000035 },
1358*4882a593Smuzhiyun { AR5K_BB_GAIN(53), 0x00000035 },
1359*4882a593Smuzhiyun { AR5K_BB_GAIN(54), 0x00000035 },
1360*4882a593Smuzhiyun { AR5K_BB_GAIN(55), 0x00000035 },
1361*4882a593Smuzhiyun { AR5K_BB_GAIN(56), 0x00000035 },
1362*4882a593Smuzhiyun { AR5K_BB_GAIN(57), 0x00000035 },
1363*4882a593Smuzhiyun { AR5K_BB_GAIN(58), 0x00000035 },
1364*4882a593Smuzhiyun { AR5K_BB_GAIN(59), 0x00000035 },
1365*4882a593Smuzhiyun { AR5K_BB_GAIN(60), 0x00000035 },
1366*4882a593Smuzhiyun { AR5K_BB_GAIN(61), 0x00000035 },
1367*4882a593Smuzhiyun { AR5K_BB_GAIN(62), 0x00000010 },
1368*4882a593Smuzhiyun { AR5K_BB_GAIN(63), 0x0000001a },
1369*4882a593Smuzhiyun };
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /**
1373*4882a593Smuzhiyun * ath5k_hw_ini_registers() - Write initial register dump common for all modes
1374*4882a593Smuzhiyun * @ah: The &struct ath5k_hw
1375*4882a593Smuzhiyun * @size: Dump size
1376*4882a593Smuzhiyun * @ini_regs: The array of &struct ath5k_ini
1377*4882a593Smuzhiyun * @skip_pcu: Skip PCU registers
1378*4882a593Smuzhiyun */
1379*4882a593Smuzhiyun static void
ath5k_hw_ini_registers(struct ath5k_hw * ah,unsigned int size,const struct ath5k_ini * ini_regs,bool skip_pcu)1380*4882a593Smuzhiyun ath5k_hw_ini_registers(struct ath5k_hw *ah, unsigned int size,
1381*4882a593Smuzhiyun const struct ath5k_ini *ini_regs, bool skip_pcu)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun unsigned int i;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /* Write initial registers */
1386*4882a593Smuzhiyun for (i = 0; i < size; i++) {
1387*4882a593Smuzhiyun /* Skip PCU registers if
1388*4882a593Smuzhiyun * requested */
1389*4882a593Smuzhiyun if (skip_pcu &&
1390*4882a593Smuzhiyun ini_regs[i].ini_register >= AR5K_PCU_MIN &&
1391*4882a593Smuzhiyun ini_regs[i].ini_register <= AR5K_PCU_MAX)
1392*4882a593Smuzhiyun continue;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun switch (ini_regs[i].ini_mode) {
1395*4882a593Smuzhiyun case AR5K_INI_READ:
1396*4882a593Smuzhiyun /* Cleared on read */
1397*4882a593Smuzhiyun ath5k_hw_reg_read(ah, ini_regs[i].ini_register);
1398*4882a593Smuzhiyun break;
1399*4882a593Smuzhiyun case AR5K_INI_WRITE:
1400*4882a593Smuzhiyun default:
1401*4882a593Smuzhiyun AR5K_REG_WAIT(i);
1402*4882a593Smuzhiyun ath5k_hw_reg_write(ah, ini_regs[i].ini_value,
1403*4882a593Smuzhiyun ini_regs[i].ini_register);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun /**
1409*4882a593Smuzhiyun * ath5k_hw_ini_mode_registers() - Write initial mode-specific register dump
1410*4882a593Smuzhiyun * @ah: The &struct ath5k_hw
1411*4882a593Smuzhiyun * @size: Dump size
1412*4882a593Smuzhiyun * @ini_mode: The array of &struct ath5k_ini_mode
1413*4882a593Smuzhiyun * @mode: One of enum ath5k_driver_mode
1414*4882a593Smuzhiyun */
1415*4882a593Smuzhiyun static void
ath5k_hw_ini_mode_registers(struct ath5k_hw * ah,unsigned int size,const struct ath5k_ini_mode * ini_mode,u8 mode)1416*4882a593Smuzhiyun ath5k_hw_ini_mode_registers(struct ath5k_hw *ah,
1417*4882a593Smuzhiyun unsigned int size, const struct ath5k_ini_mode *ini_mode,
1418*4882a593Smuzhiyun u8 mode)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun unsigned int i;
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun for (i = 0; i < size; i++) {
1423*4882a593Smuzhiyun AR5K_REG_WAIT(i);
1424*4882a593Smuzhiyun ath5k_hw_reg_write(ah, ini_mode[i].mode_value[mode],
1425*4882a593Smuzhiyun (u32)ini_mode[i].mode_register);
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun /**
1431*4882a593Smuzhiyun * ath5k_hw_write_initvals() - Write initial chip-specific register dump
1432*4882a593Smuzhiyun * @ah: The &struct ath5k_hw
1433*4882a593Smuzhiyun * @mode: One of enum ath5k_driver_mode
1434*4882a593Smuzhiyun * @skip_pcu: Skip PCU registers
1435*4882a593Smuzhiyun *
1436*4882a593Smuzhiyun * Write initial chip-specific register dump, to get the chipset on a
1437*4882a593Smuzhiyun * clean and ready-to-work state after warm reset.
1438*4882a593Smuzhiyun */
1439*4882a593Smuzhiyun int
ath5k_hw_write_initvals(struct ath5k_hw * ah,u8 mode,bool skip_pcu)1440*4882a593Smuzhiyun ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool skip_pcu)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun /*
1443*4882a593Smuzhiyun * Write initial register settings
1444*4882a593Smuzhiyun */
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun /* For AR5212 and compatible */
1447*4882a593Smuzhiyun if (ah->ah_version == AR5K_AR5212) {
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* First set of mode-specific settings */
1450*4882a593Smuzhiyun ath5k_hw_ini_mode_registers(ah,
1451*4882a593Smuzhiyun ARRAY_SIZE(ar5212_ini_mode_start),
1452*4882a593Smuzhiyun ar5212_ini_mode_start, mode);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /*
1455*4882a593Smuzhiyun * Write initial settings common for all modes
1456*4882a593Smuzhiyun */
1457*4882a593Smuzhiyun ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5212_ini_common_start),
1458*4882a593Smuzhiyun ar5212_ini_common_start, skip_pcu);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun /* Second set of mode-specific settings */
1461*4882a593Smuzhiyun switch (ah->ah_radio) {
1462*4882a593Smuzhiyun case AR5K_RF5111:
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun ath5k_hw_ini_mode_registers(ah,
1465*4882a593Smuzhiyun ARRAY_SIZE(rf5111_ini_mode_end),
1466*4882a593Smuzhiyun rf5111_ini_mode_end, mode);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1469*4882a593Smuzhiyun ARRAY_SIZE(rf5111_ini_common_end),
1470*4882a593Smuzhiyun rf5111_ini_common_end, skip_pcu);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun /* Baseband gain table */
1473*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1474*4882a593Smuzhiyun ARRAY_SIZE(rf5111_ini_bbgain),
1475*4882a593Smuzhiyun rf5111_ini_bbgain, skip_pcu);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun break;
1478*4882a593Smuzhiyun case AR5K_RF5112:
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun ath5k_hw_ini_mode_registers(ah,
1481*4882a593Smuzhiyun ARRAY_SIZE(rf5112_ini_mode_end),
1482*4882a593Smuzhiyun rf5112_ini_mode_end, mode);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1485*4882a593Smuzhiyun ARRAY_SIZE(rf5112_ini_common_end),
1486*4882a593Smuzhiyun rf5112_ini_common_end, skip_pcu);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1489*4882a593Smuzhiyun ARRAY_SIZE(rf5112_ini_bbgain),
1490*4882a593Smuzhiyun rf5112_ini_bbgain, skip_pcu);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun break;
1493*4882a593Smuzhiyun case AR5K_RF5413:
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun ath5k_hw_ini_mode_registers(ah,
1496*4882a593Smuzhiyun ARRAY_SIZE(rf5413_ini_mode_end),
1497*4882a593Smuzhiyun rf5413_ini_mode_end, mode);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1500*4882a593Smuzhiyun ARRAY_SIZE(rf5413_ini_common_end),
1501*4882a593Smuzhiyun rf5413_ini_common_end, skip_pcu);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1504*4882a593Smuzhiyun ARRAY_SIZE(rf5112_ini_bbgain),
1505*4882a593Smuzhiyun rf5112_ini_bbgain, skip_pcu);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun break;
1508*4882a593Smuzhiyun case AR5K_RF2316:
1509*4882a593Smuzhiyun case AR5K_RF2413:
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun ath5k_hw_ini_mode_registers(ah,
1512*4882a593Smuzhiyun ARRAY_SIZE(rf2413_ini_mode_end),
1513*4882a593Smuzhiyun rf2413_ini_mode_end, mode);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1516*4882a593Smuzhiyun ARRAY_SIZE(rf2413_ini_common_end),
1517*4882a593Smuzhiyun rf2413_ini_common_end, skip_pcu);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun /* Override settings from rf2413_ini_common_end */
1520*4882a593Smuzhiyun if (ah->ah_radio == AR5K_RF2316) {
1521*4882a593Smuzhiyun ath5k_hw_reg_write(ah, 0x00004000,
1522*4882a593Smuzhiyun AR5K_PHY_AGC);
1523*4882a593Smuzhiyun ath5k_hw_reg_write(ah, 0x081b7caa,
1524*4882a593Smuzhiyun 0xa274);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1528*4882a593Smuzhiyun ARRAY_SIZE(rf5112_ini_bbgain),
1529*4882a593Smuzhiyun rf5112_ini_bbgain, skip_pcu);
1530*4882a593Smuzhiyun break;
1531*4882a593Smuzhiyun case AR5K_RF2317:
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun ath5k_hw_ini_mode_registers(ah,
1534*4882a593Smuzhiyun ARRAY_SIZE(rf2413_ini_mode_end),
1535*4882a593Smuzhiyun rf2413_ini_mode_end, mode);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1538*4882a593Smuzhiyun ARRAY_SIZE(rf2425_ini_common_end),
1539*4882a593Smuzhiyun rf2425_ini_common_end, skip_pcu);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun /* Override settings from rf2413_ini_mode_end */
1542*4882a593Smuzhiyun ath5k_hw_reg_write(ah, 0x00180a65, AR5K_PHY_GAIN);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /* Override settings from rf2413_ini_common_end */
1545*4882a593Smuzhiyun ath5k_hw_reg_write(ah, 0x00004000, AR5K_PHY_AGC);
1546*4882a593Smuzhiyun AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TPC_RG5,
1547*4882a593Smuzhiyun AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP, 0xa);
1548*4882a593Smuzhiyun ath5k_hw_reg_write(ah, 0x800000a8, 0x8140);
1549*4882a593Smuzhiyun ath5k_hw_reg_write(ah, 0x000000ff, 0x9958);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1552*4882a593Smuzhiyun ARRAY_SIZE(rf5112_ini_bbgain),
1553*4882a593Smuzhiyun rf5112_ini_bbgain, skip_pcu);
1554*4882a593Smuzhiyun break;
1555*4882a593Smuzhiyun case AR5K_RF2425:
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun ath5k_hw_ini_mode_registers(ah,
1558*4882a593Smuzhiyun ARRAY_SIZE(rf2425_ini_mode_end),
1559*4882a593Smuzhiyun rf2425_ini_mode_end, mode);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1562*4882a593Smuzhiyun ARRAY_SIZE(rf2425_ini_common_end),
1563*4882a593Smuzhiyun rf2425_ini_common_end, skip_pcu);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun ath5k_hw_ini_registers(ah,
1566*4882a593Smuzhiyun ARRAY_SIZE(rf5112_ini_bbgain),
1567*4882a593Smuzhiyun rf5112_ini_bbgain, skip_pcu);
1568*4882a593Smuzhiyun break;
1569*4882a593Smuzhiyun default:
1570*4882a593Smuzhiyun return -EINVAL;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun /* For AR5211 */
1575*4882a593Smuzhiyun } else if (ah->ah_version == AR5K_AR5211) {
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun /* AR5K_MODE_11B */
1578*4882a593Smuzhiyun if (mode > 2) {
1579*4882a593Smuzhiyun ATH5K_ERR(ah, "unsupported channel mode: %d\n", mode);
1580*4882a593Smuzhiyun return -EINVAL;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun /* Mode-specific settings */
1584*4882a593Smuzhiyun ath5k_hw_ini_mode_registers(ah, ARRAY_SIZE(ar5211_ini_mode),
1585*4882a593Smuzhiyun ar5211_ini_mode, mode);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /*
1588*4882a593Smuzhiyun * Write initial settings common for all modes
1589*4882a593Smuzhiyun */
1590*4882a593Smuzhiyun ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5211_ini),
1591*4882a593Smuzhiyun ar5211_ini, skip_pcu);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* AR5211 only comes with 5111 */
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /* Baseband gain table */
1596*4882a593Smuzhiyun ath5k_hw_ini_registers(ah, ARRAY_SIZE(rf5111_ini_bbgain),
1597*4882a593Smuzhiyun rf5111_ini_bbgain, skip_pcu);
1598*4882a593Smuzhiyun /* For AR5210 (for mode settings check out ath5k_hw_reset_tx_queue) */
1599*4882a593Smuzhiyun } else if (ah->ah_version == AR5K_AR5210) {
1600*4882a593Smuzhiyun ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5210_ini),
1601*4882a593Smuzhiyun ar5210_ini, skip_pcu);
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun return 0;
1605*4882a593Smuzhiyun }
1606