1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org> 3*4882a593Smuzhiyun * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Permission to use, copy, modify, and distribute this software for any 6*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above 7*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* 20*4882a593Smuzhiyun * Common ar5xxx EEPROM data offsets (set these on AR5K_EEPROM_BASE) 21*4882a593Smuzhiyun */ 22*4882a593Smuzhiyun #define AR5K_EEPROM_PCIE_OFFSET 0x02 /* Contains offset to PCI-E infos */ 23*4882a593Smuzhiyun #define AR5K_EEPROM_PCIE_SERDES_SECTION 0x40 /* PCIE_OFFSET points here when 24*4882a593Smuzhiyun * SERDES infos are present */ 25*4882a593Smuzhiyun #define AR5K_EEPROM_MAGIC 0x003d /* EEPROM Magic number */ 26*4882a593Smuzhiyun #define AR5K_EEPROM_MAGIC_VALUE 0x5aa5 /* Default - found on EEPROM */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define AR5K_EEPROM_IS_HB63 0x000b /* Talon detect */ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define AR5K_EEPROM_RFKILL 0x0f 31*4882a593Smuzhiyun #define AR5K_EEPROM_RFKILL_GPIO_SEL 0x0000001c 32*4882a593Smuzhiyun #define AR5K_EEPROM_RFKILL_GPIO_SEL_S 2 33*4882a593Smuzhiyun #define AR5K_EEPROM_RFKILL_POLARITY 0x00000002 34*4882a593Smuzhiyun #define AR5K_EEPROM_RFKILL_POLARITY_S 1 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define AR5K_EEPROM_REG_DOMAIN 0x00bf /* EEPROM regdom */ 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* FLASH(EEPROM) Defines for AR531X chips */ 39*4882a593Smuzhiyun #define AR5K_EEPROM_SIZE_LOWER 0x1b /* size info -- lower */ 40*4882a593Smuzhiyun #define AR5K_EEPROM_SIZE_UPPER 0x1c /* size info -- upper */ 41*4882a593Smuzhiyun #define AR5K_EEPROM_SIZE_UPPER_MASK 0xfff0 42*4882a593Smuzhiyun #define AR5K_EEPROM_SIZE_UPPER_SHIFT 4 43*4882a593Smuzhiyun #define AR5K_EEPROM_SIZE_ENDLOC_SHIFT 12 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define AR5K_EEPROM_CHECKSUM 0x00c0 /* EEPROM checksum */ 46*4882a593Smuzhiyun #define AR5K_EEPROM_INFO_BASE 0x00c0 /* EEPROM header */ 47*4882a593Smuzhiyun #define AR5K_EEPROM_INFO_MAX (0x400 - AR5K_EEPROM_INFO_BASE) 48*4882a593Smuzhiyun #define AR5K_EEPROM_INFO_CKSUM 0xffff 49*4882a593Smuzhiyun #define AR5K_EEPROM_INFO(_n) (AR5K_EEPROM_INFO_BASE + (_n)) 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION AR5K_EEPROM_INFO(1) /* EEPROM Version */ 52*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_3_0 0x3000 /* No idea what's going on before this version */ 53*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_3_1 0x3001 /* ob/db values for 2GHz (ar5211_rfregs) */ 54*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_3_2 0x3002 /* different frequency representation (eeprom_bin2freq) */ 55*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_3_3 0x3003 /* offsets changed, has 32 CTLs (see below) and ee_false_detect (eeprom_read_modes) */ 56*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_3_4 0x3004 /* has ee_i_gain, ee_cck_ofdm_power_delta (eeprom_read_modes) */ 57*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_4_0 0x4000 /* has ee_misc, ee_cal_pier, ee_turbo_max_power and ee_xr_power (eeprom_init) */ 58*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_4_1 0x4001 /* has ee_margin_tx_rx (eeprom_init) */ 59*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_4_2 0x4002 /* has ee_cck_ofdm_gain_delta (eeprom_init) */ 60*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_4_3 0x4003 /* power calibration changes */ 61*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_4_4 0x4004 62*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_4_5 0x4005 63*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_4_6 0x4006 /* has ee_scaled_cck_delta */ 64*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_4_7 0x3007 /* 4007 ? */ 65*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_4_9 0x4009 /* EAR futureproofing */ 66*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_5_0 0x5000 /* Has 2413 PDADC calibration etc */ 67*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_5_1 0x5001 /* Has capability values */ 68*4882a593Smuzhiyun #define AR5K_EEPROM_VERSION_5_3 0x5003 /* Has spur mitigation tables */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define AR5K_EEPROM_MODE_11A 0 71*4882a593Smuzhiyun #define AR5K_EEPROM_MODE_11B 1 72*4882a593Smuzhiyun #define AR5K_EEPROM_MODE_11G 2 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define AR5K_EEPROM_HDR AR5K_EEPROM_INFO(2) /* Header that contains the device caps */ 75*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_11A(_v) (((_v) >> AR5K_EEPROM_MODE_11A) & 0x1) 76*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_11B(_v) (((_v) >> AR5K_EEPROM_MODE_11B) & 0x1) 77*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_11G(_v) (((_v) >> AR5K_EEPROM_MODE_11G) & 0x1) 78*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_T_2GHZ_DIS(_v) (((_v) >> 3) & 0x1) /* Disable turbo for 2GHz */ 79*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_T_5GHZ_DBM(_v) (((_v) >> 4) & 0x7f) /* Max turbo power for < 2W power consumption */ 80*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_DEVICE(_v) (((_v) >> 11) & 0x7) /* Device type (1 Cardbus, 2 PCI, 3 MiniPCI, 4 AP) */ 81*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_RFKILL(_v) (((_v) >> 14) & 0x1) /* Device has RFKill support */ 82*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_T_5GHZ_DIS(_v) (((_v) >> 15) & 0x1) /* Disable turbo for 5GHz */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* Newer EEPROMs are using a different offset */ 85*4882a593Smuzhiyun #define AR5K_EEPROM_OFF(_v, _v3_0, _v3_3) \ 86*4882a593Smuzhiyun (((_v) >= AR5K_EEPROM_VERSION_3_3) ? _v3_3 : _v3_0) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define AR5K_EEPROM_ANT_GAIN(_v) AR5K_EEPROM_OFF(_v, 0x00c4, 0x00c3) 89*4882a593Smuzhiyun #define AR5K_EEPROM_ANT_GAIN_5GHZ(_v) ((s8)(((_v) >> 8) & 0xff)) 90*4882a593Smuzhiyun #define AR5K_EEPROM_ANT_GAIN_2GHZ(_v) ((s8)((_v) & 0xff)) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* Misc values available since EEPROM 4.0 */ 93*4882a593Smuzhiyun #define AR5K_EEPROM_MISC0 AR5K_EEPROM_INFO(4) 94*4882a593Smuzhiyun #define AR5K_EEPROM_EARSTART(_v) ((_v) & 0xfff) 95*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_XR2_DIS(_v) (((_v) >> 12) & 0x1) 96*4882a593Smuzhiyun #define AR5K_EEPROM_HDR_XR5_DIS(_v) (((_v) >> 13) & 0x1) 97*4882a593Smuzhiyun #define AR5K_EEPROM_EEMAP(_v) (((_v) >> 14) & 0x3) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define AR5K_EEPROM_MISC1 AR5K_EEPROM_INFO(5) 100*4882a593Smuzhiyun #define AR5K_EEPROM_TARGET_PWRSTART(_v) ((_v) & 0xfff) 101*4882a593Smuzhiyun #define AR5K_EEPROM_HAS32KHZCRYSTAL(_v) (((_v) >> 14) & 0x1) /* has 32KHz crystal for sleep mode */ 102*4882a593Smuzhiyun #define AR5K_EEPROM_HAS32KHZCRYSTAL_OLD(_v) (((_v) >> 15) & 0x1) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define AR5K_EEPROM_MISC2 AR5K_EEPROM_INFO(6) 105*4882a593Smuzhiyun #define AR5K_EEPROM_EEP_FILE_VERSION(_v) (((_v) >> 8) & 0xff) 106*4882a593Smuzhiyun #define AR5K_EEPROM_EAR_FILE_VERSION(_v) ((_v) & 0xff) 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define AR5K_EEPROM_MISC3 AR5K_EEPROM_INFO(7) 109*4882a593Smuzhiyun #define AR5K_EEPROM_ART_BUILD_NUM(_v) (((_v) >> 10) & 0x3f) 110*4882a593Smuzhiyun #define AR5K_EEPROM_EAR_FILE_ID(_v) ((_v) & 0xff) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define AR5K_EEPROM_MISC4 AR5K_EEPROM_INFO(8) 113*4882a593Smuzhiyun #define AR5K_EEPROM_CAL_DATA_START(_v) (((_v) >> 4) & 0xfff) 114*4882a593Smuzhiyun #define AR5K_EEPROM_MASK_R0(_v) (((_v) >> 2) & 0x3) /* modes supported by radio 0 (bit 1: G, bit 2: A) */ 115*4882a593Smuzhiyun #define AR5K_EEPROM_MASK_R1(_v) ((_v) & 0x3) /* modes supported by radio 1 (bit 1: G, bit 2: A) */ 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define AR5K_EEPROM_MISC5 AR5K_EEPROM_INFO(9) 118*4882a593Smuzhiyun #define AR5K_EEPROM_COMP_DIS(_v) ((_v) & 0x1) /* disable compression */ 119*4882a593Smuzhiyun #define AR5K_EEPROM_AES_DIS(_v) (((_v) >> 1) & 0x1) /* disable AES */ 120*4882a593Smuzhiyun #define AR5K_EEPROM_FF_DIS(_v) (((_v) >> 2) & 0x1) /* disable fast frames */ 121*4882a593Smuzhiyun #define AR5K_EEPROM_BURST_DIS(_v) (((_v) >> 3) & 0x1) /* disable bursting */ 122*4882a593Smuzhiyun #define AR5K_EEPROM_MAX_QCU(_v) (((_v) >> 4) & 0xf) /* max number of QCUs. defaults to 10 */ 123*4882a593Smuzhiyun #define AR5K_EEPROM_HEAVY_CLIP_EN(_v) (((_v) >> 8) & 0x1) /* enable heavy clipping */ 124*4882a593Smuzhiyun #define AR5K_EEPROM_KEY_CACHE_SIZE(_v) (((_v) >> 12) & 0xf) /* key cache size. defaults to 128 */ 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define AR5K_EEPROM_MISC6 AR5K_EEPROM_INFO(10) 127*4882a593Smuzhiyun #define AR5K_EEPROM_TX_CHAIN_DIS ((_v) & 0x7) /* MIMO chains disabled for TX bitmask */ 128*4882a593Smuzhiyun #define AR5K_EEPROM_RX_CHAIN_DIS (((_v) >> 3) & 0x7) /* MIMO chains disabled for RX bitmask */ 129*4882a593Smuzhiyun #define AR5K_EEPROM_FCC_MID_EN (((_v) >> 6) & 0x1) /* 5.47-5.7GHz supported */ 130*4882a593Smuzhiyun #define AR5K_EEPROM_JAP_U1EVEN_EN (((_v) >> 7) & 0x1) /* Japan UNII1 band (5.15-5.25GHz) on even channels (5180, 5200, 5220, 5240) supported */ 131*4882a593Smuzhiyun #define AR5K_EEPROM_JAP_U2_EN (((_v) >> 8) & 0x1) /* Japan UNII2 band (5.25-5.35GHz) supported */ 132*4882a593Smuzhiyun #define AR5K_EEPROM_JAP_MID_EN (((_v) >> 9) & 0x1) /* Japan band from 5.47-5.7GHz supported */ 133*4882a593Smuzhiyun #define AR5K_EEPROM_JAP_U1ODD_EN (((_v) >> 10) & 0x1) /* Japan UNII2 band (5.15-5.25GHz) on odd channels (5170, 5190, 5210, 5230) supported */ 134*4882a593Smuzhiyun #define AR5K_EEPROM_JAP_11A_NEW_EN (((_v) >> 11) & 0x1) /* Japan A mode enabled (using even channels) */ 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* calibration settings */ 137*4882a593Smuzhiyun #define AR5K_EEPROM_MODES_11A(_v) AR5K_EEPROM_OFF(_v, 0x00c5, 0x00d4) 138*4882a593Smuzhiyun #define AR5K_EEPROM_MODES_11B(_v) AR5K_EEPROM_OFF(_v, 0x00d0, 0x00f2) 139*4882a593Smuzhiyun #define AR5K_EEPROM_MODES_11G(_v) AR5K_EEPROM_OFF(_v, 0x00da, 0x010d) 140*4882a593Smuzhiyun #define AR5K_EEPROM_CTL(_v) AR5K_EEPROM_OFF(_v, 0x00e4, 0x0128) /* Conformance test limits */ 141*4882a593Smuzhiyun #define AR5K_EEPROM_GROUPS_START(_v) AR5K_EEPROM_OFF(_v, 0x0100, 0x0150) /* Start of Groups */ 142*4882a593Smuzhiyun #define AR5K_EEPROM_GROUP1_OFFSET 0x0 143*4882a593Smuzhiyun #define AR5K_EEPROM_GROUP2_OFFSET 0x5 144*4882a593Smuzhiyun #define AR5K_EEPROM_GROUP3_OFFSET 0x37 145*4882a593Smuzhiyun #define AR5K_EEPROM_GROUP4_OFFSET 0x46 146*4882a593Smuzhiyun #define AR5K_EEPROM_GROUP5_OFFSET 0x55 147*4882a593Smuzhiyun #define AR5K_EEPROM_GROUP6_OFFSET 0x65 148*4882a593Smuzhiyun #define AR5K_EEPROM_GROUP7_OFFSET 0x69 149*4882a593Smuzhiyun #define AR5K_EEPROM_GROUP8_OFFSET 0x6f 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define AR5K_EEPROM_TARGET_PWR_OFF_11A(_v) AR5K_EEPROM_OFF(_v, AR5K_EEPROM_GROUPS_START(_v) + \ 152*4882a593Smuzhiyun AR5K_EEPROM_GROUP5_OFFSET, 0x0000) 153*4882a593Smuzhiyun #define AR5K_EEPROM_TARGET_PWR_OFF_11B(_v) AR5K_EEPROM_OFF(_v, AR5K_EEPROM_GROUPS_START(_v) + \ 154*4882a593Smuzhiyun AR5K_EEPROM_GROUP6_OFFSET, 0x0010) 155*4882a593Smuzhiyun #define AR5K_EEPROM_TARGET_PWR_OFF_11G(_v) AR5K_EEPROM_OFF(_v, AR5K_EEPROM_GROUPS_START(_v) + \ 156*4882a593Smuzhiyun AR5K_EEPROM_GROUP7_OFFSET, 0x0014) 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* [3.1 - 3.3] */ 159*4882a593Smuzhiyun #define AR5K_EEPROM_OBDB0_2GHZ 0x00ec 160*4882a593Smuzhiyun #define AR5K_EEPROM_OBDB1_2GHZ 0x00ed 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT 0x003f /* EEPROM protect status */ 163*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_RD_0_31 0x0001 /* Read protection bit for offsets 0x0 - 0x1f */ 164*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_WR_0_31 0x0002 /* Write protection bit for offsets 0x0 - 0x1f */ 165*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_RD_32_63 0x0004 /* 0x20 - 0x3f */ 166*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_WR_32_63 0x0008 167*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_RD_64_127 0x0010 /* 0x40 - 0x7f */ 168*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_WR_64_127 0x0020 169*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_RD_128_191 0x0040 /* 0x80 - 0xbf (regdom) */ 170*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_WR_128_191 0x0080 171*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_RD_192_207 0x0100 /* 0xc0 - 0xcf */ 172*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_WR_192_207 0x0200 173*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_RD_208_223 0x0400 /* 0xd0 - 0xdf */ 174*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_WR_208_223 0x0800 175*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_RD_224_239 0x1000 /* 0xe0 - 0xef */ 176*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_WR_224_239 0x2000 177*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_RD_240_255 0x4000 /* 0xf0 - 0xff */ 178*4882a593Smuzhiyun #define AR5K_EEPROM_PROTECT_WR_240_255 0x8000 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* Some EEPROM defines */ 181*4882a593Smuzhiyun #define AR5K_EEPROM_EEP_SCALE 100 182*4882a593Smuzhiyun #define AR5K_EEPROM_EEP_DELTA 10 183*4882a593Smuzhiyun #define AR5K_EEPROM_N_MODES 3 184*4882a593Smuzhiyun #define AR5K_EEPROM_N_5GHZ_CHAN 10 185*4882a593Smuzhiyun #define AR5K_EEPROM_N_5GHZ_RATE_CHAN 8 186*4882a593Smuzhiyun #define AR5K_EEPROM_N_2GHZ_CHAN 3 187*4882a593Smuzhiyun #define AR5K_EEPROM_N_2GHZ_CHAN_2413 4 188*4882a593Smuzhiyun #define AR5K_EEPROM_N_2GHZ_CHAN_MAX 4 189*4882a593Smuzhiyun #define AR5K_EEPROM_MAX_CHAN 10 190*4882a593Smuzhiyun #define AR5K_EEPROM_N_PWR_POINTS_5111 11 191*4882a593Smuzhiyun #define AR5K_EEPROM_N_PCDAC 11 192*4882a593Smuzhiyun #define AR5K_EEPROM_N_PHASE_CAL 5 193*4882a593Smuzhiyun #define AR5K_EEPROM_N_TEST_FREQ 8 194*4882a593Smuzhiyun #define AR5K_EEPROM_N_EDGES 8 195*4882a593Smuzhiyun #define AR5K_EEPROM_N_INTERCEPTS 11 196*4882a593Smuzhiyun #define AR5K_EEPROM_FREQ_M(_v) AR5K_EEPROM_OFF(_v, 0x7f, 0xff) 197*4882a593Smuzhiyun #define AR5K_EEPROM_PCDAC_M 0x3f 198*4882a593Smuzhiyun #define AR5K_EEPROM_PCDAC_START 1 199*4882a593Smuzhiyun #define AR5K_EEPROM_PCDAC_STOP 63 200*4882a593Smuzhiyun #define AR5K_EEPROM_PCDAC_STEP 1 201*4882a593Smuzhiyun #define AR5K_EEPROM_NON_EDGE_M 0x40 202*4882a593Smuzhiyun #define AR5K_EEPROM_CHANNEL_POWER 8 203*4882a593Smuzhiyun #define AR5K_EEPROM_N_OBDB 4 204*4882a593Smuzhiyun #define AR5K_EEPROM_OBDB_DIS 0xffff 205*4882a593Smuzhiyun #define AR5K_EEPROM_CHANNEL_DIS 0xff 206*4882a593Smuzhiyun #define AR5K_EEPROM_SCALE_OC_DELTA(_x) (((_x) * 2) / 10) 207*4882a593Smuzhiyun #define AR5K_EEPROM_N_CTLS(_v) AR5K_EEPROM_OFF(_v, 16, 32) 208*4882a593Smuzhiyun #define AR5K_EEPROM_MAX_CTLS 32 209*4882a593Smuzhiyun #define AR5K_EEPROM_N_PD_CURVES 4 210*4882a593Smuzhiyun #define AR5K_EEPROM_N_XPD0_POINTS 4 211*4882a593Smuzhiyun #define AR5K_EEPROM_N_XPD3_POINTS 3 212*4882a593Smuzhiyun #define AR5K_EEPROM_N_PD_GAINS 4 213*4882a593Smuzhiyun #define AR5K_EEPROM_N_PD_POINTS 5 214*4882a593Smuzhiyun #define AR5K_EEPROM_N_INTERCEPT_10_2GHZ 35 215*4882a593Smuzhiyun #define AR5K_EEPROM_N_INTERCEPT_10_5GHZ 55 216*4882a593Smuzhiyun #define AR5K_EEPROM_POWER_M 0x3f 217*4882a593Smuzhiyun #define AR5K_EEPROM_POWER_MIN 0 218*4882a593Smuzhiyun #define AR5K_EEPROM_POWER_MAX 3150 219*4882a593Smuzhiyun #define AR5K_EEPROM_POWER_STEP 50 220*4882a593Smuzhiyun #define AR5K_EEPROM_POWER_TABLE_SIZE 64 221*4882a593Smuzhiyun #define AR5K_EEPROM_N_POWER_LOC_11B 4 222*4882a593Smuzhiyun #define AR5K_EEPROM_N_POWER_LOC_11G 6 223*4882a593Smuzhiyun #define AR5K_EEPROM_I_GAIN 10 224*4882a593Smuzhiyun #define AR5K_EEPROM_CCK_OFDM_DELTA 15 225*4882a593Smuzhiyun #define AR5K_EEPROM_N_IQ_CAL 2 226*4882a593Smuzhiyun /* 5GHz/2GHz */ 227*4882a593Smuzhiyun enum ath5k_eeprom_freq_bands { 228*4882a593Smuzhiyun AR5K_EEPROM_BAND_5GHZ = 0, 229*4882a593Smuzhiyun AR5K_EEPROM_BAND_2GHZ = 1, 230*4882a593Smuzhiyun AR5K_EEPROM_N_FREQ_BANDS, 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun /* Spur chans per freq band */ 233*4882a593Smuzhiyun #define AR5K_EEPROM_N_SPUR_CHANS 5 234*4882a593Smuzhiyun /* fbin value for chan 2464 x2 */ 235*4882a593Smuzhiyun #define AR5K_EEPROM_5413_SPUR_CHAN_1 1640 236*4882a593Smuzhiyun /* fbin value for chan 2420 x2 */ 237*4882a593Smuzhiyun #define AR5K_EEPROM_5413_SPUR_CHAN_2 1200 238*4882a593Smuzhiyun #define AR5K_EEPROM_SPUR_CHAN_MASK 0x3FFF 239*4882a593Smuzhiyun #define AR5K_EEPROM_NO_SPUR 0x8000 240*4882a593Smuzhiyun #define AR5K_SPUR_CHAN_WIDTH 87 241*4882a593Smuzhiyun #define AR5K_SPUR_SYMBOL_WIDTH_BASE_100Hz 3125 242*4882a593Smuzhiyun #define AR5K_SPUR_SYMBOL_WIDTH_TURBO_100Hz 6250 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define AR5K_EEPROM_READ(_o, _v) do { \ 245*4882a593Smuzhiyun if (!ath5k_hw_nvram_read(ah, (_o), &(_v))) \ 246*4882a593Smuzhiyun return -EIO; \ 247*4882a593Smuzhiyun } while (0) 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define AR5K_EEPROM_READ_HDR(_o, _v) \ 250*4882a593Smuzhiyun AR5K_EEPROM_READ(_o, ah->ah_capabilities.cap_eeprom._v); \ 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun enum ath5k_ant_table { 253*4882a593Smuzhiyun AR5K_ANT_CTL = 0, /* Idle switch table settings */ 254*4882a593Smuzhiyun AR5K_ANT_SWTABLE_A = 1, /* Switch table for antenna A */ 255*4882a593Smuzhiyun AR5K_ANT_SWTABLE_B = 2, /* Switch table for antenna B */ 256*4882a593Smuzhiyun AR5K_ANT_MAX, 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun enum ath5k_ctl_mode { 260*4882a593Smuzhiyun AR5K_CTL_11A = 0, 261*4882a593Smuzhiyun AR5K_CTL_11B = 1, 262*4882a593Smuzhiyun AR5K_CTL_11G = 2, 263*4882a593Smuzhiyun AR5K_CTL_TURBO = 3, 264*4882a593Smuzhiyun AR5K_CTL_TURBOG = 4, 265*4882a593Smuzhiyun AR5K_CTL_2GHT20 = 5, 266*4882a593Smuzhiyun AR5K_CTL_5GHT20 = 6, 267*4882a593Smuzhiyun AR5K_CTL_2GHT40 = 7, 268*4882a593Smuzhiyun AR5K_CTL_5GHT40 = 8, 269*4882a593Smuzhiyun AR5K_CTL_MODE_M = 15, 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun /* Per channel calibration data, used for power table setup */ 273*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf5111 { 274*4882a593Smuzhiyun /* Power levels in half dBm units 275*4882a593Smuzhiyun * for one power curve. */ 276*4882a593Smuzhiyun u8 pwr[AR5K_EEPROM_N_PWR_POINTS_5111]; 277*4882a593Smuzhiyun /* PCDAC table steps 278*4882a593Smuzhiyun * for the above values */ 279*4882a593Smuzhiyun u8 pcdac[AR5K_EEPROM_N_PWR_POINTS_5111]; 280*4882a593Smuzhiyun /* Starting PCDAC step */ 281*4882a593Smuzhiyun u8 pcdac_min; 282*4882a593Smuzhiyun /* Final PCDAC step */ 283*4882a593Smuzhiyun u8 pcdac_max; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf5112 { 287*4882a593Smuzhiyun /* Power levels in quarter dBm units 288*4882a593Smuzhiyun * for lower (0) and higher (3) 289*4882a593Smuzhiyun * level curves in 0.25dB units */ 290*4882a593Smuzhiyun s8 pwr_x0[AR5K_EEPROM_N_XPD0_POINTS]; 291*4882a593Smuzhiyun s8 pwr_x3[AR5K_EEPROM_N_XPD3_POINTS]; 292*4882a593Smuzhiyun /* PCDAC table steps 293*4882a593Smuzhiyun * for the above values */ 294*4882a593Smuzhiyun u8 pcdac_x0[AR5K_EEPROM_N_XPD0_POINTS]; 295*4882a593Smuzhiyun u8 pcdac_x3[AR5K_EEPROM_N_XPD3_POINTS]; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf2413 { 299*4882a593Smuzhiyun /* Starting pwr/pddac values */ 300*4882a593Smuzhiyun s8 pwr_i[AR5K_EEPROM_N_PD_GAINS]; 301*4882a593Smuzhiyun u8 pddac_i[AR5K_EEPROM_N_PD_GAINS]; 302*4882a593Smuzhiyun /* (pwr,pddac) points 303*4882a593Smuzhiyun * power levels in 0.5dB units */ 304*4882a593Smuzhiyun s8 pwr[AR5K_EEPROM_N_PD_GAINS] 305*4882a593Smuzhiyun [AR5K_EEPROM_N_PD_POINTS]; 306*4882a593Smuzhiyun u8 pddac[AR5K_EEPROM_N_PD_GAINS] 307*4882a593Smuzhiyun [AR5K_EEPROM_N_PD_POINTS]; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun enum ath5k_powertable_type { 311*4882a593Smuzhiyun AR5K_PWRTABLE_PWR_TO_PCDAC = 0, 312*4882a593Smuzhiyun AR5K_PWRTABLE_LINEAR_PCDAC = 1, 313*4882a593Smuzhiyun AR5K_PWRTABLE_PWR_TO_PDADC = 2, 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun struct ath5k_pdgain_info { 317*4882a593Smuzhiyun u8 pd_points; 318*4882a593Smuzhiyun u8 *pd_step; 319*4882a593Smuzhiyun /* Power values are in 320*4882a593Smuzhiyun * 0.25dB units */ 321*4882a593Smuzhiyun s16 *pd_pwr; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun struct ath5k_chan_pcal_info { 325*4882a593Smuzhiyun /* Frequency */ 326*4882a593Smuzhiyun u16 freq; 327*4882a593Smuzhiyun /* Tx power boundaries */ 328*4882a593Smuzhiyun s16 max_pwr; 329*4882a593Smuzhiyun s16 min_pwr; 330*4882a593Smuzhiyun union { 331*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf5111 rf5111_info; 332*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf5112 rf5112_info; 333*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf2413 rf2413_info; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun /* Raw values used by phy code 336*4882a593Smuzhiyun * Curves are stored in order from lower 337*4882a593Smuzhiyun * gain to higher gain (max txpower -> min txpower) */ 338*4882a593Smuzhiyun struct ath5k_pdgain_info *pd_curves; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun /* Per rate calibration data for each mode, 342*4882a593Smuzhiyun * used for rate power table setup. 343*4882a593Smuzhiyun * Note: Values in 0.5dB units */ 344*4882a593Smuzhiyun struct ath5k_rate_pcal_info { 345*4882a593Smuzhiyun u16 freq; /* Frequency */ 346*4882a593Smuzhiyun /* Power level for 6-24Mbit/s rates or 347*4882a593Smuzhiyun * 1Mb rate */ 348*4882a593Smuzhiyun u16 target_power_6to24; 349*4882a593Smuzhiyun /* Power level for 36Mbit rate or 350*4882a593Smuzhiyun * 2Mb rate */ 351*4882a593Smuzhiyun u16 target_power_36; 352*4882a593Smuzhiyun /* Power level for 48Mbit rate or 353*4882a593Smuzhiyun * 5.5Mbit rate */ 354*4882a593Smuzhiyun u16 target_power_48; 355*4882a593Smuzhiyun /* Power level for 54Mbit rate or 356*4882a593Smuzhiyun * 11Mbit rate */ 357*4882a593Smuzhiyun u16 target_power_54; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* Power edges for conformance test limits */ 361*4882a593Smuzhiyun struct ath5k_edge_power { 362*4882a593Smuzhiyun u16 freq; 363*4882a593Smuzhiyun u16 edge; /* in half dBm */ 364*4882a593Smuzhiyun bool flag; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun /** 368*4882a593Smuzhiyun * struct ath5k_eeprom_info - EEPROM calibration data 369*4882a593Smuzhiyun * 370*4882a593Smuzhiyun * @ee_regdomain: ath/regd.c takes care of COUNTRY_ERD and WORLDWIDE_ROAMING 371*4882a593Smuzhiyun * flags 372*4882a593Smuzhiyun * @ee_ant_gain: Antenna gain in 0.5dB steps signed [5211 only?] 373*4882a593Smuzhiyun * @ee_cck_ofdm_gain_delta: difference in gainF to output the same power for 374*4882a593Smuzhiyun * OFDM and CCK packets 375*4882a593Smuzhiyun * @ee_cck_ofdm_power_delta: power difference between OFDM (6Mbps) and CCK 376*4882a593Smuzhiyun * (11Mbps) rate in G mode. 0.1dB steps 377*4882a593Smuzhiyun * @ee_scaled_cck_delta: for Japan Channel 14: 0.1dB resolution 378*4882a593Smuzhiyun * 379*4882a593Smuzhiyun * @ee_i_cal: Initial I coefficient to correct I/Q mismatch in the receive path 380*4882a593Smuzhiyun * @ee_q_cal: Initial Q coefficient to correct I/Q mismatch in the receive path 381*4882a593Smuzhiyun * @ee_fixed_bias: use ee_ob and ee_db settings or use automatic control 382*4882a593Smuzhiyun * @ee_switch_settling: RX/TX Switch settling time 383*4882a593Smuzhiyun * @ee_atn_tx_rx: Difference in attenuation between TX and RX in 1dB steps 384*4882a593Smuzhiyun * @ee_ant_control: Antenna Control Settings 385*4882a593Smuzhiyun * @ee_ob: Bias current for Output stage of PA 386*4882a593Smuzhiyun * B/G mode: Index [0] is used for AR2112/5112, otherwise [1] 387*4882a593Smuzhiyun * A mode: [0] 5.15-5.25 [1] 5.25-5.50 [2] 5.50-5.70 [3] 5.70-5.85 GHz 388*4882a593Smuzhiyun * @ee_db: Bias current for Output stage of PA. see @ee_ob 389*4882a593Smuzhiyun * @ee_tx_end2xlna_enable: Time difference from when BB finishes sending a frame 390*4882a593Smuzhiyun * to when the external LNA is activated 391*4882a593Smuzhiyun * @ee_tx_end2xpa_disable: Time difference from when BB finishes sending a frame 392*4882a593Smuzhiyun * to when the external PA switch is deactivated 393*4882a593Smuzhiyun * @ee_tx_frm2xpa_enable: Time difference from when MAC sends frame to when 394*4882a593Smuzhiyun * external PA switch is activated 395*4882a593Smuzhiyun * @ee_thr_62: Clear Channel Assessment (CCA) sensitivity 396*4882a593Smuzhiyun * (IEEE802.11a section 17.3.10.5 ) 397*4882a593Smuzhiyun * @ee_xlna_gain: Total gain of the LNA (information only) 398*4882a593Smuzhiyun * @ee_xpd: Use external (1) or internal power detector 399*4882a593Smuzhiyun * @ee_x_gain: Gain for external power detector output (differences in EEMAP 400*4882a593Smuzhiyun * versions!) 401*4882a593Smuzhiyun * @ee_i_gain: Initial gain value after reset 402*4882a593Smuzhiyun * @ee_margin_tx_rx: Margin in dB when final attenuation stage should be used 403*4882a593Smuzhiyun * 404*4882a593Smuzhiyun * @ee_false_detect: Backoff in Sensitivity (dB) on channels with spur signals 405*4882a593Smuzhiyun * @ee_noise_floor_thr: Noise floor threshold in 1dB steps 406*4882a593Smuzhiyun * @ee_adc_desired_size: Desired amplitude for ADC, used by AGC; in 0.5 dB steps 407*4882a593Smuzhiyun * @ee_pga_desired_size: Desired output of PGA (for BB gain) in 0.5 dB steps 408*4882a593Smuzhiyun * @ee_pd_gain_overlap: PD ADC curves need to overlap in 0.5dB steps (ee_map>=2) 409*4882a593Smuzhiyun */ 410*4882a593Smuzhiyun struct ath5k_eeprom_info { 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* Header information */ 413*4882a593Smuzhiyun u16 ee_magic; 414*4882a593Smuzhiyun u16 ee_protect; 415*4882a593Smuzhiyun u16 ee_regdomain; 416*4882a593Smuzhiyun u16 ee_version; 417*4882a593Smuzhiyun u16 ee_header; 418*4882a593Smuzhiyun u16 ee_ant_gain; 419*4882a593Smuzhiyun u8 ee_rfkill_pin; 420*4882a593Smuzhiyun bool ee_rfkill_pol; 421*4882a593Smuzhiyun bool ee_is_hb63; 422*4882a593Smuzhiyun bool ee_serdes; 423*4882a593Smuzhiyun u16 ee_misc0; 424*4882a593Smuzhiyun u16 ee_misc1; 425*4882a593Smuzhiyun u16 ee_misc2; 426*4882a593Smuzhiyun u16 ee_misc3; 427*4882a593Smuzhiyun u16 ee_misc4; 428*4882a593Smuzhiyun u16 ee_misc5; 429*4882a593Smuzhiyun u16 ee_misc6; 430*4882a593Smuzhiyun u16 ee_cck_ofdm_gain_delta; 431*4882a593Smuzhiyun u16 ee_cck_ofdm_power_delta; 432*4882a593Smuzhiyun u16 ee_scaled_cck_delta; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* RF Calibration settings (reset, rfregs) */ 435*4882a593Smuzhiyun u16 ee_i_cal[AR5K_EEPROM_N_MODES]; 436*4882a593Smuzhiyun u16 ee_q_cal[AR5K_EEPROM_N_MODES]; 437*4882a593Smuzhiyun u16 ee_fixed_bias[AR5K_EEPROM_N_MODES]; 438*4882a593Smuzhiyun u16 ee_turbo_max_power[AR5K_EEPROM_N_MODES]; 439*4882a593Smuzhiyun u16 ee_xr_power[AR5K_EEPROM_N_MODES]; 440*4882a593Smuzhiyun u16 ee_switch_settling[AR5K_EEPROM_N_MODES]; 441*4882a593Smuzhiyun u16 ee_atn_tx_rx[AR5K_EEPROM_N_MODES]; 442*4882a593Smuzhiyun u16 ee_ant_control[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_PCDAC]; 443*4882a593Smuzhiyun u16 ee_ob[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_OBDB]; 444*4882a593Smuzhiyun u16 ee_db[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_OBDB]; 445*4882a593Smuzhiyun u16 ee_tx_end2xlna_enable[AR5K_EEPROM_N_MODES]; 446*4882a593Smuzhiyun u16 ee_tx_end2xpa_disable[AR5K_EEPROM_N_MODES]; 447*4882a593Smuzhiyun u16 ee_tx_frm2xpa_enable[AR5K_EEPROM_N_MODES]; 448*4882a593Smuzhiyun u16 ee_thr_62[AR5K_EEPROM_N_MODES]; 449*4882a593Smuzhiyun u16 ee_xlna_gain[AR5K_EEPROM_N_MODES]; 450*4882a593Smuzhiyun u16 ee_xpd[AR5K_EEPROM_N_MODES]; 451*4882a593Smuzhiyun u16 ee_x_gain[AR5K_EEPROM_N_MODES]; 452*4882a593Smuzhiyun u16 ee_i_gain[AR5K_EEPROM_N_MODES]; 453*4882a593Smuzhiyun u16 ee_margin_tx_rx[AR5K_EEPROM_N_MODES]; 454*4882a593Smuzhiyun u16 ee_switch_settling_turbo[AR5K_EEPROM_N_MODES]; 455*4882a593Smuzhiyun u16 ee_margin_tx_rx_turbo[AR5K_EEPROM_N_MODES]; 456*4882a593Smuzhiyun u16 ee_atn_tx_rx_turbo[AR5K_EEPROM_N_MODES]; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* Power calibration data */ 459*4882a593Smuzhiyun u16 ee_false_detect[AR5K_EEPROM_N_MODES]; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun /* Number of pd gain curves per mode */ 462*4882a593Smuzhiyun u8 ee_pd_gains[AR5K_EEPROM_N_MODES]; 463*4882a593Smuzhiyun /* Back mapping pdcurve number -> pdcurve index in pd->pd_curves */ 464*4882a593Smuzhiyun u8 ee_pdc_to_idx[AR5K_EEPROM_N_MODES][AR5K_EEPROM_N_PD_GAINS]; 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun u8 ee_n_piers[AR5K_EEPROM_N_MODES]; 467*4882a593Smuzhiyun struct ath5k_chan_pcal_info ee_pwr_cal_a[AR5K_EEPROM_N_5GHZ_CHAN]; 468*4882a593Smuzhiyun struct ath5k_chan_pcal_info ee_pwr_cal_b[AR5K_EEPROM_N_2GHZ_CHAN_MAX]; 469*4882a593Smuzhiyun struct ath5k_chan_pcal_info ee_pwr_cal_g[AR5K_EEPROM_N_2GHZ_CHAN_MAX]; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun /* Per rate target power levels */ 472*4882a593Smuzhiyun u8 ee_rate_target_pwr_num[AR5K_EEPROM_N_MODES]; 473*4882a593Smuzhiyun struct ath5k_rate_pcal_info ee_rate_tpwr_a[AR5K_EEPROM_N_5GHZ_CHAN]; 474*4882a593Smuzhiyun struct ath5k_rate_pcal_info ee_rate_tpwr_b[AR5K_EEPROM_N_2GHZ_CHAN_MAX]; 475*4882a593Smuzhiyun struct ath5k_rate_pcal_info ee_rate_tpwr_g[AR5K_EEPROM_N_2GHZ_CHAN_MAX]; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun /* Conformance test limits (Unused) */ 478*4882a593Smuzhiyun u8 ee_ctls; 479*4882a593Smuzhiyun u8 ee_ctl[AR5K_EEPROM_MAX_CTLS]; 480*4882a593Smuzhiyun struct ath5k_edge_power ee_ctl_pwr[AR5K_EEPROM_N_EDGES * AR5K_EEPROM_MAX_CTLS]; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun /* Noise Floor Calibration settings */ 483*4882a593Smuzhiyun s16 ee_noise_floor_thr[AR5K_EEPROM_N_MODES]; 484*4882a593Smuzhiyun s8 ee_adc_desired_size[AR5K_EEPROM_N_MODES]; 485*4882a593Smuzhiyun s8 ee_pga_desired_size[AR5K_EEPROM_N_MODES]; 486*4882a593Smuzhiyun s8 ee_adc_desired_size_turbo[AR5K_EEPROM_N_MODES]; 487*4882a593Smuzhiyun s8 ee_pga_desired_size_turbo[AR5K_EEPROM_N_MODES]; 488*4882a593Smuzhiyun s8 ee_pd_gain_overlap; 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun /* Spur mitigation data (fbin values for spur channels) */ 491*4882a593Smuzhiyun u16 ee_spur_chans[AR5K_EEPROM_N_SPUR_CHANS][AR5K_EEPROM_N_FREQ_BANDS]; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun /* Antenna raw switch tables */ 494*4882a593Smuzhiyun u32 ee_antenna[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX]; 495*4882a593Smuzhiyun }; 496