1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
3*4882a593Smuzhiyun * Copyright (c) 2006-2009 Nick Kossifidis <mickflemm@gmail.com>
4*4882a593Smuzhiyun * Copyright (c) 2008-2009 Felix Fietkau <nbd@openwrt.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission to use, copy, modify, and distribute this software for any
7*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
8*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /*************************************\
21*4882a593Smuzhiyun * EEPROM access functions and helpers *
22*4882a593Smuzhiyun \*************************************/
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "ath5k.h"
29*4882a593Smuzhiyun #include "reg.h"
30*4882a593Smuzhiyun #include "debug.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /******************\
34*4882a593Smuzhiyun * Helper functions *
35*4882a593Smuzhiyun \******************/
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun * Translate binary channel representation in EEPROM to frequency
39*4882a593Smuzhiyun */
ath5k_eeprom_bin2freq(struct ath5k_eeprom_info * ee,u16 bin,unsigned int mode)40*4882a593Smuzhiyun static u16 ath5k_eeprom_bin2freq(struct ath5k_eeprom_info *ee, u16 bin,
41*4882a593Smuzhiyun unsigned int mode)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun u16 val;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (bin == AR5K_EEPROM_CHANNEL_DIS)
46*4882a593Smuzhiyun return bin;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (mode == AR5K_EEPROM_MODE_11A) {
49*4882a593Smuzhiyun if (ee->ee_version > AR5K_EEPROM_VERSION_3_2)
50*4882a593Smuzhiyun val = (5 * bin) + 4800;
51*4882a593Smuzhiyun else
52*4882a593Smuzhiyun val = bin > 62 ? (10 * 62) + (5 * (bin - 62)) + 5100 :
53*4882a593Smuzhiyun (bin * 10) + 5100;
54*4882a593Smuzhiyun } else {
55*4882a593Smuzhiyun if (ee->ee_version > AR5K_EEPROM_VERSION_3_2)
56*4882a593Smuzhiyun val = bin + 2300;
57*4882a593Smuzhiyun else
58*4882a593Smuzhiyun val = bin + 2400;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return val;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*********\
66*4882a593Smuzhiyun * Parsers *
67*4882a593Smuzhiyun \*********/
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun * Initialize eeprom & capabilities structs
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun static int
ath5k_eeprom_init_header(struct ath5k_hw * ah)73*4882a593Smuzhiyun ath5k_eeprom_init_header(struct ath5k_hw *ah)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
76*4882a593Smuzhiyun u16 val;
77*4882a593Smuzhiyun u32 cksum, offset, eep_max = AR5K_EEPROM_INFO_MAX;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun * Read values from EEPROM and store them in the capability structure
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MAGIC, ee_magic);
83*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_PROTECT, ee_protect);
84*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_REG_DOMAIN, ee_regdomain);
85*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_VERSION, ee_version);
86*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_HDR, ee_header);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Return if we have an old EEPROM */
89*4882a593Smuzhiyun if (ah->ah_ee_version < AR5K_EEPROM_VERSION_3_0)
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * Validate the checksum of the EEPROM date. There are some
94*4882a593Smuzhiyun * devices with invalid EEPROMs.
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun AR5K_EEPROM_READ(AR5K_EEPROM_SIZE_UPPER, val);
97*4882a593Smuzhiyun if (val) {
98*4882a593Smuzhiyun eep_max = (val & AR5K_EEPROM_SIZE_UPPER_MASK) <<
99*4882a593Smuzhiyun AR5K_EEPROM_SIZE_ENDLOC_SHIFT;
100*4882a593Smuzhiyun AR5K_EEPROM_READ(AR5K_EEPROM_SIZE_LOWER, val);
101*4882a593Smuzhiyun eep_max = (eep_max | val) - AR5K_EEPROM_INFO_BASE;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * Fail safe check to prevent stupid loops due
105*4882a593Smuzhiyun * to busted EEPROMs. XXX: This value is likely too
106*4882a593Smuzhiyun * big still, waiting on a better value.
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun if (eep_max > (3 * AR5K_EEPROM_INFO_MAX)) {
109*4882a593Smuzhiyun ATH5K_ERR(ah, "Invalid max custom EEPROM size: "
110*4882a593Smuzhiyun "%d (0x%04x) max expected: %d (0x%04x)\n",
111*4882a593Smuzhiyun eep_max, eep_max,
112*4882a593Smuzhiyun 3 * AR5K_EEPROM_INFO_MAX,
113*4882a593Smuzhiyun 3 * AR5K_EEPROM_INFO_MAX);
114*4882a593Smuzhiyun return -EIO;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun for (cksum = 0, offset = 0; offset < eep_max; offset++) {
119*4882a593Smuzhiyun AR5K_EEPROM_READ(AR5K_EEPROM_INFO(offset), val);
120*4882a593Smuzhiyun cksum ^= val;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun if (cksum != AR5K_EEPROM_INFO_CKSUM) {
123*4882a593Smuzhiyun ATH5K_ERR(ah, "Invalid EEPROM "
124*4882a593Smuzhiyun "checksum: 0x%04x eep_max: 0x%04x (%s)\n",
125*4882a593Smuzhiyun cksum, eep_max,
126*4882a593Smuzhiyun eep_max == AR5K_EEPROM_INFO_MAX ?
127*4882a593Smuzhiyun "default size" : "custom size");
128*4882a593Smuzhiyun return -EIO;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_ANT_GAIN(ah->ah_ee_version),
132*4882a593Smuzhiyun ee_ant_gain);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0) {
135*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC0, ee_misc0);
136*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC1, ee_misc1);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* XXX: Don't know which versions include these two */
139*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC2, ee_misc2);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (ee->ee_version >= AR5K_EEPROM_VERSION_4_3)
142*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC3, ee_misc3);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (ee->ee_version >= AR5K_EEPROM_VERSION_5_0) {
145*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC4, ee_misc4);
146*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC5, ee_misc5);
147*4882a593Smuzhiyun AR5K_EEPROM_READ_HDR(AR5K_EEPROM_MISC6, ee_misc6);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (ah->ah_ee_version < AR5K_EEPROM_VERSION_3_3) {
152*4882a593Smuzhiyun AR5K_EEPROM_READ(AR5K_EEPROM_OBDB0_2GHZ, val);
153*4882a593Smuzhiyun ee->ee_ob[AR5K_EEPROM_MODE_11B][0] = val & 0x7;
154*4882a593Smuzhiyun ee->ee_db[AR5K_EEPROM_MODE_11B][0] = (val >> 3) & 0x7;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun AR5K_EEPROM_READ(AR5K_EEPROM_OBDB1_2GHZ, val);
157*4882a593Smuzhiyun ee->ee_ob[AR5K_EEPROM_MODE_11G][0] = val & 0x7;
158*4882a593Smuzhiyun ee->ee_db[AR5K_EEPROM_MODE_11G][0] = (val >> 3) & 0x7;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun AR5K_EEPROM_READ(AR5K_EEPROM_IS_HB63, val);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if ((ah->ah_mac_version == (AR5K_SREV_AR2425 >> 4)) && val)
164*4882a593Smuzhiyun ee->ee_is_hb63 = true;
165*4882a593Smuzhiyun else
166*4882a593Smuzhiyun ee->ee_is_hb63 = false;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun AR5K_EEPROM_READ(AR5K_EEPROM_RFKILL, val);
169*4882a593Smuzhiyun ee->ee_rfkill_pin = (u8) AR5K_REG_MS(val, AR5K_EEPROM_RFKILL_GPIO_SEL);
170*4882a593Smuzhiyun ee->ee_rfkill_pol = val & AR5K_EEPROM_RFKILL_POLARITY ? true : false;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Check if PCIE_OFFSET points to PCIE_SERDES_SECTION
173*4882a593Smuzhiyun * and enable serdes programming if needed.
174*4882a593Smuzhiyun *
175*4882a593Smuzhiyun * XXX: Serdes values seem to be fixed so
176*4882a593Smuzhiyun * no need to read them here, we write them
177*4882a593Smuzhiyun * during ath5k_hw_init */
178*4882a593Smuzhiyun AR5K_EEPROM_READ(AR5K_EEPROM_PCIE_OFFSET, val);
179*4882a593Smuzhiyun ee->ee_serdes = (val == AR5K_EEPROM_PCIE_SERDES_SECTION) ?
180*4882a593Smuzhiyun true : false;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * Read antenna infos from eeprom
188*4882a593Smuzhiyun */
ath5k_eeprom_read_ants(struct ath5k_hw * ah,u32 * offset,unsigned int mode)189*4882a593Smuzhiyun static int ath5k_eeprom_read_ants(struct ath5k_hw *ah, u32 *offset,
190*4882a593Smuzhiyun unsigned int mode)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
193*4882a593Smuzhiyun u32 o = *offset;
194*4882a593Smuzhiyun u16 val;
195*4882a593Smuzhiyun int i = 0;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
198*4882a593Smuzhiyun ee->ee_switch_settling[mode] = (val >> 8) & 0x7f;
199*4882a593Smuzhiyun ee->ee_atn_tx_rx[mode] = (val >> 2) & 0x3f;
200*4882a593Smuzhiyun ee->ee_ant_control[mode][i] = (val << 4) & 0x3f;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
203*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] |= (val >> 12) & 0xf;
204*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] = (val >> 6) & 0x3f;
205*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] = val & 0x3f;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
208*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] = (val >> 10) & 0x3f;
209*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] = (val >> 4) & 0x3f;
210*4882a593Smuzhiyun ee->ee_ant_control[mode][i] = (val << 2) & 0x3f;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
213*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] |= (val >> 14) & 0x3;
214*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] = (val >> 8) & 0x3f;
215*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] = (val >> 2) & 0x3f;
216*4882a593Smuzhiyun ee->ee_ant_control[mode][i] = (val << 4) & 0x3f;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
219*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] |= (val >> 12) & 0xf;
220*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] = (val >> 6) & 0x3f;
221*4882a593Smuzhiyun ee->ee_ant_control[mode][i++] = val & 0x3f;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Get antenna switch tables */
224*4882a593Smuzhiyun ah->ah_ant_ctl[mode][AR5K_ANT_CTL] =
225*4882a593Smuzhiyun (ee->ee_ant_control[mode][0] << 4);
226*4882a593Smuzhiyun ah->ah_ant_ctl[mode][AR5K_ANT_SWTABLE_A] =
227*4882a593Smuzhiyun ee->ee_ant_control[mode][1] |
228*4882a593Smuzhiyun (ee->ee_ant_control[mode][2] << 6) |
229*4882a593Smuzhiyun (ee->ee_ant_control[mode][3] << 12) |
230*4882a593Smuzhiyun (ee->ee_ant_control[mode][4] << 18) |
231*4882a593Smuzhiyun (ee->ee_ant_control[mode][5] << 24);
232*4882a593Smuzhiyun ah->ah_ant_ctl[mode][AR5K_ANT_SWTABLE_B] =
233*4882a593Smuzhiyun ee->ee_ant_control[mode][6] |
234*4882a593Smuzhiyun (ee->ee_ant_control[mode][7] << 6) |
235*4882a593Smuzhiyun (ee->ee_ant_control[mode][8] << 12) |
236*4882a593Smuzhiyun (ee->ee_ant_control[mode][9] << 18) |
237*4882a593Smuzhiyun (ee->ee_ant_control[mode][10] << 24);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* return new offset */
240*4882a593Smuzhiyun *offset = o;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun * Read supported modes and some mode-specific calibration data
247*4882a593Smuzhiyun * from eeprom
248*4882a593Smuzhiyun */
ath5k_eeprom_read_modes(struct ath5k_hw * ah,u32 * offset,unsigned int mode)249*4882a593Smuzhiyun static int ath5k_eeprom_read_modes(struct ath5k_hw *ah, u32 *offset,
250*4882a593Smuzhiyun unsigned int mode)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
253*4882a593Smuzhiyun u32 o = *offset;
254*4882a593Smuzhiyun u16 val;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun ee->ee_n_piers[mode] = 0;
257*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
258*4882a593Smuzhiyun ee->ee_adc_desired_size[mode] = (s8)((val >> 8) & 0xff);
259*4882a593Smuzhiyun switch (mode) {
260*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11A:
261*4882a593Smuzhiyun ee->ee_ob[mode][3] = (val >> 5) & 0x7;
262*4882a593Smuzhiyun ee->ee_db[mode][3] = (val >> 2) & 0x7;
263*4882a593Smuzhiyun ee->ee_ob[mode][2] = (val << 1) & 0x7;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
266*4882a593Smuzhiyun ee->ee_ob[mode][2] |= (val >> 15) & 0x1;
267*4882a593Smuzhiyun ee->ee_db[mode][2] = (val >> 12) & 0x7;
268*4882a593Smuzhiyun ee->ee_ob[mode][1] = (val >> 9) & 0x7;
269*4882a593Smuzhiyun ee->ee_db[mode][1] = (val >> 6) & 0x7;
270*4882a593Smuzhiyun ee->ee_ob[mode][0] = (val >> 3) & 0x7;
271*4882a593Smuzhiyun ee->ee_db[mode][0] = val & 0x7;
272*4882a593Smuzhiyun break;
273*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
274*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11B:
275*4882a593Smuzhiyun ee->ee_ob[mode][1] = (val >> 4) & 0x7;
276*4882a593Smuzhiyun ee->ee_db[mode][1] = val & 0x7;
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
281*4882a593Smuzhiyun ee->ee_tx_end2xlna_enable[mode] = (val >> 8) & 0xff;
282*4882a593Smuzhiyun ee->ee_thr_62[mode] = val & 0xff;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (ah->ah_ee_version <= AR5K_EEPROM_VERSION_3_2)
285*4882a593Smuzhiyun ee->ee_thr_62[mode] = mode == AR5K_EEPROM_MODE_11A ? 15 : 28;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
288*4882a593Smuzhiyun ee->ee_tx_end2xpa_disable[mode] = (val >> 8) & 0xff;
289*4882a593Smuzhiyun ee->ee_tx_frm2xpa_enable[mode] = val & 0xff;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
292*4882a593Smuzhiyun ee->ee_pga_desired_size[mode] = (val >> 8) & 0xff;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if ((val & 0xff) & 0x80)
295*4882a593Smuzhiyun ee->ee_noise_floor_thr[mode] = -((((val & 0xff) ^ 0xff)) + 1);
296*4882a593Smuzhiyun else
297*4882a593Smuzhiyun ee->ee_noise_floor_thr[mode] = val & 0xff;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (ah->ah_ee_version <= AR5K_EEPROM_VERSION_3_2)
300*4882a593Smuzhiyun ee->ee_noise_floor_thr[mode] =
301*4882a593Smuzhiyun mode == AR5K_EEPROM_MODE_11A ? -54 : -1;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
304*4882a593Smuzhiyun ee->ee_xlna_gain[mode] = (val >> 5) & 0xff;
305*4882a593Smuzhiyun ee->ee_x_gain[mode] = (val >> 1) & 0xf;
306*4882a593Smuzhiyun ee->ee_xpd[mode] = val & 0x1;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0 &&
309*4882a593Smuzhiyun mode != AR5K_EEPROM_MODE_11B)
310*4882a593Smuzhiyun ee->ee_fixed_bias[mode] = (val >> 13) & 0x1;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_3_3) {
313*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
314*4882a593Smuzhiyun ee->ee_false_detect[mode] = (val >> 6) & 0x7f;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (mode == AR5K_EEPROM_MODE_11A)
317*4882a593Smuzhiyun ee->ee_xr_power[mode] = val & 0x3f;
318*4882a593Smuzhiyun else {
319*4882a593Smuzhiyun /* b_DB_11[bg] and b_OB_11[bg] */
320*4882a593Smuzhiyun ee->ee_ob[mode][0] = val & 0x7;
321*4882a593Smuzhiyun ee->ee_db[mode][0] = (val >> 3) & 0x7;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (ah->ah_ee_version < AR5K_EEPROM_VERSION_3_4) {
326*4882a593Smuzhiyun ee->ee_i_gain[mode] = AR5K_EEPROM_I_GAIN;
327*4882a593Smuzhiyun ee->ee_cck_ofdm_power_delta = AR5K_EEPROM_CCK_OFDM_DELTA;
328*4882a593Smuzhiyun } else {
329*4882a593Smuzhiyun ee->ee_i_gain[mode] = (val >> 13) & 0x7;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
332*4882a593Smuzhiyun ee->ee_i_gain[mode] |= (val << 3) & 0x38;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (mode == AR5K_EEPROM_MODE_11G) {
335*4882a593Smuzhiyun ee->ee_cck_ofdm_power_delta = (val >> 3) & 0xff;
336*4882a593Smuzhiyun if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_6)
337*4882a593Smuzhiyun ee->ee_scaled_cck_delta = (val >> 11) & 0x1f;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0 &&
342*4882a593Smuzhiyun mode == AR5K_EEPROM_MODE_11A) {
343*4882a593Smuzhiyun ee->ee_i_cal[mode] = (val >> 8) & 0x3f;
344*4882a593Smuzhiyun ee->ee_q_cal[mode] = (val >> 3) & 0x1f;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (ah->ah_ee_version < AR5K_EEPROM_VERSION_4_0)
348*4882a593Smuzhiyun goto done;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Note: >= v5 have bg freq piers on another location
351*4882a593Smuzhiyun * so these freq piers are ignored for >= v5 (should be 0xff
352*4882a593Smuzhiyun * anyway) */
353*4882a593Smuzhiyun switch (mode) {
354*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11A:
355*4882a593Smuzhiyun if (ah->ah_ee_version < AR5K_EEPROM_VERSION_4_1)
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
359*4882a593Smuzhiyun ee->ee_margin_tx_rx[mode] = val & 0x3f;
360*4882a593Smuzhiyun break;
361*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11B:
362*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun ee->ee_pwr_cal_b[0].freq =
365*4882a593Smuzhiyun ath5k_eeprom_bin2freq(ee, val & 0xff, mode);
366*4882a593Smuzhiyun if (ee->ee_pwr_cal_b[0].freq != AR5K_EEPROM_CHANNEL_DIS)
367*4882a593Smuzhiyun ee->ee_n_piers[mode]++;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ee->ee_pwr_cal_b[1].freq =
370*4882a593Smuzhiyun ath5k_eeprom_bin2freq(ee, (val >> 8) & 0xff, mode);
371*4882a593Smuzhiyun if (ee->ee_pwr_cal_b[1].freq != AR5K_EEPROM_CHANNEL_DIS)
372*4882a593Smuzhiyun ee->ee_n_piers[mode]++;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
375*4882a593Smuzhiyun ee->ee_pwr_cal_b[2].freq =
376*4882a593Smuzhiyun ath5k_eeprom_bin2freq(ee, val & 0xff, mode);
377*4882a593Smuzhiyun if (ee->ee_pwr_cal_b[2].freq != AR5K_EEPROM_CHANNEL_DIS)
378*4882a593Smuzhiyun ee->ee_n_piers[mode]++;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_1)
381*4882a593Smuzhiyun ee->ee_margin_tx_rx[mode] = (val >> 8) & 0x3f;
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
384*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun ee->ee_pwr_cal_g[0].freq =
387*4882a593Smuzhiyun ath5k_eeprom_bin2freq(ee, val & 0xff, mode);
388*4882a593Smuzhiyun if (ee->ee_pwr_cal_g[0].freq != AR5K_EEPROM_CHANNEL_DIS)
389*4882a593Smuzhiyun ee->ee_n_piers[mode]++;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun ee->ee_pwr_cal_g[1].freq =
392*4882a593Smuzhiyun ath5k_eeprom_bin2freq(ee, (val >> 8) & 0xff, mode);
393*4882a593Smuzhiyun if (ee->ee_pwr_cal_g[1].freq != AR5K_EEPROM_CHANNEL_DIS)
394*4882a593Smuzhiyun ee->ee_n_piers[mode]++;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
397*4882a593Smuzhiyun ee->ee_turbo_max_power[mode] = val & 0x7f;
398*4882a593Smuzhiyun ee->ee_xr_power[mode] = (val >> 7) & 0x3f;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
401*4882a593Smuzhiyun ee->ee_pwr_cal_g[2].freq =
402*4882a593Smuzhiyun ath5k_eeprom_bin2freq(ee, val & 0xff, mode);
403*4882a593Smuzhiyun if (ee->ee_pwr_cal_g[2].freq != AR5K_EEPROM_CHANNEL_DIS)
404*4882a593Smuzhiyun ee->ee_n_piers[mode]++;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_1)
407*4882a593Smuzhiyun ee->ee_margin_tx_rx[mode] = (val >> 8) & 0x3f;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
410*4882a593Smuzhiyun ee->ee_i_cal[mode] = (val >> 5) & 0x3f;
411*4882a593Smuzhiyun ee->ee_q_cal[mode] = val & 0x1f;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_2) {
414*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
415*4882a593Smuzhiyun ee->ee_cck_ofdm_gain_delta = val & 0xff;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /*
421*4882a593Smuzhiyun * Read turbo mode information on newer EEPROM versions
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun if (ee->ee_version < AR5K_EEPROM_VERSION_5_0)
424*4882a593Smuzhiyun goto done;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun switch (mode) {
427*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11A:
428*4882a593Smuzhiyun ee->ee_switch_settling_turbo[mode] = (val >> 6) & 0x7f;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun ee->ee_atn_tx_rx_turbo[mode] = (val >> 13) & 0x7;
431*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
432*4882a593Smuzhiyun ee->ee_atn_tx_rx_turbo[mode] |= (val & 0x7) << 3;
433*4882a593Smuzhiyun ee->ee_margin_tx_rx_turbo[mode] = (val >> 3) & 0x3f;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun ee->ee_adc_desired_size_turbo[mode] = (val >> 9) & 0x7f;
436*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
437*4882a593Smuzhiyun ee->ee_adc_desired_size_turbo[mode] |= (val & 0x1) << 7;
438*4882a593Smuzhiyun ee->ee_pga_desired_size_turbo[mode] = (val >> 1) & 0xff;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (AR5K_EEPROM_EEMAP(ee->ee_misc0) >= 2)
441*4882a593Smuzhiyun ee->ee_pd_gain_overlap = (val >> 9) & 0xf;
442*4882a593Smuzhiyun break;
443*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
444*4882a593Smuzhiyun ee->ee_switch_settling_turbo[mode] = (val >> 8) & 0x7f;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun ee->ee_atn_tx_rx_turbo[mode] = (val >> 15) & 0x7;
447*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
448*4882a593Smuzhiyun ee->ee_atn_tx_rx_turbo[mode] |= (val & 0x1f) << 1;
449*4882a593Smuzhiyun ee->ee_margin_tx_rx_turbo[mode] = (val >> 5) & 0x3f;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun ee->ee_adc_desired_size_turbo[mode] = (val >> 11) & 0x7f;
452*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
453*4882a593Smuzhiyun ee->ee_adc_desired_size_turbo[mode] |= (val & 0x7) << 5;
454*4882a593Smuzhiyun ee->ee_pga_desired_size_turbo[mode] = (val >> 3) & 0xff;
455*4882a593Smuzhiyun break;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun done:
459*4882a593Smuzhiyun /* return new offset */
460*4882a593Smuzhiyun *offset = o;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* Read mode-specific data (except power calibration data) */
466*4882a593Smuzhiyun static int
ath5k_eeprom_init_modes(struct ath5k_hw * ah)467*4882a593Smuzhiyun ath5k_eeprom_init_modes(struct ath5k_hw *ah)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
470*4882a593Smuzhiyun u32 mode_offset[3];
471*4882a593Smuzhiyun unsigned int mode;
472*4882a593Smuzhiyun u32 offset;
473*4882a593Smuzhiyun int ret;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /*
476*4882a593Smuzhiyun * Get values for all modes
477*4882a593Smuzhiyun */
478*4882a593Smuzhiyun mode_offset[AR5K_EEPROM_MODE_11A] = AR5K_EEPROM_MODES_11A(ah->ah_ee_version);
479*4882a593Smuzhiyun mode_offset[AR5K_EEPROM_MODE_11B] = AR5K_EEPROM_MODES_11B(ah->ah_ee_version);
480*4882a593Smuzhiyun mode_offset[AR5K_EEPROM_MODE_11G] = AR5K_EEPROM_MODES_11G(ah->ah_ee_version);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun ee->ee_turbo_max_power[AR5K_EEPROM_MODE_11A] =
483*4882a593Smuzhiyun AR5K_EEPROM_HDR_T_5GHZ_DBM(ee->ee_header);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun for (mode = AR5K_EEPROM_MODE_11A; mode <= AR5K_EEPROM_MODE_11G; mode++) {
486*4882a593Smuzhiyun offset = mode_offset[mode];
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ret = ath5k_eeprom_read_ants(ah, &offset, mode);
489*4882a593Smuzhiyun if (ret)
490*4882a593Smuzhiyun return ret;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun ret = ath5k_eeprom_read_modes(ah, &offset, mode);
493*4882a593Smuzhiyun if (ret)
494*4882a593Smuzhiyun return ret;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* override for older eeprom versions for better performance */
498*4882a593Smuzhiyun if (ah->ah_ee_version <= AR5K_EEPROM_VERSION_3_2) {
499*4882a593Smuzhiyun ee->ee_thr_62[AR5K_EEPROM_MODE_11A] = 15;
500*4882a593Smuzhiyun ee->ee_thr_62[AR5K_EEPROM_MODE_11B] = 28;
501*4882a593Smuzhiyun ee->ee_thr_62[AR5K_EEPROM_MODE_11G] = 28;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun return 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Read the frequency piers for each mode (mostly used on newer eeproms with 0xff
508*4882a593Smuzhiyun * frequency mask) */
509*4882a593Smuzhiyun static inline int
ath5k_eeprom_read_freq_list(struct ath5k_hw * ah,int * offset,int max,struct ath5k_chan_pcal_info * pc,unsigned int mode)510*4882a593Smuzhiyun ath5k_eeprom_read_freq_list(struct ath5k_hw *ah, int *offset, int max,
511*4882a593Smuzhiyun struct ath5k_chan_pcal_info *pc, unsigned int mode)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
514*4882a593Smuzhiyun int o = *offset;
515*4882a593Smuzhiyun int i = 0;
516*4882a593Smuzhiyun u8 freq1, freq2;
517*4882a593Smuzhiyun u16 val;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun ee->ee_n_piers[mode] = 0;
520*4882a593Smuzhiyun while (i < max) {
521*4882a593Smuzhiyun AR5K_EEPROM_READ(o++, val);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun freq1 = val & 0xff;
524*4882a593Smuzhiyun if (!freq1)
525*4882a593Smuzhiyun break;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun pc[i++].freq = ath5k_eeprom_bin2freq(ee,
528*4882a593Smuzhiyun freq1, mode);
529*4882a593Smuzhiyun ee->ee_n_piers[mode]++;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun freq2 = (val >> 8) & 0xff;
532*4882a593Smuzhiyun if (!freq2)
533*4882a593Smuzhiyun break;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun pc[i++].freq = ath5k_eeprom_bin2freq(ee,
536*4882a593Smuzhiyun freq2, mode);
537*4882a593Smuzhiyun ee->ee_n_piers[mode]++;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* return new offset */
541*4882a593Smuzhiyun *offset = o;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Read frequency piers for 802.11a */
547*4882a593Smuzhiyun static int
ath5k_eeprom_init_11a_pcal_freq(struct ath5k_hw * ah,int offset)548*4882a593Smuzhiyun ath5k_eeprom_init_11a_pcal_freq(struct ath5k_hw *ah, int offset)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
551*4882a593Smuzhiyun struct ath5k_chan_pcal_info *pcal = ee->ee_pwr_cal_a;
552*4882a593Smuzhiyun int i;
553*4882a593Smuzhiyun u16 val;
554*4882a593Smuzhiyun u8 mask;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (ee->ee_version >= AR5K_EEPROM_VERSION_3_3) {
557*4882a593Smuzhiyun ath5k_eeprom_read_freq_list(ah, &offset,
558*4882a593Smuzhiyun AR5K_EEPROM_N_5GHZ_CHAN, pcal,
559*4882a593Smuzhiyun AR5K_EEPROM_MODE_11A);
560*4882a593Smuzhiyun } else {
561*4882a593Smuzhiyun mask = AR5K_EEPROM_FREQ_M(ah->ah_ee_version);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
564*4882a593Smuzhiyun pcal[0].freq = (val >> 9) & mask;
565*4882a593Smuzhiyun pcal[1].freq = (val >> 2) & mask;
566*4882a593Smuzhiyun pcal[2].freq = (val << 5) & mask;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
569*4882a593Smuzhiyun pcal[2].freq |= (val >> 11) & 0x1f;
570*4882a593Smuzhiyun pcal[3].freq = (val >> 4) & mask;
571*4882a593Smuzhiyun pcal[4].freq = (val << 3) & mask;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
574*4882a593Smuzhiyun pcal[4].freq |= (val >> 13) & 0x7;
575*4882a593Smuzhiyun pcal[5].freq = (val >> 6) & mask;
576*4882a593Smuzhiyun pcal[6].freq = (val << 1) & mask;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
579*4882a593Smuzhiyun pcal[6].freq |= (val >> 15) & 0x1;
580*4882a593Smuzhiyun pcal[7].freq = (val >> 8) & mask;
581*4882a593Smuzhiyun pcal[8].freq = (val >> 1) & mask;
582*4882a593Smuzhiyun pcal[9].freq = (val << 6) & mask;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
585*4882a593Smuzhiyun pcal[9].freq |= (val >> 10) & 0x3f;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Fixed number of piers */
588*4882a593Smuzhiyun ee->ee_n_piers[AR5K_EEPROM_MODE_11A] = 10;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun for (i = 0; i < AR5K_EEPROM_N_5GHZ_CHAN; i++) {
591*4882a593Smuzhiyun pcal[i].freq = ath5k_eeprom_bin2freq(ee,
592*4882a593Smuzhiyun pcal[i].freq, AR5K_EEPROM_MODE_11A);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* Read frequency piers for 802.11bg on eeprom versions >= 5 and eemap >= 2 */
600*4882a593Smuzhiyun static inline int
ath5k_eeprom_init_11bg_2413(struct ath5k_hw * ah,unsigned int mode,int offset)601*4882a593Smuzhiyun ath5k_eeprom_init_11bg_2413(struct ath5k_hw *ah, unsigned int mode, int offset)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
604*4882a593Smuzhiyun struct ath5k_chan_pcal_info *pcal;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun switch (mode) {
607*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11B:
608*4882a593Smuzhiyun pcal = ee->ee_pwr_cal_b;
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
611*4882a593Smuzhiyun pcal = ee->ee_pwr_cal_g;
612*4882a593Smuzhiyun break;
613*4882a593Smuzhiyun default:
614*4882a593Smuzhiyun return -EINVAL;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun ath5k_eeprom_read_freq_list(ah, &offset,
618*4882a593Smuzhiyun AR5K_EEPROM_N_2GHZ_CHAN_2413, pcal,
619*4882a593Smuzhiyun mode);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /*
626*4882a593Smuzhiyun * Read power calibration for RF5111 chips
627*4882a593Smuzhiyun *
628*4882a593Smuzhiyun * For RF5111 we have an XPD -eXternal Power Detector- curve
629*4882a593Smuzhiyun * for each calibrated channel. Each curve has 0,5dB Power steps
630*4882a593Smuzhiyun * on x axis and PCDAC steps (offsets) on y axis and looks like an
631*4882a593Smuzhiyun * exponential function. To recreate the curve we read 11 points
632*4882a593Smuzhiyun * here and interpolate later.
633*4882a593Smuzhiyun */
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* Used to match PCDAC steps with power values on RF5111 chips
636*4882a593Smuzhiyun * (eeprom versions < 4). For RF5111 we have 11 pre-defined PCDAC
637*4882a593Smuzhiyun * steps that match with the power values we read from eeprom. On
638*4882a593Smuzhiyun * older eeprom versions (< 3.2) these steps are equally spaced at
639*4882a593Smuzhiyun * 10% of the pcdac curve -until the curve reaches its maximum-
640*4882a593Smuzhiyun * (11 steps from 0 to 100%) but on newer eeprom versions (>= 3.2)
641*4882a593Smuzhiyun * these 11 steps are spaced in a different way. This function returns
642*4882a593Smuzhiyun * the pcdac steps based on eeprom version and curve min/max so that we
643*4882a593Smuzhiyun * can have pcdac/pwr points.
644*4882a593Smuzhiyun */
645*4882a593Smuzhiyun static inline void
ath5k_get_pcdac_intercepts(struct ath5k_hw * ah,u8 min,u8 max,u8 * vp)646*4882a593Smuzhiyun ath5k_get_pcdac_intercepts(struct ath5k_hw *ah, u8 min, u8 max, u8 *vp)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun static const u16 intercepts3[] = {
649*4882a593Smuzhiyun 0, 5, 10, 20, 30, 50, 70, 85, 90, 95, 100
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun static const u16 intercepts3_2[] = {
652*4882a593Smuzhiyun 0, 10, 20, 30, 40, 50, 60, 70, 80, 90, 100
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun const u16 *ip;
655*4882a593Smuzhiyun int i;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_3_2)
658*4882a593Smuzhiyun ip = intercepts3_2;
659*4882a593Smuzhiyun else
660*4882a593Smuzhiyun ip = intercepts3;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(intercepts3); i++)
663*4882a593Smuzhiyun vp[i] = (ip[i] * max + (100 - ip[i]) * min) / 100;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun static int
ath5k_eeprom_free_pcal_info(struct ath5k_hw * ah,int mode)667*4882a593Smuzhiyun ath5k_eeprom_free_pcal_info(struct ath5k_hw *ah, int mode)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
670*4882a593Smuzhiyun struct ath5k_chan_pcal_info *chinfo;
671*4882a593Smuzhiyun u8 pier, pdg;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun switch (mode) {
674*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11A:
675*4882a593Smuzhiyun if (!AR5K_EEPROM_HDR_11A(ee->ee_header))
676*4882a593Smuzhiyun return 0;
677*4882a593Smuzhiyun chinfo = ee->ee_pwr_cal_a;
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11B:
680*4882a593Smuzhiyun if (!AR5K_EEPROM_HDR_11B(ee->ee_header))
681*4882a593Smuzhiyun return 0;
682*4882a593Smuzhiyun chinfo = ee->ee_pwr_cal_b;
683*4882a593Smuzhiyun break;
684*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
685*4882a593Smuzhiyun if (!AR5K_EEPROM_HDR_11G(ee->ee_header))
686*4882a593Smuzhiyun return 0;
687*4882a593Smuzhiyun chinfo = ee->ee_pwr_cal_g;
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun default:
690*4882a593Smuzhiyun return -EINVAL;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun for (pier = 0; pier < ee->ee_n_piers[mode]; pier++) {
694*4882a593Smuzhiyun if (!chinfo[pier].pd_curves)
695*4882a593Smuzhiyun continue;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun for (pdg = 0; pdg < AR5K_EEPROM_N_PD_CURVES; pdg++) {
698*4882a593Smuzhiyun struct ath5k_pdgain_info *pd =
699*4882a593Smuzhiyun &chinfo[pier].pd_curves[pdg];
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun kfree(pd->pd_step);
702*4882a593Smuzhiyun kfree(pd->pd_pwr);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun kfree(chinfo[pier].pd_curves);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Convert RF5111 specific data to generic raw data
712*4882a593Smuzhiyun * used by interpolation code */
713*4882a593Smuzhiyun static int
ath5k_eeprom_convert_pcal_info_5111(struct ath5k_hw * ah,int mode,struct ath5k_chan_pcal_info * chinfo)714*4882a593Smuzhiyun ath5k_eeprom_convert_pcal_info_5111(struct ath5k_hw *ah, int mode,
715*4882a593Smuzhiyun struct ath5k_chan_pcal_info *chinfo)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
718*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf5111 *pcinfo;
719*4882a593Smuzhiyun struct ath5k_pdgain_info *pd;
720*4882a593Smuzhiyun u8 pier, point, idx;
721*4882a593Smuzhiyun u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* Fill raw data for each calibration pier */
724*4882a593Smuzhiyun for (pier = 0; pier < ee->ee_n_piers[mode]; pier++) {
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun pcinfo = &chinfo[pier].rf5111_info;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Allocate pd_curves for this cal pier */
729*4882a593Smuzhiyun chinfo[pier].pd_curves =
730*4882a593Smuzhiyun kcalloc(AR5K_EEPROM_N_PD_CURVES,
731*4882a593Smuzhiyun sizeof(struct ath5k_pdgain_info),
732*4882a593Smuzhiyun GFP_KERNEL);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (!chinfo[pier].pd_curves)
735*4882a593Smuzhiyun goto err_out;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Only one curve for RF5111
738*4882a593Smuzhiyun * find out which one and place
739*4882a593Smuzhiyun * in pd_curves.
740*4882a593Smuzhiyun * Note: ee_x_gain is reversed here */
741*4882a593Smuzhiyun for (idx = 0; idx < AR5K_EEPROM_N_PD_CURVES; idx++) {
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (!((ee->ee_x_gain[mode] >> idx) & 0x1)) {
744*4882a593Smuzhiyun pdgain_idx[0] = idx;
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (idx == AR5K_EEPROM_N_PD_CURVES)
750*4882a593Smuzhiyun goto err_out;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun ee->ee_pd_gains[mode] = 1;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun pd = &chinfo[pier].pd_curves[idx];
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun pd->pd_points = AR5K_EEPROM_N_PWR_POINTS_5111;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* Allocate pd points for this curve */
759*4882a593Smuzhiyun pd->pd_step = kcalloc(AR5K_EEPROM_N_PWR_POINTS_5111,
760*4882a593Smuzhiyun sizeof(u8), GFP_KERNEL);
761*4882a593Smuzhiyun if (!pd->pd_step)
762*4882a593Smuzhiyun goto err_out;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun pd->pd_pwr = kcalloc(AR5K_EEPROM_N_PWR_POINTS_5111,
765*4882a593Smuzhiyun sizeof(s16), GFP_KERNEL);
766*4882a593Smuzhiyun if (!pd->pd_pwr)
767*4882a593Smuzhiyun goto err_out;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* Fill raw dataset
770*4882a593Smuzhiyun * (convert power to 0.25dB units
771*4882a593Smuzhiyun * for RF5112 compatibility) */
772*4882a593Smuzhiyun for (point = 0; point < pd->pd_points; point++) {
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* Absolute values */
775*4882a593Smuzhiyun pd->pd_pwr[point] = 2 * pcinfo->pwr[point];
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Already sorted */
778*4882a593Smuzhiyun pd->pd_step[point] = pcinfo->pcdac[point];
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* Set min/max pwr */
782*4882a593Smuzhiyun chinfo[pier].min_pwr = pd->pd_pwr[0];
783*4882a593Smuzhiyun chinfo[pier].max_pwr = pd->pd_pwr[10];
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun return 0;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun err_out:
790*4882a593Smuzhiyun ath5k_eeprom_free_pcal_info(ah, mode);
791*4882a593Smuzhiyun return -ENOMEM;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* Parse EEPROM data */
795*4882a593Smuzhiyun static int
ath5k_eeprom_read_pcal_info_5111(struct ath5k_hw * ah,int mode)796*4882a593Smuzhiyun ath5k_eeprom_read_pcal_info_5111(struct ath5k_hw *ah, int mode)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
799*4882a593Smuzhiyun struct ath5k_chan_pcal_info *pcal;
800*4882a593Smuzhiyun int offset, ret;
801*4882a593Smuzhiyun int i;
802*4882a593Smuzhiyun u16 val;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun offset = AR5K_EEPROM_GROUPS_START(ee->ee_version);
805*4882a593Smuzhiyun switch (mode) {
806*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11A:
807*4882a593Smuzhiyun if (!AR5K_EEPROM_HDR_11A(ee->ee_header))
808*4882a593Smuzhiyun return 0;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun ret = ath5k_eeprom_init_11a_pcal_freq(ah,
811*4882a593Smuzhiyun offset + AR5K_EEPROM_GROUP1_OFFSET);
812*4882a593Smuzhiyun if (ret < 0)
813*4882a593Smuzhiyun return ret;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun offset += AR5K_EEPROM_GROUP2_OFFSET;
816*4882a593Smuzhiyun pcal = ee->ee_pwr_cal_a;
817*4882a593Smuzhiyun break;
818*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11B:
819*4882a593Smuzhiyun if (!AR5K_EEPROM_HDR_11B(ee->ee_header) &&
820*4882a593Smuzhiyun !AR5K_EEPROM_HDR_11G(ee->ee_header))
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun pcal = ee->ee_pwr_cal_b;
824*4882a593Smuzhiyun offset += AR5K_EEPROM_GROUP3_OFFSET;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* fixed piers */
827*4882a593Smuzhiyun pcal[0].freq = 2412;
828*4882a593Smuzhiyun pcal[1].freq = 2447;
829*4882a593Smuzhiyun pcal[2].freq = 2484;
830*4882a593Smuzhiyun ee->ee_n_piers[mode] = 3;
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
833*4882a593Smuzhiyun if (!AR5K_EEPROM_HDR_11G(ee->ee_header))
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun pcal = ee->ee_pwr_cal_g;
837*4882a593Smuzhiyun offset += AR5K_EEPROM_GROUP4_OFFSET;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* fixed piers */
840*4882a593Smuzhiyun pcal[0].freq = 2312;
841*4882a593Smuzhiyun pcal[1].freq = 2412;
842*4882a593Smuzhiyun pcal[2].freq = 2484;
843*4882a593Smuzhiyun ee->ee_n_piers[mode] = 3;
844*4882a593Smuzhiyun break;
845*4882a593Smuzhiyun default:
846*4882a593Smuzhiyun return -EINVAL;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun for (i = 0; i < ee->ee_n_piers[mode]; i++) {
850*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf5111 *cdata =
851*4882a593Smuzhiyun &pcal[i].rf5111_info;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
854*4882a593Smuzhiyun cdata->pcdac_max = ((val >> 10) & AR5K_EEPROM_PCDAC_M);
855*4882a593Smuzhiyun cdata->pcdac_min = ((val >> 4) & AR5K_EEPROM_PCDAC_M);
856*4882a593Smuzhiyun cdata->pwr[0] = ((val << 2) & AR5K_EEPROM_POWER_M);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
859*4882a593Smuzhiyun cdata->pwr[0] |= ((val >> 14) & 0x3);
860*4882a593Smuzhiyun cdata->pwr[1] = ((val >> 8) & AR5K_EEPROM_POWER_M);
861*4882a593Smuzhiyun cdata->pwr[2] = ((val >> 2) & AR5K_EEPROM_POWER_M);
862*4882a593Smuzhiyun cdata->pwr[3] = ((val << 4) & AR5K_EEPROM_POWER_M);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
865*4882a593Smuzhiyun cdata->pwr[3] |= ((val >> 12) & 0xf);
866*4882a593Smuzhiyun cdata->pwr[4] = ((val >> 6) & AR5K_EEPROM_POWER_M);
867*4882a593Smuzhiyun cdata->pwr[5] = (val & AR5K_EEPROM_POWER_M);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
870*4882a593Smuzhiyun cdata->pwr[6] = ((val >> 10) & AR5K_EEPROM_POWER_M);
871*4882a593Smuzhiyun cdata->pwr[7] = ((val >> 4) & AR5K_EEPROM_POWER_M);
872*4882a593Smuzhiyun cdata->pwr[8] = ((val << 2) & AR5K_EEPROM_POWER_M);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
875*4882a593Smuzhiyun cdata->pwr[8] |= ((val >> 14) & 0x3);
876*4882a593Smuzhiyun cdata->pwr[9] = ((val >> 8) & AR5K_EEPROM_POWER_M);
877*4882a593Smuzhiyun cdata->pwr[10] = ((val >> 2) & AR5K_EEPROM_POWER_M);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun ath5k_get_pcdac_intercepts(ah, cdata->pcdac_min,
880*4882a593Smuzhiyun cdata->pcdac_max, cdata->pcdac);
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun return ath5k_eeprom_convert_pcal_info_5111(ah, mode, pcal);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /*
888*4882a593Smuzhiyun * Read power calibration for RF5112 chips
889*4882a593Smuzhiyun *
890*4882a593Smuzhiyun * For RF5112 we have 4 XPD -eXternal Power Detector- curves
891*4882a593Smuzhiyun * for each calibrated channel on 0, -6, -12 and -18dBm but we only
892*4882a593Smuzhiyun * use the higher (3) and the lower (0) curves. Each curve has 0.5dB
893*4882a593Smuzhiyun * power steps on x axis and PCDAC steps on y axis and looks like a
894*4882a593Smuzhiyun * linear function. To recreate the curve and pass the power values
895*4882a593Smuzhiyun * on hw, we read 4 points for xpd 0 (lower gain -> max power)
896*4882a593Smuzhiyun * and 3 points for xpd 3 (higher gain -> lower power) here and
897*4882a593Smuzhiyun * interpolate later.
898*4882a593Smuzhiyun *
899*4882a593Smuzhiyun * Note: Many vendors just use xpd 0 so xpd 3 is zeroed.
900*4882a593Smuzhiyun */
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun /* Convert RF5112 specific data to generic raw data
903*4882a593Smuzhiyun * used by interpolation code */
904*4882a593Smuzhiyun static int
ath5k_eeprom_convert_pcal_info_5112(struct ath5k_hw * ah,int mode,struct ath5k_chan_pcal_info * chinfo)905*4882a593Smuzhiyun ath5k_eeprom_convert_pcal_info_5112(struct ath5k_hw *ah, int mode,
906*4882a593Smuzhiyun struct ath5k_chan_pcal_info *chinfo)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
909*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf5112 *pcinfo;
910*4882a593Smuzhiyun u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
911*4882a593Smuzhiyun unsigned int pier, pdg, point;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* Fill raw data for each calibration pier */
914*4882a593Smuzhiyun for (pier = 0; pier < ee->ee_n_piers[mode]; pier++) {
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun pcinfo = &chinfo[pier].rf5112_info;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /* Allocate pd_curves for this cal pier */
919*4882a593Smuzhiyun chinfo[pier].pd_curves =
920*4882a593Smuzhiyun kcalloc(AR5K_EEPROM_N_PD_CURVES,
921*4882a593Smuzhiyun sizeof(struct ath5k_pdgain_info),
922*4882a593Smuzhiyun GFP_KERNEL);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (!chinfo[pier].pd_curves)
925*4882a593Smuzhiyun goto err_out;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /* Fill pd_curves */
928*4882a593Smuzhiyun for (pdg = 0; pdg < ee->ee_pd_gains[mode]; pdg++) {
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun u8 idx = pdgain_idx[pdg];
931*4882a593Smuzhiyun struct ath5k_pdgain_info *pd =
932*4882a593Smuzhiyun &chinfo[pier].pd_curves[idx];
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* Lowest gain curve (max power) */
935*4882a593Smuzhiyun if (pdg == 0) {
936*4882a593Smuzhiyun /* One more point for better accuracy */
937*4882a593Smuzhiyun pd->pd_points = AR5K_EEPROM_N_XPD0_POINTS;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* Allocate pd points for this curve */
940*4882a593Smuzhiyun pd->pd_step = kcalloc(pd->pd_points,
941*4882a593Smuzhiyun sizeof(u8), GFP_KERNEL);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun if (!pd->pd_step)
944*4882a593Smuzhiyun goto err_out;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun pd->pd_pwr = kcalloc(pd->pd_points,
947*4882a593Smuzhiyun sizeof(s16), GFP_KERNEL);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (!pd->pd_pwr)
950*4882a593Smuzhiyun goto err_out;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* Fill raw dataset
953*4882a593Smuzhiyun * (all power levels are in 0.25dB units) */
954*4882a593Smuzhiyun pd->pd_step[0] = pcinfo->pcdac_x0[0];
955*4882a593Smuzhiyun pd->pd_pwr[0] = pcinfo->pwr_x0[0];
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun for (point = 1; point < pd->pd_points;
958*4882a593Smuzhiyun point++) {
959*4882a593Smuzhiyun /* Absolute values */
960*4882a593Smuzhiyun pd->pd_pwr[point] =
961*4882a593Smuzhiyun pcinfo->pwr_x0[point];
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /* Deltas */
964*4882a593Smuzhiyun pd->pd_step[point] =
965*4882a593Smuzhiyun pd->pd_step[point - 1] +
966*4882a593Smuzhiyun pcinfo->pcdac_x0[point];
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* Set min power for this frequency */
970*4882a593Smuzhiyun chinfo[pier].min_pwr = pd->pd_pwr[0];
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* Highest gain curve (min power) */
973*4882a593Smuzhiyun } else if (pdg == 1) {
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun pd->pd_points = AR5K_EEPROM_N_XPD3_POINTS;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* Allocate pd points for this curve */
978*4882a593Smuzhiyun pd->pd_step = kcalloc(pd->pd_points,
979*4882a593Smuzhiyun sizeof(u8), GFP_KERNEL);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun if (!pd->pd_step)
982*4882a593Smuzhiyun goto err_out;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun pd->pd_pwr = kcalloc(pd->pd_points,
985*4882a593Smuzhiyun sizeof(s16), GFP_KERNEL);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun if (!pd->pd_pwr)
988*4882a593Smuzhiyun goto err_out;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /* Fill raw dataset
991*4882a593Smuzhiyun * (all power levels are in 0.25dB units) */
992*4882a593Smuzhiyun for (point = 0; point < pd->pd_points;
993*4882a593Smuzhiyun point++) {
994*4882a593Smuzhiyun /* Absolute values */
995*4882a593Smuzhiyun pd->pd_pwr[point] =
996*4882a593Smuzhiyun pcinfo->pwr_x3[point];
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* Fixed points */
999*4882a593Smuzhiyun pd->pd_step[point] =
1000*4882a593Smuzhiyun pcinfo->pcdac_x3[point];
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun /* Since we have a higher gain curve
1004*4882a593Smuzhiyun * override min power */
1005*4882a593Smuzhiyun chinfo[pier].min_pwr = pd->pd_pwr[0];
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun return 0;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun err_out:
1013*4882a593Smuzhiyun ath5k_eeprom_free_pcal_info(ah, mode);
1014*4882a593Smuzhiyun return -ENOMEM;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* Parse EEPROM data */
1018*4882a593Smuzhiyun static int
ath5k_eeprom_read_pcal_info_5112(struct ath5k_hw * ah,int mode)1019*4882a593Smuzhiyun ath5k_eeprom_read_pcal_info_5112(struct ath5k_hw *ah, int mode)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1022*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf5112 *chan_pcal_info;
1023*4882a593Smuzhiyun struct ath5k_chan_pcal_info *gen_chan_info;
1024*4882a593Smuzhiyun u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
1025*4882a593Smuzhiyun u32 offset;
1026*4882a593Smuzhiyun u8 i, c;
1027*4882a593Smuzhiyun u16 val;
1028*4882a593Smuzhiyun u8 pd_gains = 0;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* Count how many curves we have and
1031*4882a593Smuzhiyun * identify them (which one of the 4
1032*4882a593Smuzhiyun * available curves we have on each count).
1033*4882a593Smuzhiyun * Curves are stored from lower (x0) to
1034*4882a593Smuzhiyun * higher (x3) gain */
1035*4882a593Smuzhiyun for (i = 0; i < AR5K_EEPROM_N_PD_CURVES; i++) {
1036*4882a593Smuzhiyun /* ee_x_gain[mode] is x gain mask */
1037*4882a593Smuzhiyun if ((ee->ee_x_gain[mode] >> i) & 0x1)
1038*4882a593Smuzhiyun pdgain_idx[pd_gains++] = i;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun ee->ee_pd_gains[mode] = pd_gains;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun if (pd_gains == 0 || pd_gains > 2)
1043*4882a593Smuzhiyun return -EINVAL;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun switch (mode) {
1046*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11A:
1047*4882a593Smuzhiyun /*
1048*4882a593Smuzhiyun * Read 5GHz EEPROM channels
1049*4882a593Smuzhiyun */
1050*4882a593Smuzhiyun offset = AR5K_EEPROM_GROUPS_START(ee->ee_version);
1051*4882a593Smuzhiyun ath5k_eeprom_init_11a_pcal_freq(ah, offset);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun offset += AR5K_EEPROM_GROUP2_OFFSET;
1054*4882a593Smuzhiyun gen_chan_info = ee->ee_pwr_cal_a;
1055*4882a593Smuzhiyun break;
1056*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11B:
1057*4882a593Smuzhiyun offset = AR5K_EEPROM_GROUPS_START(ee->ee_version);
1058*4882a593Smuzhiyun if (AR5K_EEPROM_HDR_11A(ee->ee_header))
1059*4882a593Smuzhiyun offset += AR5K_EEPROM_GROUP3_OFFSET;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* NB: frequency piers parsed during mode init */
1062*4882a593Smuzhiyun gen_chan_info = ee->ee_pwr_cal_b;
1063*4882a593Smuzhiyun break;
1064*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
1065*4882a593Smuzhiyun offset = AR5K_EEPROM_GROUPS_START(ee->ee_version);
1066*4882a593Smuzhiyun if (AR5K_EEPROM_HDR_11A(ee->ee_header))
1067*4882a593Smuzhiyun offset += AR5K_EEPROM_GROUP4_OFFSET;
1068*4882a593Smuzhiyun else if (AR5K_EEPROM_HDR_11B(ee->ee_header))
1069*4882a593Smuzhiyun offset += AR5K_EEPROM_GROUP2_OFFSET;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* NB: frequency piers parsed during mode init */
1072*4882a593Smuzhiyun gen_chan_info = ee->ee_pwr_cal_g;
1073*4882a593Smuzhiyun break;
1074*4882a593Smuzhiyun default:
1075*4882a593Smuzhiyun return -EINVAL;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun for (i = 0; i < ee->ee_n_piers[mode]; i++) {
1079*4882a593Smuzhiyun chan_pcal_info = &gen_chan_info[i].rf5112_info;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /* Power values in quarter dB
1082*4882a593Smuzhiyun * for the lower xpd gain curve
1083*4882a593Smuzhiyun * (0 dBm -> higher output power) */
1084*4882a593Smuzhiyun for (c = 0; c < AR5K_EEPROM_N_XPD0_POINTS; c++) {
1085*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1086*4882a593Smuzhiyun chan_pcal_info->pwr_x0[c] = (s8) (val & 0xff);
1087*4882a593Smuzhiyun chan_pcal_info->pwr_x0[++c] = (s8) ((val >> 8) & 0xff);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /* PCDAC steps
1091*4882a593Smuzhiyun * corresponding to the above power
1092*4882a593Smuzhiyun * measurements */
1093*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1094*4882a593Smuzhiyun chan_pcal_info->pcdac_x0[1] = (val & 0x1f);
1095*4882a593Smuzhiyun chan_pcal_info->pcdac_x0[2] = ((val >> 5) & 0x1f);
1096*4882a593Smuzhiyun chan_pcal_info->pcdac_x0[3] = ((val >> 10) & 0x1f);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /* Power values in quarter dB
1099*4882a593Smuzhiyun * for the higher xpd gain curve
1100*4882a593Smuzhiyun * (18 dBm -> lower output power) */
1101*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1102*4882a593Smuzhiyun chan_pcal_info->pwr_x3[0] = (s8) (val & 0xff);
1103*4882a593Smuzhiyun chan_pcal_info->pwr_x3[1] = (s8) ((val >> 8) & 0xff);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1106*4882a593Smuzhiyun chan_pcal_info->pwr_x3[2] = (val & 0xff);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* PCDAC steps
1109*4882a593Smuzhiyun * corresponding to the above power
1110*4882a593Smuzhiyun * measurements (fixed) */
1111*4882a593Smuzhiyun chan_pcal_info->pcdac_x3[0] = 20;
1112*4882a593Smuzhiyun chan_pcal_info->pcdac_x3[1] = 35;
1113*4882a593Smuzhiyun chan_pcal_info->pcdac_x3[2] = 63;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (ee->ee_version >= AR5K_EEPROM_VERSION_4_3) {
1116*4882a593Smuzhiyun chan_pcal_info->pcdac_x0[0] = ((val >> 8) & 0x3f);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Last xpd0 power level is also channel maximum */
1119*4882a593Smuzhiyun gen_chan_info[i].max_pwr = chan_pcal_info->pwr_x0[3];
1120*4882a593Smuzhiyun } else {
1121*4882a593Smuzhiyun chan_pcal_info->pcdac_x0[0] = 1;
1122*4882a593Smuzhiyun gen_chan_info[i].max_pwr = (s8) ((val >> 8) & 0xff);
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun return ath5k_eeprom_convert_pcal_info_5112(ah, mode, gen_chan_info);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /*
1132*4882a593Smuzhiyun * Read power calibration for RF2413 chips
1133*4882a593Smuzhiyun *
1134*4882a593Smuzhiyun * For RF2413 we have a Power to PDDAC table (Power Detector)
1135*4882a593Smuzhiyun * instead of a PCDAC and 4 pd gain curves for each calibrated channel.
1136*4882a593Smuzhiyun * Each curve has power on x axis in 0.5 db steps and PDDADC steps on y
1137*4882a593Smuzhiyun * axis and looks like an exponential function like the RF5111 curve.
1138*4882a593Smuzhiyun *
1139*4882a593Smuzhiyun * To recreate the curves we read here the points and interpolate
1140*4882a593Smuzhiyun * later. Note that in most cases only 2 (higher and lower) curves are
1141*4882a593Smuzhiyun * used (like RF5112) but vendors have the opportunity to include all
1142*4882a593Smuzhiyun * 4 curves on eeprom. The final curve (higher power) has an extra
1143*4882a593Smuzhiyun * point for better accuracy like RF5112.
1144*4882a593Smuzhiyun */
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* For RF2413 power calibration data doesn't start on a fixed location and
1147*4882a593Smuzhiyun * if a mode is not supported, its section is missing -not zeroed-.
1148*4882a593Smuzhiyun * So we need to calculate the starting offset for each section by using
1149*4882a593Smuzhiyun * these two functions */
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /* Return the size of each section based on the mode and the number of pd
1152*4882a593Smuzhiyun * gains available (maximum 4). */
1153*4882a593Smuzhiyun static inline unsigned int
ath5k_pdgains_size_2413(struct ath5k_eeprom_info * ee,unsigned int mode)1154*4882a593Smuzhiyun ath5k_pdgains_size_2413(struct ath5k_eeprom_info *ee, unsigned int mode)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun static const unsigned int pdgains_size[] = { 4, 6, 9, 12 };
1157*4882a593Smuzhiyun unsigned int sz;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun sz = pdgains_size[ee->ee_pd_gains[mode] - 1];
1160*4882a593Smuzhiyun sz *= ee->ee_n_piers[mode];
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun return sz;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* Return the starting offset for a section based on the modes supported
1166*4882a593Smuzhiyun * and each section's size. */
1167*4882a593Smuzhiyun static unsigned int
ath5k_cal_data_offset_2413(struct ath5k_eeprom_info * ee,int mode)1168*4882a593Smuzhiyun ath5k_cal_data_offset_2413(struct ath5k_eeprom_info *ee, int mode)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun u32 offset = AR5K_EEPROM_CAL_DATA_START(ee->ee_misc4);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun switch (mode) {
1173*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
1174*4882a593Smuzhiyun if (AR5K_EEPROM_HDR_11B(ee->ee_header))
1175*4882a593Smuzhiyun offset += ath5k_pdgains_size_2413(ee,
1176*4882a593Smuzhiyun AR5K_EEPROM_MODE_11B) +
1177*4882a593Smuzhiyun AR5K_EEPROM_N_2GHZ_CHAN_2413 / 2;
1178*4882a593Smuzhiyun fallthrough;
1179*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11B:
1180*4882a593Smuzhiyun if (AR5K_EEPROM_HDR_11A(ee->ee_header))
1181*4882a593Smuzhiyun offset += ath5k_pdgains_size_2413(ee,
1182*4882a593Smuzhiyun AR5K_EEPROM_MODE_11A) +
1183*4882a593Smuzhiyun AR5K_EEPROM_N_5GHZ_CHAN / 2;
1184*4882a593Smuzhiyun fallthrough;
1185*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11A:
1186*4882a593Smuzhiyun break;
1187*4882a593Smuzhiyun default:
1188*4882a593Smuzhiyun break;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun return offset;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun /* Convert RF2413 specific data to generic raw data
1195*4882a593Smuzhiyun * used by interpolation code */
1196*4882a593Smuzhiyun static int
ath5k_eeprom_convert_pcal_info_2413(struct ath5k_hw * ah,int mode,struct ath5k_chan_pcal_info * chinfo)1197*4882a593Smuzhiyun ath5k_eeprom_convert_pcal_info_2413(struct ath5k_hw *ah, int mode,
1198*4882a593Smuzhiyun struct ath5k_chan_pcal_info *chinfo)
1199*4882a593Smuzhiyun {
1200*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1201*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf2413 *pcinfo;
1202*4882a593Smuzhiyun u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
1203*4882a593Smuzhiyun unsigned int pier, pdg, point;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* Fill raw data for each calibration pier */
1206*4882a593Smuzhiyun for (pier = 0; pier < ee->ee_n_piers[mode]; pier++) {
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun pcinfo = &chinfo[pier].rf2413_info;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /* Allocate pd_curves for this cal pier */
1211*4882a593Smuzhiyun chinfo[pier].pd_curves =
1212*4882a593Smuzhiyun kcalloc(AR5K_EEPROM_N_PD_CURVES,
1213*4882a593Smuzhiyun sizeof(struct ath5k_pdgain_info),
1214*4882a593Smuzhiyun GFP_KERNEL);
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun if (!chinfo[pier].pd_curves)
1217*4882a593Smuzhiyun goto err_out;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* Fill pd_curves */
1220*4882a593Smuzhiyun for (pdg = 0; pdg < ee->ee_pd_gains[mode]; pdg++) {
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun u8 idx = pdgain_idx[pdg];
1223*4882a593Smuzhiyun struct ath5k_pdgain_info *pd =
1224*4882a593Smuzhiyun &chinfo[pier].pd_curves[idx];
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* One more point for the highest power
1227*4882a593Smuzhiyun * curve (lowest gain) */
1228*4882a593Smuzhiyun if (pdg == ee->ee_pd_gains[mode] - 1)
1229*4882a593Smuzhiyun pd->pd_points = AR5K_EEPROM_N_PD_POINTS;
1230*4882a593Smuzhiyun else
1231*4882a593Smuzhiyun pd->pd_points = AR5K_EEPROM_N_PD_POINTS - 1;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* Allocate pd points for this curve */
1234*4882a593Smuzhiyun pd->pd_step = kcalloc(pd->pd_points,
1235*4882a593Smuzhiyun sizeof(u8), GFP_KERNEL);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (!pd->pd_step)
1238*4882a593Smuzhiyun goto err_out;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun pd->pd_pwr = kcalloc(pd->pd_points,
1241*4882a593Smuzhiyun sizeof(s16), GFP_KERNEL);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun if (!pd->pd_pwr)
1244*4882a593Smuzhiyun goto err_out;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun /* Fill raw dataset
1247*4882a593Smuzhiyun * convert all pwr levels to
1248*4882a593Smuzhiyun * quarter dB for RF5112 compatibility */
1249*4882a593Smuzhiyun pd->pd_step[0] = pcinfo->pddac_i[pdg];
1250*4882a593Smuzhiyun pd->pd_pwr[0] = 4 * pcinfo->pwr_i[pdg];
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun for (point = 1; point < pd->pd_points; point++) {
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun pd->pd_pwr[point] = pd->pd_pwr[point - 1] +
1255*4882a593Smuzhiyun 2 * pcinfo->pwr[pdg][point - 1];
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun pd->pd_step[point] = pd->pd_step[point - 1] +
1258*4882a593Smuzhiyun pcinfo->pddac[pdg][point - 1];
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* Highest gain curve -> min power */
1263*4882a593Smuzhiyun if (pdg == 0)
1264*4882a593Smuzhiyun chinfo[pier].min_pwr = pd->pd_pwr[0];
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun /* Lowest gain curve -> max power */
1267*4882a593Smuzhiyun if (pdg == ee->ee_pd_gains[mode] - 1)
1268*4882a593Smuzhiyun chinfo[pier].max_pwr =
1269*4882a593Smuzhiyun pd->pd_pwr[pd->pd_points - 1];
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun return 0;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun err_out:
1276*4882a593Smuzhiyun ath5k_eeprom_free_pcal_info(ah, mode);
1277*4882a593Smuzhiyun return -ENOMEM;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun /* Parse EEPROM data */
1281*4882a593Smuzhiyun static int
ath5k_eeprom_read_pcal_info_2413(struct ath5k_hw * ah,int mode)1282*4882a593Smuzhiyun ath5k_eeprom_read_pcal_info_2413(struct ath5k_hw *ah, int mode)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1285*4882a593Smuzhiyun struct ath5k_chan_pcal_info_rf2413 *pcinfo;
1286*4882a593Smuzhiyun struct ath5k_chan_pcal_info *chinfo;
1287*4882a593Smuzhiyun u8 *pdgain_idx = ee->ee_pdc_to_idx[mode];
1288*4882a593Smuzhiyun u32 offset;
1289*4882a593Smuzhiyun int idx, i;
1290*4882a593Smuzhiyun u16 val;
1291*4882a593Smuzhiyun u8 pd_gains = 0;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /* Count how many curves we have and
1294*4882a593Smuzhiyun * identify them (which one of the 4
1295*4882a593Smuzhiyun * available curves we have on each count).
1296*4882a593Smuzhiyun * Curves are stored from higher to
1297*4882a593Smuzhiyun * lower gain so we go backwards */
1298*4882a593Smuzhiyun for (idx = AR5K_EEPROM_N_PD_CURVES - 1; idx >= 0; idx--) {
1299*4882a593Smuzhiyun /* ee_x_gain[mode] is x gain mask */
1300*4882a593Smuzhiyun if ((ee->ee_x_gain[mode] >> idx) & 0x1)
1301*4882a593Smuzhiyun pdgain_idx[pd_gains++] = idx;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun ee->ee_pd_gains[mode] = pd_gains;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun if (pd_gains == 0)
1307*4882a593Smuzhiyun return -EINVAL;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun offset = ath5k_cal_data_offset_2413(ee, mode);
1310*4882a593Smuzhiyun switch (mode) {
1311*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11A:
1312*4882a593Smuzhiyun if (!AR5K_EEPROM_HDR_11A(ee->ee_header))
1313*4882a593Smuzhiyun return 0;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun ath5k_eeprom_init_11a_pcal_freq(ah, offset);
1316*4882a593Smuzhiyun offset += AR5K_EEPROM_N_5GHZ_CHAN / 2;
1317*4882a593Smuzhiyun chinfo = ee->ee_pwr_cal_a;
1318*4882a593Smuzhiyun break;
1319*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11B:
1320*4882a593Smuzhiyun if (!AR5K_EEPROM_HDR_11B(ee->ee_header))
1321*4882a593Smuzhiyun return 0;
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun ath5k_eeprom_init_11bg_2413(ah, mode, offset);
1324*4882a593Smuzhiyun offset += AR5K_EEPROM_N_2GHZ_CHAN_2413 / 2;
1325*4882a593Smuzhiyun chinfo = ee->ee_pwr_cal_b;
1326*4882a593Smuzhiyun break;
1327*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
1328*4882a593Smuzhiyun if (!AR5K_EEPROM_HDR_11G(ee->ee_header))
1329*4882a593Smuzhiyun return 0;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun ath5k_eeprom_init_11bg_2413(ah, mode, offset);
1332*4882a593Smuzhiyun offset += AR5K_EEPROM_N_2GHZ_CHAN_2413 / 2;
1333*4882a593Smuzhiyun chinfo = ee->ee_pwr_cal_g;
1334*4882a593Smuzhiyun break;
1335*4882a593Smuzhiyun default:
1336*4882a593Smuzhiyun return -EINVAL;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun for (i = 0; i < ee->ee_n_piers[mode]; i++) {
1340*4882a593Smuzhiyun pcinfo = &chinfo[i].rf2413_info;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun /*
1343*4882a593Smuzhiyun * Read pwr_i, pddac_i and the first
1344*4882a593Smuzhiyun * 2 pd points (pwr, pddac)
1345*4882a593Smuzhiyun */
1346*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1347*4882a593Smuzhiyun pcinfo->pwr_i[0] = val & 0x1f;
1348*4882a593Smuzhiyun pcinfo->pddac_i[0] = (val >> 5) & 0x7f;
1349*4882a593Smuzhiyun pcinfo->pwr[0][0] = (val >> 12) & 0xf;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1352*4882a593Smuzhiyun pcinfo->pddac[0][0] = val & 0x3f;
1353*4882a593Smuzhiyun pcinfo->pwr[0][1] = (val >> 6) & 0xf;
1354*4882a593Smuzhiyun pcinfo->pddac[0][1] = (val >> 10) & 0x3f;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1357*4882a593Smuzhiyun pcinfo->pwr[0][2] = val & 0xf;
1358*4882a593Smuzhiyun pcinfo->pddac[0][2] = (val >> 4) & 0x3f;
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun pcinfo->pwr[0][3] = 0;
1361*4882a593Smuzhiyun pcinfo->pddac[0][3] = 0;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun if (pd_gains > 1) {
1364*4882a593Smuzhiyun /*
1365*4882a593Smuzhiyun * Pd gain 0 is not the last pd gain
1366*4882a593Smuzhiyun * so it only has 2 pd points.
1367*4882a593Smuzhiyun * Continue with pd gain 1.
1368*4882a593Smuzhiyun */
1369*4882a593Smuzhiyun pcinfo->pwr_i[1] = (val >> 10) & 0x1f;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun pcinfo->pddac_i[1] = (val >> 15) & 0x1;
1372*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1373*4882a593Smuzhiyun pcinfo->pddac_i[1] |= (val & 0x3F) << 1;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun pcinfo->pwr[1][0] = (val >> 6) & 0xf;
1376*4882a593Smuzhiyun pcinfo->pddac[1][0] = (val >> 10) & 0x3f;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1379*4882a593Smuzhiyun pcinfo->pwr[1][1] = val & 0xf;
1380*4882a593Smuzhiyun pcinfo->pddac[1][1] = (val >> 4) & 0x3f;
1381*4882a593Smuzhiyun pcinfo->pwr[1][2] = (val >> 10) & 0xf;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun pcinfo->pddac[1][2] = (val >> 14) & 0x3;
1384*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1385*4882a593Smuzhiyun pcinfo->pddac[1][2] |= (val & 0xF) << 2;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun pcinfo->pwr[1][3] = 0;
1388*4882a593Smuzhiyun pcinfo->pddac[1][3] = 0;
1389*4882a593Smuzhiyun } else if (pd_gains == 1) {
1390*4882a593Smuzhiyun /*
1391*4882a593Smuzhiyun * Pd gain 0 is the last one so
1392*4882a593Smuzhiyun * read the extra point.
1393*4882a593Smuzhiyun */
1394*4882a593Smuzhiyun pcinfo->pwr[0][3] = (val >> 10) & 0xf;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun pcinfo->pddac[0][3] = (val >> 14) & 0x3;
1397*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1398*4882a593Smuzhiyun pcinfo->pddac[0][3] |= (val & 0xF) << 2;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun /*
1402*4882a593Smuzhiyun * Proceed with the other pd_gains
1403*4882a593Smuzhiyun * as above.
1404*4882a593Smuzhiyun */
1405*4882a593Smuzhiyun if (pd_gains > 2) {
1406*4882a593Smuzhiyun pcinfo->pwr_i[2] = (val >> 4) & 0x1f;
1407*4882a593Smuzhiyun pcinfo->pddac_i[2] = (val >> 9) & 0x7f;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1410*4882a593Smuzhiyun pcinfo->pwr[2][0] = (val >> 0) & 0xf;
1411*4882a593Smuzhiyun pcinfo->pddac[2][0] = (val >> 4) & 0x3f;
1412*4882a593Smuzhiyun pcinfo->pwr[2][1] = (val >> 10) & 0xf;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun pcinfo->pddac[2][1] = (val >> 14) & 0x3;
1415*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1416*4882a593Smuzhiyun pcinfo->pddac[2][1] |= (val & 0xF) << 2;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun pcinfo->pwr[2][2] = (val >> 4) & 0xf;
1419*4882a593Smuzhiyun pcinfo->pddac[2][2] = (val >> 8) & 0x3f;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun pcinfo->pwr[2][3] = 0;
1422*4882a593Smuzhiyun pcinfo->pddac[2][3] = 0;
1423*4882a593Smuzhiyun } else if (pd_gains == 2) {
1424*4882a593Smuzhiyun pcinfo->pwr[1][3] = (val >> 4) & 0xf;
1425*4882a593Smuzhiyun pcinfo->pddac[1][3] = (val >> 8) & 0x3f;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (pd_gains > 3) {
1429*4882a593Smuzhiyun pcinfo->pwr_i[3] = (val >> 14) & 0x3;
1430*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1431*4882a593Smuzhiyun pcinfo->pwr_i[3] |= ((val >> 0) & 0x7) << 2;
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun pcinfo->pddac_i[3] = (val >> 3) & 0x7f;
1434*4882a593Smuzhiyun pcinfo->pwr[3][0] = (val >> 10) & 0xf;
1435*4882a593Smuzhiyun pcinfo->pddac[3][0] = (val >> 14) & 0x3;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1438*4882a593Smuzhiyun pcinfo->pddac[3][0] |= (val & 0xF) << 2;
1439*4882a593Smuzhiyun pcinfo->pwr[3][1] = (val >> 4) & 0xf;
1440*4882a593Smuzhiyun pcinfo->pddac[3][1] = (val >> 8) & 0x3f;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun pcinfo->pwr[3][2] = (val >> 14) & 0x3;
1443*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1444*4882a593Smuzhiyun pcinfo->pwr[3][2] |= ((val >> 0) & 0x3) << 2;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun pcinfo->pddac[3][2] = (val >> 2) & 0x3f;
1447*4882a593Smuzhiyun pcinfo->pwr[3][3] = (val >> 8) & 0xf;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun pcinfo->pddac[3][3] = (val >> 12) & 0xF;
1450*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1451*4882a593Smuzhiyun pcinfo->pddac[3][3] |= ((val >> 0) & 0x3) << 4;
1452*4882a593Smuzhiyun } else if (pd_gains == 3) {
1453*4882a593Smuzhiyun pcinfo->pwr[2][3] = (val >> 14) & 0x3;
1454*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1455*4882a593Smuzhiyun pcinfo->pwr[2][3] |= ((val >> 0) & 0x3) << 2;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun pcinfo->pddac[2][3] = (val >> 2) & 0x3f;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun return ath5k_eeprom_convert_pcal_info_2413(ah, mode, chinfo);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun /*
1466*4882a593Smuzhiyun * Read per rate target power (this is the maximum tx power
1467*4882a593Smuzhiyun * supported by the card). This info is used when setting
1468*4882a593Smuzhiyun * tx power, no matter the channel.
1469*4882a593Smuzhiyun *
1470*4882a593Smuzhiyun * This also works for v5 EEPROMs.
1471*4882a593Smuzhiyun */
1472*4882a593Smuzhiyun static int
ath5k_eeprom_read_target_rate_pwr_info(struct ath5k_hw * ah,unsigned int mode)1473*4882a593Smuzhiyun ath5k_eeprom_read_target_rate_pwr_info(struct ath5k_hw *ah, unsigned int mode)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1476*4882a593Smuzhiyun struct ath5k_rate_pcal_info *rate_pcal_info;
1477*4882a593Smuzhiyun u8 *rate_target_pwr_num;
1478*4882a593Smuzhiyun u32 offset;
1479*4882a593Smuzhiyun u16 val;
1480*4882a593Smuzhiyun int i;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun offset = AR5K_EEPROM_TARGET_PWRSTART(ee->ee_misc1);
1483*4882a593Smuzhiyun rate_target_pwr_num = &ee->ee_rate_target_pwr_num[mode];
1484*4882a593Smuzhiyun switch (mode) {
1485*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11A:
1486*4882a593Smuzhiyun offset += AR5K_EEPROM_TARGET_PWR_OFF_11A(ee->ee_version);
1487*4882a593Smuzhiyun rate_pcal_info = ee->ee_rate_tpwr_a;
1488*4882a593Smuzhiyun ee->ee_rate_target_pwr_num[mode] = AR5K_EEPROM_N_5GHZ_RATE_CHAN;
1489*4882a593Smuzhiyun break;
1490*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11B:
1491*4882a593Smuzhiyun offset += AR5K_EEPROM_TARGET_PWR_OFF_11B(ee->ee_version);
1492*4882a593Smuzhiyun rate_pcal_info = ee->ee_rate_tpwr_b;
1493*4882a593Smuzhiyun ee->ee_rate_target_pwr_num[mode] = 2; /* 3rd is g mode's 1st */
1494*4882a593Smuzhiyun break;
1495*4882a593Smuzhiyun case AR5K_EEPROM_MODE_11G:
1496*4882a593Smuzhiyun offset += AR5K_EEPROM_TARGET_PWR_OFF_11G(ee->ee_version);
1497*4882a593Smuzhiyun rate_pcal_info = ee->ee_rate_tpwr_g;
1498*4882a593Smuzhiyun ee->ee_rate_target_pwr_num[mode] = AR5K_EEPROM_N_2GHZ_CHAN;
1499*4882a593Smuzhiyun break;
1500*4882a593Smuzhiyun default:
1501*4882a593Smuzhiyun return -EINVAL;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun /* Different freq mask for older eeproms (<= v3.2) */
1505*4882a593Smuzhiyun if (ee->ee_version <= AR5K_EEPROM_VERSION_3_2) {
1506*4882a593Smuzhiyun for (i = 0; i < (*rate_target_pwr_num); i++) {
1507*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1508*4882a593Smuzhiyun rate_pcal_info[i].freq =
1509*4882a593Smuzhiyun ath5k_eeprom_bin2freq(ee, (val >> 9) & 0x7f, mode);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun rate_pcal_info[i].target_power_6to24 = ((val >> 3) & 0x3f);
1512*4882a593Smuzhiyun rate_pcal_info[i].target_power_36 = (val << 3) & 0x3f;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (rate_pcal_info[i].freq == AR5K_EEPROM_CHANNEL_DIS ||
1517*4882a593Smuzhiyun val == 0) {
1518*4882a593Smuzhiyun (*rate_target_pwr_num) = i;
1519*4882a593Smuzhiyun break;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun rate_pcal_info[i].target_power_36 |= ((val >> 13) & 0x7);
1523*4882a593Smuzhiyun rate_pcal_info[i].target_power_48 = ((val >> 7) & 0x3f);
1524*4882a593Smuzhiyun rate_pcal_info[i].target_power_54 = ((val >> 1) & 0x3f);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun } else {
1527*4882a593Smuzhiyun for (i = 0; i < (*rate_target_pwr_num); i++) {
1528*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1529*4882a593Smuzhiyun rate_pcal_info[i].freq =
1530*4882a593Smuzhiyun ath5k_eeprom_bin2freq(ee, (val >> 8) & 0xff, mode);
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun rate_pcal_info[i].target_power_6to24 = ((val >> 2) & 0x3f);
1533*4882a593Smuzhiyun rate_pcal_info[i].target_power_36 = (val << 4) & 0x3f;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun if (rate_pcal_info[i].freq == AR5K_EEPROM_CHANNEL_DIS ||
1538*4882a593Smuzhiyun val == 0) {
1539*4882a593Smuzhiyun (*rate_target_pwr_num) = i;
1540*4882a593Smuzhiyun break;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun rate_pcal_info[i].target_power_36 |= (val >> 12) & 0xf;
1544*4882a593Smuzhiyun rate_pcal_info[i].target_power_48 = ((val >> 6) & 0x3f);
1545*4882a593Smuzhiyun rate_pcal_info[i].target_power_54 = (val & 0x3f);
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun return 0;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /*
1554*4882a593Smuzhiyun * Read per channel calibration info from EEPROM
1555*4882a593Smuzhiyun *
1556*4882a593Smuzhiyun * This info is used to calibrate the baseband power table. Imagine
1557*4882a593Smuzhiyun * that for each channel there is a power curve that's hw specific
1558*4882a593Smuzhiyun * (depends on amplifier etc) and we try to "correct" this curve using
1559*4882a593Smuzhiyun * offsets we pass on to phy chip (baseband -> before amplifier) so that
1560*4882a593Smuzhiyun * it can use accurate power values when setting tx power (takes amplifier's
1561*4882a593Smuzhiyun * performance on each channel into account).
1562*4882a593Smuzhiyun *
1563*4882a593Smuzhiyun * EEPROM provides us with the offsets for some pre-calibrated channels
1564*4882a593Smuzhiyun * and we have to interpolate to create the full table for these channels and
1565*4882a593Smuzhiyun * also the table for any channel.
1566*4882a593Smuzhiyun */
1567*4882a593Smuzhiyun static int
ath5k_eeprom_read_pcal_info(struct ath5k_hw * ah)1568*4882a593Smuzhiyun ath5k_eeprom_read_pcal_info(struct ath5k_hw *ah)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1571*4882a593Smuzhiyun int (*read_pcal)(struct ath5k_hw *hw, int mode);
1572*4882a593Smuzhiyun int mode;
1573*4882a593Smuzhiyun int err;
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun if ((ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0) &&
1576*4882a593Smuzhiyun (AR5K_EEPROM_EEMAP(ee->ee_misc0) == 1))
1577*4882a593Smuzhiyun read_pcal = ath5k_eeprom_read_pcal_info_5112;
1578*4882a593Smuzhiyun else if ((ah->ah_ee_version >= AR5K_EEPROM_VERSION_5_0) &&
1579*4882a593Smuzhiyun (AR5K_EEPROM_EEMAP(ee->ee_misc0) == 2))
1580*4882a593Smuzhiyun read_pcal = ath5k_eeprom_read_pcal_info_2413;
1581*4882a593Smuzhiyun else
1582*4882a593Smuzhiyun read_pcal = ath5k_eeprom_read_pcal_info_5111;
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun for (mode = AR5K_EEPROM_MODE_11A; mode <= AR5K_EEPROM_MODE_11G;
1586*4882a593Smuzhiyun mode++) {
1587*4882a593Smuzhiyun err = read_pcal(ah, mode);
1588*4882a593Smuzhiyun if (err)
1589*4882a593Smuzhiyun return err;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun err = ath5k_eeprom_read_target_rate_pwr_info(ah, mode);
1592*4882a593Smuzhiyun if (err < 0)
1593*4882a593Smuzhiyun return err;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun return 0;
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun /* Read conformance test limits used for regulatory control */
1600*4882a593Smuzhiyun static int
ath5k_eeprom_read_ctl_info(struct ath5k_hw * ah)1601*4882a593Smuzhiyun ath5k_eeprom_read_ctl_info(struct ath5k_hw *ah)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1604*4882a593Smuzhiyun struct ath5k_edge_power *rep;
1605*4882a593Smuzhiyun unsigned int fmask, pmask;
1606*4882a593Smuzhiyun unsigned int ctl_mode;
1607*4882a593Smuzhiyun int i, j;
1608*4882a593Smuzhiyun u32 offset;
1609*4882a593Smuzhiyun u16 val;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun pmask = AR5K_EEPROM_POWER_M;
1612*4882a593Smuzhiyun fmask = AR5K_EEPROM_FREQ_M(ee->ee_version);
1613*4882a593Smuzhiyun offset = AR5K_EEPROM_CTL(ee->ee_version);
1614*4882a593Smuzhiyun ee->ee_ctls = AR5K_EEPROM_N_CTLS(ee->ee_version);
1615*4882a593Smuzhiyun for (i = 0; i < ee->ee_ctls; i += 2) {
1616*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1617*4882a593Smuzhiyun ee->ee_ctl[i] = (val >> 8) & 0xff;
1618*4882a593Smuzhiyun ee->ee_ctl[i + 1] = val & 0xff;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun offset = AR5K_EEPROM_GROUP8_OFFSET;
1622*4882a593Smuzhiyun if (ee->ee_version >= AR5K_EEPROM_VERSION_4_0)
1623*4882a593Smuzhiyun offset += AR5K_EEPROM_TARGET_PWRSTART(ee->ee_misc1) -
1624*4882a593Smuzhiyun AR5K_EEPROM_GROUP5_OFFSET;
1625*4882a593Smuzhiyun else
1626*4882a593Smuzhiyun offset += AR5K_EEPROM_GROUPS_START(ee->ee_version);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun rep = ee->ee_ctl_pwr;
1629*4882a593Smuzhiyun for (i = 0; i < ee->ee_ctls; i++) {
1630*4882a593Smuzhiyun switch (ee->ee_ctl[i] & AR5K_CTL_MODE_M) {
1631*4882a593Smuzhiyun case AR5K_CTL_11A:
1632*4882a593Smuzhiyun case AR5K_CTL_TURBO:
1633*4882a593Smuzhiyun ctl_mode = AR5K_EEPROM_MODE_11A;
1634*4882a593Smuzhiyun break;
1635*4882a593Smuzhiyun default:
1636*4882a593Smuzhiyun ctl_mode = AR5K_EEPROM_MODE_11G;
1637*4882a593Smuzhiyun break;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun if (ee->ee_ctl[i] == 0) {
1640*4882a593Smuzhiyun if (ee->ee_version >= AR5K_EEPROM_VERSION_3_3)
1641*4882a593Smuzhiyun offset += 8;
1642*4882a593Smuzhiyun else
1643*4882a593Smuzhiyun offset += 7;
1644*4882a593Smuzhiyun rep += AR5K_EEPROM_N_EDGES;
1645*4882a593Smuzhiyun continue;
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun if (ee->ee_version >= AR5K_EEPROM_VERSION_3_3) {
1648*4882a593Smuzhiyun for (j = 0; j < AR5K_EEPROM_N_EDGES; j += 2) {
1649*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1650*4882a593Smuzhiyun rep[j].freq = (val >> 8) & fmask;
1651*4882a593Smuzhiyun rep[j + 1].freq = val & fmask;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun for (j = 0; j < AR5K_EEPROM_N_EDGES; j += 2) {
1654*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1655*4882a593Smuzhiyun rep[j].edge = (val >> 8) & pmask;
1656*4882a593Smuzhiyun rep[j].flag = (val >> 14) & 1;
1657*4882a593Smuzhiyun rep[j + 1].edge = val & pmask;
1658*4882a593Smuzhiyun rep[j + 1].flag = (val >> 6) & 1;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun } else {
1661*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1662*4882a593Smuzhiyun rep[0].freq = (val >> 9) & fmask;
1663*4882a593Smuzhiyun rep[1].freq = (val >> 2) & fmask;
1664*4882a593Smuzhiyun rep[2].freq = (val << 5) & fmask;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1667*4882a593Smuzhiyun rep[2].freq |= (val >> 11) & 0x1f;
1668*4882a593Smuzhiyun rep[3].freq = (val >> 4) & fmask;
1669*4882a593Smuzhiyun rep[4].freq = (val << 3) & fmask;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1672*4882a593Smuzhiyun rep[4].freq |= (val >> 13) & 0x7;
1673*4882a593Smuzhiyun rep[5].freq = (val >> 6) & fmask;
1674*4882a593Smuzhiyun rep[6].freq = (val << 1) & fmask;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1677*4882a593Smuzhiyun rep[6].freq |= (val >> 15) & 0x1;
1678*4882a593Smuzhiyun rep[7].freq = (val >> 8) & fmask;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun rep[0].edge = (val >> 2) & pmask;
1681*4882a593Smuzhiyun rep[1].edge = (val << 4) & pmask;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1684*4882a593Smuzhiyun rep[1].edge |= (val >> 12) & 0xf;
1685*4882a593Smuzhiyun rep[2].edge = (val >> 6) & pmask;
1686*4882a593Smuzhiyun rep[3].edge = val & pmask;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1689*4882a593Smuzhiyun rep[4].edge = (val >> 10) & pmask;
1690*4882a593Smuzhiyun rep[5].edge = (val >> 4) & pmask;
1691*4882a593Smuzhiyun rep[6].edge = (val << 2) & pmask;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun AR5K_EEPROM_READ(offset++, val);
1694*4882a593Smuzhiyun rep[6].edge |= (val >> 14) & 0x3;
1695*4882a593Smuzhiyun rep[7].edge = (val >> 8) & pmask;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun for (j = 0; j < AR5K_EEPROM_N_EDGES; j++) {
1698*4882a593Smuzhiyun rep[j].freq = ath5k_eeprom_bin2freq(ee,
1699*4882a593Smuzhiyun rep[j].freq, ctl_mode);
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun rep += AR5K_EEPROM_N_EDGES;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun return 0;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun static int
ath5k_eeprom_read_spur_chans(struct ath5k_hw * ah)1708*4882a593Smuzhiyun ath5k_eeprom_read_spur_chans(struct ath5k_hw *ah)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
1711*4882a593Smuzhiyun u32 offset;
1712*4882a593Smuzhiyun u16 val;
1713*4882a593Smuzhiyun int i;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun offset = AR5K_EEPROM_CTL(ee->ee_version) +
1716*4882a593Smuzhiyun AR5K_EEPROM_N_CTLS(ee->ee_version);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun if (ee->ee_version < AR5K_EEPROM_VERSION_5_3) {
1719*4882a593Smuzhiyun /* No spur info for 5GHz */
1720*4882a593Smuzhiyun ee->ee_spur_chans[0][0] = AR5K_EEPROM_NO_SPUR;
1721*4882a593Smuzhiyun /* 2 channels for 2GHz (2464/2420) */
1722*4882a593Smuzhiyun ee->ee_spur_chans[0][1] = AR5K_EEPROM_5413_SPUR_CHAN_1;
1723*4882a593Smuzhiyun ee->ee_spur_chans[1][1] = AR5K_EEPROM_5413_SPUR_CHAN_2;
1724*4882a593Smuzhiyun ee->ee_spur_chans[2][1] = AR5K_EEPROM_NO_SPUR;
1725*4882a593Smuzhiyun } else if (ee->ee_version >= AR5K_EEPROM_VERSION_5_3) {
1726*4882a593Smuzhiyun for (i = 0; i < AR5K_EEPROM_N_SPUR_CHANS; i++) {
1727*4882a593Smuzhiyun AR5K_EEPROM_READ(offset, val);
1728*4882a593Smuzhiyun ee->ee_spur_chans[i][0] = val;
1729*4882a593Smuzhiyun AR5K_EEPROM_READ(offset + AR5K_EEPROM_N_SPUR_CHANS,
1730*4882a593Smuzhiyun val);
1731*4882a593Smuzhiyun ee->ee_spur_chans[i][1] = val;
1732*4882a593Smuzhiyun offset++;
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun return 0;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun /***********************\
1741*4882a593Smuzhiyun * Init/Detach functions *
1742*4882a593Smuzhiyun \***********************/
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun /*
1745*4882a593Smuzhiyun * Initialize eeprom data structure
1746*4882a593Smuzhiyun */
1747*4882a593Smuzhiyun int
ath5k_eeprom_init(struct ath5k_hw * ah)1748*4882a593Smuzhiyun ath5k_eeprom_init(struct ath5k_hw *ah)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun int err;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun err = ath5k_eeprom_init_header(ah);
1753*4882a593Smuzhiyun if (err < 0)
1754*4882a593Smuzhiyun return err;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun err = ath5k_eeprom_init_modes(ah);
1757*4882a593Smuzhiyun if (err < 0)
1758*4882a593Smuzhiyun return err;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun err = ath5k_eeprom_read_pcal_info(ah);
1761*4882a593Smuzhiyun if (err < 0)
1762*4882a593Smuzhiyun return err;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun err = ath5k_eeprom_read_ctl_info(ah);
1765*4882a593Smuzhiyun if (err < 0)
1766*4882a593Smuzhiyun return err;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun err = ath5k_eeprom_read_spur_chans(ah);
1769*4882a593Smuzhiyun if (err < 0)
1770*4882a593Smuzhiyun return err;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun return 0;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun void
ath5k_eeprom_detach(struct ath5k_hw * ah)1776*4882a593Smuzhiyun ath5k_eeprom_detach(struct ath5k_hw *ah)
1777*4882a593Smuzhiyun {
1778*4882a593Smuzhiyun u8 mode;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun for (mode = AR5K_EEPROM_MODE_11A; mode <= AR5K_EEPROM_MODE_11G; mode++)
1781*4882a593Smuzhiyun ath5k_eeprom_free_pcal_info(ah, mode);
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun int
ath5k_eeprom_mode_from_channel(struct ath5k_hw * ah,struct ieee80211_channel * channel)1785*4882a593Smuzhiyun ath5k_eeprom_mode_from_channel(struct ath5k_hw *ah,
1786*4882a593Smuzhiyun struct ieee80211_channel *channel)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun switch (channel->hw_value) {
1789*4882a593Smuzhiyun case AR5K_MODE_11A:
1790*4882a593Smuzhiyun return AR5K_EEPROM_MODE_11A;
1791*4882a593Smuzhiyun case AR5K_MODE_11G:
1792*4882a593Smuzhiyun return AR5K_EEPROM_MODE_11G;
1793*4882a593Smuzhiyun case AR5K_MODE_11B:
1794*4882a593Smuzhiyun return AR5K_EEPROM_MODE_11B;
1795*4882a593Smuzhiyun default:
1796*4882a593Smuzhiyun ATH5K_WARN(ah, "channel is not A/B/G!");
1797*4882a593Smuzhiyun return AR5K_EEPROM_MODE_11A;
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun }
1800