xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath5k/base.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*-
2*4882a593Smuzhiyun  * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3*4882a593Smuzhiyun  * Copyright (c) 2004-2005 Atheros Communications, Inc.
4*4882a593Smuzhiyun  * Copyright (c) 2006 Devicescape Software, Inc.
5*4882a593Smuzhiyun  * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6*4882a593Smuzhiyun  * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * All rights reserved.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
11*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
12*4882a593Smuzhiyun  * are met:
13*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
14*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer,
15*4882a593Smuzhiyun  *    without modification.
16*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17*4882a593Smuzhiyun  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18*4882a593Smuzhiyun  *    redistribution must be conditioned upon including a substantially
19*4882a593Smuzhiyun  *    similar Disclaimer requirement for further binary redistribution.
20*4882a593Smuzhiyun  * 3. Neither the names of the above-listed copyright holders nor the names
21*4882a593Smuzhiyun  *    of any contributors may be used to endorse or promote products derived
22*4882a593Smuzhiyun  *    from this software without specific prior written permission.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Alternatively, this software may be distributed under the terms of the
25*4882a593Smuzhiyun  * GNU General Public License ("GPL") version 2 as published by the Free
26*4882a593Smuzhiyun  * Software Foundation.
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * NO WARRANTY
29*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30*4882a593Smuzhiyun  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31*4882a593Smuzhiyun  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32*4882a593Smuzhiyun  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33*4882a593Smuzhiyun  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34*4882a593Smuzhiyun  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35*4882a593Smuzhiyun  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36*4882a593Smuzhiyun  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37*4882a593Smuzhiyun  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38*4882a593Smuzhiyun  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39*4882a593Smuzhiyun  * THE POSSIBILITY OF SUCH DAMAGES.
40*4882a593Smuzhiyun  *
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include <linux/module.h>
46*4882a593Smuzhiyun #include <linux/delay.h>
47*4882a593Smuzhiyun #include <linux/dma-mapping.h>
48*4882a593Smuzhiyun #include <linux/hardirq.h>
49*4882a593Smuzhiyun #include <linux/if.h>
50*4882a593Smuzhiyun #include <linux/io.h>
51*4882a593Smuzhiyun #include <linux/netdevice.h>
52*4882a593Smuzhiyun #include <linux/cache.h>
53*4882a593Smuzhiyun #include <linux/ethtool.h>
54*4882a593Smuzhiyun #include <linux/uaccess.h>
55*4882a593Smuzhiyun #include <linux/slab.h>
56*4882a593Smuzhiyun #include <linux/etherdevice.h>
57*4882a593Smuzhiyun #include <linux/nl80211.h>
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #include <net/cfg80211.h>
60*4882a593Smuzhiyun #include <net/ieee80211_radiotap.h>
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #include <asm/unaligned.h>
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #include <net/mac80211.h>
65*4882a593Smuzhiyun #include "base.h"
66*4882a593Smuzhiyun #include "reg.h"
67*4882a593Smuzhiyun #include "debug.h"
68*4882a593Smuzhiyun #include "ani.h"
69*4882a593Smuzhiyun #include "ath5k.h"
70*4882a593Smuzhiyun #include "../regd.h"
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define CREATE_TRACE_POINTS
73*4882a593Smuzhiyun #include "trace.h"
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun bool ath5k_modparam_nohwcrypt;
76*4882a593Smuzhiyun module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, 0444);
77*4882a593Smuzhiyun MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static bool modparam_fastchanswitch;
80*4882a593Smuzhiyun module_param_named(fastchanswitch, modparam_fastchanswitch, bool, 0444);
81*4882a593Smuzhiyun MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static bool ath5k_modparam_no_hw_rfkill_switch;
84*4882a593Smuzhiyun module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
85*4882a593Smuzhiyun 		   bool, 0444);
86*4882a593Smuzhiyun MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Module info */
90*4882a593Smuzhiyun MODULE_AUTHOR("Jiri Slaby");
91*4882a593Smuzhiyun MODULE_AUTHOR("Nick Kossifidis");
92*4882a593Smuzhiyun MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
93*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
94*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static int ath5k_init(struct ieee80211_hw *hw);
97*4882a593Smuzhiyun static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
98*4882a593Smuzhiyun 								bool skip_pcu);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* Known SREVs */
101*4882a593Smuzhiyun static const struct ath5k_srev_name srev_names[] = {
102*4882a593Smuzhiyun #ifdef CONFIG_ATH5K_AHB
103*4882a593Smuzhiyun 	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R2 },
104*4882a593Smuzhiyun 	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R7 },
105*4882a593Smuzhiyun 	{ "2313",	AR5K_VERSION_MAC,	AR5K_SREV_AR2313_R8 },
106*4882a593Smuzhiyun 	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R6 },
107*4882a593Smuzhiyun 	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R7 },
108*4882a593Smuzhiyun 	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R1 },
109*4882a593Smuzhiyun 	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R2 },
110*4882a593Smuzhiyun #else
111*4882a593Smuzhiyun 	{ "5210",	AR5K_VERSION_MAC,	AR5K_SREV_AR5210 },
112*4882a593Smuzhiyun 	{ "5311",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311 },
113*4882a593Smuzhiyun 	{ "5311A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311A },
114*4882a593Smuzhiyun 	{ "5311B",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311B },
115*4882a593Smuzhiyun 	{ "5211",	AR5K_VERSION_MAC,	AR5K_SREV_AR5211 },
116*4882a593Smuzhiyun 	{ "5212",	AR5K_VERSION_MAC,	AR5K_SREV_AR5212 },
117*4882a593Smuzhiyun 	{ "5213",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213 },
118*4882a593Smuzhiyun 	{ "5213A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213A },
119*4882a593Smuzhiyun 	{ "2413",	AR5K_VERSION_MAC,	AR5K_SREV_AR2413 },
120*4882a593Smuzhiyun 	{ "2414",	AR5K_VERSION_MAC,	AR5K_SREV_AR2414 },
121*4882a593Smuzhiyun 	{ "5424",	AR5K_VERSION_MAC,	AR5K_SREV_AR5424 },
122*4882a593Smuzhiyun 	{ "5413",	AR5K_VERSION_MAC,	AR5K_SREV_AR5413 },
123*4882a593Smuzhiyun 	{ "5414",	AR5K_VERSION_MAC,	AR5K_SREV_AR5414 },
124*4882a593Smuzhiyun 	{ "2415",	AR5K_VERSION_MAC,	AR5K_SREV_AR2415 },
125*4882a593Smuzhiyun 	{ "5416",	AR5K_VERSION_MAC,	AR5K_SREV_AR5416 },
126*4882a593Smuzhiyun 	{ "5418",	AR5K_VERSION_MAC,	AR5K_SREV_AR5418 },
127*4882a593Smuzhiyun 	{ "2425",	AR5K_VERSION_MAC,	AR5K_SREV_AR2425 },
128*4882a593Smuzhiyun 	{ "2417",	AR5K_VERSION_MAC,	AR5K_SREV_AR2417 },
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun 	{ "xxxxx",	AR5K_VERSION_MAC,	AR5K_SREV_UNKNOWN },
131*4882a593Smuzhiyun 	{ "5110",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5110 },
132*4882a593Smuzhiyun 	{ "5111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111 },
133*4882a593Smuzhiyun 	{ "5111A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111A },
134*4882a593Smuzhiyun 	{ "2111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2111 },
135*4882a593Smuzhiyun 	{ "5112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112 },
136*4882a593Smuzhiyun 	{ "5112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112A },
137*4882a593Smuzhiyun 	{ "5112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112B },
138*4882a593Smuzhiyun 	{ "2112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112 },
139*4882a593Smuzhiyun 	{ "2112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112A },
140*4882a593Smuzhiyun 	{ "2112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112B },
141*4882a593Smuzhiyun 	{ "2413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2413 },
142*4882a593Smuzhiyun 	{ "5413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5413 },
143*4882a593Smuzhiyun 	{ "5424",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5424 },
144*4882a593Smuzhiyun 	{ "5133",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5133 },
145*4882a593Smuzhiyun #ifdef CONFIG_ATH5K_AHB
146*4882a593Smuzhiyun 	{ "2316",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2316 },
147*4882a593Smuzhiyun 	{ "2317",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2317 },
148*4882a593Smuzhiyun #endif
149*4882a593Smuzhiyun 	{ "xxxxx",	AR5K_VERSION_RAD,	AR5K_SREV_UNKNOWN },
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static const struct ieee80211_rate ath5k_rates[] = {
153*4882a593Smuzhiyun 	{ .bitrate = 10,
154*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_1M, },
155*4882a593Smuzhiyun 	{ .bitrate = 20,
156*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_2M,
157*4882a593Smuzhiyun 	  .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
158*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
159*4882a593Smuzhiyun 	{ .bitrate = 55,
160*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_5_5M,
161*4882a593Smuzhiyun 	  .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
162*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
163*4882a593Smuzhiyun 	{ .bitrate = 110,
164*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_11M,
165*4882a593Smuzhiyun 	  .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
166*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
167*4882a593Smuzhiyun 	{ .bitrate = 60,
168*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_6M,
169*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
170*4882a593Smuzhiyun 		   IEEE80211_RATE_SUPPORTS_10MHZ },
171*4882a593Smuzhiyun 	{ .bitrate = 90,
172*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_9M,
173*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
174*4882a593Smuzhiyun 		   IEEE80211_RATE_SUPPORTS_10MHZ },
175*4882a593Smuzhiyun 	{ .bitrate = 120,
176*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_12M,
177*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
178*4882a593Smuzhiyun 		   IEEE80211_RATE_SUPPORTS_10MHZ },
179*4882a593Smuzhiyun 	{ .bitrate = 180,
180*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_18M,
181*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
182*4882a593Smuzhiyun 		   IEEE80211_RATE_SUPPORTS_10MHZ },
183*4882a593Smuzhiyun 	{ .bitrate = 240,
184*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_24M,
185*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
186*4882a593Smuzhiyun 		   IEEE80211_RATE_SUPPORTS_10MHZ },
187*4882a593Smuzhiyun 	{ .bitrate = 360,
188*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_36M,
189*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
190*4882a593Smuzhiyun 		   IEEE80211_RATE_SUPPORTS_10MHZ },
191*4882a593Smuzhiyun 	{ .bitrate = 480,
192*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_48M,
193*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
194*4882a593Smuzhiyun 		   IEEE80211_RATE_SUPPORTS_10MHZ },
195*4882a593Smuzhiyun 	{ .bitrate = 540,
196*4882a593Smuzhiyun 	  .hw_value = ATH5K_RATE_CODE_54M,
197*4882a593Smuzhiyun 	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
198*4882a593Smuzhiyun 		   IEEE80211_RATE_SUPPORTS_10MHZ },
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
ath5k_extend_tsf(struct ath5k_hw * ah,u32 rstamp)201*4882a593Smuzhiyun static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	u64 tsf = ath5k_hw_get_tsf64(ah);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if ((tsf & 0x7fff) < rstamp)
206*4882a593Smuzhiyun 		tsf -= 0x8000;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return (tsf & ~0x7fff) | rstamp;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun const char *
ath5k_chip_name(enum ath5k_srev_type type,u_int16_t val)212*4882a593Smuzhiyun ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	const char *name = "xxxxx";
215*4882a593Smuzhiyun 	unsigned int i;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
218*4882a593Smuzhiyun 		if (srev_names[i].sr_type != type)
219*4882a593Smuzhiyun 			continue;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		if ((val & 0xf0) == srev_names[i].sr_val)
222*4882a593Smuzhiyun 			name = srev_names[i].sr_name;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		if ((val & 0xff) == srev_names[i].sr_val) {
225*4882a593Smuzhiyun 			name = srev_names[i].sr_name;
226*4882a593Smuzhiyun 			break;
227*4882a593Smuzhiyun 		}
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return name;
231*4882a593Smuzhiyun }
ath5k_ioread32(void * hw_priv,u32 reg_offset)232*4882a593Smuzhiyun static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
235*4882a593Smuzhiyun 	return ath5k_hw_reg_read(ah, reg_offset);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
ath5k_iowrite32(void * hw_priv,u32 val,u32 reg_offset)238*4882a593Smuzhiyun static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
241*4882a593Smuzhiyun 	ath5k_hw_reg_write(ah, val, reg_offset);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static const struct ath_ops ath5k_common_ops = {
245*4882a593Smuzhiyun 	.read = ath5k_ioread32,
246*4882a593Smuzhiyun 	.write = ath5k_iowrite32,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /***********************\
250*4882a593Smuzhiyun * Driver Initialization *
251*4882a593Smuzhiyun \***********************/
252*4882a593Smuzhiyun 
ath5k_reg_notifier(struct wiphy * wiphy,struct regulatory_request * request)253*4882a593Smuzhiyun static void ath5k_reg_notifier(struct wiphy *wiphy,
254*4882a593Smuzhiyun 			       struct regulatory_request *request)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
257*4882a593Smuzhiyun 	struct ath5k_hw *ah = hw->priv;
258*4882a593Smuzhiyun 	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	ath_reg_notifier_apply(wiphy, request, regulatory);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /********************\
264*4882a593Smuzhiyun * Channel/mode setup *
265*4882a593Smuzhiyun \********************/
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun  * Returns true for the channel numbers used.
269*4882a593Smuzhiyun  */
270*4882a593Smuzhiyun #ifdef CONFIG_ATH5K_TEST_CHANNELS
ath5k_is_standard_channel(short chan,enum nl80211_band band)271*4882a593Smuzhiyun static bool ath5k_is_standard_channel(short chan, enum nl80211_band band)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	return true;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #else
ath5k_is_standard_channel(short chan,enum nl80211_band band)277*4882a593Smuzhiyun static bool ath5k_is_standard_channel(short chan, enum nl80211_band band)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	if (band == NL80211_BAND_2GHZ && chan <= 14)
280*4882a593Smuzhiyun 		return true;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return	/* UNII 1,2 */
283*4882a593Smuzhiyun 		(((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
284*4882a593Smuzhiyun 		/* midband */
285*4882a593Smuzhiyun 		((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
286*4882a593Smuzhiyun 		/* UNII-3 */
287*4882a593Smuzhiyun 		((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
288*4882a593Smuzhiyun 		/* 802.11j 5.030-5.080 GHz (20MHz) */
289*4882a593Smuzhiyun 		(chan == 8 || chan == 12 || chan == 16) ||
290*4882a593Smuzhiyun 		/* 802.11j 4.9GHz (20MHz) */
291*4882a593Smuzhiyun 		(chan == 184 || chan == 188 || chan == 192 || chan == 196));
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun #endif
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static unsigned int
ath5k_setup_channels(struct ath5k_hw * ah,struct ieee80211_channel * channels,unsigned int mode,unsigned int max)296*4882a593Smuzhiyun ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
297*4882a593Smuzhiyun 		unsigned int mode, unsigned int max)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	unsigned int count, size, freq, ch;
300*4882a593Smuzhiyun 	enum nl80211_band band;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	switch (mode) {
303*4882a593Smuzhiyun 	case AR5K_MODE_11A:
304*4882a593Smuzhiyun 		/* 1..220, but 2GHz frequencies are filtered by check_channel */
305*4882a593Smuzhiyun 		size = 220;
306*4882a593Smuzhiyun 		band = NL80211_BAND_5GHZ;
307*4882a593Smuzhiyun 		break;
308*4882a593Smuzhiyun 	case AR5K_MODE_11B:
309*4882a593Smuzhiyun 	case AR5K_MODE_11G:
310*4882a593Smuzhiyun 		size = 26;
311*4882a593Smuzhiyun 		band = NL80211_BAND_2GHZ;
312*4882a593Smuzhiyun 		break;
313*4882a593Smuzhiyun 	default:
314*4882a593Smuzhiyun 		ATH5K_WARN(ah, "bad mode, not copying channels\n");
315*4882a593Smuzhiyun 		return 0;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	count = 0;
319*4882a593Smuzhiyun 	for (ch = 1; ch <= size && count < max; ch++) {
320*4882a593Smuzhiyun 		freq = ieee80211_channel_to_frequency(ch, band);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 		if (freq == 0) /* mapping failed - not a standard channel */
323*4882a593Smuzhiyun 			continue;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 		/* Write channel info, needed for ath5k_channel_ok() */
326*4882a593Smuzhiyun 		channels[count].center_freq = freq;
327*4882a593Smuzhiyun 		channels[count].band = band;
328*4882a593Smuzhiyun 		channels[count].hw_value = mode;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		/* Check if channel is supported by the chipset */
331*4882a593Smuzhiyun 		if (!ath5k_channel_ok(ah, &channels[count]))
332*4882a593Smuzhiyun 			continue;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		if (!ath5k_is_standard_channel(ch, band))
335*4882a593Smuzhiyun 			continue;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		count++;
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return count;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static void
ath5k_setup_rate_idx(struct ath5k_hw * ah,struct ieee80211_supported_band * b)344*4882a593Smuzhiyun ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	u8 i;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	for (i = 0; i < AR5K_MAX_RATES; i++)
349*4882a593Smuzhiyun 		ah->rate_idx[b->band][i] = -1;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	for (i = 0; i < b->n_bitrates; i++) {
352*4882a593Smuzhiyun 		ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
353*4882a593Smuzhiyun 		if (b->bitrates[i].hw_value_short)
354*4882a593Smuzhiyun 			ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static int
ath5k_setup_bands(struct ieee80211_hw * hw)359*4882a593Smuzhiyun ath5k_setup_bands(struct ieee80211_hw *hw)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct ath5k_hw *ah = hw->priv;
362*4882a593Smuzhiyun 	struct ieee80211_supported_band *sband;
363*4882a593Smuzhiyun 	int max_c, count_c = 0;
364*4882a593Smuzhiyun 	int i;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < NUM_NL80211_BANDS);
367*4882a593Smuzhiyun 	max_c = ARRAY_SIZE(ah->channels);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* 2GHz band */
370*4882a593Smuzhiyun 	sband = &ah->sbands[NL80211_BAND_2GHZ];
371*4882a593Smuzhiyun 	sband->band = NL80211_BAND_2GHZ;
372*4882a593Smuzhiyun 	sband->bitrates = &ah->rates[NL80211_BAND_2GHZ][0];
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
375*4882a593Smuzhiyun 		/* G mode */
376*4882a593Smuzhiyun 		memcpy(sband->bitrates, &ath5k_rates[0],
377*4882a593Smuzhiyun 		       sizeof(struct ieee80211_rate) * 12);
378*4882a593Smuzhiyun 		sband->n_bitrates = 12;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		sband->channels = ah->channels;
381*4882a593Smuzhiyun 		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
382*4882a593Smuzhiyun 					AR5K_MODE_11G, max_c);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		hw->wiphy->bands[NL80211_BAND_2GHZ] = sband;
385*4882a593Smuzhiyun 		count_c = sband->n_channels;
386*4882a593Smuzhiyun 		max_c -= count_c;
387*4882a593Smuzhiyun 	} else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
388*4882a593Smuzhiyun 		/* B mode */
389*4882a593Smuzhiyun 		memcpy(sband->bitrates, &ath5k_rates[0],
390*4882a593Smuzhiyun 		       sizeof(struct ieee80211_rate) * 4);
391*4882a593Smuzhiyun 		sband->n_bitrates = 4;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		/* 5211 only supports B rates and uses 4bit rate codes
394*4882a593Smuzhiyun 		 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
395*4882a593Smuzhiyun 		 * fix them up here:
396*4882a593Smuzhiyun 		 */
397*4882a593Smuzhiyun 		if (ah->ah_version == AR5K_AR5211) {
398*4882a593Smuzhiyun 			for (i = 0; i < 4; i++) {
399*4882a593Smuzhiyun 				sband->bitrates[i].hw_value =
400*4882a593Smuzhiyun 					sband->bitrates[i].hw_value & 0xF;
401*4882a593Smuzhiyun 				sband->bitrates[i].hw_value_short =
402*4882a593Smuzhiyun 					sband->bitrates[i].hw_value_short & 0xF;
403*4882a593Smuzhiyun 			}
404*4882a593Smuzhiyun 		}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		sband->channels = ah->channels;
407*4882a593Smuzhiyun 		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
408*4882a593Smuzhiyun 					AR5K_MODE_11B, max_c);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 		hw->wiphy->bands[NL80211_BAND_2GHZ] = sband;
411*4882a593Smuzhiyun 		count_c = sband->n_channels;
412*4882a593Smuzhiyun 		max_c -= count_c;
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun 	ath5k_setup_rate_idx(ah, sband);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* 5GHz band, A mode */
417*4882a593Smuzhiyun 	if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
418*4882a593Smuzhiyun 		sband = &ah->sbands[NL80211_BAND_5GHZ];
419*4882a593Smuzhiyun 		sband->band = NL80211_BAND_5GHZ;
420*4882a593Smuzhiyun 		sband->bitrates = &ah->rates[NL80211_BAND_5GHZ][0];
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		memcpy(sband->bitrates, &ath5k_rates[4],
423*4882a593Smuzhiyun 		       sizeof(struct ieee80211_rate) * 8);
424*4882a593Smuzhiyun 		sband->n_bitrates = 8;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		sband->channels = &ah->channels[count_c];
427*4882a593Smuzhiyun 		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
428*4882a593Smuzhiyun 					AR5K_MODE_11A, max_c);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		hw->wiphy->bands[NL80211_BAND_5GHZ] = sband;
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun 	ath5k_setup_rate_idx(ah, sband);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	ath5k_debug_dump_bands(ah);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun  * Set/change channels. We always reset the chip.
441*4882a593Smuzhiyun  * To accomplish this we must first cleanup any pending DMA,
442*4882a593Smuzhiyun  * then restart stuff after a la  ath5k_init.
443*4882a593Smuzhiyun  *
444*4882a593Smuzhiyun  * Called with ah->lock.
445*4882a593Smuzhiyun  */
446*4882a593Smuzhiyun int
ath5k_chan_set(struct ath5k_hw * ah,struct cfg80211_chan_def * chandef)447*4882a593Smuzhiyun ath5k_chan_set(struct ath5k_hw *ah, struct cfg80211_chan_def *chandef)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
450*4882a593Smuzhiyun 		  "channel set, resetting (%u -> %u MHz)\n",
451*4882a593Smuzhiyun 		  ah->curchan->center_freq, chandef->chan->center_freq);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	switch (chandef->width) {
454*4882a593Smuzhiyun 	case NL80211_CHAN_WIDTH_20:
455*4882a593Smuzhiyun 	case NL80211_CHAN_WIDTH_20_NOHT:
456*4882a593Smuzhiyun 		ah->ah_bwmode = AR5K_BWMODE_DEFAULT;
457*4882a593Smuzhiyun 		break;
458*4882a593Smuzhiyun 	case NL80211_CHAN_WIDTH_5:
459*4882a593Smuzhiyun 		ah->ah_bwmode = AR5K_BWMODE_5MHZ;
460*4882a593Smuzhiyun 		break;
461*4882a593Smuzhiyun 	case NL80211_CHAN_WIDTH_10:
462*4882a593Smuzhiyun 		ah->ah_bwmode = AR5K_BWMODE_10MHZ;
463*4882a593Smuzhiyun 		break;
464*4882a593Smuzhiyun 	default:
465*4882a593Smuzhiyun 		WARN_ON(1);
466*4882a593Smuzhiyun 		return -EINVAL;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/*
470*4882a593Smuzhiyun 	 * To switch channels clear any pending DMA operations;
471*4882a593Smuzhiyun 	 * wait long enough for the RX fifo to drain, reset the
472*4882a593Smuzhiyun 	 * hardware at the new frequency, and then re-enable
473*4882a593Smuzhiyun 	 * the relevant bits of the h/w.
474*4882a593Smuzhiyun 	 */
475*4882a593Smuzhiyun 	return ath5k_reset(ah, chandef->chan, true);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
ath5k_vif_iter(void * data,u8 * mac,struct ieee80211_vif * vif)478*4882a593Smuzhiyun void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct ath5k_vif_iter_data *iter_data = data;
481*4882a593Smuzhiyun 	int i;
482*4882a593Smuzhiyun 	struct ath5k_vif *avf = (void *)vif->drv_priv;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	if (iter_data->hw_macaddr)
485*4882a593Smuzhiyun 		for (i = 0; i < ETH_ALEN; i++)
486*4882a593Smuzhiyun 			iter_data->mask[i] &=
487*4882a593Smuzhiyun 				~(iter_data->hw_macaddr[i] ^ mac[i]);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	if (!iter_data->found_active) {
490*4882a593Smuzhiyun 		iter_data->found_active = true;
491*4882a593Smuzhiyun 		memcpy(iter_data->active_mac, mac, ETH_ALEN);
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
495*4882a593Smuzhiyun 		if (ether_addr_equal(iter_data->hw_macaddr, mac))
496*4882a593Smuzhiyun 			iter_data->need_set_hw_addr = false;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	if (!iter_data->any_assoc) {
499*4882a593Smuzhiyun 		if (avf->assoc)
500*4882a593Smuzhiyun 			iter_data->any_assoc = true;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* Calculate combined mode - when APs are active, operate in AP mode.
504*4882a593Smuzhiyun 	 * Otherwise use the mode of the new interface. This can currently
505*4882a593Smuzhiyun 	 * only deal with combinations of APs and STAs. Only one ad-hoc
506*4882a593Smuzhiyun 	 * interfaces is allowed.
507*4882a593Smuzhiyun 	 */
508*4882a593Smuzhiyun 	if (avf->opmode == NL80211_IFTYPE_AP)
509*4882a593Smuzhiyun 		iter_data->opmode = NL80211_IFTYPE_AP;
510*4882a593Smuzhiyun 	else {
511*4882a593Smuzhiyun 		if (avf->opmode == NL80211_IFTYPE_STATION)
512*4882a593Smuzhiyun 			iter_data->n_stas++;
513*4882a593Smuzhiyun 		if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
514*4882a593Smuzhiyun 			iter_data->opmode = avf->opmode;
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun void
ath5k_update_bssid_mask_and_opmode(struct ath5k_hw * ah,struct ieee80211_vif * vif)519*4882a593Smuzhiyun ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
520*4882a593Smuzhiyun 				   struct ieee80211_vif *vif)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
523*4882a593Smuzhiyun 	struct ath5k_vif_iter_data iter_data;
524*4882a593Smuzhiyun 	u32 rfilt;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/*
527*4882a593Smuzhiyun 	 * Use the hardware MAC address as reference, the hardware uses it
528*4882a593Smuzhiyun 	 * together with the BSSID mask when matching addresses.
529*4882a593Smuzhiyun 	 */
530*4882a593Smuzhiyun 	iter_data.hw_macaddr = common->macaddr;
531*4882a593Smuzhiyun 	eth_broadcast_addr(iter_data.mask);
532*4882a593Smuzhiyun 	iter_data.found_active = false;
533*4882a593Smuzhiyun 	iter_data.need_set_hw_addr = true;
534*4882a593Smuzhiyun 	iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
535*4882a593Smuzhiyun 	iter_data.n_stas = 0;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (vif)
538*4882a593Smuzhiyun 		ath5k_vif_iter(&iter_data, vif->addr, vif);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/* Get list of all active MAC addresses */
541*4882a593Smuzhiyun 	ieee80211_iterate_active_interfaces_atomic(
542*4882a593Smuzhiyun 		ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
543*4882a593Smuzhiyun 		ath5k_vif_iter, &iter_data);
544*4882a593Smuzhiyun 	memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	ah->opmode = iter_data.opmode;
547*4882a593Smuzhiyun 	if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
548*4882a593Smuzhiyun 		/* Nothing active, default to station mode */
549*4882a593Smuzhiyun 		ah->opmode = NL80211_IFTYPE_STATION;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	ath5k_hw_set_opmode(ah, ah->opmode);
552*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
553*4882a593Smuzhiyun 		  ah->opmode, ath_opmode_to_string(ah->opmode));
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	if (iter_data.need_set_hw_addr && iter_data.found_active)
556*4882a593Smuzhiyun 		ath5k_hw_set_lladdr(ah, iter_data.active_mac);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	if (ath5k_hw_hasbssidmask(ah))
559*4882a593Smuzhiyun 		ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* Set up RX Filter */
562*4882a593Smuzhiyun 	if (iter_data.n_stas > 1) {
563*4882a593Smuzhiyun 		/* If you have multiple STA interfaces connected to
564*4882a593Smuzhiyun 		 * different APs, ARPs are not received (most of the time?)
565*4882a593Smuzhiyun 		 * Enabling PROMISC appears to fix that problem.
566*4882a593Smuzhiyun 		 */
567*4882a593Smuzhiyun 		ah->filter_flags |= AR5K_RX_FILTER_PROM;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	rfilt = ah->filter_flags;
571*4882a593Smuzhiyun 	ath5k_hw_set_rx_filter(ah, rfilt);
572*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun static inline int
ath5k_hw_to_driver_rix(struct ath5k_hw * ah,int hw_rix)576*4882a593Smuzhiyun ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	int rix;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/* return base rate on errors */
581*4882a593Smuzhiyun 	if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
582*4882a593Smuzhiyun 			"hw_rix out of bounds: %x\n", hw_rix))
583*4882a593Smuzhiyun 		return 0;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	rix = ah->rate_idx[ah->curchan->band][hw_rix];
586*4882a593Smuzhiyun 	if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
587*4882a593Smuzhiyun 		rix = 0;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	return rix;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun /***************\
593*4882a593Smuzhiyun * Buffers setup *
594*4882a593Smuzhiyun \***************/
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun static
ath5k_rx_skb_alloc(struct ath5k_hw * ah,dma_addr_t * skb_addr)597*4882a593Smuzhiyun struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
600*4882a593Smuzhiyun 	struct sk_buff *skb;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	/*
603*4882a593Smuzhiyun 	 * Allocate buffer with headroom_needed space for the
604*4882a593Smuzhiyun 	 * fake physical layer header at the start.
605*4882a593Smuzhiyun 	 */
606*4882a593Smuzhiyun 	skb = ath_rxbuf_alloc(common,
607*4882a593Smuzhiyun 			      common->rx_bufsize,
608*4882a593Smuzhiyun 			      GFP_ATOMIC);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (!skb) {
611*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
612*4882a593Smuzhiyun 				common->rx_bufsize);
613*4882a593Smuzhiyun 		return NULL;
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	*skb_addr = dma_map_single(ah->dev,
617*4882a593Smuzhiyun 				   skb->data, common->rx_bufsize,
618*4882a593Smuzhiyun 				   DMA_FROM_DEVICE);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
621*4882a593Smuzhiyun 		ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
622*4882a593Smuzhiyun 		dev_kfree_skb(skb);
623*4882a593Smuzhiyun 		return NULL;
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 	return skb;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun static int
ath5k_rxbuf_setup(struct ath5k_hw * ah,struct ath5k_buf * bf)629*4882a593Smuzhiyun ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	struct sk_buff *skb = bf->skb;
632*4882a593Smuzhiyun 	struct ath5k_desc *ds;
633*4882a593Smuzhiyun 	int ret;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (!skb) {
636*4882a593Smuzhiyun 		skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
637*4882a593Smuzhiyun 		if (!skb)
638*4882a593Smuzhiyun 			return -ENOMEM;
639*4882a593Smuzhiyun 		bf->skb = skb;
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/*
643*4882a593Smuzhiyun 	 * Setup descriptors.  For receive we always terminate
644*4882a593Smuzhiyun 	 * the descriptor list with a self-linked entry so we'll
645*4882a593Smuzhiyun 	 * not get overrun under high load (as can happen with a
646*4882a593Smuzhiyun 	 * 5212 when ANI processing enables PHY error frames).
647*4882a593Smuzhiyun 	 *
648*4882a593Smuzhiyun 	 * To ensure the last descriptor is self-linked we create
649*4882a593Smuzhiyun 	 * each descriptor as self-linked and add it to the end.  As
650*4882a593Smuzhiyun 	 * each additional descriptor is added the previous self-linked
651*4882a593Smuzhiyun 	 * entry is "fixed" naturally.  This should be safe even
652*4882a593Smuzhiyun 	 * if DMA is happening.  When processing RX interrupts we
653*4882a593Smuzhiyun 	 * never remove/process the last, self-linked, entry on the
654*4882a593Smuzhiyun 	 * descriptor list.  This ensures the hardware always has
655*4882a593Smuzhiyun 	 * someplace to write a new frame.
656*4882a593Smuzhiyun 	 */
657*4882a593Smuzhiyun 	ds = bf->desc;
658*4882a593Smuzhiyun 	ds->ds_link = bf->daddr;	/* link to self */
659*4882a593Smuzhiyun 	ds->ds_data = bf->skbaddr;
660*4882a593Smuzhiyun 	ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
661*4882a593Smuzhiyun 	if (ret) {
662*4882a593Smuzhiyun 		ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
663*4882a593Smuzhiyun 		return ret;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (ah->rxlink != NULL)
667*4882a593Smuzhiyun 		*ah->rxlink = bf->daddr;
668*4882a593Smuzhiyun 	ah->rxlink = &ds->ds_link;
669*4882a593Smuzhiyun 	return 0;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
get_hw_packet_type(struct sk_buff * skb)672*4882a593Smuzhiyun static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr;
675*4882a593Smuzhiyun 	enum ath5k_pkt_type htype;
676*4882a593Smuzhiyun 	__le16 fc;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	hdr = (struct ieee80211_hdr *)skb->data;
679*4882a593Smuzhiyun 	fc = hdr->frame_control;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (ieee80211_is_beacon(fc))
682*4882a593Smuzhiyun 		htype = AR5K_PKT_TYPE_BEACON;
683*4882a593Smuzhiyun 	else if (ieee80211_is_probe_resp(fc))
684*4882a593Smuzhiyun 		htype = AR5K_PKT_TYPE_PROBE_RESP;
685*4882a593Smuzhiyun 	else if (ieee80211_is_atim(fc))
686*4882a593Smuzhiyun 		htype = AR5K_PKT_TYPE_ATIM;
687*4882a593Smuzhiyun 	else if (ieee80211_is_pspoll(fc))
688*4882a593Smuzhiyun 		htype = AR5K_PKT_TYPE_PSPOLL;
689*4882a593Smuzhiyun 	else
690*4882a593Smuzhiyun 		htype = AR5K_PKT_TYPE_NORMAL;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	return htype;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun static struct ieee80211_rate *
ath5k_get_rate(const struct ieee80211_hw * hw,const struct ieee80211_tx_info * info,struct ath5k_buf * bf,int idx)696*4882a593Smuzhiyun ath5k_get_rate(const struct ieee80211_hw *hw,
697*4882a593Smuzhiyun 	       const struct ieee80211_tx_info *info,
698*4882a593Smuzhiyun 	       struct ath5k_buf *bf, int idx)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	/*
701*4882a593Smuzhiyun 	* convert a ieee80211_tx_rate RC-table entry to
702*4882a593Smuzhiyun 	* the respective ieee80211_rate struct
703*4882a593Smuzhiyun 	*/
704*4882a593Smuzhiyun 	if (bf->rates[idx].idx < 0) {
705*4882a593Smuzhiyun 		return NULL;
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return &hw->wiphy->bands[info->band]->bitrates[ bf->rates[idx].idx ];
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun static u16
ath5k_get_rate_hw_value(const struct ieee80211_hw * hw,const struct ieee80211_tx_info * info,struct ath5k_buf * bf,int idx)712*4882a593Smuzhiyun ath5k_get_rate_hw_value(const struct ieee80211_hw *hw,
713*4882a593Smuzhiyun 			const struct ieee80211_tx_info *info,
714*4882a593Smuzhiyun 			struct ath5k_buf *bf, int idx)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct ieee80211_rate *rate;
717*4882a593Smuzhiyun 	u16 hw_rate;
718*4882a593Smuzhiyun 	u8 rc_flags;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	rate = ath5k_get_rate(hw, info, bf, idx);
721*4882a593Smuzhiyun 	if (!rate)
722*4882a593Smuzhiyun 		return 0;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	rc_flags = bf->rates[idx].flags;
725*4882a593Smuzhiyun 	hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
726*4882a593Smuzhiyun 		   rate->hw_value_short : rate->hw_value;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	return hw_rate;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun static int
ath5k_txbuf_setup(struct ath5k_hw * ah,struct ath5k_buf * bf,struct ath5k_txq * txq,int padsize,struct ieee80211_tx_control * control)732*4882a593Smuzhiyun ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
733*4882a593Smuzhiyun 		  struct ath5k_txq *txq, int padsize,
734*4882a593Smuzhiyun 		  struct ieee80211_tx_control *control)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct ath5k_desc *ds = bf->desc;
737*4882a593Smuzhiyun 	struct sk_buff *skb = bf->skb;
738*4882a593Smuzhiyun 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
739*4882a593Smuzhiyun 	unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
740*4882a593Smuzhiyun 	struct ieee80211_rate *rate;
741*4882a593Smuzhiyun 	unsigned int mrr_rate[3], mrr_tries[3];
742*4882a593Smuzhiyun 	int i, ret;
743*4882a593Smuzhiyun 	u16 hw_rate;
744*4882a593Smuzhiyun 	u16 cts_rate = 0;
745*4882a593Smuzhiyun 	u16 duration = 0;
746*4882a593Smuzhiyun 	u8 rc_flags;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	/* XXX endianness */
751*4882a593Smuzhiyun 	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
752*4882a593Smuzhiyun 			DMA_TO_DEVICE);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	if (dma_mapping_error(ah->dev, bf->skbaddr))
755*4882a593Smuzhiyun 		return -ENOSPC;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	ieee80211_get_tx_rates(info->control.vif, (control) ? control->sta : NULL, skb, bf->rates,
758*4882a593Smuzhiyun 			       ARRAY_SIZE(bf->rates));
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	rate = ath5k_get_rate(ah->hw, info, bf, 0);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	if (!rate) {
763*4882a593Smuzhiyun 		ret = -EINVAL;
764*4882a593Smuzhiyun 		goto err_unmap;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	if (info->flags & IEEE80211_TX_CTL_NO_ACK)
768*4882a593Smuzhiyun 		flags |= AR5K_TXDESC_NOACK;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	rc_flags = bf->rates[0].flags;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	hw_rate = ath5k_get_rate_hw_value(ah->hw, info, bf, 0);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	pktlen = skb->len;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* FIXME: If we are in g mode and rate is a CCK rate
777*4882a593Smuzhiyun 	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
778*4882a593Smuzhiyun 	 * from tx power (value is in dB units already) */
779*4882a593Smuzhiyun 	if (info->control.hw_key) {
780*4882a593Smuzhiyun 		keyidx = info->control.hw_key->hw_key_idx;
781*4882a593Smuzhiyun 		pktlen += info->control.hw_key->icv_len;
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 	if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
784*4882a593Smuzhiyun 		flags |= AR5K_TXDESC_RTSENA;
785*4882a593Smuzhiyun 		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
786*4882a593Smuzhiyun 		duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
787*4882a593Smuzhiyun 			info->control.vif, pktlen, info));
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun 	if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
790*4882a593Smuzhiyun 		flags |= AR5K_TXDESC_CTSENA;
791*4882a593Smuzhiyun 		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
792*4882a593Smuzhiyun 		duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
793*4882a593Smuzhiyun 			info->control.vif, pktlen, info));
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
797*4882a593Smuzhiyun 		ieee80211_get_hdrlen_from_skb(skb), padsize,
798*4882a593Smuzhiyun 		get_hw_packet_type(skb),
799*4882a593Smuzhiyun 		(ah->ah_txpower.txp_requested * 2),
800*4882a593Smuzhiyun 		hw_rate,
801*4882a593Smuzhiyun 		bf->rates[0].count, keyidx, ah->ah_tx_ant, flags,
802*4882a593Smuzhiyun 		cts_rate, duration);
803*4882a593Smuzhiyun 	if (ret)
804*4882a593Smuzhiyun 		goto err_unmap;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	/* Set up MRR descriptor */
807*4882a593Smuzhiyun 	if (ah->ah_capabilities.cap_has_mrr_support) {
808*4882a593Smuzhiyun 		memset(mrr_rate, 0, sizeof(mrr_rate));
809*4882a593Smuzhiyun 		memset(mrr_tries, 0, sizeof(mrr_tries));
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 		for (i = 0; i < 3; i++) {
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 			rate = ath5k_get_rate(ah->hw, info, bf, i);
814*4882a593Smuzhiyun 			if (!rate)
815*4882a593Smuzhiyun 				break;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 			mrr_rate[i] = ath5k_get_rate_hw_value(ah->hw, info, bf, i);
818*4882a593Smuzhiyun 			mrr_tries[i] = bf->rates[i].count;
819*4882a593Smuzhiyun 		}
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 		ath5k_hw_setup_mrr_tx_desc(ah, ds,
822*4882a593Smuzhiyun 			mrr_rate[0], mrr_tries[0],
823*4882a593Smuzhiyun 			mrr_rate[1], mrr_tries[1],
824*4882a593Smuzhiyun 			mrr_rate[2], mrr_tries[2]);
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	ds->ds_link = 0;
828*4882a593Smuzhiyun 	ds->ds_data = bf->skbaddr;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	spin_lock_bh(&txq->lock);
831*4882a593Smuzhiyun 	list_add_tail(&bf->list, &txq->q);
832*4882a593Smuzhiyun 	txq->txq_len++;
833*4882a593Smuzhiyun 	if (txq->link == NULL) /* is this first packet? */
834*4882a593Smuzhiyun 		ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
835*4882a593Smuzhiyun 	else /* no, so only link it */
836*4882a593Smuzhiyun 		*txq->link = bf->daddr;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	txq->link = &ds->ds_link;
839*4882a593Smuzhiyun 	ath5k_hw_start_tx_dma(ah, txq->qnum);
840*4882a593Smuzhiyun 	spin_unlock_bh(&txq->lock);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	return 0;
843*4882a593Smuzhiyun err_unmap:
844*4882a593Smuzhiyun 	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
845*4882a593Smuzhiyun 	return ret;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun /*******************\
849*4882a593Smuzhiyun * Descriptors setup *
850*4882a593Smuzhiyun \*******************/
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun static int
ath5k_desc_alloc(struct ath5k_hw * ah)853*4882a593Smuzhiyun ath5k_desc_alloc(struct ath5k_hw *ah)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun 	struct ath5k_desc *ds;
856*4882a593Smuzhiyun 	struct ath5k_buf *bf;
857*4882a593Smuzhiyun 	dma_addr_t da;
858*4882a593Smuzhiyun 	unsigned int i;
859*4882a593Smuzhiyun 	int ret;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	/* allocate descriptors */
862*4882a593Smuzhiyun 	ah->desc_len = sizeof(struct ath5k_desc) *
863*4882a593Smuzhiyun 			(ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
866*4882a593Smuzhiyun 				&ah->desc_daddr, GFP_KERNEL);
867*4882a593Smuzhiyun 	if (ah->desc == NULL) {
868*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't allocate descriptors\n");
869*4882a593Smuzhiyun 		ret = -ENOMEM;
870*4882a593Smuzhiyun 		goto err;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 	ds = ah->desc;
873*4882a593Smuzhiyun 	da = ah->desc_daddr;
874*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
875*4882a593Smuzhiyun 		ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
878*4882a593Smuzhiyun 			sizeof(struct ath5k_buf), GFP_KERNEL);
879*4882a593Smuzhiyun 	if (bf == NULL) {
880*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't allocate bufptr\n");
881*4882a593Smuzhiyun 		ret = -ENOMEM;
882*4882a593Smuzhiyun 		goto err_free;
883*4882a593Smuzhiyun 	}
884*4882a593Smuzhiyun 	ah->bufptr = bf;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ah->rxbuf);
887*4882a593Smuzhiyun 	for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
888*4882a593Smuzhiyun 		bf->desc = ds;
889*4882a593Smuzhiyun 		bf->daddr = da;
890*4882a593Smuzhiyun 		list_add_tail(&bf->list, &ah->rxbuf);
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ah->txbuf);
894*4882a593Smuzhiyun 	ah->txbuf_len = ATH_TXBUF;
895*4882a593Smuzhiyun 	for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
896*4882a593Smuzhiyun 		bf->desc = ds;
897*4882a593Smuzhiyun 		bf->daddr = da;
898*4882a593Smuzhiyun 		list_add_tail(&bf->list, &ah->txbuf);
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	/* beacon buffers */
902*4882a593Smuzhiyun 	INIT_LIST_HEAD(&ah->bcbuf);
903*4882a593Smuzhiyun 	for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
904*4882a593Smuzhiyun 		bf->desc = ds;
905*4882a593Smuzhiyun 		bf->daddr = da;
906*4882a593Smuzhiyun 		list_add_tail(&bf->list, &ah->bcbuf);
907*4882a593Smuzhiyun 	}
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	return 0;
910*4882a593Smuzhiyun err_free:
911*4882a593Smuzhiyun 	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
912*4882a593Smuzhiyun err:
913*4882a593Smuzhiyun 	ah->desc = NULL;
914*4882a593Smuzhiyun 	return ret;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun void
ath5k_txbuf_free_skb(struct ath5k_hw * ah,struct ath5k_buf * bf)918*4882a593Smuzhiyun ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun 	BUG_ON(!bf);
921*4882a593Smuzhiyun 	if (!bf->skb)
922*4882a593Smuzhiyun 		return;
923*4882a593Smuzhiyun 	dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
924*4882a593Smuzhiyun 			DMA_TO_DEVICE);
925*4882a593Smuzhiyun 	ieee80211_free_txskb(ah->hw, bf->skb);
926*4882a593Smuzhiyun 	bf->skb = NULL;
927*4882a593Smuzhiyun 	bf->skbaddr = 0;
928*4882a593Smuzhiyun 	bf->desc->ds_data = 0;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun void
ath5k_rxbuf_free_skb(struct ath5k_hw * ah,struct ath5k_buf * bf)932*4882a593Smuzhiyun ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	BUG_ON(!bf);
937*4882a593Smuzhiyun 	if (!bf->skb)
938*4882a593Smuzhiyun 		return;
939*4882a593Smuzhiyun 	dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
940*4882a593Smuzhiyun 			DMA_FROM_DEVICE);
941*4882a593Smuzhiyun 	dev_kfree_skb_any(bf->skb);
942*4882a593Smuzhiyun 	bf->skb = NULL;
943*4882a593Smuzhiyun 	bf->skbaddr = 0;
944*4882a593Smuzhiyun 	bf->desc->ds_data = 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static void
ath5k_desc_free(struct ath5k_hw * ah)948*4882a593Smuzhiyun ath5k_desc_free(struct ath5k_hw *ah)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun 	struct ath5k_buf *bf;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	list_for_each_entry(bf, &ah->txbuf, list)
953*4882a593Smuzhiyun 		ath5k_txbuf_free_skb(ah, bf);
954*4882a593Smuzhiyun 	list_for_each_entry(bf, &ah->rxbuf, list)
955*4882a593Smuzhiyun 		ath5k_rxbuf_free_skb(ah, bf);
956*4882a593Smuzhiyun 	list_for_each_entry(bf, &ah->bcbuf, list)
957*4882a593Smuzhiyun 		ath5k_txbuf_free_skb(ah, bf);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	/* Free memory associated with all descriptors */
960*4882a593Smuzhiyun 	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
961*4882a593Smuzhiyun 	ah->desc = NULL;
962*4882a593Smuzhiyun 	ah->desc_daddr = 0;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	kfree(ah->bufptr);
965*4882a593Smuzhiyun 	ah->bufptr = NULL;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun /**************\
970*4882a593Smuzhiyun * Queues setup *
971*4882a593Smuzhiyun \**************/
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun static struct ath5k_txq *
ath5k_txq_setup(struct ath5k_hw * ah,int qtype,int subtype)974*4882a593Smuzhiyun ath5k_txq_setup(struct ath5k_hw *ah,
975*4882a593Smuzhiyun 		int qtype, int subtype)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	struct ath5k_txq *txq;
978*4882a593Smuzhiyun 	struct ath5k_txq_info qi = {
979*4882a593Smuzhiyun 		.tqi_subtype = subtype,
980*4882a593Smuzhiyun 		/* XXX: default values not correct for B and XR channels,
981*4882a593Smuzhiyun 		 * but who cares? */
982*4882a593Smuzhiyun 		.tqi_aifs = AR5K_TUNE_AIFS,
983*4882a593Smuzhiyun 		.tqi_cw_min = AR5K_TUNE_CWMIN,
984*4882a593Smuzhiyun 		.tqi_cw_max = AR5K_TUNE_CWMAX
985*4882a593Smuzhiyun 	};
986*4882a593Smuzhiyun 	int qnum;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	/*
989*4882a593Smuzhiyun 	 * Enable interrupts only for EOL and DESC conditions.
990*4882a593Smuzhiyun 	 * We mark tx descriptors to receive a DESC interrupt
991*4882a593Smuzhiyun 	 * when a tx queue gets deep; otherwise we wait for the
992*4882a593Smuzhiyun 	 * EOL to reap descriptors.  Note that this is done to
993*4882a593Smuzhiyun 	 * reduce interrupt load and this only defers reaping
994*4882a593Smuzhiyun 	 * descriptors, never transmitting frames.  Aside from
995*4882a593Smuzhiyun 	 * reducing interrupts this also permits more concurrency.
996*4882a593Smuzhiyun 	 * The only potential downside is if the tx queue backs
997*4882a593Smuzhiyun 	 * up in which case the top half of the kernel may backup
998*4882a593Smuzhiyun 	 * due to a lack of tx descriptors.
999*4882a593Smuzhiyun 	 */
1000*4882a593Smuzhiyun 	qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1001*4882a593Smuzhiyun 				AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1002*4882a593Smuzhiyun 	qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1003*4882a593Smuzhiyun 	if (qnum < 0) {
1004*4882a593Smuzhiyun 		/*
1005*4882a593Smuzhiyun 		 * NB: don't print a message, this happens
1006*4882a593Smuzhiyun 		 * normally on parts with too few tx queues
1007*4882a593Smuzhiyun 		 */
1008*4882a593Smuzhiyun 		return ERR_PTR(qnum);
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 	txq = &ah->txqs[qnum];
1011*4882a593Smuzhiyun 	if (!txq->setup) {
1012*4882a593Smuzhiyun 		txq->qnum = qnum;
1013*4882a593Smuzhiyun 		txq->link = NULL;
1014*4882a593Smuzhiyun 		INIT_LIST_HEAD(&txq->q);
1015*4882a593Smuzhiyun 		spin_lock_init(&txq->lock);
1016*4882a593Smuzhiyun 		txq->setup = true;
1017*4882a593Smuzhiyun 		txq->txq_len = 0;
1018*4882a593Smuzhiyun 		txq->txq_max = ATH5K_TXQ_LEN_MAX;
1019*4882a593Smuzhiyun 		txq->txq_poll_mark = false;
1020*4882a593Smuzhiyun 		txq->txq_stuck = 0;
1021*4882a593Smuzhiyun 	}
1022*4882a593Smuzhiyun 	return &ah->txqs[qnum];
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun static int
ath5k_beaconq_setup(struct ath5k_hw * ah)1026*4882a593Smuzhiyun ath5k_beaconq_setup(struct ath5k_hw *ah)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	struct ath5k_txq_info qi = {
1029*4882a593Smuzhiyun 		/* XXX: default values not correct for B and XR channels,
1030*4882a593Smuzhiyun 		 * but who cares? */
1031*4882a593Smuzhiyun 		.tqi_aifs = AR5K_TUNE_AIFS,
1032*4882a593Smuzhiyun 		.tqi_cw_min = AR5K_TUNE_CWMIN,
1033*4882a593Smuzhiyun 		.tqi_cw_max = AR5K_TUNE_CWMAX,
1034*4882a593Smuzhiyun 		/* NB: for dynamic turbo, don't enable any other interrupts */
1035*4882a593Smuzhiyun 		.tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1036*4882a593Smuzhiyun 	};
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun static int
ath5k_beaconq_config(struct ath5k_hw * ah)1042*4882a593Smuzhiyun ath5k_beaconq_config(struct ath5k_hw *ah)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun 	struct ath5k_txq_info qi;
1045*4882a593Smuzhiyun 	int ret;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
1048*4882a593Smuzhiyun 	if (ret)
1049*4882a593Smuzhiyun 		goto err;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	if (ah->opmode == NL80211_IFTYPE_AP ||
1052*4882a593Smuzhiyun 	    ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1053*4882a593Smuzhiyun 		/*
1054*4882a593Smuzhiyun 		 * Always burst out beacon and CAB traffic
1055*4882a593Smuzhiyun 		 * (aifs = cwmin = cwmax = 0)
1056*4882a593Smuzhiyun 		 */
1057*4882a593Smuzhiyun 		qi.tqi_aifs = 0;
1058*4882a593Smuzhiyun 		qi.tqi_cw_min = 0;
1059*4882a593Smuzhiyun 		qi.tqi_cw_max = 0;
1060*4882a593Smuzhiyun 	} else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
1061*4882a593Smuzhiyun 		/*
1062*4882a593Smuzhiyun 		 * Adhoc mode; backoff between 0 and (2 * cw_min).
1063*4882a593Smuzhiyun 		 */
1064*4882a593Smuzhiyun 		qi.tqi_aifs = 0;
1065*4882a593Smuzhiyun 		qi.tqi_cw_min = 0;
1066*4882a593Smuzhiyun 		qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
1067*4882a593Smuzhiyun 	}
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1070*4882a593Smuzhiyun 		"beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1071*4882a593Smuzhiyun 		qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
1074*4882a593Smuzhiyun 	if (ret) {
1075*4882a593Smuzhiyun 		ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
1076*4882a593Smuzhiyun 			"hardware queue!\n", __func__);
1077*4882a593Smuzhiyun 		goto err;
1078*4882a593Smuzhiyun 	}
1079*4882a593Smuzhiyun 	ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
1080*4882a593Smuzhiyun 	if (ret)
1081*4882a593Smuzhiyun 		goto err;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	/* reconfigure cabq with ready time to 80% of beacon_interval */
1084*4882a593Smuzhiyun 	ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1085*4882a593Smuzhiyun 	if (ret)
1086*4882a593Smuzhiyun 		goto err;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	qi.tqi_ready_time = (ah->bintval * 80) / 100;
1089*4882a593Smuzhiyun 	ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1090*4882a593Smuzhiyun 	if (ret)
1091*4882a593Smuzhiyun 		goto err;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1094*4882a593Smuzhiyun err:
1095*4882a593Smuzhiyun 	return ret;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun /**
1099*4882a593Smuzhiyun  * ath5k_drain_tx_buffs - Empty tx buffers
1100*4882a593Smuzhiyun  *
1101*4882a593Smuzhiyun  * @ah: The &struct ath5k_hw
1102*4882a593Smuzhiyun  *
1103*4882a593Smuzhiyun  * Empty tx buffers from all queues in preparation
1104*4882a593Smuzhiyun  * of a reset or during shutdown.
1105*4882a593Smuzhiyun  *
1106*4882a593Smuzhiyun  * NB:	this assumes output has been stopped and
1107*4882a593Smuzhiyun  *	we do not need to block ath5k_tx_tasklet
1108*4882a593Smuzhiyun  */
1109*4882a593Smuzhiyun static void
ath5k_drain_tx_buffs(struct ath5k_hw * ah)1110*4882a593Smuzhiyun ath5k_drain_tx_buffs(struct ath5k_hw *ah)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun 	struct ath5k_txq *txq;
1113*4882a593Smuzhiyun 	struct ath5k_buf *bf, *bf0;
1114*4882a593Smuzhiyun 	int i;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
1117*4882a593Smuzhiyun 		if (ah->txqs[i].setup) {
1118*4882a593Smuzhiyun 			txq = &ah->txqs[i];
1119*4882a593Smuzhiyun 			spin_lock_bh(&txq->lock);
1120*4882a593Smuzhiyun 			list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1121*4882a593Smuzhiyun 				ath5k_debug_printtxbuf(ah, bf);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 				ath5k_txbuf_free_skb(ah, bf);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 				spin_lock(&ah->txbuflock);
1126*4882a593Smuzhiyun 				list_move_tail(&bf->list, &ah->txbuf);
1127*4882a593Smuzhiyun 				ah->txbuf_len++;
1128*4882a593Smuzhiyun 				txq->txq_len--;
1129*4882a593Smuzhiyun 				spin_unlock(&ah->txbuflock);
1130*4882a593Smuzhiyun 			}
1131*4882a593Smuzhiyun 			txq->link = NULL;
1132*4882a593Smuzhiyun 			txq->txq_poll_mark = false;
1133*4882a593Smuzhiyun 			spin_unlock_bh(&txq->lock);
1134*4882a593Smuzhiyun 		}
1135*4882a593Smuzhiyun 	}
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun static void
ath5k_txq_release(struct ath5k_hw * ah)1139*4882a593Smuzhiyun ath5k_txq_release(struct ath5k_hw *ah)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	struct ath5k_txq *txq = ah->txqs;
1142*4882a593Smuzhiyun 	unsigned int i;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
1145*4882a593Smuzhiyun 		if (txq->setup) {
1146*4882a593Smuzhiyun 			ath5k_hw_release_tx_queue(ah, txq->qnum);
1147*4882a593Smuzhiyun 			txq->setup = false;
1148*4882a593Smuzhiyun 		}
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun /*************\
1153*4882a593Smuzhiyun * RX Handling *
1154*4882a593Smuzhiyun \*************/
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun /*
1157*4882a593Smuzhiyun  * Enable the receive h/w following a reset.
1158*4882a593Smuzhiyun  */
1159*4882a593Smuzhiyun static int
ath5k_rx_start(struct ath5k_hw * ah)1160*4882a593Smuzhiyun ath5k_rx_start(struct ath5k_hw *ah)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
1163*4882a593Smuzhiyun 	struct ath5k_buf *bf;
1164*4882a593Smuzhiyun 	int ret;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1169*4882a593Smuzhiyun 		  common->cachelsz, common->rx_bufsize);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	spin_lock_bh(&ah->rxbuflock);
1172*4882a593Smuzhiyun 	ah->rxlink = NULL;
1173*4882a593Smuzhiyun 	list_for_each_entry(bf, &ah->rxbuf, list) {
1174*4882a593Smuzhiyun 		ret = ath5k_rxbuf_setup(ah, bf);
1175*4882a593Smuzhiyun 		if (ret != 0) {
1176*4882a593Smuzhiyun 			spin_unlock_bh(&ah->rxbuflock);
1177*4882a593Smuzhiyun 			goto err;
1178*4882a593Smuzhiyun 		}
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 	bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1181*4882a593Smuzhiyun 	ath5k_hw_set_rxdp(ah, bf->daddr);
1182*4882a593Smuzhiyun 	spin_unlock_bh(&ah->rxbuflock);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	ath5k_hw_start_rx_dma(ah);	/* enable recv descriptors */
1185*4882a593Smuzhiyun 	ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
1186*4882a593Smuzhiyun 	ath5k_hw_start_rx_pcu(ah);	/* re-enable PCU/DMA engine */
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	return 0;
1189*4882a593Smuzhiyun err:
1190*4882a593Smuzhiyun 	return ret;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun /*
1194*4882a593Smuzhiyun  * Disable the receive logic on PCU (DRU)
1195*4882a593Smuzhiyun  * In preparation for a shutdown.
1196*4882a593Smuzhiyun  *
1197*4882a593Smuzhiyun  * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1198*4882a593Smuzhiyun  * does.
1199*4882a593Smuzhiyun  */
1200*4882a593Smuzhiyun static void
ath5k_rx_stop(struct ath5k_hw * ah)1201*4882a593Smuzhiyun ath5k_rx_stop(struct ath5k_hw *ah)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	ath5k_hw_set_rx_filter(ah, 0);	/* clear recv filter */
1205*4882a593Smuzhiyun 	ath5k_hw_stop_rx_pcu(ah);	/* disable PCU */
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	ath5k_debug_printrxbuffs(ah);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun static unsigned int
ath5k_rx_decrypted(struct ath5k_hw * ah,struct sk_buff * skb,struct ath5k_rx_status * rs)1211*4882a593Smuzhiyun ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
1212*4882a593Smuzhiyun 		   struct ath5k_rx_status *rs)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
1215*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr = (void *)skb->data;
1216*4882a593Smuzhiyun 	unsigned int keyix, hlen;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1219*4882a593Smuzhiyun 			rs->rs_keyix != AR5K_RXKEYIX_INVALID)
1220*4882a593Smuzhiyun 		return RX_FLAG_DECRYPTED;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	/* Apparently when a default key is used to decrypt the packet
1223*4882a593Smuzhiyun 	   the hw does not set the index used to decrypt.  In such cases
1224*4882a593Smuzhiyun 	   get the index from the packet. */
1225*4882a593Smuzhiyun 	hlen = ieee80211_hdrlen(hdr->frame_control);
1226*4882a593Smuzhiyun 	if (ieee80211_has_protected(hdr->frame_control) &&
1227*4882a593Smuzhiyun 	    !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1228*4882a593Smuzhiyun 	    skb->len >= hlen + 4) {
1229*4882a593Smuzhiyun 		keyix = skb->data[hlen + 3] >> 6;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 		if (test_bit(keyix, common->keymap))
1232*4882a593Smuzhiyun 			return RX_FLAG_DECRYPTED;
1233*4882a593Smuzhiyun 	}
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	return 0;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun static void
ath5k_check_ibss_tsf(struct ath5k_hw * ah,struct sk_buff * skb,struct ieee80211_rx_status * rxs)1240*4882a593Smuzhiyun ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
1241*4882a593Smuzhiyun 		     struct ieee80211_rx_status *rxs)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	u64 tsf, bc_tstamp;
1244*4882a593Smuzhiyun 	u32 hw_tu;
1245*4882a593Smuzhiyun 	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	if (le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS) {
1248*4882a593Smuzhiyun 		/*
1249*4882a593Smuzhiyun 		 * Received an IBSS beacon with the same BSSID. Hardware *must*
1250*4882a593Smuzhiyun 		 * have updated the local TSF. We have to work around various
1251*4882a593Smuzhiyun 		 * hardware bugs, though...
1252*4882a593Smuzhiyun 		 */
1253*4882a593Smuzhiyun 		tsf = ath5k_hw_get_tsf64(ah);
1254*4882a593Smuzhiyun 		bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1255*4882a593Smuzhiyun 		hw_tu = TSF_TO_TU(tsf);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1258*4882a593Smuzhiyun 			"beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
1259*4882a593Smuzhiyun 			(unsigned long long)bc_tstamp,
1260*4882a593Smuzhiyun 			(unsigned long long)rxs->mactime,
1261*4882a593Smuzhiyun 			(unsigned long long)(rxs->mactime - bc_tstamp),
1262*4882a593Smuzhiyun 			(unsigned long long)tsf);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 		/*
1265*4882a593Smuzhiyun 		 * Sometimes the HW will give us a wrong tstamp in the rx
1266*4882a593Smuzhiyun 		 * status, causing the timestamp extension to go wrong.
1267*4882a593Smuzhiyun 		 * (This seems to happen especially with beacon frames bigger
1268*4882a593Smuzhiyun 		 * than 78 byte (incl. FCS))
1269*4882a593Smuzhiyun 		 * But we know that the receive timestamp must be later than the
1270*4882a593Smuzhiyun 		 * timestamp of the beacon since HW must have synced to that.
1271*4882a593Smuzhiyun 		 *
1272*4882a593Smuzhiyun 		 * NOTE: here we assume mactime to be after the frame was
1273*4882a593Smuzhiyun 		 * received, not like mac80211 which defines it at the start.
1274*4882a593Smuzhiyun 		 */
1275*4882a593Smuzhiyun 		if (bc_tstamp > rxs->mactime) {
1276*4882a593Smuzhiyun 			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1277*4882a593Smuzhiyun 				"fixing mactime from %llx to %llx\n",
1278*4882a593Smuzhiyun 				(unsigned long long)rxs->mactime,
1279*4882a593Smuzhiyun 				(unsigned long long)tsf);
1280*4882a593Smuzhiyun 			rxs->mactime = tsf;
1281*4882a593Smuzhiyun 		}
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 		/*
1284*4882a593Smuzhiyun 		 * Local TSF might have moved higher than our beacon timers,
1285*4882a593Smuzhiyun 		 * in that case we have to update them to continue sending
1286*4882a593Smuzhiyun 		 * beacons. This also takes care of synchronizing beacon sending
1287*4882a593Smuzhiyun 		 * times with other stations.
1288*4882a593Smuzhiyun 		 */
1289*4882a593Smuzhiyun 		if (hw_tu >= ah->nexttbtt)
1290*4882a593Smuzhiyun 			ath5k_beacon_update_timers(ah, bc_tstamp);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 		/* Check if the beacon timers are still correct, because a TSF
1293*4882a593Smuzhiyun 		 * update might have created a window between them - for a
1294*4882a593Smuzhiyun 		 * longer description see the comment of this function: */
1295*4882a593Smuzhiyun 		if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
1296*4882a593Smuzhiyun 			ath5k_beacon_update_timers(ah, bc_tstamp);
1297*4882a593Smuzhiyun 			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1298*4882a593Smuzhiyun 				"fixed beacon timers after beacon receive\n");
1299*4882a593Smuzhiyun 		}
1300*4882a593Smuzhiyun 	}
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun /*
1304*4882a593Smuzhiyun  * Compute padding position. skb must contain an IEEE 802.11 frame
1305*4882a593Smuzhiyun  */
ath5k_common_padpos(struct sk_buff * skb)1306*4882a593Smuzhiyun static int ath5k_common_padpos(struct sk_buff *skb)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1309*4882a593Smuzhiyun 	__le16 frame_control = hdr->frame_control;
1310*4882a593Smuzhiyun 	int padpos = 24;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if (ieee80211_has_a4(frame_control))
1313*4882a593Smuzhiyun 		padpos += ETH_ALEN;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	if (ieee80211_is_data_qos(frame_control))
1316*4882a593Smuzhiyun 		padpos += IEEE80211_QOS_CTL_LEN;
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	return padpos;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun /*
1322*4882a593Smuzhiyun  * This function expects an 802.11 frame and returns the number of
1323*4882a593Smuzhiyun  * bytes added, or -1 if we don't have enough header room.
1324*4882a593Smuzhiyun  */
ath5k_add_padding(struct sk_buff * skb)1325*4882a593Smuzhiyun static int ath5k_add_padding(struct sk_buff *skb)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun 	int padpos = ath5k_common_padpos(skb);
1328*4882a593Smuzhiyun 	int padsize = padpos & 3;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	if (padsize && skb->len > padpos) {
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 		if (skb_headroom(skb) < padsize)
1333*4882a593Smuzhiyun 			return -1;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 		skb_push(skb, padsize);
1336*4882a593Smuzhiyun 		memmove(skb->data, skb->data + padsize, padpos);
1337*4882a593Smuzhiyun 		return padsize;
1338*4882a593Smuzhiyun 	}
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	return 0;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun /*
1344*4882a593Smuzhiyun  * The MAC header is padded to have 32-bit boundary if the
1345*4882a593Smuzhiyun  * packet payload is non-zero. The general calculation for
1346*4882a593Smuzhiyun  * padsize would take into account odd header lengths:
1347*4882a593Smuzhiyun  * padsize = 4 - (hdrlen & 3); however, since only
1348*4882a593Smuzhiyun  * even-length headers are used, padding can only be 0 or 2
1349*4882a593Smuzhiyun  * bytes and we can optimize this a bit.  We must not try to
1350*4882a593Smuzhiyun  * remove padding from short control frames that do not have a
1351*4882a593Smuzhiyun  * payload.
1352*4882a593Smuzhiyun  *
1353*4882a593Smuzhiyun  * This function expects an 802.11 frame and returns the number of
1354*4882a593Smuzhiyun  * bytes removed.
1355*4882a593Smuzhiyun  */
ath5k_remove_padding(struct sk_buff * skb)1356*4882a593Smuzhiyun static int ath5k_remove_padding(struct sk_buff *skb)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun 	int padpos = ath5k_common_padpos(skb);
1359*4882a593Smuzhiyun 	int padsize = padpos & 3;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	if (padsize && skb->len >= padpos + padsize) {
1362*4882a593Smuzhiyun 		memmove(skb->data + padsize, skb->data, padpos);
1363*4882a593Smuzhiyun 		skb_pull(skb, padsize);
1364*4882a593Smuzhiyun 		return padsize;
1365*4882a593Smuzhiyun 	}
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	return 0;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun static void
ath5k_receive_frame(struct ath5k_hw * ah,struct sk_buff * skb,struct ath5k_rx_status * rs)1371*4882a593Smuzhiyun ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
1372*4882a593Smuzhiyun 		    struct ath5k_rx_status *rs)
1373*4882a593Smuzhiyun {
1374*4882a593Smuzhiyun 	struct ieee80211_rx_status *rxs;
1375*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	ath5k_remove_padding(skb);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	rxs = IEEE80211_SKB_RXCB(skb);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	rxs->flag = 0;
1382*4882a593Smuzhiyun 	if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1383*4882a593Smuzhiyun 		rxs->flag |= RX_FLAG_MMIC_ERROR;
1384*4882a593Smuzhiyun 	if (unlikely(rs->rs_status & AR5K_RXERR_CRC))
1385*4882a593Smuzhiyun 		rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	/*
1389*4882a593Smuzhiyun 	 * always extend the mac timestamp, since this information is
1390*4882a593Smuzhiyun 	 * also needed for proper IBSS merging.
1391*4882a593Smuzhiyun 	 *
1392*4882a593Smuzhiyun 	 * XXX: it might be too late to do it here, since rs_tstamp is
1393*4882a593Smuzhiyun 	 * 15bit only. that means TSF extension has to be done within
1394*4882a593Smuzhiyun 	 * 32768usec (about 32ms). it might be necessary to move this to
1395*4882a593Smuzhiyun 	 * the interrupt handler, like it is done in madwifi.
1396*4882a593Smuzhiyun 	 */
1397*4882a593Smuzhiyun 	rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
1398*4882a593Smuzhiyun 	rxs->flag |= RX_FLAG_MACTIME_END;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	rxs->freq = ah->curchan->center_freq;
1401*4882a593Smuzhiyun 	rxs->band = ah->curchan->band;
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	rxs->antenna = rs->rs_antenna;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1408*4882a593Smuzhiyun 		ah->stats.antenna_rx[rs->rs_antenna]++;
1409*4882a593Smuzhiyun 	else
1410*4882a593Smuzhiyun 		ah->stats.antenna_rx[0]++; /* invalid */
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
1413*4882a593Smuzhiyun 	rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
1414*4882a593Smuzhiyun 	switch (ah->ah_bwmode) {
1415*4882a593Smuzhiyun 	case AR5K_BWMODE_5MHZ:
1416*4882a593Smuzhiyun 		rxs->bw = RATE_INFO_BW_5;
1417*4882a593Smuzhiyun 		break;
1418*4882a593Smuzhiyun 	case AR5K_BWMODE_10MHZ:
1419*4882a593Smuzhiyun 		rxs->bw = RATE_INFO_BW_10;
1420*4882a593Smuzhiyun 		break;
1421*4882a593Smuzhiyun 	default:
1422*4882a593Smuzhiyun 		break;
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	if (rs->rs_rate ==
1426*4882a593Smuzhiyun 	    ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
1427*4882a593Smuzhiyun 		rxs->enc_flags |= RX_ENC_FLAG_SHORTPRE;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	trace_ath5k_rx(ah, skb);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	if (ath_is_mybeacon(common, (struct ieee80211_hdr *)skb->data)) {
1432*4882a593Smuzhiyun 		ewma_beacon_rssi_add(&ah->ah_beacon_rssi_avg, rs->rs_rssi);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 		/* check beacons in IBSS mode */
1435*4882a593Smuzhiyun 		if (ah->opmode == NL80211_IFTYPE_ADHOC)
1436*4882a593Smuzhiyun 			ath5k_check_ibss_tsf(ah, skb, rxs);
1437*4882a593Smuzhiyun 	}
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	ieee80211_rx(ah->hw, skb);
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1443*4882a593Smuzhiyun  *
1444*4882a593Smuzhiyun  * Check if we want to further process this frame or not. Also update
1445*4882a593Smuzhiyun  * statistics. Return true if we want this frame, false if not.
1446*4882a593Smuzhiyun  */
1447*4882a593Smuzhiyun static bool
ath5k_receive_frame_ok(struct ath5k_hw * ah,struct ath5k_rx_status * rs)1448*4882a593Smuzhiyun ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun 	ah->stats.rx_all_count++;
1451*4882a593Smuzhiyun 	ah->stats.rx_bytes_count += rs->rs_datalen;
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	if (unlikely(rs->rs_status)) {
1454*4882a593Smuzhiyun 		unsigned int filters;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 		if (rs->rs_status & AR5K_RXERR_CRC)
1457*4882a593Smuzhiyun 			ah->stats.rxerr_crc++;
1458*4882a593Smuzhiyun 		if (rs->rs_status & AR5K_RXERR_FIFO)
1459*4882a593Smuzhiyun 			ah->stats.rxerr_fifo++;
1460*4882a593Smuzhiyun 		if (rs->rs_status & AR5K_RXERR_PHY) {
1461*4882a593Smuzhiyun 			ah->stats.rxerr_phy++;
1462*4882a593Smuzhiyun 			if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1463*4882a593Smuzhiyun 				ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 			/*
1466*4882a593Smuzhiyun 			 * Treat packets that underwent a CCK or OFDM reset as having a bad CRC.
1467*4882a593Smuzhiyun 			 * These restarts happen when the radio resynchronizes to a stronger frame
1468*4882a593Smuzhiyun 			 * while receiving a weaker frame. Here we receive the prefix of the weak
1469*4882a593Smuzhiyun 			 * frame. Since these are incomplete packets, mark their CRC as invalid.
1470*4882a593Smuzhiyun 			 */
1471*4882a593Smuzhiyun 			if (rs->rs_phyerr == AR5K_RX_PHY_ERROR_OFDM_RESTART ||
1472*4882a593Smuzhiyun 			    rs->rs_phyerr == AR5K_RX_PHY_ERROR_CCK_RESTART) {
1473*4882a593Smuzhiyun 				rs->rs_status |= AR5K_RXERR_CRC;
1474*4882a593Smuzhiyun 				rs->rs_status &= ~AR5K_RXERR_PHY;
1475*4882a593Smuzhiyun 			} else {
1476*4882a593Smuzhiyun 				return false;
1477*4882a593Smuzhiyun 			}
1478*4882a593Smuzhiyun 		}
1479*4882a593Smuzhiyun 		if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1480*4882a593Smuzhiyun 			/*
1481*4882a593Smuzhiyun 			 * Decrypt error.  If the error occurred
1482*4882a593Smuzhiyun 			 * because there was no hardware key, then
1483*4882a593Smuzhiyun 			 * let the frame through so the upper layers
1484*4882a593Smuzhiyun 			 * can process it.  This is necessary for 5210
1485*4882a593Smuzhiyun 			 * parts which have no way to setup a ``clear''
1486*4882a593Smuzhiyun 			 * key cache entry.
1487*4882a593Smuzhiyun 			 *
1488*4882a593Smuzhiyun 			 * XXX do key cache faulting
1489*4882a593Smuzhiyun 			 */
1490*4882a593Smuzhiyun 			ah->stats.rxerr_decrypt++;
1491*4882a593Smuzhiyun 			if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1492*4882a593Smuzhiyun 			    !(rs->rs_status & AR5K_RXERR_CRC))
1493*4882a593Smuzhiyun 				return true;
1494*4882a593Smuzhiyun 		}
1495*4882a593Smuzhiyun 		if (rs->rs_status & AR5K_RXERR_MIC) {
1496*4882a593Smuzhiyun 			ah->stats.rxerr_mic++;
1497*4882a593Smuzhiyun 			return true;
1498*4882a593Smuzhiyun 		}
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 		/*
1501*4882a593Smuzhiyun 		 * Reject any frames with non-crypto errors, and take into account the
1502*4882a593Smuzhiyun 		 * current FIF_* filters.
1503*4882a593Smuzhiyun 		 */
1504*4882a593Smuzhiyun 		filters = AR5K_RXERR_DECRYPT;
1505*4882a593Smuzhiyun 		if (ah->fif_filter_flags & FIF_FCSFAIL)
1506*4882a593Smuzhiyun 			filters |= AR5K_RXERR_CRC;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 		if (rs->rs_status & ~filters)
1509*4882a593Smuzhiyun 			return false;
1510*4882a593Smuzhiyun 	}
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	if (unlikely(rs->rs_more)) {
1513*4882a593Smuzhiyun 		ah->stats.rxerr_jumbo++;
1514*4882a593Smuzhiyun 		return false;
1515*4882a593Smuzhiyun 	}
1516*4882a593Smuzhiyun 	return true;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun static void
ath5k_set_current_imask(struct ath5k_hw * ah)1520*4882a593Smuzhiyun ath5k_set_current_imask(struct ath5k_hw *ah)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun 	enum ath5k_int imask;
1523*4882a593Smuzhiyun 	unsigned long flags;
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	if (test_bit(ATH_STAT_RESET, ah->status))
1526*4882a593Smuzhiyun 		return;
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	spin_lock_irqsave(&ah->irqlock, flags);
1529*4882a593Smuzhiyun 	imask = ah->imask;
1530*4882a593Smuzhiyun 	if (ah->rx_pending)
1531*4882a593Smuzhiyun 		imask &= ~AR5K_INT_RX_ALL;
1532*4882a593Smuzhiyun 	if (ah->tx_pending)
1533*4882a593Smuzhiyun 		imask &= ~AR5K_INT_TX_ALL;
1534*4882a593Smuzhiyun 	ath5k_hw_set_imr(ah, imask);
1535*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ah->irqlock, flags);
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun static void
ath5k_tasklet_rx(struct tasklet_struct * t)1539*4882a593Smuzhiyun ath5k_tasklet_rx(struct tasklet_struct *t)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun 	struct ath5k_rx_status rs = {};
1542*4882a593Smuzhiyun 	struct sk_buff *skb, *next_skb;
1543*4882a593Smuzhiyun 	dma_addr_t next_skb_addr;
1544*4882a593Smuzhiyun 	struct ath5k_hw *ah = from_tasklet(ah, t, rxtq);
1545*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
1546*4882a593Smuzhiyun 	struct ath5k_buf *bf;
1547*4882a593Smuzhiyun 	struct ath5k_desc *ds;
1548*4882a593Smuzhiyun 	int ret;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	spin_lock(&ah->rxbuflock);
1551*4882a593Smuzhiyun 	if (list_empty(&ah->rxbuf)) {
1552*4882a593Smuzhiyun 		ATH5K_WARN(ah, "empty rx buf pool\n");
1553*4882a593Smuzhiyun 		goto unlock;
1554*4882a593Smuzhiyun 	}
1555*4882a593Smuzhiyun 	do {
1556*4882a593Smuzhiyun 		bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1557*4882a593Smuzhiyun 		BUG_ON(bf->skb == NULL);
1558*4882a593Smuzhiyun 		skb = bf->skb;
1559*4882a593Smuzhiyun 		ds = bf->desc;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 		/* bail if HW is still using self-linked descriptor */
1562*4882a593Smuzhiyun 		if (ath5k_hw_get_rxdp(ah) == bf->daddr)
1563*4882a593Smuzhiyun 			break;
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 		ret = ah->ah_proc_rx_desc(ah, ds, &rs);
1566*4882a593Smuzhiyun 		if (unlikely(ret == -EINPROGRESS))
1567*4882a593Smuzhiyun 			break;
1568*4882a593Smuzhiyun 		else if (unlikely(ret)) {
1569*4882a593Smuzhiyun 			ATH5K_ERR(ah, "error in processing rx descriptor\n");
1570*4882a593Smuzhiyun 			ah->stats.rxerr_proc++;
1571*4882a593Smuzhiyun 			break;
1572*4882a593Smuzhiyun 		}
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 		if (ath5k_receive_frame_ok(ah, &rs)) {
1575*4882a593Smuzhiyun 			next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 			/*
1578*4882a593Smuzhiyun 			 * If we can't replace bf->skb with a new skb under
1579*4882a593Smuzhiyun 			 * memory pressure, just skip this packet
1580*4882a593Smuzhiyun 			 */
1581*4882a593Smuzhiyun 			if (!next_skb)
1582*4882a593Smuzhiyun 				goto next;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 			dma_unmap_single(ah->dev, bf->skbaddr,
1585*4882a593Smuzhiyun 					 common->rx_bufsize,
1586*4882a593Smuzhiyun 					 DMA_FROM_DEVICE);
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 			skb_put(skb, rs.rs_datalen);
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 			ath5k_receive_frame(ah, skb, &rs);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 			bf->skb = next_skb;
1593*4882a593Smuzhiyun 			bf->skbaddr = next_skb_addr;
1594*4882a593Smuzhiyun 		}
1595*4882a593Smuzhiyun next:
1596*4882a593Smuzhiyun 		list_move_tail(&bf->list, &ah->rxbuf);
1597*4882a593Smuzhiyun 	} while (ath5k_rxbuf_setup(ah, bf) == 0);
1598*4882a593Smuzhiyun unlock:
1599*4882a593Smuzhiyun 	spin_unlock(&ah->rxbuflock);
1600*4882a593Smuzhiyun 	ah->rx_pending = false;
1601*4882a593Smuzhiyun 	ath5k_set_current_imask(ah);
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun /*************\
1606*4882a593Smuzhiyun * TX Handling *
1607*4882a593Smuzhiyun \*************/
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun void
ath5k_tx_queue(struct ieee80211_hw * hw,struct sk_buff * skb,struct ath5k_txq * txq,struct ieee80211_tx_control * control)1610*4882a593Smuzhiyun ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1611*4882a593Smuzhiyun 	       struct ath5k_txq *txq, struct ieee80211_tx_control *control)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun 	struct ath5k_hw *ah = hw->priv;
1614*4882a593Smuzhiyun 	struct ath5k_buf *bf;
1615*4882a593Smuzhiyun 	unsigned long flags;
1616*4882a593Smuzhiyun 	int padsize;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	trace_ath5k_tx(ah, skb, txq);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	/*
1621*4882a593Smuzhiyun 	 * The hardware expects the header padded to 4 byte boundaries.
1622*4882a593Smuzhiyun 	 * If this is not the case, we add the padding after the header.
1623*4882a593Smuzhiyun 	 */
1624*4882a593Smuzhiyun 	padsize = ath5k_add_padding(skb);
1625*4882a593Smuzhiyun 	if (padsize < 0) {
1626*4882a593Smuzhiyun 		ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
1627*4882a593Smuzhiyun 			  " headroom to pad");
1628*4882a593Smuzhiyun 		goto drop_packet;
1629*4882a593Smuzhiyun 	}
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	if (txq->txq_len >= txq->txq_max &&
1632*4882a593Smuzhiyun 	    txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
1633*4882a593Smuzhiyun 		ieee80211_stop_queue(hw, txq->qnum);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	spin_lock_irqsave(&ah->txbuflock, flags);
1636*4882a593Smuzhiyun 	if (list_empty(&ah->txbuf)) {
1637*4882a593Smuzhiyun 		ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
1638*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ah->txbuflock, flags);
1639*4882a593Smuzhiyun 		ieee80211_stop_queues(hw);
1640*4882a593Smuzhiyun 		goto drop_packet;
1641*4882a593Smuzhiyun 	}
1642*4882a593Smuzhiyun 	bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
1643*4882a593Smuzhiyun 	list_del(&bf->list);
1644*4882a593Smuzhiyun 	ah->txbuf_len--;
1645*4882a593Smuzhiyun 	if (list_empty(&ah->txbuf))
1646*4882a593Smuzhiyun 		ieee80211_stop_queues(hw);
1647*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ah->txbuflock, flags);
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	bf->skb = skb;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	if (ath5k_txbuf_setup(ah, bf, txq, padsize, control)) {
1652*4882a593Smuzhiyun 		bf->skb = NULL;
1653*4882a593Smuzhiyun 		spin_lock_irqsave(&ah->txbuflock, flags);
1654*4882a593Smuzhiyun 		list_add_tail(&bf->list, &ah->txbuf);
1655*4882a593Smuzhiyun 		ah->txbuf_len++;
1656*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ah->txbuflock, flags);
1657*4882a593Smuzhiyun 		goto drop_packet;
1658*4882a593Smuzhiyun 	}
1659*4882a593Smuzhiyun 	return;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun drop_packet:
1662*4882a593Smuzhiyun 	ieee80211_free_txskb(hw, skb);
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun static void
ath5k_tx_frame_completed(struct ath5k_hw * ah,struct sk_buff * skb,struct ath5k_txq * txq,struct ath5k_tx_status * ts,struct ath5k_buf * bf)1666*4882a593Smuzhiyun ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
1667*4882a593Smuzhiyun 			 struct ath5k_txq *txq, struct ath5k_tx_status *ts,
1668*4882a593Smuzhiyun 			 struct ath5k_buf *bf)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun 	struct ieee80211_tx_info *info;
1671*4882a593Smuzhiyun 	u8 tries[3];
1672*4882a593Smuzhiyun 	int i;
1673*4882a593Smuzhiyun 	int size = 0;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	ah->stats.tx_all_count++;
1676*4882a593Smuzhiyun 	ah->stats.tx_bytes_count += skb->len;
1677*4882a593Smuzhiyun 	info = IEEE80211_SKB_CB(skb);
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	size = min_t(int, sizeof(info->status.rates), sizeof(bf->rates));
1680*4882a593Smuzhiyun 	memcpy(info->status.rates, bf->rates, size);
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	tries[0] = info->status.rates[0].count;
1683*4882a593Smuzhiyun 	tries[1] = info->status.rates[1].count;
1684*4882a593Smuzhiyun 	tries[2] = info->status.rates[2].count;
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	ieee80211_tx_info_clear_status(info);
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	for (i = 0; i < ts->ts_final_idx; i++) {
1689*4882a593Smuzhiyun 		struct ieee80211_tx_rate *r =
1690*4882a593Smuzhiyun 			&info->status.rates[i];
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 		r->count = tries[i];
1693*4882a593Smuzhiyun 	}
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
1696*4882a593Smuzhiyun 	info->status.rates[ts->ts_final_idx + 1].idx = -1;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	if (unlikely(ts->ts_status)) {
1699*4882a593Smuzhiyun 		ah->stats.ack_fail++;
1700*4882a593Smuzhiyun 		if (ts->ts_status & AR5K_TXERR_FILT) {
1701*4882a593Smuzhiyun 			info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1702*4882a593Smuzhiyun 			ah->stats.txerr_filt++;
1703*4882a593Smuzhiyun 		}
1704*4882a593Smuzhiyun 		if (ts->ts_status & AR5K_TXERR_XRETRY)
1705*4882a593Smuzhiyun 			ah->stats.txerr_retry++;
1706*4882a593Smuzhiyun 		if (ts->ts_status & AR5K_TXERR_FIFO)
1707*4882a593Smuzhiyun 			ah->stats.txerr_fifo++;
1708*4882a593Smuzhiyun 	} else {
1709*4882a593Smuzhiyun 		info->flags |= IEEE80211_TX_STAT_ACK;
1710*4882a593Smuzhiyun 		info->status.ack_signal = ts->ts_rssi;
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 		/* count the successful attempt as well */
1713*4882a593Smuzhiyun 		info->status.rates[ts->ts_final_idx].count++;
1714*4882a593Smuzhiyun 	}
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	/*
1717*4882a593Smuzhiyun 	* Remove MAC header padding before giving the frame
1718*4882a593Smuzhiyun 	* back to mac80211.
1719*4882a593Smuzhiyun 	*/
1720*4882a593Smuzhiyun 	ath5k_remove_padding(skb);
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1723*4882a593Smuzhiyun 		ah->stats.antenna_tx[ts->ts_antenna]++;
1724*4882a593Smuzhiyun 	else
1725*4882a593Smuzhiyun 		ah->stats.antenna_tx[0]++; /* invalid */
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	trace_ath5k_tx_complete(ah, skb, txq, ts);
1728*4882a593Smuzhiyun 	ieee80211_tx_status(ah->hw, skb);
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun static void
ath5k_tx_processq(struct ath5k_hw * ah,struct ath5k_txq * txq)1732*4882a593Smuzhiyun ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun 	struct ath5k_tx_status ts = {};
1735*4882a593Smuzhiyun 	struct ath5k_buf *bf, *bf0;
1736*4882a593Smuzhiyun 	struct ath5k_desc *ds;
1737*4882a593Smuzhiyun 	struct sk_buff *skb;
1738*4882a593Smuzhiyun 	int ret;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	spin_lock(&txq->lock);
1741*4882a593Smuzhiyun 	list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 		txq->txq_poll_mark = false;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 		/* skb might already have been processed last time. */
1746*4882a593Smuzhiyun 		if (bf->skb != NULL) {
1747*4882a593Smuzhiyun 			ds = bf->desc;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 			ret = ah->ah_proc_tx_desc(ah, ds, &ts);
1750*4882a593Smuzhiyun 			if (unlikely(ret == -EINPROGRESS))
1751*4882a593Smuzhiyun 				break;
1752*4882a593Smuzhiyun 			else if (unlikely(ret)) {
1753*4882a593Smuzhiyun 				ATH5K_ERR(ah,
1754*4882a593Smuzhiyun 					"error %d while processing "
1755*4882a593Smuzhiyun 					"queue %u\n", ret, txq->qnum);
1756*4882a593Smuzhiyun 				break;
1757*4882a593Smuzhiyun 			}
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 			skb = bf->skb;
1760*4882a593Smuzhiyun 			bf->skb = NULL;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 			dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
1763*4882a593Smuzhiyun 					DMA_TO_DEVICE);
1764*4882a593Smuzhiyun 			ath5k_tx_frame_completed(ah, skb, txq, &ts, bf);
1765*4882a593Smuzhiyun 		}
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 		/*
1768*4882a593Smuzhiyun 		 * It's possible that the hardware can say the buffer is
1769*4882a593Smuzhiyun 		 * completed when it hasn't yet loaded the ds_link from
1770*4882a593Smuzhiyun 		 * host memory and moved on.
1771*4882a593Smuzhiyun 		 * Always keep the last descriptor to avoid HW races...
1772*4882a593Smuzhiyun 		 */
1773*4882a593Smuzhiyun 		if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
1774*4882a593Smuzhiyun 			spin_lock(&ah->txbuflock);
1775*4882a593Smuzhiyun 			list_move_tail(&bf->list, &ah->txbuf);
1776*4882a593Smuzhiyun 			ah->txbuf_len++;
1777*4882a593Smuzhiyun 			txq->txq_len--;
1778*4882a593Smuzhiyun 			spin_unlock(&ah->txbuflock);
1779*4882a593Smuzhiyun 		}
1780*4882a593Smuzhiyun 	}
1781*4882a593Smuzhiyun 	spin_unlock(&txq->lock);
1782*4882a593Smuzhiyun 	if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
1783*4882a593Smuzhiyun 		ieee80211_wake_queue(ah->hw, txq->qnum);
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun static void
ath5k_tasklet_tx(struct tasklet_struct * t)1787*4882a593Smuzhiyun ath5k_tasklet_tx(struct tasklet_struct *t)
1788*4882a593Smuzhiyun {
1789*4882a593Smuzhiyun 	int i;
1790*4882a593Smuzhiyun 	struct ath5k_hw *ah = from_tasklet(ah, t, txtq);
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
1793*4882a593Smuzhiyun 		if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
1794*4882a593Smuzhiyun 			ath5k_tx_processq(ah, &ah->txqs[i]);
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	ah->tx_pending = false;
1797*4882a593Smuzhiyun 	ath5k_set_current_imask(ah);
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun /*****************\
1802*4882a593Smuzhiyun * Beacon handling *
1803*4882a593Smuzhiyun \*****************/
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun /*
1806*4882a593Smuzhiyun  * Setup the beacon frame for transmit.
1807*4882a593Smuzhiyun  */
1808*4882a593Smuzhiyun static int
ath5k_beacon_setup(struct ath5k_hw * ah,struct ath5k_buf * bf)1809*4882a593Smuzhiyun ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
1810*4882a593Smuzhiyun {
1811*4882a593Smuzhiyun 	struct sk_buff *skb = bf->skb;
1812*4882a593Smuzhiyun 	struct	ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1813*4882a593Smuzhiyun 	struct ath5k_desc *ds;
1814*4882a593Smuzhiyun 	int ret = 0;
1815*4882a593Smuzhiyun 	u8 antenna;
1816*4882a593Smuzhiyun 	u32 flags;
1817*4882a593Smuzhiyun 	const int padsize = 0;
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
1820*4882a593Smuzhiyun 			DMA_TO_DEVICE);
1821*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1822*4882a593Smuzhiyun 			"skbaddr %llx\n", skb, skb->data, skb->len,
1823*4882a593Smuzhiyun 			(unsigned long long)bf->skbaddr);
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	if (dma_mapping_error(ah->dev, bf->skbaddr)) {
1826*4882a593Smuzhiyun 		ATH5K_ERR(ah, "beacon DMA mapping failed\n");
1827*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
1828*4882a593Smuzhiyun 		bf->skb = NULL;
1829*4882a593Smuzhiyun 		return -EIO;
1830*4882a593Smuzhiyun 	}
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	ds = bf->desc;
1833*4882a593Smuzhiyun 	antenna = ah->ah_tx_ant;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	flags = AR5K_TXDESC_NOACK;
1836*4882a593Smuzhiyun 	if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
1837*4882a593Smuzhiyun 		ds->ds_link = bf->daddr;	/* self-linked */
1838*4882a593Smuzhiyun 		flags |= AR5K_TXDESC_VEOL;
1839*4882a593Smuzhiyun 	} else
1840*4882a593Smuzhiyun 		ds->ds_link = 0;
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	/*
1843*4882a593Smuzhiyun 	 * If we use multiple antennas on AP and use
1844*4882a593Smuzhiyun 	 * the Sectored AP scenario, switch antenna every
1845*4882a593Smuzhiyun 	 * 4 beacons to make sure everybody hears our AP.
1846*4882a593Smuzhiyun 	 * When a client tries to associate, hw will keep
1847*4882a593Smuzhiyun 	 * track of the tx antenna to be used for this client
1848*4882a593Smuzhiyun 	 * automatically, based on ACKed packets.
1849*4882a593Smuzhiyun 	 *
1850*4882a593Smuzhiyun 	 * Note: AP still listens and transmits RTS on the
1851*4882a593Smuzhiyun 	 * default antenna which is supposed to be an omni.
1852*4882a593Smuzhiyun 	 *
1853*4882a593Smuzhiyun 	 * Note2: On sectored scenarios it's possible to have
1854*4882a593Smuzhiyun 	 * multiple antennas (1 omni -- the default -- and 14
1855*4882a593Smuzhiyun 	 * sectors), so if we choose to actually support this
1856*4882a593Smuzhiyun 	 * mode, we need to allow the user to set how many antennas
1857*4882a593Smuzhiyun 	 * we have and tweak the code below to send beacons
1858*4882a593Smuzhiyun 	 * on all of them.
1859*4882a593Smuzhiyun 	 */
1860*4882a593Smuzhiyun 	if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1861*4882a593Smuzhiyun 		antenna = ah->bsent & 4 ? 2 : 1;
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	/* FIXME: If we are in g mode and rate is a CCK rate
1865*4882a593Smuzhiyun 	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1866*4882a593Smuzhiyun 	 * from tx power (value is in dB units already) */
1867*4882a593Smuzhiyun 	ds->ds_data = bf->skbaddr;
1868*4882a593Smuzhiyun 	ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
1869*4882a593Smuzhiyun 			ieee80211_get_hdrlen_from_skb(skb), padsize,
1870*4882a593Smuzhiyun 			AR5K_PKT_TYPE_BEACON,
1871*4882a593Smuzhiyun 			(ah->ah_txpower.txp_requested * 2),
1872*4882a593Smuzhiyun 			ieee80211_get_tx_rate(ah->hw, info)->hw_value,
1873*4882a593Smuzhiyun 			1, AR5K_TXKEYIX_INVALID,
1874*4882a593Smuzhiyun 			antenna, flags, 0, 0);
1875*4882a593Smuzhiyun 	if (ret)
1876*4882a593Smuzhiyun 		goto err_unmap;
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	return 0;
1879*4882a593Smuzhiyun err_unmap:
1880*4882a593Smuzhiyun 	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
1881*4882a593Smuzhiyun 	return ret;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun /*
1885*4882a593Smuzhiyun  * Updates the beacon that is sent by ath5k_beacon_send.  For adhoc,
1886*4882a593Smuzhiyun  * this is called only once at config_bss time, for AP we do it every
1887*4882a593Smuzhiyun  * SWBA interrupt so that the TIM will reflect buffered frames.
1888*4882a593Smuzhiyun  *
1889*4882a593Smuzhiyun  * Called with the beacon lock.
1890*4882a593Smuzhiyun  */
1891*4882a593Smuzhiyun int
ath5k_beacon_update(struct ieee80211_hw * hw,struct ieee80211_vif * vif)1892*4882a593Smuzhiyun ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun 	int ret;
1895*4882a593Smuzhiyun 	struct ath5k_hw *ah = hw->priv;
1896*4882a593Smuzhiyun 	struct ath5k_vif *avf;
1897*4882a593Smuzhiyun 	struct sk_buff *skb;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	if (WARN_ON(!vif)) {
1900*4882a593Smuzhiyun 		ret = -EINVAL;
1901*4882a593Smuzhiyun 		goto out;
1902*4882a593Smuzhiyun 	}
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	skb = ieee80211_beacon_get(hw, vif);
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	if (!skb) {
1907*4882a593Smuzhiyun 		ret = -ENOMEM;
1908*4882a593Smuzhiyun 		goto out;
1909*4882a593Smuzhiyun 	}
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	avf = (void *)vif->drv_priv;
1912*4882a593Smuzhiyun 	ath5k_txbuf_free_skb(ah, avf->bbuf);
1913*4882a593Smuzhiyun 	avf->bbuf->skb = skb;
1914*4882a593Smuzhiyun 	ret = ath5k_beacon_setup(ah, avf->bbuf);
1915*4882a593Smuzhiyun out:
1916*4882a593Smuzhiyun 	return ret;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun /*
1920*4882a593Smuzhiyun  * Transmit a beacon frame at SWBA.  Dynamic updates to the
1921*4882a593Smuzhiyun  * frame contents are done as needed and the slot time is
1922*4882a593Smuzhiyun  * also adjusted based on current state.
1923*4882a593Smuzhiyun  *
1924*4882a593Smuzhiyun  * This is called from software irq context (beacontq tasklets)
1925*4882a593Smuzhiyun  * or user context from ath5k_beacon_config.
1926*4882a593Smuzhiyun  */
1927*4882a593Smuzhiyun static void
ath5k_beacon_send(struct ath5k_hw * ah)1928*4882a593Smuzhiyun ath5k_beacon_send(struct ath5k_hw *ah)
1929*4882a593Smuzhiyun {
1930*4882a593Smuzhiyun 	struct ieee80211_vif *vif;
1931*4882a593Smuzhiyun 	struct ath5k_vif *avf;
1932*4882a593Smuzhiyun 	struct ath5k_buf *bf;
1933*4882a593Smuzhiyun 	struct sk_buff *skb;
1934*4882a593Smuzhiyun 	int err;
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	/*
1939*4882a593Smuzhiyun 	 * Check if the previous beacon has gone out.  If
1940*4882a593Smuzhiyun 	 * not, don't don't try to post another: skip this
1941*4882a593Smuzhiyun 	 * period and wait for the next.  Missed beacons
1942*4882a593Smuzhiyun 	 * indicate a problem and should not occur.  If we
1943*4882a593Smuzhiyun 	 * miss too many consecutive beacons reset the device.
1944*4882a593Smuzhiyun 	 */
1945*4882a593Smuzhiyun 	if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
1946*4882a593Smuzhiyun 		ah->bmisscount++;
1947*4882a593Smuzhiyun 		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1948*4882a593Smuzhiyun 			"missed %u consecutive beacons\n", ah->bmisscount);
1949*4882a593Smuzhiyun 		if (ah->bmisscount > 10) {	/* NB: 10 is a guess */
1950*4882a593Smuzhiyun 			ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1951*4882a593Smuzhiyun 				"stuck beacon time (%u missed)\n",
1952*4882a593Smuzhiyun 				ah->bmisscount);
1953*4882a593Smuzhiyun 			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
1954*4882a593Smuzhiyun 				  "stuck beacon, resetting\n");
1955*4882a593Smuzhiyun 			ieee80211_queue_work(ah->hw, &ah->reset_work);
1956*4882a593Smuzhiyun 		}
1957*4882a593Smuzhiyun 		return;
1958*4882a593Smuzhiyun 	}
1959*4882a593Smuzhiyun 	if (unlikely(ah->bmisscount != 0)) {
1960*4882a593Smuzhiyun 		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1961*4882a593Smuzhiyun 			"resume beacon xmit after %u misses\n",
1962*4882a593Smuzhiyun 			ah->bmisscount);
1963*4882a593Smuzhiyun 		ah->bmisscount = 0;
1964*4882a593Smuzhiyun 	}
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 	if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs +
1967*4882a593Smuzhiyun 			ah->num_mesh_vifs > 1) ||
1968*4882a593Smuzhiyun 			ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1969*4882a593Smuzhiyun 		u64 tsf = ath5k_hw_get_tsf64(ah);
1970*4882a593Smuzhiyun 		u32 tsftu = TSF_TO_TU(tsf);
1971*4882a593Smuzhiyun 		int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
1972*4882a593Smuzhiyun 		vif = ah->bslot[(slot + 1) % ATH_BCBUF];
1973*4882a593Smuzhiyun 		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1974*4882a593Smuzhiyun 			"tsf %llx tsftu %x intval %u slot %u vif %p\n",
1975*4882a593Smuzhiyun 			(unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
1976*4882a593Smuzhiyun 	} else /* only one interface */
1977*4882a593Smuzhiyun 		vif = ah->bslot[0];
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	if (!vif)
1980*4882a593Smuzhiyun 		return;
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 	avf = (void *)vif->drv_priv;
1983*4882a593Smuzhiyun 	bf = avf->bbuf;
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	/*
1986*4882a593Smuzhiyun 	 * Stop any current dma and put the new frame on the queue.
1987*4882a593Smuzhiyun 	 * This should never fail since we check above that no frames
1988*4882a593Smuzhiyun 	 * are still pending on the queue.
1989*4882a593Smuzhiyun 	 */
1990*4882a593Smuzhiyun 	if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
1991*4882a593Smuzhiyun 		ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
1992*4882a593Smuzhiyun 		/* NB: hw still stops DMA, so proceed */
1993*4882a593Smuzhiyun 	}
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	/* refresh the beacon for AP or MESH mode */
1996*4882a593Smuzhiyun 	if (ah->opmode == NL80211_IFTYPE_AP ||
1997*4882a593Smuzhiyun 	    ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1998*4882a593Smuzhiyun 		err = ath5k_beacon_update(ah->hw, vif);
1999*4882a593Smuzhiyun 		if (err)
2000*4882a593Smuzhiyun 			return;
2001*4882a593Smuzhiyun 	}
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
2004*4882a593Smuzhiyun 		     ah->opmode == NL80211_IFTYPE_MONITOR)) {
2005*4882a593Smuzhiyun 		ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
2006*4882a593Smuzhiyun 		return;
2007*4882a593Smuzhiyun 	}
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun 	trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
2012*4882a593Smuzhiyun 	ath5k_hw_start_tx_dma(ah, ah->bhalq);
2013*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
2014*4882a593Smuzhiyun 		ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	skb = ieee80211_get_buffered_bc(ah->hw, vif);
2017*4882a593Smuzhiyun 	while (skb) {
2018*4882a593Smuzhiyun 		ath5k_tx_queue(ah->hw, skb, ah->cabq, NULL);
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 		if (ah->cabq->txq_len >= ah->cabq->txq_max)
2021*4882a593Smuzhiyun 			break;
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 		skb = ieee80211_get_buffered_bc(ah->hw, vif);
2024*4882a593Smuzhiyun 	}
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	ah->bsent++;
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun /**
2030*4882a593Smuzhiyun  * ath5k_beacon_update_timers - update beacon timers
2031*4882a593Smuzhiyun  *
2032*4882a593Smuzhiyun  * @ah: struct ath5k_hw pointer we are operating on
2033*4882a593Smuzhiyun  * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2034*4882a593Smuzhiyun  *          beacon timer update based on the current HW TSF.
2035*4882a593Smuzhiyun  *
2036*4882a593Smuzhiyun  * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2037*4882a593Smuzhiyun  * of a received beacon or the current local hardware TSF and write it to the
2038*4882a593Smuzhiyun  * beacon timer registers.
2039*4882a593Smuzhiyun  *
2040*4882a593Smuzhiyun  * This is called in a variety of situations, e.g. when a beacon is received,
2041*4882a593Smuzhiyun  * when a TSF update has been detected, but also when an new IBSS is created or
2042*4882a593Smuzhiyun  * when we otherwise know we have to update the timers, but we keep it in this
2043*4882a593Smuzhiyun  * function to have it all together in one place.
2044*4882a593Smuzhiyun  */
2045*4882a593Smuzhiyun void
ath5k_beacon_update_timers(struct ath5k_hw * ah,u64 bc_tsf)2046*4882a593Smuzhiyun ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
2047*4882a593Smuzhiyun {
2048*4882a593Smuzhiyun 	u32 nexttbtt, intval, hw_tu, bc_tu;
2049*4882a593Smuzhiyun 	u64 hw_tsf;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	intval = ah->bintval & AR5K_BEACON_PERIOD;
2052*4882a593Smuzhiyun 	if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs
2053*4882a593Smuzhiyun 		+ ah->num_mesh_vifs > 1) {
2054*4882a593Smuzhiyun 		intval /= ATH_BCBUF;	/* staggered multi-bss beacons */
2055*4882a593Smuzhiyun 		if (intval < 15)
2056*4882a593Smuzhiyun 			ATH5K_WARN(ah, "intval %u is too low, min 15\n",
2057*4882a593Smuzhiyun 				   intval);
2058*4882a593Smuzhiyun 	}
2059*4882a593Smuzhiyun 	if (WARN_ON(!intval))
2060*4882a593Smuzhiyun 		return;
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	/* beacon TSF converted to TU */
2063*4882a593Smuzhiyun 	bc_tu = TSF_TO_TU(bc_tsf);
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	/* current TSF converted to TU */
2066*4882a593Smuzhiyun 	hw_tsf = ath5k_hw_get_tsf64(ah);
2067*4882a593Smuzhiyun 	hw_tu = TSF_TO_TU(hw_tsf);
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun #define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
2070*4882a593Smuzhiyun 	/* We use FUDGE to make sure the next TBTT is ahead of the current TU.
2071*4882a593Smuzhiyun 	 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
2072*4882a593Smuzhiyun 	 * configuration we need to make sure it is bigger than that. */
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	if (bc_tsf == -1) {
2075*4882a593Smuzhiyun 		/*
2076*4882a593Smuzhiyun 		 * no beacons received, called internally.
2077*4882a593Smuzhiyun 		 * just need to refresh timers based on HW TSF.
2078*4882a593Smuzhiyun 		 */
2079*4882a593Smuzhiyun 		nexttbtt = roundup(hw_tu + FUDGE, intval);
2080*4882a593Smuzhiyun 	} else if (bc_tsf == 0) {
2081*4882a593Smuzhiyun 		/*
2082*4882a593Smuzhiyun 		 * no beacon received, probably called by ath5k_reset_tsf().
2083*4882a593Smuzhiyun 		 * reset TSF to start with 0.
2084*4882a593Smuzhiyun 		 */
2085*4882a593Smuzhiyun 		nexttbtt = intval;
2086*4882a593Smuzhiyun 		intval |= AR5K_BEACON_RESET_TSF;
2087*4882a593Smuzhiyun 	} else if (bc_tsf > hw_tsf) {
2088*4882a593Smuzhiyun 		/*
2089*4882a593Smuzhiyun 		 * beacon received, SW merge happened but HW TSF not yet updated.
2090*4882a593Smuzhiyun 		 * not possible to reconfigure timers yet, but next time we
2091*4882a593Smuzhiyun 		 * receive a beacon with the same BSSID, the hardware will
2092*4882a593Smuzhiyun 		 * automatically update the TSF and then we need to reconfigure
2093*4882a593Smuzhiyun 		 * the timers.
2094*4882a593Smuzhiyun 		 */
2095*4882a593Smuzhiyun 		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2096*4882a593Smuzhiyun 			"need to wait for HW TSF sync\n");
2097*4882a593Smuzhiyun 		return;
2098*4882a593Smuzhiyun 	} else {
2099*4882a593Smuzhiyun 		/*
2100*4882a593Smuzhiyun 		 * most important case for beacon synchronization between STA.
2101*4882a593Smuzhiyun 		 *
2102*4882a593Smuzhiyun 		 * beacon received and HW TSF has been already updated by HW.
2103*4882a593Smuzhiyun 		 * update next TBTT based on the TSF of the beacon, but make
2104*4882a593Smuzhiyun 		 * sure it is ahead of our local TSF timer.
2105*4882a593Smuzhiyun 		 */
2106*4882a593Smuzhiyun 		nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2107*4882a593Smuzhiyun 	}
2108*4882a593Smuzhiyun #undef FUDGE
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	ah->nexttbtt = nexttbtt;
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	intval |= AR5K_BEACON_ENA;
2113*4882a593Smuzhiyun 	ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	/*
2116*4882a593Smuzhiyun 	 * debugging output last in order to preserve the time critical aspect
2117*4882a593Smuzhiyun 	 * of this function
2118*4882a593Smuzhiyun 	 */
2119*4882a593Smuzhiyun 	if (bc_tsf == -1)
2120*4882a593Smuzhiyun 		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2121*4882a593Smuzhiyun 			"reconfigured timers based on HW TSF\n");
2122*4882a593Smuzhiyun 	else if (bc_tsf == 0)
2123*4882a593Smuzhiyun 		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2124*4882a593Smuzhiyun 			"reset HW TSF and timers\n");
2125*4882a593Smuzhiyun 	else
2126*4882a593Smuzhiyun 		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2127*4882a593Smuzhiyun 			"updated timers based on beacon TSF\n");
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2130*4882a593Smuzhiyun 			  "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2131*4882a593Smuzhiyun 			  (unsigned long long) bc_tsf,
2132*4882a593Smuzhiyun 			  (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
2133*4882a593Smuzhiyun 	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2134*4882a593Smuzhiyun 		intval & AR5K_BEACON_PERIOD,
2135*4882a593Smuzhiyun 		intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2136*4882a593Smuzhiyun 		intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun /**
2140*4882a593Smuzhiyun  * ath5k_beacon_config - Configure the beacon queues and interrupts
2141*4882a593Smuzhiyun  *
2142*4882a593Smuzhiyun  * @ah: struct ath5k_hw pointer we are operating on
2143*4882a593Smuzhiyun  *
2144*4882a593Smuzhiyun  * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
2145*4882a593Smuzhiyun  * interrupts to detect TSF updates only.
2146*4882a593Smuzhiyun  */
2147*4882a593Smuzhiyun void
ath5k_beacon_config(struct ath5k_hw * ah)2148*4882a593Smuzhiyun ath5k_beacon_config(struct ath5k_hw *ah)
2149*4882a593Smuzhiyun {
2150*4882a593Smuzhiyun 	spin_lock_bh(&ah->block);
2151*4882a593Smuzhiyun 	ah->bmisscount = 0;
2152*4882a593Smuzhiyun 	ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	if (ah->enable_beacon) {
2155*4882a593Smuzhiyun 		/*
2156*4882a593Smuzhiyun 		 * In IBSS mode we use a self-linked tx descriptor and let the
2157*4882a593Smuzhiyun 		 * hardware send the beacons automatically. We have to load it
2158*4882a593Smuzhiyun 		 * only once here.
2159*4882a593Smuzhiyun 		 * We use the SWBA interrupt only to keep track of the beacon
2160*4882a593Smuzhiyun 		 * timers in order to detect automatic TSF updates.
2161*4882a593Smuzhiyun 		 */
2162*4882a593Smuzhiyun 		ath5k_beaconq_config(ah);
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 		ah->imask |= AR5K_INT_SWBA;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 		if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2167*4882a593Smuzhiyun 			if (ath5k_hw_hasveol(ah))
2168*4882a593Smuzhiyun 				ath5k_beacon_send(ah);
2169*4882a593Smuzhiyun 		} else
2170*4882a593Smuzhiyun 			ath5k_beacon_update_timers(ah, -1);
2171*4882a593Smuzhiyun 	} else {
2172*4882a593Smuzhiyun 		ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
2173*4882a593Smuzhiyun 	}
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 	ath5k_hw_set_imr(ah, ah->imask);
2176*4882a593Smuzhiyun 	spin_unlock_bh(&ah->block);
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun 
ath5k_tasklet_beacon(struct tasklet_struct * t)2179*4882a593Smuzhiyun static void ath5k_tasklet_beacon(struct tasklet_struct *t)
2180*4882a593Smuzhiyun {
2181*4882a593Smuzhiyun 	struct ath5k_hw *ah = from_tasklet(ah, t, beacontq);
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun 	/*
2184*4882a593Smuzhiyun 	 * Software beacon alert--time to send a beacon.
2185*4882a593Smuzhiyun 	 *
2186*4882a593Smuzhiyun 	 * In IBSS mode we use this interrupt just to
2187*4882a593Smuzhiyun 	 * keep track of the next TBTT (target beacon
2188*4882a593Smuzhiyun 	 * transmission time) in order to detect whether
2189*4882a593Smuzhiyun 	 * automatic TSF updates happened.
2190*4882a593Smuzhiyun 	 */
2191*4882a593Smuzhiyun 	if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2192*4882a593Smuzhiyun 		/* XXX: only if VEOL supported */
2193*4882a593Smuzhiyun 		u64 tsf = ath5k_hw_get_tsf64(ah);
2194*4882a593Smuzhiyun 		ah->nexttbtt += ah->bintval;
2195*4882a593Smuzhiyun 		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
2196*4882a593Smuzhiyun 				"SWBA nexttbtt: %x hw_tu: %x "
2197*4882a593Smuzhiyun 				"TSF: %llx\n",
2198*4882a593Smuzhiyun 				ah->nexttbtt,
2199*4882a593Smuzhiyun 				TSF_TO_TU(tsf),
2200*4882a593Smuzhiyun 				(unsigned long long) tsf);
2201*4882a593Smuzhiyun 	} else {
2202*4882a593Smuzhiyun 		spin_lock(&ah->block);
2203*4882a593Smuzhiyun 		ath5k_beacon_send(ah);
2204*4882a593Smuzhiyun 		spin_unlock(&ah->block);
2205*4882a593Smuzhiyun 	}
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun /********************\
2210*4882a593Smuzhiyun * Interrupt handling *
2211*4882a593Smuzhiyun \********************/
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun static void
ath5k_intr_calibration_poll(struct ath5k_hw * ah)2214*4882a593Smuzhiyun ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2215*4882a593Smuzhiyun {
2216*4882a593Smuzhiyun 	if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2217*4882a593Smuzhiyun 	   !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2218*4882a593Smuzhiyun 	   !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 		/* Run ANI only when calibration is not active */
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 		ah->ah_cal_next_ani = jiffies +
2223*4882a593Smuzhiyun 			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2224*4882a593Smuzhiyun 		tasklet_schedule(&ah->ani_tasklet);
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	} else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
2227*4882a593Smuzhiyun 		!(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2228*4882a593Smuzhiyun 		!(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 		/* Run calibration only when another calibration
2231*4882a593Smuzhiyun 		 * is not running.
2232*4882a593Smuzhiyun 		 *
2233*4882a593Smuzhiyun 		 * Note: This is for both full/short calibration,
2234*4882a593Smuzhiyun 		 * if it's time for a full one, ath5k_calibrate_work will deal
2235*4882a593Smuzhiyun 		 * with it. */
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 		ah->ah_cal_next_short = jiffies +
2238*4882a593Smuzhiyun 			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2239*4882a593Smuzhiyun 		ieee80211_queue_work(ah->hw, &ah->calib_work);
2240*4882a593Smuzhiyun 	}
2241*4882a593Smuzhiyun 	/* we could use SWI to generate enough interrupts to meet our
2242*4882a593Smuzhiyun 	 * calibration interval requirements, if necessary:
2243*4882a593Smuzhiyun 	 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun static void
ath5k_schedule_rx(struct ath5k_hw * ah)2247*4882a593Smuzhiyun ath5k_schedule_rx(struct ath5k_hw *ah)
2248*4882a593Smuzhiyun {
2249*4882a593Smuzhiyun 	ah->rx_pending = true;
2250*4882a593Smuzhiyun 	tasklet_schedule(&ah->rxtq);
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun static void
ath5k_schedule_tx(struct ath5k_hw * ah)2254*4882a593Smuzhiyun ath5k_schedule_tx(struct ath5k_hw *ah)
2255*4882a593Smuzhiyun {
2256*4882a593Smuzhiyun 	ah->tx_pending = true;
2257*4882a593Smuzhiyun 	tasklet_schedule(&ah->txtq);
2258*4882a593Smuzhiyun }
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun static irqreturn_t
ath5k_intr(int irq,void * dev_id)2261*4882a593Smuzhiyun ath5k_intr(int irq, void *dev_id)
2262*4882a593Smuzhiyun {
2263*4882a593Smuzhiyun 	struct ath5k_hw *ah = dev_id;
2264*4882a593Smuzhiyun 	enum ath5k_int status;
2265*4882a593Smuzhiyun 	unsigned int counter = 1000;
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun 	/*
2269*4882a593Smuzhiyun 	 * If hw is not ready (or detached) and we get an
2270*4882a593Smuzhiyun 	 * interrupt, or if we have no interrupts pending
2271*4882a593Smuzhiyun 	 * (that means it's not for us) skip it.
2272*4882a593Smuzhiyun 	 *
2273*4882a593Smuzhiyun 	 * NOTE: Group 0/1 PCI interface registers are not
2274*4882a593Smuzhiyun 	 * supported on WiSOCs, so we can't check for pending
2275*4882a593Smuzhiyun 	 * interrupts (ISR belongs to another register group
2276*4882a593Smuzhiyun 	 * so we are ok).
2277*4882a593Smuzhiyun 	 */
2278*4882a593Smuzhiyun 	if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
2279*4882a593Smuzhiyun 			((ath5k_get_bus_type(ah) != ATH_AHB) &&
2280*4882a593Smuzhiyun 			!ath5k_hw_is_intr_pending(ah))))
2281*4882a593Smuzhiyun 		return IRQ_NONE;
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 	/** Main loop **/
2284*4882a593Smuzhiyun 	do {
2285*4882a593Smuzhiyun 		ath5k_hw_get_isr(ah, &status);	/* NB: clears IRQ too */
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 		ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2288*4882a593Smuzhiyun 				status, ah->imask);
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 		/*
2291*4882a593Smuzhiyun 		 * Fatal hw error -> Log and reset
2292*4882a593Smuzhiyun 		 *
2293*4882a593Smuzhiyun 		 * Fatal errors are unrecoverable so we have to
2294*4882a593Smuzhiyun 		 * reset the card. These errors include bus and
2295*4882a593Smuzhiyun 		 * dma errors.
2296*4882a593Smuzhiyun 		 */
2297*4882a593Smuzhiyun 		if (unlikely(status & AR5K_INT_FATAL)) {
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun 			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2300*4882a593Smuzhiyun 				  "fatal int, resetting\n");
2301*4882a593Smuzhiyun 			ieee80211_queue_work(ah->hw, &ah->reset_work);
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 		/*
2304*4882a593Smuzhiyun 		 * RX Overrun -> Count and reset if needed
2305*4882a593Smuzhiyun 		 *
2306*4882a593Smuzhiyun 		 * Receive buffers are full. Either the bus is busy or
2307*4882a593Smuzhiyun 		 * the CPU is not fast enough to process all received
2308*4882a593Smuzhiyun 		 * frames.
2309*4882a593Smuzhiyun 		 */
2310*4882a593Smuzhiyun 		} else if (unlikely(status & AR5K_INT_RXORN)) {
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 			/*
2313*4882a593Smuzhiyun 			 * Older chipsets need a reset to come out of this
2314*4882a593Smuzhiyun 			 * condition, but we treat it as RX for newer chips.
2315*4882a593Smuzhiyun 			 * We don't know exactly which versions need a reset
2316*4882a593Smuzhiyun 			 * this guess is copied from the HAL.
2317*4882a593Smuzhiyun 			 */
2318*4882a593Smuzhiyun 			ah->stats.rxorn_intr++;
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 			if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2321*4882a593Smuzhiyun 				ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2322*4882a593Smuzhiyun 					  "rx overrun, resetting\n");
2323*4882a593Smuzhiyun 				ieee80211_queue_work(ah->hw, &ah->reset_work);
2324*4882a593Smuzhiyun 			} else
2325*4882a593Smuzhiyun 				ath5k_schedule_rx(ah);
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 		} else {
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 			/* Software Beacon Alert -> Schedule beacon tasklet */
2330*4882a593Smuzhiyun 			if (status & AR5K_INT_SWBA)
2331*4882a593Smuzhiyun 				tasklet_hi_schedule(&ah->beacontq);
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 			/*
2334*4882a593Smuzhiyun 			 * No more RX descriptors -> Just count
2335*4882a593Smuzhiyun 			 *
2336*4882a593Smuzhiyun 			 * NB: the hardware should re-read the link when
2337*4882a593Smuzhiyun 			 *     RXE bit is written, but it doesn't work at
2338*4882a593Smuzhiyun 			 *     least on older hardware revs.
2339*4882a593Smuzhiyun 			 */
2340*4882a593Smuzhiyun 			if (status & AR5K_INT_RXEOL)
2341*4882a593Smuzhiyun 				ah->stats.rxeol_intr++;
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 			/* TX Underrun -> Bump tx trigger level */
2345*4882a593Smuzhiyun 			if (status & AR5K_INT_TXURN)
2346*4882a593Smuzhiyun 				ath5k_hw_update_tx_triglevel(ah, true);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 			/* RX -> Schedule rx tasklet */
2349*4882a593Smuzhiyun 			if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
2350*4882a593Smuzhiyun 				ath5k_schedule_rx(ah);
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun 			/* TX -> Schedule tx tasklet */
2353*4882a593Smuzhiyun 			if (status & (AR5K_INT_TXOK
2354*4882a593Smuzhiyun 					| AR5K_INT_TXDESC
2355*4882a593Smuzhiyun 					| AR5K_INT_TXERR
2356*4882a593Smuzhiyun 					| AR5K_INT_TXEOL))
2357*4882a593Smuzhiyun 				ath5k_schedule_tx(ah);
2358*4882a593Smuzhiyun 
2359*4882a593Smuzhiyun 			/* Missed beacon -> TODO
2360*4882a593Smuzhiyun 			if (status & AR5K_INT_BMISS)
2361*4882a593Smuzhiyun 			*/
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 			/* MIB event -> Update counters and notify ANI */
2364*4882a593Smuzhiyun 			if (status & AR5K_INT_MIB) {
2365*4882a593Smuzhiyun 				ah->stats.mib_intr++;
2366*4882a593Smuzhiyun 				ath5k_hw_update_mib_counters(ah);
2367*4882a593Smuzhiyun 				ath5k_ani_mib_intr(ah);
2368*4882a593Smuzhiyun 			}
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 			/* GPIO -> Notify RFKill layer */
2371*4882a593Smuzhiyun 			if (status & AR5K_INT_GPIO)
2372*4882a593Smuzhiyun 				tasklet_schedule(&ah->rf_kill.toggleq);
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 		}
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 		if (ath5k_get_bus_type(ah) == ATH_AHB)
2377*4882a593Smuzhiyun 			break;
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun 	} while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	/*
2382*4882a593Smuzhiyun 	 * Until we handle rx/tx interrupts mask them on IMR
2383*4882a593Smuzhiyun 	 *
2384*4882a593Smuzhiyun 	 * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
2385*4882a593Smuzhiyun 	 * and unset after we 've handled the interrupts.
2386*4882a593Smuzhiyun 	 */
2387*4882a593Smuzhiyun 	if (ah->rx_pending || ah->tx_pending)
2388*4882a593Smuzhiyun 		ath5k_set_current_imask(ah);
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	if (unlikely(!counter))
2391*4882a593Smuzhiyun 		ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 	/* Fire up calibration poll */
2394*4882a593Smuzhiyun 	ath5k_intr_calibration_poll(ah);
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	return IRQ_HANDLED;
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun /*
2400*4882a593Smuzhiyun  * Periodically recalibrate the PHY to account
2401*4882a593Smuzhiyun  * for temperature/environment changes.
2402*4882a593Smuzhiyun  */
2403*4882a593Smuzhiyun static void
ath5k_calibrate_work(struct work_struct * work)2404*4882a593Smuzhiyun ath5k_calibrate_work(struct work_struct *work)
2405*4882a593Smuzhiyun {
2406*4882a593Smuzhiyun 	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2407*4882a593Smuzhiyun 		calib_work);
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	/* Should we run a full calibration ? */
2410*4882a593Smuzhiyun 	if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 		ah->ah_cal_next_full = jiffies +
2413*4882a593Smuzhiyun 			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2414*4882a593Smuzhiyun 		ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 		ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
2417*4882a593Smuzhiyun 				"running full calibration\n");
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 		if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2420*4882a593Smuzhiyun 			/*
2421*4882a593Smuzhiyun 			 * Rfgain is out of bounds, reset the chip
2422*4882a593Smuzhiyun 			 * to load new gain values.
2423*4882a593Smuzhiyun 			 */
2424*4882a593Smuzhiyun 			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2425*4882a593Smuzhiyun 					"got new rfgain, resetting\n");
2426*4882a593Smuzhiyun 			ieee80211_queue_work(ah->hw, &ah->reset_work);
2427*4882a593Smuzhiyun 		}
2428*4882a593Smuzhiyun 	} else
2429*4882a593Smuzhiyun 		ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2433*4882a593Smuzhiyun 		ieee80211_frequency_to_channel(ah->curchan->center_freq),
2434*4882a593Smuzhiyun 		ah->curchan->hw_value);
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun 	if (ath5k_hw_phy_calibrate(ah, ah->curchan))
2437*4882a593Smuzhiyun 		ATH5K_ERR(ah, "calibration of channel %u failed\n",
2438*4882a593Smuzhiyun 			ieee80211_frequency_to_channel(
2439*4882a593Smuzhiyun 				ah->curchan->center_freq));
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	/* Clear calibration flags */
2442*4882a593Smuzhiyun 	if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL)
2443*4882a593Smuzhiyun 		ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
2444*4882a593Smuzhiyun 	else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
2445*4882a593Smuzhiyun 		ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
2446*4882a593Smuzhiyun }
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun static void
ath5k_tasklet_ani(struct tasklet_struct * t)2450*4882a593Smuzhiyun ath5k_tasklet_ani(struct tasklet_struct *t)
2451*4882a593Smuzhiyun {
2452*4882a593Smuzhiyun 	struct ath5k_hw *ah = from_tasklet(ah, t, ani_tasklet);
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2455*4882a593Smuzhiyun 	ath5k_ani_calibration(ah);
2456*4882a593Smuzhiyun 	ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun static void
ath5k_tx_complete_poll_work(struct work_struct * work)2461*4882a593Smuzhiyun ath5k_tx_complete_poll_work(struct work_struct *work)
2462*4882a593Smuzhiyun {
2463*4882a593Smuzhiyun 	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2464*4882a593Smuzhiyun 			tx_complete_work.work);
2465*4882a593Smuzhiyun 	struct ath5k_txq *txq;
2466*4882a593Smuzhiyun 	int i;
2467*4882a593Smuzhiyun 	bool needreset = false;
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	if (!test_bit(ATH_STAT_STARTED, ah->status))
2470*4882a593Smuzhiyun 		return;
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	mutex_lock(&ah->lock);
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
2475*4882a593Smuzhiyun 		if (ah->txqs[i].setup) {
2476*4882a593Smuzhiyun 			txq = &ah->txqs[i];
2477*4882a593Smuzhiyun 			spin_lock_bh(&txq->lock);
2478*4882a593Smuzhiyun 			if (txq->txq_len > 1) {
2479*4882a593Smuzhiyun 				if (txq->txq_poll_mark) {
2480*4882a593Smuzhiyun 					ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
2481*4882a593Smuzhiyun 						  "TX queue stuck %d\n",
2482*4882a593Smuzhiyun 						  txq->qnum);
2483*4882a593Smuzhiyun 					needreset = true;
2484*4882a593Smuzhiyun 					txq->txq_stuck++;
2485*4882a593Smuzhiyun 					spin_unlock_bh(&txq->lock);
2486*4882a593Smuzhiyun 					break;
2487*4882a593Smuzhiyun 				} else {
2488*4882a593Smuzhiyun 					txq->txq_poll_mark = true;
2489*4882a593Smuzhiyun 				}
2490*4882a593Smuzhiyun 			}
2491*4882a593Smuzhiyun 			spin_unlock_bh(&txq->lock);
2492*4882a593Smuzhiyun 		}
2493*4882a593Smuzhiyun 	}
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	if (needreset) {
2496*4882a593Smuzhiyun 		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2497*4882a593Smuzhiyun 			  "TX queues stuck, resetting\n");
2498*4882a593Smuzhiyun 		ath5k_reset(ah, NULL, true);
2499*4882a593Smuzhiyun 	}
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 	mutex_unlock(&ah->lock);
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2504*4882a593Smuzhiyun 		msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2505*4882a593Smuzhiyun }
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun /*************************\
2509*4882a593Smuzhiyun * Initialization routines *
2510*4882a593Smuzhiyun \*************************/
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun static const struct ieee80211_iface_limit if_limits[] = {
2513*4882a593Smuzhiyun 	{ .max = 2048,	.types = BIT(NL80211_IFTYPE_STATION) },
2514*4882a593Smuzhiyun 	{ .max = 4,	.types =
2515*4882a593Smuzhiyun #ifdef CONFIG_MAC80211_MESH
2516*4882a593Smuzhiyun 				 BIT(NL80211_IFTYPE_MESH_POINT) |
2517*4882a593Smuzhiyun #endif
2518*4882a593Smuzhiyun 				 BIT(NL80211_IFTYPE_AP) },
2519*4882a593Smuzhiyun };
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun static const struct ieee80211_iface_combination if_comb = {
2522*4882a593Smuzhiyun 	.limits = if_limits,
2523*4882a593Smuzhiyun 	.n_limits = ARRAY_SIZE(if_limits),
2524*4882a593Smuzhiyun 	.max_interfaces = 2048,
2525*4882a593Smuzhiyun 	.num_different_channels = 1,
2526*4882a593Smuzhiyun };
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun int
ath5k_init_ah(struct ath5k_hw * ah,const struct ath_bus_ops * bus_ops)2529*4882a593Smuzhiyun ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
2530*4882a593Smuzhiyun {
2531*4882a593Smuzhiyun 	struct ieee80211_hw *hw = ah->hw;
2532*4882a593Smuzhiyun 	struct ath_common *common;
2533*4882a593Smuzhiyun 	int ret;
2534*4882a593Smuzhiyun 	int csz;
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	/* Initialize driver private data */
2537*4882a593Smuzhiyun 	SET_IEEE80211_DEV(hw, ah->dev);
2538*4882a593Smuzhiyun 	ieee80211_hw_set(hw, SUPPORTS_RC_TABLE);
2539*4882a593Smuzhiyun 	ieee80211_hw_set(hw, REPORTS_TX_ACK_STATUS);
2540*4882a593Smuzhiyun 	ieee80211_hw_set(hw, MFP_CAPABLE);
2541*4882a593Smuzhiyun 	ieee80211_hw_set(hw, SIGNAL_DBM);
2542*4882a593Smuzhiyun 	ieee80211_hw_set(hw, RX_INCLUDES_FCS);
2543*4882a593Smuzhiyun 	ieee80211_hw_set(hw, HOST_BROADCAST_PS_BUFFERING);
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	hw->wiphy->interface_modes =
2546*4882a593Smuzhiyun 		BIT(NL80211_IFTYPE_AP) |
2547*4882a593Smuzhiyun 		BIT(NL80211_IFTYPE_STATION) |
2548*4882a593Smuzhiyun 		BIT(NL80211_IFTYPE_ADHOC) |
2549*4882a593Smuzhiyun 		BIT(NL80211_IFTYPE_MESH_POINT);
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	hw->wiphy->iface_combinations = &if_comb;
2552*4882a593Smuzhiyun 	hw->wiphy->n_iface_combinations = 1;
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 	/* SW support for IBSS_RSN is provided by mac80211 */
2555*4882a593Smuzhiyun 	hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 	hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_5_10_MHZ;
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 	/* both antennas can be configured as RX or TX */
2560*4882a593Smuzhiyun 	hw->wiphy->available_antennas_tx = 0x3;
2561*4882a593Smuzhiyun 	hw->wiphy->available_antennas_rx = 0x3;
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun 	hw->extra_tx_headroom = 2;
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun 	wiphy_ext_feature_set(hw->wiphy, NL80211_EXT_FEATURE_CQM_RSSI_LIST);
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	/*
2568*4882a593Smuzhiyun 	 * Mark the device as detached to avoid processing
2569*4882a593Smuzhiyun 	 * interrupts until setup is complete.
2570*4882a593Smuzhiyun 	 */
2571*4882a593Smuzhiyun 	__set_bit(ATH_STAT_INVALID, ah->status);
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 	ah->opmode = NL80211_IFTYPE_STATION;
2574*4882a593Smuzhiyun 	ah->bintval = 1000;
2575*4882a593Smuzhiyun 	mutex_init(&ah->lock);
2576*4882a593Smuzhiyun 	spin_lock_init(&ah->rxbuflock);
2577*4882a593Smuzhiyun 	spin_lock_init(&ah->txbuflock);
2578*4882a593Smuzhiyun 	spin_lock_init(&ah->block);
2579*4882a593Smuzhiyun 	spin_lock_init(&ah->irqlock);
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	/* Setup interrupt handler */
2582*4882a593Smuzhiyun 	ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
2583*4882a593Smuzhiyun 	if (ret) {
2584*4882a593Smuzhiyun 		ATH5K_ERR(ah, "request_irq failed\n");
2585*4882a593Smuzhiyun 		goto err;
2586*4882a593Smuzhiyun 	}
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	common = ath5k_hw_common(ah);
2589*4882a593Smuzhiyun 	common->ops = &ath5k_common_ops;
2590*4882a593Smuzhiyun 	common->bus_ops = bus_ops;
2591*4882a593Smuzhiyun 	common->ah = ah;
2592*4882a593Smuzhiyun 	common->hw = hw;
2593*4882a593Smuzhiyun 	common->priv = ah;
2594*4882a593Smuzhiyun 	common->clockrate = 40;
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	/*
2597*4882a593Smuzhiyun 	 * Cache line size is used to size and align various
2598*4882a593Smuzhiyun 	 * structures used to communicate with the hardware.
2599*4882a593Smuzhiyun 	 */
2600*4882a593Smuzhiyun 	ath5k_read_cachesize(common, &csz);
2601*4882a593Smuzhiyun 	common->cachelsz = csz << 2; /* convert to bytes */
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	spin_lock_init(&common->cc_lock);
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	/* Initialize device */
2606*4882a593Smuzhiyun 	ret = ath5k_hw_init(ah);
2607*4882a593Smuzhiyun 	if (ret)
2608*4882a593Smuzhiyun 		goto err_irq;
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 	/* Set up multi-rate retry capabilities */
2611*4882a593Smuzhiyun 	if (ah->ah_capabilities.cap_has_mrr_support) {
2612*4882a593Smuzhiyun 		hw->max_rates = 4;
2613*4882a593Smuzhiyun 		hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
2614*4882a593Smuzhiyun 					 AR5K_INIT_RETRY_LONG);
2615*4882a593Smuzhiyun 	}
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	hw->vif_data_size = sizeof(struct ath5k_vif);
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	/* Finish private driver data initialization */
2620*4882a593Smuzhiyun 	ret = ath5k_init(hw);
2621*4882a593Smuzhiyun 	if (ret)
2622*4882a593Smuzhiyun 		goto err_ah;
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2625*4882a593Smuzhiyun 			ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
2626*4882a593Smuzhiyun 					ah->ah_mac_srev,
2627*4882a593Smuzhiyun 					ah->ah_phy_revision);
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 	if (!ah->ah_single_chip) {
2630*4882a593Smuzhiyun 		/* Single chip radio (!RF5111) */
2631*4882a593Smuzhiyun 		if (ah->ah_radio_5ghz_revision &&
2632*4882a593Smuzhiyun 			!ah->ah_radio_2ghz_revision) {
2633*4882a593Smuzhiyun 			/* No 5GHz support -> report 2GHz radio */
2634*4882a593Smuzhiyun 			if (!test_bit(AR5K_MODE_11A,
2635*4882a593Smuzhiyun 				ah->ah_capabilities.cap_mode)) {
2636*4882a593Smuzhiyun 				ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2637*4882a593Smuzhiyun 					ath5k_chip_name(AR5K_VERSION_RAD,
2638*4882a593Smuzhiyun 						ah->ah_radio_5ghz_revision),
2639*4882a593Smuzhiyun 						ah->ah_radio_5ghz_revision);
2640*4882a593Smuzhiyun 			/* No 2GHz support (5110 and some
2641*4882a593Smuzhiyun 			 * 5GHz only cards) -> report 5GHz radio */
2642*4882a593Smuzhiyun 			} else if (!test_bit(AR5K_MODE_11B,
2643*4882a593Smuzhiyun 				ah->ah_capabilities.cap_mode)) {
2644*4882a593Smuzhiyun 				ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2645*4882a593Smuzhiyun 					ath5k_chip_name(AR5K_VERSION_RAD,
2646*4882a593Smuzhiyun 						ah->ah_radio_5ghz_revision),
2647*4882a593Smuzhiyun 						ah->ah_radio_5ghz_revision);
2648*4882a593Smuzhiyun 			/* Multiband radio */
2649*4882a593Smuzhiyun 			} else {
2650*4882a593Smuzhiyun 				ATH5K_INFO(ah, "RF%s multiband radio found"
2651*4882a593Smuzhiyun 					" (0x%x)\n",
2652*4882a593Smuzhiyun 					ath5k_chip_name(AR5K_VERSION_RAD,
2653*4882a593Smuzhiyun 						ah->ah_radio_5ghz_revision),
2654*4882a593Smuzhiyun 						ah->ah_radio_5ghz_revision);
2655*4882a593Smuzhiyun 			}
2656*4882a593Smuzhiyun 		}
2657*4882a593Smuzhiyun 		/* Multi chip radio (RF5111 - RF2111) ->
2658*4882a593Smuzhiyun 		 * report both 2GHz/5GHz radios */
2659*4882a593Smuzhiyun 		else if (ah->ah_radio_5ghz_revision &&
2660*4882a593Smuzhiyun 				ah->ah_radio_2ghz_revision) {
2661*4882a593Smuzhiyun 			ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2662*4882a593Smuzhiyun 				ath5k_chip_name(AR5K_VERSION_RAD,
2663*4882a593Smuzhiyun 					ah->ah_radio_5ghz_revision),
2664*4882a593Smuzhiyun 					ah->ah_radio_5ghz_revision);
2665*4882a593Smuzhiyun 			ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2666*4882a593Smuzhiyun 				ath5k_chip_name(AR5K_VERSION_RAD,
2667*4882a593Smuzhiyun 					ah->ah_radio_2ghz_revision),
2668*4882a593Smuzhiyun 					ah->ah_radio_2ghz_revision);
2669*4882a593Smuzhiyun 		}
2670*4882a593Smuzhiyun 	}
2671*4882a593Smuzhiyun 
2672*4882a593Smuzhiyun 	ath5k_debug_init_device(ah);
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun 	/* ready to process interrupts */
2675*4882a593Smuzhiyun 	__clear_bit(ATH_STAT_INVALID, ah->status);
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 	return 0;
2678*4882a593Smuzhiyun err_ah:
2679*4882a593Smuzhiyun 	ath5k_hw_deinit(ah);
2680*4882a593Smuzhiyun err_irq:
2681*4882a593Smuzhiyun 	free_irq(ah->irq, ah);
2682*4882a593Smuzhiyun err:
2683*4882a593Smuzhiyun 	return ret;
2684*4882a593Smuzhiyun }
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun static int
ath5k_stop_locked(struct ath5k_hw * ah)2687*4882a593Smuzhiyun ath5k_stop_locked(struct ath5k_hw *ah)
2688*4882a593Smuzhiyun {
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
2691*4882a593Smuzhiyun 			test_bit(ATH_STAT_INVALID, ah->status));
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	/*
2694*4882a593Smuzhiyun 	 * Shutdown the hardware and driver:
2695*4882a593Smuzhiyun 	 *    stop output from above
2696*4882a593Smuzhiyun 	 *    disable interrupts
2697*4882a593Smuzhiyun 	 *    turn off timers
2698*4882a593Smuzhiyun 	 *    turn off the radio
2699*4882a593Smuzhiyun 	 *    clear transmit machinery
2700*4882a593Smuzhiyun 	 *    clear receive machinery
2701*4882a593Smuzhiyun 	 *    drain and release tx queues
2702*4882a593Smuzhiyun 	 *    reclaim beacon resources
2703*4882a593Smuzhiyun 	 *    power down hardware
2704*4882a593Smuzhiyun 	 *
2705*4882a593Smuzhiyun 	 * Note that some of this work is not possible if the
2706*4882a593Smuzhiyun 	 * hardware is gone (invalid).
2707*4882a593Smuzhiyun 	 */
2708*4882a593Smuzhiyun 	ieee80211_stop_queues(ah->hw);
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	if (!test_bit(ATH_STAT_INVALID, ah->status)) {
2711*4882a593Smuzhiyun 		ath5k_led_off(ah);
2712*4882a593Smuzhiyun 		ath5k_hw_set_imr(ah, 0);
2713*4882a593Smuzhiyun 		synchronize_irq(ah->irq);
2714*4882a593Smuzhiyun 		ath5k_rx_stop(ah);
2715*4882a593Smuzhiyun 		ath5k_hw_dma_stop(ah);
2716*4882a593Smuzhiyun 		ath5k_drain_tx_buffs(ah);
2717*4882a593Smuzhiyun 		ath5k_hw_phy_disable(ah);
2718*4882a593Smuzhiyun 	}
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun 	return 0;
2721*4882a593Smuzhiyun }
2722*4882a593Smuzhiyun 
ath5k_start(struct ieee80211_hw * hw)2723*4882a593Smuzhiyun int ath5k_start(struct ieee80211_hw *hw)
2724*4882a593Smuzhiyun {
2725*4882a593Smuzhiyun 	struct ath5k_hw *ah = hw->priv;
2726*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
2727*4882a593Smuzhiyun 	int ret, i;
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	mutex_lock(&ah->lock);
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	/*
2734*4882a593Smuzhiyun 	 * Stop anything previously setup.  This is safe
2735*4882a593Smuzhiyun 	 * no matter this is the first time through or not.
2736*4882a593Smuzhiyun 	 */
2737*4882a593Smuzhiyun 	ath5k_stop_locked(ah);
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun 	/*
2740*4882a593Smuzhiyun 	 * The basic interface to setting the hardware in a good
2741*4882a593Smuzhiyun 	 * state is ``reset''.  On return the hardware is known to
2742*4882a593Smuzhiyun 	 * be powered up and with interrupts disabled.  This must
2743*4882a593Smuzhiyun 	 * be followed by initialization of the appropriate bits
2744*4882a593Smuzhiyun 	 * and then setup of the interrupt mask.
2745*4882a593Smuzhiyun 	 */
2746*4882a593Smuzhiyun 	ah->curchan = ah->hw->conf.chandef.chan;
2747*4882a593Smuzhiyun 	ah->imask = AR5K_INT_RXOK
2748*4882a593Smuzhiyun 		| AR5K_INT_RXERR
2749*4882a593Smuzhiyun 		| AR5K_INT_RXEOL
2750*4882a593Smuzhiyun 		| AR5K_INT_RXORN
2751*4882a593Smuzhiyun 		| AR5K_INT_TXDESC
2752*4882a593Smuzhiyun 		| AR5K_INT_TXEOL
2753*4882a593Smuzhiyun 		| AR5K_INT_FATAL
2754*4882a593Smuzhiyun 		| AR5K_INT_GLOBAL
2755*4882a593Smuzhiyun 		| AR5K_INT_MIB;
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	ret = ath5k_reset(ah, NULL, false);
2758*4882a593Smuzhiyun 	if (ret)
2759*4882a593Smuzhiyun 		goto done;
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun 	if (!ath5k_modparam_no_hw_rfkill_switch)
2762*4882a593Smuzhiyun 		ath5k_rfkill_hw_start(ah);
2763*4882a593Smuzhiyun 
2764*4882a593Smuzhiyun 	/*
2765*4882a593Smuzhiyun 	 * Reset the key cache since some parts do not reset the
2766*4882a593Smuzhiyun 	 * contents on initial power up or resume from suspend.
2767*4882a593Smuzhiyun 	 */
2768*4882a593Smuzhiyun 	for (i = 0; i < common->keymax; i++)
2769*4882a593Smuzhiyun 		ath_hw_keyreset(common, (u16) i);
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	/* Use higher rates for acks instead of base
2772*4882a593Smuzhiyun 	 * rate */
2773*4882a593Smuzhiyun 	ah->ah_ack_bitrate_high = true;
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
2776*4882a593Smuzhiyun 		ah->bslot[i] = NULL;
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 	ret = 0;
2779*4882a593Smuzhiyun done:
2780*4882a593Smuzhiyun 	mutex_unlock(&ah->lock);
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	set_bit(ATH_STAT_STARTED, ah->status);
2783*4882a593Smuzhiyun 	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2784*4882a593Smuzhiyun 			msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	return ret;
2787*4882a593Smuzhiyun }
2788*4882a593Smuzhiyun 
ath5k_stop_tasklets(struct ath5k_hw * ah)2789*4882a593Smuzhiyun static void ath5k_stop_tasklets(struct ath5k_hw *ah)
2790*4882a593Smuzhiyun {
2791*4882a593Smuzhiyun 	ah->rx_pending = false;
2792*4882a593Smuzhiyun 	ah->tx_pending = false;
2793*4882a593Smuzhiyun 	tasklet_kill(&ah->rxtq);
2794*4882a593Smuzhiyun 	tasklet_kill(&ah->txtq);
2795*4882a593Smuzhiyun 	tasklet_kill(&ah->beacontq);
2796*4882a593Smuzhiyun 	tasklet_kill(&ah->ani_tasklet);
2797*4882a593Smuzhiyun }
2798*4882a593Smuzhiyun 
2799*4882a593Smuzhiyun /*
2800*4882a593Smuzhiyun  * Stop the device, grabbing the top-level lock to protect
2801*4882a593Smuzhiyun  * against concurrent entry through ath5k_init (which can happen
2802*4882a593Smuzhiyun  * if another thread does a system call and the thread doing the
2803*4882a593Smuzhiyun  * stop is preempted).
2804*4882a593Smuzhiyun  */
ath5k_stop(struct ieee80211_hw * hw)2805*4882a593Smuzhiyun void ath5k_stop(struct ieee80211_hw *hw)
2806*4882a593Smuzhiyun {
2807*4882a593Smuzhiyun 	struct ath5k_hw *ah = hw->priv;
2808*4882a593Smuzhiyun 	int ret;
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 	mutex_lock(&ah->lock);
2811*4882a593Smuzhiyun 	ret = ath5k_stop_locked(ah);
2812*4882a593Smuzhiyun 	if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
2813*4882a593Smuzhiyun 		/*
2814*4882a593Smuzhiyun 		 * Don't set the card in full sleep mode!
2815*4882a593Smuzhiyun 		 *
2816*4882a593Smuzhiyun 		 * a) When the device is in this state it must be carefully
2817*4882a593Smuzhiyun 		 * woken up or references to registers in the PCI clock
2818*4882a593Smuzhiyun 		 * domain may freeze the bus (and system).  This varies
2819*4882a593Smuzhiyun 		 * by chip and is mostly an issue with newer parts
2820*4882a593Smuzhiyun 		 * (madwifi sources mentioned srev >= 0x78) that go to
2821*4882a593Smuzhiyun 		 * sleep more quickly.
2822*4882a593Smuzhiyun 		 *
2823*4882a593Smuzhiyun 		 * b) On older chips full sleep results a weird behaviour
2824*4882a593Smuzhiyun 		 * during wakeup. I tested various cards with srev < 0x78
2825*4882a593Smuzhiyun 		 * and they don't wake up after module reload, a second
2826*4882a593Smuzhiyun 		 * module reload is needed to bring the card up again.
2827*4882a593Smuzhiyun 		 *
2828*4882a593Smuzhiyun 		 * Until we figure out what's going on don't enable
2829*4882a593Smuzhiyun 		 * full chip reset on any chip (this is what Legacy HAL
2830*4882a593Smuzhiyun 		 * and Sam's HAL do anyway). Instead Perform a full reset
2831*4882a593Smuzhiyun 		 * on the device (same as initial state after attach) and
2832*4882a593Smuzhiyun 		 * leave it idle (keep MAC/BB on warm reset) */
2833*4882a593Smuzhiyun 		ret = ath5k_hw_on_hold(ah);
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2836*4882a593Smuzhiyun 				"putting device to sleep\n");
2837*4882a593Smuzhiyun 	}
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 	mutex_unlock(&ah->lock);
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 	ath5k_stop_tasklets(ah);
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun 	clear_bit(ATH_STAT_STARTED, ah->status);
2844*4882a593Smuzhiyun 	cancel_delayed_work_sync(&ah->tx_complete_work);
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun 	if (!ath5k_modparam_no_hw_rfkill_switch)
2847*4882a593Smuzhiyun 		ath5k_rfkill_hw_stop(ah);
2848*4882a593Smuzhiyun }
2849*4882a593Smuzhiyun 
2850*4882a593Smuzhiyun /*
2851*4882a593Smuzhiyun  * Reset the hardware.  If chan is not NULL, then also pause rx/tx
2852*4882a593Smuzhiyun  * and change to the given channel.
2853*4882a593Smuzhiyun  *
2854*4882a593Smuzhiyun  * This should be called with ah->lock.
2855*4882a593Smuzhiyun  */
2856*4882a593Smuzhiyun static int
ath5k_reset(struct ath5k_hw * ah,struct ieee80211_channel * chan,bool skip_pcu)2857*4882a593Smuzhiyun ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
2858*4882a593Smuzhiyun 							bool skip_pcu)
2859*4882a593Smuzhiyun {
2860*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
2861*4882a593Smuzhiyun 	int ret, ani_mode;
2862*4882a593Smuzhiyun 	bool fast = chan && modparam_fastchanswitch ? 1 : 0;
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun 	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun 	__set_bit(ATH_STAT_RESET, ah->status);
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 	ath5k_hw_set_imr(ah, 0);
2869*4882a593Smuzhiyun 	synchronize_irq(ah->irq);
2870*4882a593Smuzhiyun 	ath5k_stop_tasklets(ah);
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun 	/* Save ani mode and disable ANI during
2873*4882a593Smuzhiyun 	 * reset. If we don't we might get false
2874*4882a593Smuzhiyun 	 * PHY error interrupts. */
2875*4882a593Smuzhiyun 	ani_mode = ah->ani_state.ani_mode;
2876*4882a593Smuzhiyun 	ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun 	/* We are going to empty hw queues
2879*4882a593Smuzhiyun 	 * so we should also free any remaining
2880*4882a593Smuzhiyun 	 * tx buffers */
2881*4882a593Smuzhiyun 	ath5k_drain_tx_buffs(ah);
2882*4882a593Smuzhiyun 
2883*4882a593Smuzhiyun 	/* Stop PCU */
2884*4882a593Smuzhiyun 	ath5k_hw_stop_rx_pcu(ah);
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	/* Stop DMA
2887*4882a593Smuzhiyun 	 *
2888*4882a593Smuzhiyun 	 * Note: If DMA didn't stop continue
2889*4882a593Smuzhiyun 	 * since only a reset will fix it.
2890*4882a593Smuzhiyun 	 */
2891*4882a593Smuzhiyun 	ret = ath5k_hw_dma_stop(ah);
2892*4882a593Smuzhiyun 
2893*4882a593Smuzhiyun 	/* RF Bus grant won't work if we have pending
2894*4882a593Smuzhiyun 	 * frames
2895*4882a593Smuzhiyun 	 */
2896*4882a593Smuzhiyun 	if (ret && fast) {
2897*4882a593Smuzhiyun 		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2898*4882a593Smuzhiyun 			  "DMA didn't stop, falling back to normal reset\n");
2899*4882a593Smuzhiyun 		fast = false;
2900*4882a593Smuzhiyun 	}
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun 	if (chan)
2903*4882a593Smuzhiyun 		ah->curchan = chan;
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 	ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
2906*4882a593Smuzhiyun 	if (ret) {
2907*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
2908*4882a593Smuzhiyun 		goto err;
2909*4882a593Smuzhiyun 	}
2910*4882a593Smuzhiyun 
2911*4882a593Smuzhiyun 	ret = ath5k_rx_start(ah);
2912*4882a593Smuzhiyun 	if (ret) {
2913*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't start recv logic\n");
2914*4882a593Smuzhiyun 		goto err;
2915*4882a593Smuzhiyun 	}
2916*4882a593Smuzhiyun 
2917*4882a593Smuzhiyun 	ath5k_ani_init(ah, ani_mode);
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun 	/*
2920*4882a593Smuzhiyun 	 * Set calibration intervals
2921*4882a593Smuzhiyun 	 *
2922*4882a593Smuzhiyun 	 * Note: We don't need to run calibration imediately
2923*4882a593Smuzhiyun 	 * since some initial calibration is done on reset
2924*4882a593Smuzhiyun 	 * even for fast channel switching. Also on scanning
2925*4882a593Smuzhiyun 	 * this will get set again and again and it won't get
2926*4882a593Smuzhiyun 	 * executed unless we connect somewhere and spend some
2927*4882a593Smuzhiyun 	 * time on the channel (that's what calibration needs
2928*4882a593Smuzhiyun 	 * anyway to be accurate).
2929*4882a593Smuzhiyun 	 */
2930*4882a593Smuzhiyun 	ah->ah_cal_next_full = jiffies +
2931*4882a593Smuzhiyun 		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2932*4882a593Smuzhiyun 	ah->ah_cal_next_ani = jiffies +
2933*4882a593Smuzhiyun 		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2934*4882a593Smuzhiyun 	ah->ah_cal_next_short = jiffies +
2935*4882a593Smuzhiyun 		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 	ewma_beacon_rssi_init(&ah->ah_beacon_rssi_avg);
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun 	/* clear survey data and cycle counters */
2940*4882a593Smuzhiyun 	memset(&ah->survey, 0, sizeof(ah->survey));
2941*4882a593Smuzhiyun 	spin_lock_bh(&common->cc_lock);
2942*4882a593Smuzhiyun 	ath_hw_cycle_counters_update(common);
2943*4882a593Smuzhiyun 	memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2944*4882a593Smuzhiyun 	memset(&common->cc_ani, 0, sizeof(common->cc_ani));
2945*4882a593Smuzhiyun 	spin_unlock_bh(&common->cc_lock);
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun 	/*
2948*4882a593Smuzhiyun 	 * Change channels and update the h/w rate map if we're switching;
2949*4882a593Smuzhiyun 	 * e.g. 11a to 11b/g.
2950*4882a593Smuzhiyun 	 *
2951*4882a593Smuzhiyun 	 * We may be doing a reset in response to an ioctl that changes the
2952*4882a593Smuzhiyun 	 * channel so update any state that might change as a result.
2953*4882a593Smuzhiyun 	 *
2954*4882a593Smuzhiyun 	 * XXX needed?
2955*4882a593Smuzhiyun 	 */
2956*4882a593Smuzhiyun /*	ath5k_chan_change(ah, c); */
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 	__clear_bit(ATH_STAT_RESET, ah->status);
2959*4882a593Smuzhiyun 
2960*4882a593Smuzhiyun 	ath5k_beacon_config(ah);
2961*4882a593Smuzhiyun 	/* intrs are enabled by ath5k_beacon_config */
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun 	ieee80211_wake_queues(ah->hw);
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun 	return 0;
2966*4882a593Smuzhiyun err:
2967*4882a593Smuzhiyun 	return ret;
2968*4882a593Smuzhiyun }
2969*4882a593Smuzhiyun 
ath5k_reset_work(struct work_struct * work)2970*4882a593Smuzhiyun static void ath5k_reset_work(struct work_struct *work)
2971*4882a593Smuzhiyun {
2972*4882a593Smuzhiyun 	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2973*4882a593Smuzhiyun 		reset_work);
2974*4882a593Smuzhiyun 
2975*4882a593Smuzhiyun 	mutex_lock(&ah->lock);
2976*4882a593Smuzhiyun 	ath5k_reset(ah, NULL, true);
2977*4882a593Smuzhiyun 	mutex_unlock(&ah->lock);
2978*4882a593Smuzhiyun }
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun static int
ath5k_init(struct ieee80211_hw * hw)2981*4882a593Smuzhiyun ath5k_init(struct ieee80211_hw *hw)
2982*4882a593Smuzhiyun {
2983*4882a593Smuzhiyun 
2984*4882a593Smuzhiyun 	struct ath5k_hw *ah = hw->priv;
2985*4882a593Smuzhiyun 	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
2986*4882a593Smuzhiyun 	struct ath5k_txq *txq;
2987*4882a593Smuzhiyun 	u8 mac[ETH_ALEN] = {};
2988*4882a593Smuzhiyun 	int ret;
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun 	/*
2992*4882a593Smuzhiyun 	 * Collect the channel list.  The 802.11 layer
2993*4882a593Smuzhiyun 	 * is responsible for filtering this list based
2994*4882a593Smuzhiyun 	 * on settings like the phy mode and regulatory
2995*4882a593Smuzhiyun 	 * domain restrictions.
2996*4882a593Smuzhiyun 	 */
2997*4882a593Smuzhiyun 	ret = ath5k_setup_bands(hw);
2998*4882a593Smuzhiyun 	if (ret) {
2999*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't get channels\n");
3000*4882a593Smuzhiyun 		goto err;
3001*4882a593Smuzhiyun 	}
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	/*
3004*4882a593Smuzhiyun 	 * Allocate tx+rx descriptors and populate the lists.
3005*4882a593Smuzhiyun 	 */
3006*4882a593Smuzhiyun 	ret = ath5k_desc_alloc(ah);
3007*4882a593Smuzhiyun 	if (ret) {
3008*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't allocate descriptors\n");
3009*4882a593Smuzhiyun 		goto err;
3010*4882a593Smuzhiyun 	}
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun 	/*
3013*4882a593Smuzhiyun 	 * Allocate hardware transmit queues: one queue for
3014*4882a593Smuzhiyun 	 * beacon frames and one data queue for each QoS
3015*4882a593Smuzhiyun 	 * priority.  Note that hw functions handle resetting
3016*4882a593Smuzhiyun 	 * these queues at the needed time.
3017*4882a593Smuzhiyun 	 */
3018*4882a593Smuzhiyun 	ret = ath5k_beaconq_setup(ah);
3019*4882a593Smuzhiyun 	if (ret < 0) {
3020*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
3021*4882a593Smuzhiyun 		goto err_desc;
3022*4882a593Smuzhiyun 	}
3023*4882a593Smuzhiyun 	ah->bhalq = ret;
3024*4882a593Smuzhiyun 	ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
3025*4882a593Smuzhiyun 	if (IS_ERR(ah->cabq)) {
3026*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't setup cab queue\n");
3027*4882a593Smuzhiyun 		ret = PTR_ERR(ah->cabq);
3028*4882a593Smuzhiyun 		goto err_bhal;
3029*4882a593Smuzhiyun 	}
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun 	/* 5211 and 5212 usually support 10 queues but we better rely on the
3032*4882a593Smuzhiyun 	 * capability information */
3033*4882a593Smuzhiyun 	if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
3034*4882a593Smuzhiyun 		/* This order matches mac80211's queue priority, so we can
3035*4882a593Smuzhiyun 		* directly use the mac80211 queue number without any mapping */
3036*4882a593Smuzhiyun 		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
3037*4882a593Smuzhiyun 		if (IS_ERR(txq)) {
3038*4882a593Smuzhiyun 			ATH5K_ERR(ah, "can't setup xmit queue\n");
3039*4882a593Smuzhiyun 			ret = PTR_ERR(txq);
3040*4882a593Smuzhiyun 			goto err_queues;
3041*4882a593Smuzhiyun 		}
3042*4882a593Smuzhiyun 		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
3043*4882a593Smuzhiyun 		if (IS_ERR(txq)) {
3044*4882a593Smuzhiyun 			ATH5K_ERR(ah, "can't setup xmit queue\n");
3045*4882a593Smuzhiyun 			ret = PTR_ERR(txq);
3046*4882a593Smuzhiyun 			goto err_queues;
3047*4882a593Smuzhiyun 		}
3048*4882a593Smuzhiyun 		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
3049*4882a593Smuzhiyun 		if (IS_ERR(txq)) {
3050*4882a593Smuzhiyun 			ATH5K_ERR(ah, "can't setup xmit queue\n");
3051*4882a593Smuzhiyun 			ret = PTR_ERR(txq);
3052*4882a593Smuzhiyun 			goto err_queues;
3053*4882a593Smuzhiyun 		}
3054*4882a593Smuzhiyun 		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
3055*4882a593Smuzhiyun 		if (IS_ERR(txq)) {
3056*4882a593Smuzhiyun 			ATH5K_ERR(ah, "can't setup xmit queue\n");
3057*4882a593Smuzhiyun 			ret = PTR_ERR(txq);
3058*4882a593Smuzhiyun 			goto err_queues;
3059*4882a593Smuzhiyun 		}
3060*4882a593Smuzhiyun 		hw->queues = 4;
3061*4882a593Smuzhiyun 	} else {
3062*4882a593Smuzhiyun 		/* older hardware (5210) can only support one data queue */
3063*4882a593Smuzhiyun 		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
3064*4882a593Smuzhiyun 		if (IS_ERR(txq)) {
3065*4882a593Smuzhiyun 			ATH5K_ERR(ah, "can't setup xmit queue\n");
3066*4882a593Smuzhiyun 			ret = PTR_ERR(txq);
3067*4882a593Smuzhiyun 			goto err_queues;
3068*4882a593Smuzhiyun 		}
3069*4882a593Smuzhiyun 		hw->queues = 1;
3070*4882a593Smuzhiyun 	}
3071*4882a593Smuzhiyun 
3072*4882a593Smuzhiyun 	tasklet_setup(&ah->rxtq, ath5k_tasklet_rx);
3073*4882a593Smuzhiyun 	tasklet_setup(&ah->txtq, ath5k_tasklet_tx);
3074*4882a593Smuzhiyun 	tasklet_setup(&ah->beacontq, ath5k_tasklet_beacon);
3075*4882a593Smuzhiyun 	tasklet_setup(&ah->ani_tasklet, ath5k_tasklet_ani);
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun 	INIT_WORK(&ah->reset_work, ath5k_reset_work);
3078*4882a593Smuzhiyun 	INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
3079*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
3080*4882a593Smuzhiyun 
3081*4882a593Smuzhiyun 	ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
3082*4882a593Smuzhiyun 	if (ret) {
3083*4882a593Smuzhiyun 		ATH5K_ERR(ah, "unable to read address from EEPROM\n");
3084*4882a593Smuzhiyun 		goto err_queues;
3085*4882a593Smuzhiyun 	}
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun 	SET_IEEE80211_PERM_ADDR(hw, mac);
3088*4882a593Smuzhiyun 	/* All MAC address bits matter for ACKs */
3089*4882a593Smuzhiyun 	ath5k_update_bssid_mask_and_opmode(ah, NULL);
3090*4882a593Smuzhiyun 
3091*4882a593Smuzhiyun 	regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
3092*4882a593Smuzhiyun 	ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
3093*4882a593Smuzhiyun 	if (ret) {
3094*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't initialize regulatory system\n");
3095*4882a593Smuzhiyun 		goto err_queues;
3096*4882a593Smuzhiyun 	}
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun 	ret = ieee80211_register_hw(hw);
3099*4882a593Smuzhiyun 	if (ret) {
3100*4882a593Smuzhiyun 		ATH5K_ERR(ah, "can't register ieee80211 hw\n");
3101*4882a593Smuzhiyun 		goto err_queues;
3102*4882a593Smuzhiyun 	}
3103*4882a593Smuzhiyun 
3104*4882a593Smuzhiyun 	if (!ath_is_world_regd(regulatory))
3105*4882a593Smuzhiyun 		regulatory_hint(hw->wiphy, regulatory->alpha2);
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun 	ath5k_init_leds(ah);
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 	ath5k_sysfs_register(ah);
3110*4882a593Smuzhiyun 
3111*4882a593Smuzhiyun 	return 0;
3112*4882a593Smuzhiyun err_queues:
3113*4882a593Smuzhiyun 	ath5k_txq_release(ah);
3114*4882a593Smuzhiyun err_bhal:
3115*4882a593Smuzhiyun 	ath5k_hw_release_tx_queue(ah, ah->bhalq);
3116*4882a593Smuzhiyun err_desc:
3117*4882a593Smuzhiyun 	ath5k_desc_free(ah);
3118*4882a593Smuzhiyun err:
3119*4882a593Smuzhiyun 	return ret;
3120*4882a593Smuzhiyun }
3121*4882a593Smuzhiyun 
3122*4882a593Smuzhiyun void
ath5k_deinit_ah(struct ath5k_hw * ah)3123*4882a593Smuzhiyun ath5k_deinit_ah(struct ath5k_hw *ah)
3124*4882a593Smuzhiyun {
3125*4882a593Smuzhiyun 	struct ieee80211_hw *hw = ah->hw;
3126*4882a593Smuzhiyun 
3127*4882a593Smuzhiyun 	/*
3128*4882a593Smuzhiyun 	 * NB: the order of these is important:
3129*4882a593Smuzhiyun 	 * o call the 802.11 layer before detaching ath5k_hw to
3130*4882a593Smuzhiyun 	 *   ensure callbacks into the driver to delete global
3131*4882a593Smuzhiyun 	 *   key cache entries can be handled
3132*4882a593Smuzhiyun 	 * o reclaim the tx queue data structures after calling
3133*4882a593Smuzhiyun 	 *   the 802.11 layer as we'll get called back to reclaim
3134*4882a593Smuzhiyun 	 *   node state and potentially want to use them
3135*4882a593Smuzhiyun 	 * o to cleanup the tx queues the hal is called, so detach
3136*4882a593Smuzhiyun 	 *   it last
3137*4882a593Smuzhiyun 	 * XXX: ??? detach ath5k_hw ???
3138*4882a593Smuzhiyun 	 * Other than that, it's straightforward...
3139*4882a593Smuzhiyun 	 */
3140*4882a593Smuzhiyun 	ieee80211_unregister_hw(hw);
3141*4882a593Smuzhiyun 	ath5k_desc_free(ah);
3142*4882a593Smuzhiyun 	ath5k_txq_release(ah);
3143*4882a593Smuzhiyun 	ath5k_hw_release_tx_queue(ah, ah->bhalq);
3144*4882a593Smuzhiyun 	ath5k_unregister_leds(ah);
3145*4882a593Smuzhiyun 
3146*4882a593Smuzhiyun 	ath5k_sysfs_unregister(ah);
3147*4882a593Smuzhiyun 	/*
3148*4882a593Smuzhiyun 	 * NB: can't reclaim these until after ieee80211_ifdetach
3149*4882a593Smuzhiyun 	 * returns because we'll get called back to reclaim node
3150*4882a593Smuzhiyun 	 * state and potentially want to use them.
3151*4882a593Smuzhiyun 	 */
3152*4882a593Smuzhiyun 	ath5k_hw_deinit(ah);
3153*4882a593Smuzhiyun 	free_irq(ah->irq, ah);
3154*4882a593Smuzhiyun }
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun bool
ath5k_any_vif_assoc(struct ath5k_hw * ah)3157*4882a593Smuzhiyun ath5k_any_vif_assoc(struct ath5k_hw *ah)
3158*4882a593Smuzhiyun {
3159*4882a593Smuzhiyun 	struct ath5k_vif_iter_data iter_data;
3160*4882a593Smuzhiyun 	iter_data.hw_macaddr = NULL;
3161*4882a593Smuzhiyun 	iter_data.any_assoc = false;
3162*4882a593Smuzhiyun 	iter_data.need_set_hw_addr = false;
3163*4882a593Smuzhiyun 	iter_data.found_active = true;
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun 	ieee80211_iterate_active_interfaces_atomic(
3166*4882a593Smuzhiyun 		ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
3167*4882a593Smuzhiyun 		ath5k_vif_iter, &iter_data);
3168*4882a593Smuzhiyun 	return iter_data.any_assoc;
3169*4882a593Smuzhiyun }
3170*4882a593Smuzhiyun 
3171*4882a593Smuzhiyun void
ath5k_set_beacon_filter(struct ieee80211_hw * hw,bool enable)3172*4882a593Smuzhiyun ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3173*4882a593Smuzhiyun {
3174*4882a593Smuzhiyun 	struct ath5k_hw *ah = hw->priv;
3175*4882a593Smuzhiyun 	u32 rfilt;
3176*4882a593Smuzhiyun 	rfilt = ath5k_hw_get_rx_filter(ah);
3177*4882a593Smuzhiyun 	if (enable)
3178*4882a593Smuzhiyun 		rfilt |= AR5K_RX_FILTER_BEACON;
3179*4882a593Smuzhiyun 	else
3180*4882a593Smuzhiyun 		rfilt &= ~AR5K_RX_FILTER_BEACON;
3181*4882a593Smuzhiyun 	ath5k_hw_set_rx_filter(ah, rfilt);
3182*4882a593Smuzhiyun 	ah->filter_flags = rfilt;
3183*4882a593Smuzhiyun }
3184*4882a593Smuzhiyun 
_ath5k_printk(const struct ath5k_hw * ah,const char * level,const char * fmt,...)3185*4882a593Smuzhiyun void _ath5k_printk(const struct ath5k_hw *ah, const char *level,
3186*4882a593Smuzhiyun 		   const char *fmt, ...)
3187*4882a593Smuzhiyun {
3188*4882a593Smuzhiyun 	struct va_format vaf;
3189*4882a593Smuzhiyun 	va_list args;
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun 	va_start(args, fmt);
3192*4882a593Smuzhiyun 
3193*4882a593Smuzhiyun 	vaf.fmt = fmt;
3194*4882a593Smuzhiyun 	vaf.va = &args;
3195*4882a593Smuzhiyun 
3196*4882a593Smuzhiyun 	if (ah && ah->hw)
3197*4882a593Smuzhiyun 		printk("%s" pr_fmt("%s: %pV"),
3198*4882a593Smuzhiyun 		       level, wiphy_name(ah->hw->wiphy), &vaf);
3199*4882a593Smuzhiyun 	else
3200*4882a593Smuzhiyun 		printk("%s" pr_fmt("%pV"), level, &vaf);
3201*4882a593Smuzhiyun 
3202*4882a593Smuzhiyun 	va_end(args);
3203*4882a593Smuzhiyun }
3204