xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath5k/attach.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
3*4882a593Smuzhiyun  * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission to use, copy, modify, and distribute this software for any
6*4882a593Smuzhiyun  * purpose with or without fee is hereby granted, provided that the above
7*4882a593Smuzhiyun  * copyright notice and this permission notice appear in all copies.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10*4882a593Smuzhiyun  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11*4882a593Smuzhiyun  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12*4882a593Smuzhiyun  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13*4882a593Smuzhiyun  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14*4882a593Smuzhiyun  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15*4882a593Smuzhiyun  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*************************************\
20*4882a593Smuzhiyun * Attach/Detach Functions and helpers *
21*4882a593Smuzhiyun \*************************************/
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include "ath5k.h"
28*4882a593Smuzhiyun #include "reg.h"
29*4882a593Smuzhiyun #include "debug.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /**
32*4882a593Smuzhiyun  * ath5k_hw_post() - Power On Self Test helper function
33*4882a593Smuzhiyun  * @ah: The &struct ath5k_hw
34*4882a593Smuzhiyun  */
ath5k_hw_post(struct ath5k_hw * ah)35*4882a593Smuzhiyun static int ath5k_hw_post(struct ath5k_hw *ah)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	static const u32 static_pattern[4] = {
39*4882a593Smuzhiyun 		0x55555555,	0xaaaaaaaa,
40*4882a593Smuzhiyun 		0x66666666,	0x99999999
41*4882a593Smuzhiyun 	};
42*4882a593Smuzhiyun 	static const u16 regs[2] = { AR5K_STA_ID0, AR5K_PHY(8) };
43*4882a593Smuzhiyun 	int i, c;
44*4882a593Smuzhiyun 	u16 cur_reg;
45*4882a593Smuzhiyun 	u32 var_pattern;
46*4882a593Smuzhiyun 	u32 init_val;
47*4882a593Smuzhiyun 	u32 cur_val;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	for (c = 0; c < 2; c++) {
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 		cur_reg = regs[c];
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 		/* Save previous value */
54*4882a593Smuzhiyun 		init_val = ath5k_hw_reg_read(ah, cur_reg);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 		for (i = 0; i < 256; i++) {
57*4882a593Smuzhiyun 			var_pattern = i << 16 | i;
58*4882a593Smuzhiyun 			ath5k_hw_reg_write(ah, var_pattern, cur_reg);
59*4882a593Smuzhiyun 			cur_val = ath5k_hw_reg_read(ah, cur_reg);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 			if (cur_val != var_pattern) {
62*4882a593Smuzhiyun 				ATH5K_ERR(ah, "POST Failed !!!\n");
63*4882a593Smuzhiyun 				return -EAGAIN;
64*4882a593Smuzhiyun 			}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 			/* Found on ndiswrapper dumps */
67*4882a593Smuzhiyun 			var_pattern = 0x0039080f;
68*4882a593Smuzhiyun 			ath5k_hw_reg_write(ah, var_pattern, cur_reg);
69*4882a593Smuzhiyun 		}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
72*4882a593Smuzhiyun 			var_pattern = static_pattern[i];
73*4882a593Smuzhiyun 			ath5k_hw_reg_write(ah, var_pattern, cur_reg);
74*4882a593Smuzhiyun 			cur_val = ath5k_hw_reg_read(ah, cur_reg);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 			if (cur_val != var_pattern) {
77*4882a593Smuzhiyun 				ATH5K_ERR(ah, "POST Failed !!!\n");
78*4882a593Smuzhiyun 				return -EAGAIN;
79*4882a593Smuzhiyun 			}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 			/* Found on ndiswrapper dumps */
82*4882a593Smuzhiyun 			var_pattern = 0x003b080f;
83*4882a593Smuzhiyun 			ath5k_hw_reg_write(ah, var_pattern, cur_reg);
84*4882a593Smuzhiyun 		}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		/* Restore previous value */
87*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, init_val, cur_reg);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	return 0;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /**
96*4882a593Smuzhiyun  * ath5k_hw_init() - Check if hw is supported and init the needed structs
97*4882a593Smuzhiyun  * @ah: The &struct ath5k_hw associated with the device
98*4882a593Smuzhiyun  *
99*4882a593Smuzhiyun  * Check if the device is supported, perform a POST and initialize the needed
100*4882a593Smuzhiyun  * structs. Returns -ENOMEM if we don't have memory for the needed structs,
101*4882a593Smuzhiyun  * -ENODEV if the device is not supported or prints an error msg if something
102*4882a593Smuzhiyun  * else went wrong.
103*4882a593Smuzhiyun  */
ath5k_hw_init(struct ath5k_hw * ah)104*4882a593Smuzhiyun int ath5k_hw_init(struct ath5k_hw *ah)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	static const u8 zero_mac[ETH_ALEN] = { };
107*4882a593Smuzhiyun 	struct ath_common *common = ath5k_hw_common(ah);
108*4882a593Smuzhiyun 	struct pci_dev *pdev = ah->pdev;
109*4882a593Smuzhiyun 	struct ath5k_eeprom_info *ee;
110*4882a593Smuzhiyun 	int ret;
111*4882a593Smuzhiyun 	u32 srev;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/*
114*4882a593Smuzhiyun 	 * HW information
115*4882a593Smuzhiyun 	 */
116*4882a593Smuzhiyun 	ah->ah_bwmode = AR5K_BWMODE_DEFAULT;
117*4882a593Smuzhiyun 	ah->ah_txpower.txp_tpc = AR5K_TUNE_TPC_TXPOWER;
118*4882a593Smuzhiyun 	ah->ah_imr = 0;
119*4882a593Smuzhiyun 	ah->ah_retry_short = AR5K_INIT_RETRY_SHORT;
120*4882a593Smuzhiyun 	ah->ah_retry_long = AR5K_INIT_RETRY_LONG;
121*4882a593Smuzhiyun 	ah->ah_ant_mode = AR5K_ANTMODE_DEFAULT;
122*4882a593Smuzhiyun 	ah->ah_noise_floor = -95;	/* until first NF calibration is run */
123*4882a593Smuzhiyun 	ah->ani_state.ani_mode = ATH5K_ANI_MODE_AUTO;
124*4882a593Smuzhiyun 	ah->ah_current_channel = &ah->channels[0];
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/*
127*4882a593Smuzhiyun 	 * Find the mac version
128*4882a593Smuzhiyun 	 */
129*4882a593Smuzhiyun 	ath5k_hw_read_srev(ah);
130*4882a593Smuzhiyun 	srev = ah->ah_mac_srev;
131*4882a593Smuzhiyun 	if (srev < AR5K_SREV_AR5311)
132*4882a593Smuzhiyun 		ah->ah_version = AR5K_AR5210;
133*4882a593Smuzhiyun 	else if (srev < AR5K_SREV_AR5212)
134*4882a593Smuzhiyun 		ah->ah_version = AR5K_AR5211;
135*4882a593Smuzhiyun 	else
136*4882a593Smuzhiyun 		ah->ah_version = AR5K_AR5212;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Get the MAC version */
139*4882a593Smuzhiyun 	ah->ah_mac_version = AR5K_REG_MS(srev, AR5K_SREV_VER);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* Fill the ath5k_hw struct with the needed functions */
142*4882a593Smuzhiyun 	ret = ath5k_hw_init_desc_functions(ah);
143*4882a593Smuzhiyun 	if (ret)
144*4882a593Smuzhiyun 		goto err;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Bring device out of sleep and reset its units */
147*4882a593Smuzhiyun 	ret = ath5k_hw_nic_wakeup(ah, NULL);
148*4882a593Smuzhiyun 	if (ret)
149*4882a593Smuzhiyun 		goto err;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Get PHY and RADIO revisions */
152*4882a593Smuzhiyun 	ah->ah_phy_revision = ath5k_hw_reg_read(ah, AR5K_PHY_CHIP_ID) &
153*4882a593Smuzhiyun 			0xffffffff;
154*4882a593Smuzhiyun 	ah->ah_radio_5ghz_revision = ath5k_hw_radio_revision(ah,
155*4882a593Smuzhiyun 			NL80211_BAND_5GHZ);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* Try to identify radio chip based on its srev */
158*4882a593Smuzhiyun 	switch (ah->ah_radio_5ghz_revision & 0xf0) {
159*4882a593Smuzhiyun 	case AR5K_SREV_RAD_5111:
160*4882a593Smuzhiyun 		ah->ah_radio = AR5K_RF5111;
161*4882a593Smuzhiyun 		ah->ah_single_chip = false;
162*4882a593Smuzhiyun 		ah->ah_radio_2ghz_revision = ath5k_hw_radio_revision(ah,
163*4882a593Smuzhiyun 							NL80211_BAND_2GHZ);
164*4882a593Smuzhiyun 		break;
165*4882a593Smuzhiyun 	case AR5K_SREV_RAD_5112:
166*4882a593Smuzhiyun 	case AR5K_SREV_RAD_2112:
167*4882a593Smuzhiyun 		ah->ah_radio = AR5K_RF5112;
168*4882a593Smuzhiyun 		ah->ah_single_chip = false;
169*4882a593Smuzhiyun 		ah->ah_radio_2ghz_revision = ath5k_hw_radio_revision(ah,
170*4882a593Smuzhiyun 							NL80211_BAND_2GHZ);
171*4882a593Smuzhiyun 		break;
172*4882a593Smuzhiyun 	case AR5K_SREV_RAD_2413:
173*4882a593Smuzhiyun 		ah->ah_radio = AR5K_RF2413;
174*4882a593Smuzhiyun 		ah->ah_single_chip = true;
175*4882a593Smuzhiyun 		break;
176*4882a593Smuzhiyun 	case AR5K_SREV_RAD_5413:
177*4882a593Smuzhiyun 		ah->ah_radio = AR5K_RF5413;
178*4882a593Smuzhiyun 		ah->ah_single_chip = true;
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	case AR5K_SREV_RAD_2316:
181*4882a593Smuzhiyun 		ah->ah_radio = AR5K_RF2316;
182*4882a593Smuzhiyun 		ah->ah_single_chip = true;
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	case AR5K_SREV_RAD_2317:
185*4882a593Smuzhiyun 		ah->ah_radio = AR5K_RF2317;
186*4882a593Smuzhiyun 		ah->ah_single_chip = true;
187*4882a593Smuzhiyun 		break;
188*4882a593Smuzhiyun 	case AR5K_SREV_RAD_5424:
189*4882a593Smuzhiyun 		if (ah->ah_mac_version == AR5K_SREV_AR2425 ||
190*4882a593Smuzhiyun 		    ah->ah_mac_version == AR5K_SREV_AR2417) {
191*4882a593Smuzhiyun 			ah->ah_radio = AR5K_RF2425;
192*4882a593Smuzhiyun 			ah->ah_single_chip = true;
193*4882a593Smuzhiyun 		} else {
194*4882a593Smuzhiyun 			ah->ah_radio = AR5K_RF5413;
195*4882a593Smuzhiyun 			ah->ah_single_chip = true;
196*4882a593Smuzhiyun 		}
197*4882a593Smuzhiyun 		break;
198*4882a593Smuzhiyun 	default:
199*4882a593Smuzhiyun 		/* Identify radio based on mac/phy srev */
200*4882a593Smuzhiyun 		if (ah->ah_version == AR5K_AR5210) {
201*4882a593Smuzhiyun 			ah->ah_radio = AR5K_RF5110;
202*4882a593Smuzhiyun 			ah->ah_single_chip = false;
203*4882a593Smuzhiyun 		} else if (ah->ah_version == AR5K_AR5211) {
204*4882a593Smuzhiyun 			ah->ah_radio = AR5K_RF5111;
205*4882a593Smuzhiyun 			ah->ah_single_chip = false;
206*4882a593Smuzhiyun 			ah->ah_radio_2ghz_revision = ath5k_hw_radio_revision(ah,
207*4882a593Smuzhiyun 							NL80211_BAND_2GHZ);
208*4882a593Smuzhiyun 		} else if (ah->ah_mac_version == (AR5K_SREV_AR2425 >> 4) ||
209*4882a593Smuzhiyun 			   ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4) ||
210*4882a593Smuzhiyun 			   ah->ah_phy_revision == AR5K_SREV_PHY_2425) {
211*4882a593Smuzhiyun 			ah->ah_radio = AR5K_RF2425;
212*4882a593Smuzhiyun 			ah->ah_single_chip = true;
213*4882a593Smuzhiyun 			ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_2425;
214*4882a593Smuzhiyun 		} else if (srev == AR5K_SREV_AR5213A &&
215*4882a593Smuzhiyun 			   ah->ah_phy_revision == AR5K_SREV_PHY_5212B) {
216*4882a593Smuzhiyun 			ah->ah_radio = AR5K_RF5112;
217*4882a593Smuzhiyun 			ah->ah_single_chip = false;
218*4882a593Smuzhiyun 			ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_5112B;
219*4882a593Smuzhiyun 		} else if (ah->ah_mac_version == (AR5K_SREV_AR2415 >> 4) ||
220*4882a593Smuzhiyun 			   ah->ah_mac_version == (AR5K_SREV_AR2315_R6 >> 4)) {
221*4882a593Smuzhiyun 			ah->ah_radio = AR5K_RF2316;
222*4882a593Smuzhiyun 			ah->ah_single_chip = true;
223*4882a593Smuzhiyun 			ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_2316;
224*4882a593Smuzhiyun 		} else if (ah->ah_mac_version == (AR5K_SREV_AR5414 >> 4) ||
225*4882a593Smuzhiyun 			   ah->ah_phy_revision == AR5K_SREV_PHY_5413) {
226*4882a593Smuzhiyun 			ah->ah_radio = AR5K_RF5413;
227*4882a593Smuzhiyun 			ah->ah_single_chip = true;
228*4882a593Smuzhiyun 			ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_5413;
229*4882a593Smuzhiyun 		} else if (ah->ah_mac_version == (AR5K_SREV_AR2414 >> 4) ||
230*4882a593Smuzhiyun 			   ah->ah_phy_revision == AR5K_SREV_PHY_2413) {
231*4882a593Smuzhiyun 			ah->ah_radio = AR5K_RF2413;
232*4882a593Smuzhiyun 			ah->ah_single_chip = true;
233*4882a593Smuzhiyun 			ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_2413;
234*4882a593Smuzhiyun 		} else {
235*4882a593Smuzhiyun 			ATH5K_ERR(ah, "Couldn't identify radio revision.\n");
236*4882a593Smuzhiyun 			ret = -ENODEV;
237*4882a593Smuzhiyun 			goto err;
238*4882a593Smuzhiyun 		}
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/* Return on unsupported chips (unsupported eeprom etc) */
243*4882a593Smuzhiyun 	if ((srev >= AR5K_SREV_AR5416) && (srev < AR5K_SREV_AR2425)) {
244*4882a593Smuzhiyun 		ATH5K_ERR(ah, "Device not yet supported.\n");
245*4882a593Smuzhiyun 		ret = -ENODEV;
246*4882a593Smuzhiyun 		goto err;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * POST
251*4882a593Smuzhiyun 	 */
252*4882a593Smuzhiyun 	ret = ath5k_hw_post(ah);
253*4882a593Smuzhiyun 	if (ret)
254*4882a593Smuzhiyun 		goto err;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* Enable pci core retry fix on Hainan (5213A) and later chips */
257*4882a593Smuzhiyun 	if (srev >= AR5K_SREV_AR5213A)
258*4882a593Smuzhiyun 		AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG, AR5K_PCICFG_RETRY_FIX);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/*
261*4882a593Smuzhiyun 	 * Get card capabilities, calibration values etc
262*4882a593Smuzhiyun 	 * TODO: EEPROM work
263*4882a593Smuzhiyun 	 */
264*4882a593Smuzhiyun 	ret = ath5k_eeprom_init(ah);
265*4882a593Smuzhiyun 	if (ret) {
266*4882a593Smuzhiyun 		ATH5K_ERR(ah, "unable to init EEPROM\n");
267*4882a593Smuzhiyun 		goto err;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	ee = &ah->ah_capabilities.cap_eeprom;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/*
273*4882a593Smuzhiyun 	 * Write PCI-E power save settings
274*4882a593Smuzhiyun 	 */
275*4882a593Smuzhiyun 	if ((ah->ah_version == AR5K_AR5212) && pdev && (pci_is_pcie(pdev))) {
276*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, 0x9248fc00, AR5K_PCIE_SERDES);
277*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, 0x24924924, AR5K_PCIE_SERDES);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		/* Shut off RX when elecidle is asserted */
280*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, 0x28000039, AR5K_PCIE_SERDES);
281*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, 0x53160824, AR5K_PCIE_SERDES);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		/* If serdes programming is enabled, increase PCI-E
284*4882a593Smuzhiyun 		 * tx power for systems with long trace from host
285*4882a593Smuzhiyun 		 * to minicard connector. */
286*4882a593Smuzhiyun 		if (ee->ee_serdes)
287*4882a593Smuzhiyun 			ath5k_hw_reg_write(ah, 0xe5980579, AR5K_PCIE_SERDES);
288*4882a593Smuzhiyun 		else
289*4882a593Smuzhiyun 			ath5k_hw_reg_write(ah, 0xf6800579, AR5K_PCIE_SERDES);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 		/* Shut off PLL and CLKREQ active in L1 */
292*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, 0x001defff, AR5K_PCIE_SERDES);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		/* Preserve other settings */
295*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, 0x1aaabe40, AR5K_PCIE_SERDES);
296*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, 0xbe105554, AR5K_PCIE_SERDES);
297*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, 0x000e3007, AR5K_PCIE_SERDES);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		/* Reset SERDES to load new settings */
300*4882a593Smuzhiyun 		ath5k_hw_reg_write(ah, 0x00000000, AR5K_PCIE_SERDES_RESET);
301*4882a593Smuzhiyun 		usleep_range(1000, 1500);
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Get misc capabilities */
305*4882a593Smuzhiyun 	ret = ath5k_hw_set_capabilities(ah);
306*4882a593Smuzhiyun 	if (ret) {
307*4882a593Smuzhiyun 		ATH5K_ERR(ah, "unable to get device capabilities\n");
308*4882a593Smuzhiyun 		goto err;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* Crypto settings */
312*4882a593Smuzhiyun 	common->keymax = (ah->ah_version == AR5K_AR5210 ?
313*4882a593Smuzhiyun 			  AR5K_KEYTABLE_SIZE_5210 : AR5K_KEYTABLE_SIZE_5211);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (srev >= AR5K_SREV_AR5212_V4 &&
316*4882a593Smuzhiyun 	    (ee->ee_version < AR5K_EEPROM_VERSION_5_0 ||
317*4882a593Smuzhiyun 	    !AR5K_EEPROM_AES_DIS(ee->ee_misc5)))
318*4882a593Smuzhiyun 		common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (srev >= AR5K_SREV_AR2414) {
321*4882a593Smuzhiyun 		common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
322*4882a593Smuzhiyun 		AR5K_REG_ENABLE_BITS(ah, AR5K_MISC_MODE,
323*4882a593Smuzhiyun 			AR5K_MISC_MODE_COMBINED_MIC);
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* MAC address is cleared until add_interface */
327*4882a593Smuzhiyun 	ath5k_hw_set_lladdr(ah, zero_mac);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* Set BSSID to bcast address: ff:ff:ff:ff:ff:ff for now */
330*4882a593Smuzhiyun 	eth_broadcast_addr(common->curbssid);
331*4882a593Smuzhiyun 	ath5k_hw_set_bssid(ah);
332*4882a593Smuzhiyun 	ath5k_hw_set_opmode(ah, ah->opmode);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	ath5k_hw_rfgain_opt_init(ah);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	ath5k_hw_init_nfcal_hist(ah);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* turn on HW LEDs */
339*4882a593Smuzhiyun 	ath5k_hw_set_ledstate(ah, AR5K_LED_INIT);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun err:
343*4882a593Smuzhiyun 	return ret;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /**
347*4882a593Smuzhiyun  * ath5k_hw_deinit() - Free the &struct ath5k_hw
348*4882a593Smuzhiyun  * @ah: The &struct ath5k_hw
349*4882a593Smuzhiyun  */
ath5k_hw_deinit(struct ath5k_hw * ah)350*4882a593Smuzhiyun void ath5k_hw_deinit(struct ath5k_hw *ah)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	__set_bit(ATH_STAT_INVALID, ah->status);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	kfree(ah->ah_rf_banks);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	ath5k_eeprom_detach(ah);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* assume interrupts are down */
359*4882a593Smuzhiyun }
360