1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
3*4882a593Smuzhiyun * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission to use, copy, modify, and distribute this software for any
6*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
7*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #ifndef _ATH5K_H
19*4882a593Smuzhiyun #define _ATH5K_H
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* TODO: Clean up channel debugging (doesn't work anyway) and start
22*4882a593Smuzhiyun * working on reg. control code using all available eeprom information
23*4882a593Smuzhiyun * (rev. engineering needed) */
24*4882a593Smuzhiyun #define CHAN_DEBUG 0
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/types.h>
29*4882a593Smuzhiyun #include <linux/average.h>
30*4882a593Smuzhiyun #include <linux/leds.h>
31*4882a593Smuzhiyun #include <net/mac80211.h>
32*4882a593Smuzhiyun #include <net/cfg80211.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* RX/TX descriptor hw structs
35*4882a593Smuzhiyun * TODO: Driver part should only see sw structs */
36*4882a593Smuzhiyun #include "desc.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* EEPROM structs/offsets
39*4882a593Smuzhiyun * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
40*4882a593Smuzhiyun * and clean up common bits, then introduce set/get functions in eeprom.c */
41*4882a593Smuzhiyun #include "eeprom.h"
42*4882a593Smuzhiyun #include "debug.h"
43*4882a593Smuzhiyun #include "../ath.h"
44*4882a593Smuzhiyun #include "ani.h"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* PCI IDs */
47*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
48*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
49*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
50*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
51*4882a593Smuzhiyun #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
52*4882a593Smuzhiyun #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
53*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
54*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
55*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
56*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
57*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
58*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
59*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
60*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
61*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
62*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
63*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
64*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
65*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
66*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
67*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
68*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
69*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
70*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
71*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
72*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
73*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
74*4882a593Smuzhiyun #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /****************************\
77*4882a593Smuzhiyun GENERIC DRIVER DEFINITIONS
78*4882a593Smuzhiyun \****************************/
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define ATH5K_PRINTF(fmt, ...) \
81*4882a593Smuzhiyun pr_warn("%s: " fmt, __func__, ##__VA_ARGS__)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun void __printf(3, 4)
84*4882a593Smuzhiyun _ath5k_printk(const struct ath5k_hw *ah, const char *level,
85*4882a593Smuzhiyun const char *fmt, ...);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
88*4882a593Smuzhiyun _ath5k_printk(_sc, _level, _fmt, ##__VA_ARGS__)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) \
91*4882a593Smuzhiyun do { \
92*4882a593Smuzhiyun if (net_ratelimit()) \
93*4882a593Smuzhiyun ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
94*4882a593Smuzhiyun } while (0)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define ATH5K_INFO(_sc, _fmt, ...) \
97*4882a593Smuzhiyun ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define ATH5K_WARN(_sc, _fmt, ...) \
100*4882a593Smuzhiyun ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define ATH5K_ERR(_sc, _fmt, ...) \
103*4882a593Smuzhiyun ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * AR5K REGISTER ACCESS
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Some macros to read/write fields */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* First shift, then mask */
112*4882a593Smuzhiyun #define AR5K_REG_SM(_val, _flags) \
113*4882a593Smuzhiyun (((_val) << _flags##_S) & (_flags))
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* First mask, then shift */
116*4882a593Smuzhiyun #define AR5K_REG_MS(_val, _flags) \
117*4882a593Smuzhiyun (((_val) & (_flags)) >> _flags##_S)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Some registers can hold multiple values of interest. For this
120*4882a593Smuzhiyun * reason when we want to write to these registers we must first
121*4882a593Smuzhiyun * retrieve the values which we do not want to clear (lets call this
122*4882a593Smuzhiyun * old_data) and then set the register with this and our new_value:
123*4882a593Smuzhiyun * ( old_data | new_value) */
124*4882a593Smuzhiyun #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
125*4882a593Smuzhiyun ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
126*4882a593Smuzhiyun (((_val) << _flags##_S) & (_flags)), _reg)
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
129*4882a593Smuzhiyun ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
130*4882a593Smuzhiyun (_mask)) | (_flags), _reg)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
133*4882a593Smuzhiyun ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
136*4882a593Smuzhiyun ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Access QCU registers per queue */
139*4882a593Smuzhiyun #define AR5K_REG_READ_Q(ah, _reg, _queue) \
140*4882a593Smuzhiyun (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
143*4882a593Smuzhiyun ath5k_hw_reg_write(ah, (1 << _queue), _reg)
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
146*4882a593Smuzhiyun _reg |= 1 << _queue; \
147*4882a593Smuzhiyun } while (0)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
150*4882a593Smuzhiyun _reg &= ~(1 << _queue); \
151*4882a593Smuzhiyun } while (0)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Used while writing initvals */
154*4882a593Smuzhiyun #define AR5K_REG_WAIT(_i) do { \
155*4882a593Smuzhiyun if (_i % 64) \
156*4882a593Smuzhiyun udelay(1); \
157*4882a593Smuzhiyun } while (0)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * Some tunable values (these should be changeable by the user)
161*4882a593Smuzhiyun * TODO: Make use of them and add more options OR use debug/configfs
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun #define AR5K_TUNE_DMA_BEACON_RESP 2
164*4882a593Smuzhiyun #define AR5K_TUNE_SW_BEACON_RESP 10
165*4882a593Smuzhiyun #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
166*4882a593Smuzhiyun #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
167*4882a593Smuzhiyun #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_FRAME_LEN / 64) + 1)
168*4882a593Smuzhiyun #define AR5K_TUNE_REGISTER_TIMEOUT 20000
169*4882a593Smuzhiyun /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
170*4882a593Smuzhiyun * be the max value. */
171*4882a593Smuzhiyun #define AR5K_TUNE_RSSI_THRES 129
172*4882a593Smuzhiyun /* This must be set when setting the RSSI threshold otherwise it can
173*4882a593Smuzhiyun * prevent a reset. If AR5K_RSSI_THR is read after writing to it
174*4882a593Smuzhiyun * the BMISS_THRES will be seen as 0, seems hardware doesn't keep
175*4882a593Smuzhiyun * track of it. Max value depends on hardware. For AR5210 this is just 7.
176*4882a593Smuzhiyun * For AR5211+ this seems to be up to 255. */
177*4882a593Smuzhiyun #define AR5K_TUNE_BMISS_THRES 7
178*4882a593Smuzhiyun #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
179*4882a593Smuzhiyun #define AR5K_TUNE_BEACON_INTERVAL 100
180*4882a593Smuzhiyun #define AR5K_TUNE_AIFS 2
181*4882a593Smuzhiyun #define AR5K_TUNE_AIFS_11B 2
182*4882a593Smuzhiyun #define AR5K_TUNE_AIFS_XR 0
183*4882a593Smuzhiyun #define AR5K_TUNE_CWMIN 15
184*4882a593Smuzhiyun #define AR5K_TUNE_CWMIN_11B 31
185*4882a593Smuzhiyun #define AR5K_TUNE_CWMIN_XR 3
186*4882a593Smuzhiyun #define AR5K_TUNE_CWMAX 1023
187*4882a593Smuzhiyun #define AR5K_TUNE_CWMAX_11B 1023
188*4882a593Smuzhiyun #define AR5K_TUNE_CWMAX_XR 7
189*4882a593Smuzhiyun #define AR5K_TUNE_NOISE_FLOOR -72
190*4882a593Smuzhiyun #define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
191*4882a593Smuzhiyun #define AR5K_TUNE_MAX_TXPOWER 63
192*4882a593Smuzhiyun #define AR5K_TUNE_DEFAULT_TXPOWER 25
193*4882a593Smuzhiyun #define AR5K_TUNE_TPC_TXPOWER false
194*4882a593Smuzhiyun #define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 60000 /* 60 sec */
195*4882a593Smuzhiyun #define ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT 10000 /* 10 sec */
196*4882a593Smuzhiyun #define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
197*4882a593Smuzhiyun #define ATH5K_TX_COMPLETE_POLL_INT 3000 /* 3 sec */
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define AR5K_INIT_CARR_SENSE_EN 1
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*Swap RX/TX Descriptor for big endian archs*/
202*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
203*4882a593Smuzhiyun #define AR5K_INIT_CFG ( \
204*4882a593Smuzhiyun AR5K_CFG_SWTD | AR5K_CFG_SWRD \
205*4882a593Smuzhiyun )
206*4882a593Smuzhiyun #else
207*4882a593Smuzhiyun #define AR5K_INIT_CFG 0x00000000
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Initial values */
211*4882a593Smuzhiyun #define AR5K_INIT_CYCRSSI_THR1 2
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Tx retry limit defaults from standard */
214*4882a593Smuzhiyun #define AR5K_INIT_RETRY_SHORT 7
215*4882a593Smuzhiyun #define AR5K_INIT_RETRY_LONG 4
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Slot time */
218*4882a593Smuzhiyun #define AR5K_INIT_SLOT_TIME_TURBO 6
219*4882a593Smuzhiyun #define AR5K_INIT_SLOT_TIME_DEFAULT 9
220*4882a593Smuzhiyun #define AR5K_INIT_SLOT_TIME_HALF_RATE 13
221*4882a593Smuzhiyun #define AR5K_INIT_SLOT_TIME_QUARTER_RATE 21
222*4882a593Smuzhiyun #define AR5K_INIT_SLOT_TIME_B 20
223*4882a593Smuzhiyun #define AR5K_SLOT_TIME_MAX 0xffff
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* SIFS */
226*4882a593Smuzhiyun #define AR5K_INIT_SIFS_TURBO 6
227*4882a593Smuzhiyun #define AR5K_INIT_SIFS_DEFAULT_BG 10
228*4882a593Smuzhiyun #define AR5K_INIT_SIFS_DEFAULT_A 16
229*4882a593Smuzhiyun #define AR5K_INIT_SIFS_HALF_RATE 32
230*4882a593Smuzhiyun #define AR5K_INIT_SIFS_QUARTER_RATE 64
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Used to calculate tx time for non 5/10/40MHz
233*4882a593Smuzhiyun * operation */
234*4882a593Smuzhiyun /* It's preamble time + signal time (16 + 4) */
235*4882a593Smuzhiyun #define AR5K_INIT_OFDM_PREAMPLE_TIME 20
236*4882a593Smuzhiyun /* Preamble time for 40MHz (turbo) operation (min ?) */
237*4882a593Smuzhiyun #define AR5K_INIT_OFDM_PREAMBLE_TIME_MIN 14
238*4882a593Smuzhiyun #define AR5K_INIT_OFDM_SYMBOL_TIME 4
239*4882a593Smuzhiyun #define AR5K_INIT_OFDM_PLCP_BITS 22
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Rx latency for 5 and 10MHz operation (max ?) */
242*4882a593Smuzhiyun #define AR5K_INIT_RX_LAT_MAX 63
243*4882a593Smuzhiyun /* Tx latencies from initvals (5212 only but no problem
244*4882a593Smuzhiyun * because we only tweak them on 5212) */
245*4882a593Smuzhiyun #define AR5K_INIT_TX_LAT_A 54
246*4882a593Smuzhiyun #define AR5K_INIT_TX_LAT_BG 384
247*4882a593Smuzhiyun /* Tx latency for 40MHz (turbo) operation (min ?) */
248*4882a593Smuzhiyun #define AR5K_INIT_TX_LAT_MIN 32
249*4882a593Smuzhiyun /* Default Tx/Rx latencies (same for 5211)*/
250*4882a593Smuzhiyun #define AR5K_INIT_TX_LATENCY_5210 54
251*4882a593Smuzhiyun #define AR5K_INIT_RX_LATENCY_5210 29
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Tx frame to Tx data start delay */
254*4882a593Smuzhiyun #define AR5K_INIT_TXF2TXD_START_DEFAULT 14
255*4882a593Smuzhiyun #define AR5K_INIT_TXF2TXD_START_DELAY_10MHZ 12
256*4882a593Smuzhiyun #define AR5K_INIT_TXF2TXD_START_DELAY_5MHZ 13
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* We need to increase PHY switch and agc settling time
259*4882a593Smuzhiyun * on turbo mode */
260*4882a593Smuzhiyun #define AR5K_SWITCH_SETTLING 5760
261*4882a593Smuzhiyun #define AR5K_SWITCH_SETTLING_TURBO 7168
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun #define AR5K_AGC_SETTLING 28
264*4882a593Smuzhiyun /* 38 on 5210 but shouldn't matter */
265*4882a593Smuzhiyun #define AR5K_AGC_SETTLING_TURBO 37
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /*****************************\
270*4882a593Smuzhiyun * GENERIC CHIPSET DEFINITIONS *
271*4882a593Smuzhiyun \*****************************/
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /**
274*4882a593Smuzhiyun * enum ath5k_version - MAC Chips
275*4882a593Smuzhiyun * @AR5K_AR5210: AR5210 (Crete)
276*4882a593Smuzhiyun * @AR5K_AR5211: AR5211 (Oahu/Maui)
277*4882a593Smuzhiyun * @AR5K_AR5212: AR5212 (Venice) and newer
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun enum ath5k_version {
280*4882a593Smuzhiyun AR5K_AR5210 = 0,
281*4882a593Smuzhiyun AR5K_AR5211 = 1,
282*4882a593Smuzhiyun AR5K_AR5212 = 2,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /**
286*4882a593Smuzhiyun * enum ath5k_radio - PHY Chips
287*4882a593Smuzhiyun * @AR5K_RF5110: RF5110 (Fez)
288*4882a593Smuzhiyun * @AR5K_RF5111: RF5111 (Sombrero)
289*4882a593Smuzhiyun * @AR5K_RF5112: RF2112/5112(A) (Derby/Derby2)
290*4882a593Smuzhiyun * @AR5K_RF2413: RF2413/2414 (Griffin/Griffin-Lite)
291*4882a593Smuzhiyun * @AR5K_RF5413: RF5413/5414/5424 (Eagle/Condor)
292*4882a593Smuzhiyun * @AR5K_RF2316: RF2315/2316 (Cobra SoC)
293*4882a593Smuzhiyun * @AR5K_RF2317: RF2317 (Spider SoC)
294*4882a593Smuzhiyun * @AR5K_RF2425: RF2425/2417 (Swan/Nalla)
295*4882a593Smuzhiyun */
296*4882a593Smuzhiyun enum ath5k_radio {
297*4882a593Smuzhiyun AR5K_RF5110 = 0,
298*4882a593Smuzhiyun AR5K_RF5111 = 1,
299*4882a593Smuzhiyun AR5K_RF5112 = 2,
300*4882a593Smuzhiyun AR5K_RF2413 = 3,
301*4882a593Smuzhiyun AR5K_RF5413 = 4,
302*4882a593Smuzhiyun AR5K_RF2316 = 5,
303*4882a593Smuzhiyun AR5K_RF2317 = 6,
304*4882a593Smuzhiyun AR5K_RF2425 = 7,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun * Common silicon revision/version values
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #define AR5K_SREV_UNKNOWN 0xffff
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun #define AR5K_SREV_AR5210 0x00 /* Crete */
314*4882a593Smuzhiyun #define AR5K_SREV_AR5311 0x10 /* Maui 1 */
315*4882a593Smuzhiyun #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
316*4882a593Smuzhiyun #define AR5K_SREV_AR5311B 0x30 /* Spirit */
317*4882a593Smuzhiyun #define AR5K_SREV_AR5211 0x40 /* Oahu */
318*4882a593Smuzhiyun #define AR5K_SREV_AR5212 0x50 /* Venice */
319*4882a593Smuzhiyun #define AR5K_SREV_AR5312_R2 0x52 /* AP31 */
320*4882a593Smuzhiyun #define AR5K_SREV_AR5212_V4 0x54 /* ??? */
321*4882a593Smuzhiyun #define AR5K_SREV_AR5213 0x55 /* ??? */
322*4882a593Smuzhiyun #define AR5K_SREV_AR5312_R7 0x57 /* AP30 */
323*4882a593Smuzhiyun #define AR5K_SREV_AR2313_R8 0x58 /* AP43 */
324*4882a593Smuzhiyun #define AR5K_SREV_AR5213A 0x59 /* Hainan */
325*4882a593Smuzhiyun #define AR5K_SREV_AR2413 0x78 /* Griffin lite */
326*4882a593Smuzhiyun #define AR5K_SREV_AR2414 0x70 /* Griffin */
327*4882a593Smuzhiyun #define AR5K_SREV_AR2315_R6 0x86 /* AP51-Light */
328*4882a593Smuzhiyun #define AR5K_SREV_AR2315_R7 0x87 /* AP51-Full */
329*4882a593Smuzhiyun #define AR5K_SREV_AR5424 0x90 /* Condor */
330*4882a593Smuzhiyun #define AR5K_SREV_AR2317_R1 0x90 /* AP61-Light */
331*4882a593Smuzhiyun #define AR5K_SREV_AR2317_R2 0x91 /* AP61-Full */
332*4882a593Smuzhiyun #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
333*4882a593Smuzhiyun #define AR5K_SREV_AR5414 0xa0 /* Eagle */
334*4882a593Smuzhiyun #define AR5K_SREV_AR2415 0xb0 /* Talon */
335*4882a593Smuzhiyun #define AR5K_SREV_AR5416 0xc0 /* PCI-E */
336*4882a593Smuzhiyun #define AR5K_SREV_AR5418 0xca /* PCI-E */
337*4882a593Smuzhiyun #define AR5K_SREV_AR2425 0xe0 /* Swan */
338*4882a593Smuzhiyun #define AR5K_SREV_AR2417 0xf0 /* Nala */
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun #define AR5K_SREV_RAD_5110 0x00
341*4882a593Smuzhiyun #define AR5K_SREV_RAD_5111 0x10
342*4882a593Smuzhiyun #define AR5K_SREV_RAD_5111A 0x15
343*4882a593Smuzhiyun #define AR5K_SREV_RAD_2111 0x20
344*4882a593Smuzhiyun #define AR5K_SREV_RAD_5112 0x30
345*4882a593Smuzhiyun #define AR5K_SREV_RAD_5112A 0x35
346*4882a593Smuzhiyun #define AR5K_SREV_RAD_5112B 0x36
347*4882a593Smuzhiyun #define AR5K_SREV_RAD_2112 0x40
348*4882a593Smuzhiyun #define AR5K_SREV_RAD_2112A 0x45
349*4882a593Smuzhiyun #define AR5K_SREV_RAD_2112B 0x46
350*4882a593Smuzhiyun #define AR5K_SREV_RAD_2413 0x50
351*4882a593Smuzhiyun #define AR5K_SREV_RAD_5413 0x60
352*4882a593Smuzhiyun #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
353*4882a593Smuzhiyun #define AR5K_SREV_RAD_2317 0x80
354*4882a593Smuzhiyun #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
355*4882a593Smuzhiyun #define AR5K_SREV_RAD_2425 0xa2
356*4882a593Smuzhiyun #define AR5K_SREV_RAD_5133 0xc0
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun #define AR5K_SREV_PHY_5211 0x30
359*4882a593Smuzhiyun #define AR5K_SREV_PHY_5212 0x41
360*4882a593Smuzhiyun #define AR5K_SREV_PHY_5212A 0x42
361*4882a593Smuzhiyun #define AR5K_SREV_PHY_5212B 0x43
362*4882a593Smuzhiyun #define AR5K_SREV_PHY_2413 0x45
363*4882a593Smuzhiyun #define AR5K_SREV_PHY_5413 0x61
364*4882a593Smuzhiyun #define AR5K_SREV_PHY_2425 0x70
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* TODO add support to mac80211 for vendor-specific rates and modes */
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /**
369*4882a593Smuzhiyun * DOC: Atheros XR
370*4882a593Smuzhiyun *
371*4882a593Smuzhiyun * Some of this information is based on Documentation from:
372*4882a593Smuzhiyun *
373*4882a593Smuzhiyun * http://madwifi-project.org/wiki/ChipsetFeatures/SuperAG
374*4882a593Smuzhiyun *
375*4882a593Smuzhiyun * Atheros' eXtended Range - range enhancing extension is a modulation scheme
376*4882a593Smuzhiyun * that is supposed to double the link distance between an Atheros XR-enabled
377*4882a593Smuzhiyun * client device with an Atheros XR-enabled access point. This is achieved
378*4882a593Smuzhiyun * by increasing the receiver sensitivity up to, -105dBm, which is about 20dB
379*4882a593Smuzhiyun * above what the 802.11 specifications demand. In addition, new (proprietary)
380*4882a593Smuzhiyun * data rates are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
381*4882a593Smuzhiyun *
382*4882a593Smuzhiyun * Please note that can you either use XR or TURBO but you cannot use both,
383*4882a593Smuzhiyun * they are exclusive.
384*4882a593Smuzhiyun *
385*4882a593Smuzhiyun * Also note that we do not plan to support XR mode at least for now. You can
386*4882a593Smuzhiyun * get a mode similar to XR by using 5MHz bwmode.
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /**
391*4882a593Smuzhiyun * DOC: Atheros SuperAG
392*4882a593Smuzhiyun *
393*4882a593Smuzhiyun * In addition to XR we have another modulation scheme called TURBO mode
394*4882a593Smuzhiyun * that is supposed to provide a throughput transmission speed up to 40Mbit/s
395*4882a593Smuzhiyun * -60Mbit/s at a 108Mbit/s signaling rate achieved through the bonding of two
396*4882a593Smuzhiyun * 54Mbit/s 802.11g channels. To use this feature both ends must support it.
397*4882a593Smuzhiyun * There is also a distinction between "static" and "dynamic" turbo modes:
398*4882a593Smuzhiyun *
399*4882a593Smuzhiyun * - Static: is the dumb version: devices set to this mode stick to it until
400*4882a593Smuzhiyun * the mode is turned off.
401*4882a593Smuzhiyun *
402*4882a593Smuzhiyun * - Dynamic: is the intelligent version, the network decides itself if it
403*4882a593Smuzhiyun * is ok to use turbo. As soon as traffic is detected on adjacent channels
404*4882a593Smuzhiyun * (which would get used in turbo mode), or when a non-turbo station joins
405*4882a593Smuzhiyun * the network, turbo mode won't be used until the situation changes again.
406*4882a593Smuzhiyun * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
407*4882a593Smuzhiyun * monitors the used radio band in order to decide whether turbo mode may
408*4882a593Smuzhiyun * be used or not.
409*4882a593Smuzhiyun *
410*4882a593Smuzhiyun * This article claims Super G sticks to bonding of channels 5 and 6 for
411*4882a593Smuzhiyun * USA:
412*4882a593Smuzhiyun *
413*4882a593Smuzhiyun * https://www.pcworld.com/article/id,113428-page,1/article.html
414*4882a593Smuzhiyun *
415*4882a593Smuzhiyun * The channel bonding seems to be driver specific though.
416*4882a593Smuzhiyun *
417*4882a593Smuzhiyun * In addition to TURBO modes we also have the following features for even
418*4882a593Smuzhiyun * greater speed-up:
419*4882a593Smuzhiyun *
420*4882a593Smuzhiyun * - Bursting: allows multiple frames to be sent at once, rather than pausing
421*4882a593Smuzhiyun * after each frame. Bursting is a standards-compliant feature that can be
422*4882a593Smuzhiyun * used with any Access Point.
423*4882a593Smuzhiyun *
424*4882a593Smuzhiyun * - Fast frames: increases the amount of information that can be sent per
425*4882a593Smuzhiyun * frame, also resulting in a reduction of transmission overhead. It is a
426*4882a593Smuzhiyun * proprietary feature that needs to be supported by the Access Point.
427*4882a593Smuzhiyun *
428*4882a593Smuzhiyun * - Compression: data frames are compressed in real time using a Lempel Ziv
429*4882a593Smuzhiyun * algorithm. This is done transparently. Once this feature is enabled,
430*4882a593Smuzhiyun * compression and decompression takes place inside the chipset, without
431*4882a593Smuzhiyun * putting additional load on the host CPU.
432*4882a593Smuzhiyun *
433*4882a593Smuzhiyun * As with XR we also don't plan to support SuperAG features for now. You can
434*4882a593Smuzhiyun * get a mode similar to TURBO by using 40MHz bwmode.
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /**
439*4882a593Smuzhiyun * enum ath5k_driver_mode - PHY operation mode
440*4882a593Smuzhiyun * @AR5K_MODE_11A: 802.11a
441*4882a593Smuzhiyun * @AR5K_MODE_11B: 802.11b
442*4882a593Smuzhiyun * @AR5K_MODE_11G: 801.11g
443*4882a593Smuzhiyun * @AR5K_MODE_MAX: Used for boundary checks
444*4882a593Smuzhiyun *
445*4882a593Smuzhiyun * Do not change the order here, we use these as
446*4882a593Smuzhiyun * array indices and it also maps EEPROM structures.
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun enum ath5k_driver_mode {
449*4882a593Smuzhiyun AR5K_MODE_11A = 0,
450*4882a593Smuzhiyun AR5K_MODE_11B = 1,
451*4882a593Smuzhiyun AR5K_MODE_11G = 2,
452*4882a593Smuzhiyun AR5K_MODE_MAX = 3
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /**
456*4882a593Smuzhiyun * enum ath5k_ant_mode - Antenna operation mode
457*4882a593Smuzhiyun * @AR5K_ANTMODE_DEFAULT: Default antenna setup
458*4882a593Smuzhiyun * @AR5K_ANTMODE_FIXED_A: Only antenna A is present
459*4882a593Smuzhiyun * @AR5K_ANTMODE_FIXED_B: Only antenna B is present
460*4882a593Smuzhiyun * @AR5K_ANTMODE_SINGLE_AP: STA locked on a single ap
461*4882a593Smuzhiyun * @AR5K_ANTMODE_SECTOR_AP: AP with tx antenna set on tx desc
462*4882a593Smuzhiyun * @AR5K_ANTMODE_SECTOR_STA: STA with tx antenna set on tx desc
463*4882a593Smuzhiyun * @AR5K_ANTMODE_DEBUG: Debug mode -A -> Rx, B-> Tx-
464*4882a593Smuzhiyun * @AR5K_ANTMODE_MAX: Used for boundary checks
465*4882a593Smuzhiyun *
466*4882a593Smuzhiyun * For more infos on antenna control check out phy.c
467*4882a593Smuzhiyun */
468*4882a593Smuzhiyun enum ath5k_ant_mode {
469*4882a593Smuzhiyun AR5K_ANTMODE_DEFAULT = 0,
470*4882a593Smuzhiyun AR5K_ANTMODE_FIXED_A = 1,
471*4882a593Smuzhiyun AR5K_ANTMODE_FIXED_B = 2,
472*4882a593Smuzhiyun AR5K_ANTMODE_SINGLE_AP = 3,
473*4882a593Smuzhiyun AR5K_ANTMODE_SECTOR_AP = 4,
474*4882a593Smuzhiyun AR5K_ANTMODE_SECTOR_STA = 5,
475*4882a593Smuzhiyun AR5K_ANTMODE_DEBUG = 6,
476*4882a593Smuzhiyun AR5K_ANTMODE_MAX,
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /**
480*4882a593Smuzhiyun * enum ath5k_bw_mode - Bandwidth operation mode
481*4882a593Smuzhiyun * @AR5K_BWMODE_DEFAULT: 20MHz, default operation
482*4882a593Smuzhiyun * @AR5K_BWMODE_5MHZ: Quarter rate
483*4882a593Smuzhiyun * @AR5K_BWMODE_10MHZ: Half rate
484*4882a593Smuzhiyun * @AR5K_BWMODE_40MHZ: Turbo
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun enum ath5k_bw_mode {
487*4882a593Smuzhiyun AR5K_BWMODE_DEFAULT = 0,
488*4882a593Smuzhiyun AR5K_BWMODE_5MHZ = 1,
489*4882a593Smuzhiyun AR5K_BWMODE_10MHZ = 2,
490*4882a593Smuzhiyun AR5K_BWMODE_40MHZ = 3
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /****************\
496*4882a593Smuzhiyun TX DEFINITIONS
497*4882a593Smuzhiyun \****************/
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /**
500*4882a593Smuzhiyun * struct ath5k_tx_status - TX Status descriptor
501*4882a593Smuzhiyun * @ts_seqnum: Sequence number
502*4882a593Smuzhiyun * @ts_tstamp: Timestamp
503*4882a593Smuzhiyun * @ts_status: Status code
504*4882a593Smuzhiyun * @ts_final_idx: Final transmission series index
505*4882a593Smuzhiyun * @ts_final_retry: Final retry count
506*4882a593Smuzhiyun * @ts_rssi: RSSI for received ACK
507*4882a593Smuzhiyun * @ts_shortretry: Short retry count
508*4882a593Smuzhiyun * @ts_virtcol: Virtual collision count
509*4882a593Smuzhiyun * @ts_antenna: Antenna used
510*4882a593Smuzhiyun *
511*4882a593Smuzhiyun * TX status descriptor gets filled by the hw
512*4882a593Smuzhiyun * on each transmission attempt.
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun struct ath5k_tx_status {
515*4882a593Smuzhiyun u16 ts_seqnum;
516*4882a593Smuzhiyun u16 ts_tstamp;
517*4882a593Smuzhiyun u8 ts_status;
518*4882a593Smuzhiyun u8 ts_final_idx;
519*4882a593Smuzhiyun u8 ts_final_retry;
520*4882a593Smuzhiyun s8 ts_rssi;
521*4882a593Smuzhiyun u8 ts_shortretry;
522*4882a593Smuzhiyun u8 ts_virtcol;
523*4882a593Smuzhiyun u8 ts_antenna;
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun #define AR5K_TXSTAT_ALTRATE 0x80
527*4882a593Smuzhiyun #define AR5K_TXERR_XRETRY 0x01
528*4882a593Smuzhiyun #define AR5K_TXERR_FILT 0x02
529*4882a593Smuzhiyun #define AR5K_TXERR_FIFO 0x04
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /**
532*4882a593Smuzhiyun * enum ath5k_tx_queue - Queue types used to classify tx queues.
533*4882a593Smuzhiyun * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
534*4882a593Smuzhiyun * @AR5K_TX_QUEUE_DATA: A normal data queue
535*4882a593Smuzhiyun * @AR5K_TX_QUEUE_BEACON: The beacon queue
536*4882a593Smuzhiyun * @AR5K_TX_QUEUE_CAB: The after-beacon queue
537*4882a593Smuzhiyun * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
538*4882a593Smuzhiyun */
539*4882a593Smuzhiyun enum ath5k_tx_queue {
540*4882a593Smuzhiyun AR5K_TX_QUEUE_INACTIVE = 0,
541*4882a593Smuzhiyun AR5K_TX_QUEUE_DATA,
542*4882a593Smuzhiyun AR5K_TX_QUEUE_BEACON,
543*4882a593Smuzhiyun AR5K_TX_QUEUE_CAB,
544*4882a593Smuzhiyun AR5K_TX_QUEUE_UAPSD,
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun #define AR5K_NUM_TX_QUEUES 10
548*4882a593Smuzhiyun #define AR5K_NUM_TX_QUEUES_NOQCU 2
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /**
551*4882a593Smuzhiyun * enum ath5k_tx_queue_subtype - Queue sub-types to classify normal data queues
552*4882a593Smuzhiyun * @AR5K_WME_AC_BK: Background traffic
553*4882a593Smuzhiyun * @AR5K_WME_AC_BE: Best-effort (normal) traffic
554*4882a593Smuzhiyun * @AR5K_WME_AC_VI: Video traffic
555*4882a593Smuzhiyun * @AR5K_WME_AC_VO: Voice traffic
556*4882a593Smuzhiyun *
557*4882a593Smuzhiyun * These are the 4 Access Categories as defined in
558*4882a593Smuzhiyun * WME spec. 0 is the lowest priority and 4 is the
559*4882a593Smuzhiyun * highest. Normal data that hasn't been classified
560*4882a593Smuzhiyun * goes to the Best Effort AC.
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun enum ath5k_tx_queue_subtype {
563*4882a593Smuzhiyun AR5K_WME_AC_BK = 0,
564*4882a593Smuzhiyun AR5K_WME_AC_BE,
565*4882a593Smuzhiyun AR5K_WME_AC_VI,
566*4882a593Smuzhiyun AR5K_WME_AC_VO,
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /**
570*4882a593Smuzhiyun * enum ath5k_tx_queue_id - Queue ID numbers as returned by the hw functions
571*4882a593Smuzhiyun * @AR5K_TX_QUEUE_ID_NOQCU_DATA: Data queue on AR5210 (no QCU available)
572*4882a593Smuzhiyun * @AR5K_TX_QUEUE_ID_NOQCU_BEACON: Beacon queue on AR5210 (no QCU available)
573*4882a593Smuzhiyun * @AR5K_TX_QUEUE_ID_DATA_MIN: Data queue min index
574*4882a593Smuzhiyun * @AR5K_TX_QUEUE_ID_DATA_MAX: Data queue max index
575*4882a593Smuzhiyun * @AR5K_TX_QUEUE_ID_CAB: Content after beacon queue
576*4882a593Smuzhiyun * @AR5K_TX_QUEUE_ID_BEACON: Beacon queue
577*4882a593Smuzhiyun * @AR5K_TX_QUEUE_ID_UAPSD: Urgent Automatic Power Save Delivery,
578*4882a593Smuzhiyun *
579*4882a593Smuzhiyun * Each number represents a hw queue. If hw does not support hw queues
580*4882a593Smuzhiyun * (eg 5210) all data goes in one queue.
581*4882a593Smuzhiyun */
582*4882a593Smuzhiyun enum ath5k_tx_queue_id {
583*4882a593Smuzhiyun AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
584*4882a593Smuzhiyun AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
585*4882a593Smuzhiyun AR5K_TX_QUEUE_ID_DATA_MIN = 0,
586*4882a593Smuzhiyun AR5K_TX_QUEUE_ID_DATA_MAX = 3,
587*4882a593Smuzhiyun AR5K_TX_QUEUE_ID_UAPSD = 7,
588*4882a593Smuzhiyun AR5K_TX_QUEUE_ID_CAB = 8,
589*4882a593Smuzhiyun AR5K_TX_QUEUE_ID_BEACON = 9,
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /*
593*4882a593Smuzhiyun * Flags to set hw queue's parameters...
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
596*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
597*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
598*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
599*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
600*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
601*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
602*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
603*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
604*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
605*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
606*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
607*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
608*4882a593Smuzhiyun #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /**
611*4882a593Smuzhiyun * struct ath5k_txq - Transmit queue state
612*4882a593Smuzhiyun * @qnum: Hardware q number
613*4882a593Smuzhiyun * @link: Link ptr in last TX desc
614*4882a593Smuzhiyun * @q: Transmit queue (&struct list_head)
615*4882a593Smuzhiyun * @lock: Lock on q and link
616*4882a593Smuzhiyun * @setup: Is the queue configured
617*4882a593Smuzhiyun * @txq_len:Number of queued buffers
618*4882a593Smuzhiyun * @txq_max: Max allowed num of queued buffers
619*4882a593Smuzhiyun * @txq_poll_mark: Used to check if queue got stuck
620*4882a593Smuzhiyun * @txq_stuck: Queue stuck counter
621*4882a593Smuzhiyun *
622*4882a593Smuzhiyun * One of these exists for each hardware transmit queue.
623*4882a593Smuzhiyun * Packets sent to us from above are assigned to queues based
624*4882a593Smuzhiyun * on their priority. Not all devices support a complete set
625*4882a593Smuzhiyun * of hardware transmit queues. For those devices the array
626*4882a593Smuzhiyun * sc_ac2q will map multiple priorities to fewer hardware queues
627*4882a593Smuzhiyun * (typically all to one hardware queue).
628*4882a593Smuzhiyun */
629*4882a593Smuzhiyun struct ath5k_txq {
630*4882a593Smuzhiyun unsigned int qnum;
631*4882a593Smuzhiyun u32 *link;
632*4882a593Smuzhiyun struct list_head q;
633*4882a593Smuzhiyun spinlock_t lock;
634*4882a593Smuzhiyun bool setup;
635*4882a593Smuzhiyun int txq_len;
636*4882a593Smuzhiyun int txq_max;
637*4882a593Smuzhiyun bool txq_poll_mark;
638*4882a593Smuzhiyun unsigned int txq_stuck;
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /**
642*4882a593Smuzhiyun * struct ath5k_txq_info - A struct to hold TX queue's parameters
643*4882a593Smuzhiyun * @tqi_type: One of enum ath5k_tx_queue
644*4882a593Smuzhiyun * @tqi_subtype: One of enum ath5k_tx_queue_subtype
645*4882a593Smuzhiyun * @tqi_flags: TX queue flags (see above)
646*4882a593Smuzhiyun * @tqi_aifs: Arbitrated Inter-frame Space
647*4882a593Smuzhiyun * @tqi_cw_min: Minimum Contention Window
648*4882a593Smuzhiyun * @tqi_cw_max: Maximum Contention Window
649*4882a593Smuzhiyun * @tqi_cbr_period: Constant bit rate period
650*4882a593Smuzhiyun * @tqi_ready_time: Time queue waits after an event when RDYTIME is enabled
651*4882a593Smuzhiyun */
652*4882a593Smuzhiyun struct ath5k_txq_info {
653*4882a593Smuzhiyun enum ath5k_tx_queue tqi_type;
654*4882a593Smuzhiyun enum ath5k_tx_queue_subtype tqi_subtype;
655*4882a593Smuzhiyun u16 tqi_flags;
656*4882a593Smuzhiyun u8 tqi_aifs;
657*4882a593Smuzhiyun u16 tqi_cw_min;
658*4882a593Smuzhiyun u16 tqi_cw_max;
659*4882a593Smuzhiyun u32 tqi_cbr_period;
660*4882a593Smuzhiyun u32 tqi_cbr_overflow_limit;
661*4882a593Smuzhiyun u32 tqi_burst_time;
662*4882a593Smuzhiyun u32 tqi_ready_time;
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /**
666*4882a593Smuzhiyun * enum ath5k_pkt_type - Transmit packet types
667*4882a593Smuzhiyun * @AR5K_PKT_TYPE_NORMAL: Normal data
668*4882a593Smuzhiyun * @AR5K_PKT_TYPE_ATIM: ATIM
669*4882a593Smuzhiyun * @AR5K_PKT_TYPE_PSPOLL: PS-Poll
670*4882a593Smuzhiyun * @AR5K_PKT_TYPE_BEACON: Beacon
671*4882a593Smuzhiyun * @AR5K_PKT_TYPE_PROBE_RESP: Probe response
672*4882a593Smuzhiyun * @AR5K_PKT_TYPE_PIFS: PIFS
673*4882a593Smuzhiyun * Used on tx control descriptor
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun enum ath5k_pkt_type {
676*4882a593Smuzhiyun AR5K_PKT_TYPE_NORMAL = 0,
677*4882a593Smuzhiyun AR5K_PKT_TYPE_ATIM = 1,
678*4882a593Smuzhiyun AR5K_PKT_TYPE_PSPOLL = 2,
679*4882a593Smuzhiyun AR5K_PKT_TYPE_BEACON = 3,
680*4882a593Smuzhiyun AR5K_PKT_TYPE_PROBE_RESP = 4,
681*4882a593Smuzhiyun AR5K_PKT_TYPE_PIFS = 5,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /*
685*4882a593Smuzhiyun * TX power and TPC settings
686*4882a593Smuzhiyun */
687*4882a593Smuzhiyun #define AR5K_TXPOWER_OFDM(_r, _v) ( \
688*4882a593Smuzhiyun ((0 & 1) << ((_v) + 6)) | \
689*4882a593Smuzhiyun (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
690*4882a593Smuzhiyun )
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun #define AR5K_TXPOWER_CCK(_r, _v) ( \
693*4882a593Smuzhiyun (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
694*4882a593Smuzhiyun )
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /****************\
699*4882a593Smuzhiyun RX DEFINITIONS
700*4882a593Smuzhiyun \****************/
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /**
703*4882a593Smuzhiyun * struct ath5k_rx_status - RX Status descriptor
704*4882a593Smuzhiyun * @rs_datalen: Data length
705*4882a593Smuzhiyun * @rs_tstamp: Timestamp
706*4882a593Smuzhiyun * @rs_status: Status code
707*4882a593Smuzhiyun * @rs_phyerr: PHY error mask
708*4882a593Smuzhiyun * @rs_rssi: RSSI in 0.5dbm units
709*4882a593Smuzhiyun * @rs_keyix: Index to the key used for decrypting
710*4882a593Smuzhiyun * @rs_rate: Rate used to decode the frame
711*4882a593Smuzhiyun * @rs_antenna: Antenna used to receive the frame
712*4882a593Smuzhiyun * @rs_more: Indicates this is a frame fragment (Fast frames)
713*4882a593Smuzhiyun */
714*4882a593Smuzhiyun struct ath5k_rx_status {
715*4882a593Smuzhiyun u16 rs_datalen;
716*4882a593Smuzhiyun u16 rs_tstamp;
717*4882a593Smuzhiyun u8 rs_status;
718*4882a593Smuzhiyun u8 rs_phyerr;
719*4882a593Smuzhiyun s8 rs_rssi;
720*4882a593Smuzhiyun u8 rs_keyix;
721*4882a593Smuzhiyun u8 rs_rate;
722*4882a593Smuzhiyun u8 rs_antenna;
723*4882a593Smuzhiyun u8 rs_more;
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun #define AR5K_RXERR_CRC 0x01
727*4882a593Smuzhiyun #define AR5K_RXERR_PHY 0x02
728*4882a593Smuzhiyun #define AR5K_RXERR_FIFO 0x04
729*4882a593Smuzhiyun #define AR5K_RXERR_DECRYPT 0x08
730*4882a593Smuzhiyun #define AR5K_RXERR_MIC 0x10
731*4882a593Smuzhiyun #define AR5K_RXKEYIX_INVALID ((u8) -1)
732*4882a593Smuzhiyun #define AR5K_TXKEYIX_INVALID ((u32) -1)
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /**************************\
736*4882a593Smuzhiyun BEACON TIMERS DEFINITIONS
737*4882a593Smuzhiyun \**************************/
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun #define AR5K_BEACON_PERIOD 0x0000ffff
740*4882a593Smuzhiyun #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
741*4882a593Smuzhiyun #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /*
745*4882a593Smuzhiyun * TSF to TU conversion:
746*4882a593Smuzhiyun *
747*4882a593Smuzhiyun * TSF is a 64bit value in usec (microseconds).
748*4882a593Smuzhiyun * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
749*4882a593Smuzhiyun * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
750*4882a593Smuzhiyun */
751*4882a593Smuzhiyun #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /*******************************\
756*4882a593Smuzhiyun GAIN OPTIMIZATION DEFINITIONS
757*4882a593Smuzhiyun \*******************************/
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /**
760*4882a593Smuzhiyun * enum ath5k_rfgain - RF Gain optimization engine state
761*4882a593Smuzhiyun * @AR5K_RFGAIN_INACTIVE: Engine disabled
762*4882a593Smuzhiyun * @AR5K_RFGAIN_ACTIVE: Probe active
763*4882a593Smuzhiyun * @AR5K_RFGAIN_READ_REQUESTED: Probe requested
764*4882a593Smuzhiyun * @AR5K_RFGAIN_NEED_CHANGE: Gain_F needs change
765*4882a593Smuzhiyun */
766*4882a593Smuzhiyun enum ath5k_rfgain {
767*4882a593Smuzhiyun AR5K_RFGAIN_INACTIVE = 0,
768*4882a593Smuzhiyun AR5K_RFGAIN_ACTIVE,
769*4882a593Smuzhiyun AR5K_RFGAIN_READ_REQUESTED,
770*4882a593Smuzhiyun AR5K_RFGAIN_NEED_CHANGE,
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /**
774*4882a593Smuzhiyun * struct ath5k_gain - RF Gain optimization engine state data
775*4882a593Smuzhiyun * @g_step_idx: Current step index
776*4882a593Smuzhiyun * @g_current: Current gain
777*4882a593Smuzhiyun * @g_target: Target gain
778*4882a593Smuzhiyun * @g_low: Low gain boundary
779*4882a593Smuzhiyun * @g_high: High gain boundary
780*4882a593Smuzhiyun * @g_f_corr: Gain_F correction
781*4882a593Smuzhiyun * @g_state: One of enum ath5k_rfgain
782*4882a593Smuzhiyun */
783*4882a593Smuzhiyun struct ath5k_gain {
784*4882a593Smuzhiyun u8 g_step_idx;
785*4882a593Smuzhiyun u8 g_current;
786*4882a593Smuzhiyun u8 g_target;
787*4882a593Smuzhiyun u8 g_low;
788*4882a593Smuzhiyun u8 g_high;
789*4882a593Smuzhiyun u8 g_f_corr;
790*4882a593Smuzhiyun u8 g_state;
791*4882a593Smuzhiyun };
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /********************\
796*4882a593Smuzhiyun COMMON DEFINITIONS
797*4882a593Smuzhiyun \********************/
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun #define AR5K_SLOT_TIME_9 396
800*4882a593Smuzhiyun #define AR5K_SLOT_TIME_20 880
801*4882a593Smuzhiyun #define AR5K_SLOT_TIME_MAX 0xffff
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /**
804*4882a593Smuzhiyun * struct ath5k_athchan_2ghz - 2GHz to 5GHZ map for RF5111
805*4882a593Smuzhiyun * @a2_flags: Channel flags (internal)
806*4882a593Smuzhiyun * @a2_athchan: HW channel number (internal)
807*4882a593Smuzhiyun *
808*4882a593Smuzhiyun * This structure is used to map 2GHz channels to
809*4882a593Smuzhiyun * 5GHz Atheros channels on 2111 frequency converter
810*4882a593Smuzhiyun * that comes together with RF5111
811*4882a593Smuzhiyun * TODO: Clean up
812*4882a593Smuzhiyun */
813*4882a593Smuzhiyun struct ath5k_athchan_2ghz {
814*4882a593Smuzhiyun u32 a2_flags;
815*4882a593Smuzhiyun u16 a2_athchan;
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /**
819*4882a593Smuzhiyun * enum ath5k_dmasize - DMA size definitions (2^(n+2))
820*4882a593Smuzhiyun * @AR5K_DMASIZE_4B: 4Bytes
821*4882a593Smuzhiyun * @AR5K_DMASIZE_8B: 8Bytes
822*4882a593Smuzhiyun * @AR5K_DMASIZE_16B: 16Bytes
823*4882a593Smuzhiyun * @AR5K_DMASIZE_32B: 32Bytes
824*4882a593Smuzhiyun * @AR5K_DMASIZE_64B: 64Bytes (Default)
825*4882a593Smuzhiyun * @AR5K_DMASIZE_128B: 128Bytes
826*4882a593Smuzhiyun * @AR5K_DMASIZE_256B: 256Bytes
827*4882a593Smuzhiyun * @AR5K_DMASIZE_512B: 512Bytes
828*4882a593Smuzhiyun *
829*4882a593Smuzhiyun * These are used to set DMA burst size on hw
830*4882a593Smuzhiyun *
831*4882a593Smuzhiyun * Note: Some platforms can't handle more than 4Bytes
832*4882a593Smuzhiyun * be careful on embedded boards.
833*4882a593Smuzhiyun */
834*4882a593Smuzhiyun enum ath5k_dmasize {
835*4882a593Smuzhiyun AR5K_DMASIZE_4B = 0,
836*4882a593Smuzhiyun AR5K_DMASIZE_8B,
837*4882a593Smuzhiyun AR5K_DMASIZE_16B,
838*4882a593Smuzhiyun AR5K_DMASIZE_32B,
839*4882a593Smuzhiyun AR5K_DMASIZE_64B,
840*4882a593Smuzhiyun AR5K_DMASIZE_128B,
841*4882a593Smuzhiyun AR5K_DMASIZE_256B,
842*4882a593Smuzhiyun AR5K_DMASIZE_512B
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /******************\
848*4882a593Smuzhiyun RATE DEFINITIONS
849*4882a593Smuzhiyun \******************/
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /**
852*4882a593Smuzhiyun * DOC: Rate codes
853*4882a593Smuzhiyun *
854*4882a593Smuzhiyun * Seems the ar5xxx hardware supports up to 32 rates, indexed by 1-32.
855*4882a593Smuzhiyun *
856*4882a593Smuzhiyun * The rate code is used to get the RX rate or set the TX rate on the
857*4882a593Smuzhiyun * hardware descriptors. It is also used for internal modulation control
858*4882a593Smuzhiyun * and settings.
859*4882a593Smuzhiyun *
860*4882a593Smuzhiyun * This is the hardware rate map we are aware of (html unfriendly):
861*4882a593Smuzhiyun *
862*4882a593Smuzhiyun * Rate code Rate (Kbps)
863*4882a593Smuzhiyun * --------- -----------
864*4882a593Smuzhiyun * 0x01 3000 (XR)
865*4882a593Smuzhiyun * 0x02 1000 (XR)
866*4882a593Smuzhiyun * 0x03 250 (XR)
867*4882a593Smuzhiyun * 0x04 - 05 -Reserved-
868*4882a593Smuzhiyun * 0x06 2000 (XR)
869*4882a593Smuzhiyun * 0x07 500 (XR)
870*4882a593Smuzhiyun * 0x08 48000 (OFDM)
871*4882a593Smuzhiyun * 0x09 24000 (OFDM)
872*4882a593Smuzhiyun * 0x0A 12000 (OFDM)
873*4882a593Smuzhiyun * 0x0B 6000 (OFDM)
874*4882a593Smuzhiyun * 0x0C 54000 (OFDM)
875*4882a593Smuzhiyun * 0x0D 36000 (OFDM)
876*4882a593Smuzhiyun * 0x0E 18000 (OFDM)
877*4882a593Smuzhiyun * 0x0F 9000 (OFDM)
878*4882a593Smuzhiyun * 0x10 - 17 -Reserved-
879*4882a593Smuzhiyun * 0x18 11000L (CCK)
880*4882a593Smuzhiyun * 0x19 5500L (CCK)
881*4882a593Smuzhiyun * 0x1A 2000L (CCK)
882*4882a593Smuzhiyun * 0x1B 1000L (CCK)
883*4882a593Smuzhiyun * 0x1C 11000S (CCK)
884*4882a593Smuzhiyun * 0x1D 5500S (CCK)
885*4882a593Smuzhiyun * 0x1E 2000S (CCK)
886*4882a593Smuzhiyun * 0x1F -Reserved-
887*4882a593Smuzhiyun *
888*4882a593Smuzhiyun * "S" indicates CCK rates with short preamble and "L" with long preamble.
889*4882a593Smuzhiyun *
890*4882a593Smuzhiyun * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
891*4882a593Smuzhiyun * lowest 4 bits, so they are the same as above with a 0xF mask.
892*4882a593Smuzhiyun * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
893*4882a593Smuzhiyun * We handle this in ath5k_setup_bands().
894*4882a593Smuzhiyun */
895*4882a593Smuzhiyun #define AR5K_MAX_RATES 32
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* B */
898*4882a593Smuzhiyun #define ATH5K_RATE_CODE_1M 0x1B
899*4882a593Smuzhiyun #define ATH5K_RATE_CODE_2M 0x1A
900*4882a593Smuzhiyun #define ATH5K_RATE_CODE_5_5M 0x19
901*4882a593Smuzhiyun #define ATH5K_RATE_CODE_11M 0x18
902*4882a593Smuzhiyun /* A and G */
903*4882a593Smuzhiyun #define ATH5K_RATE_CODE_6M 0x0B
904*4882a593Smuzhiyun #define ATH5K_RATE_CODE_9M 0x0F
905*4882a593Smuzhiyun #define ATH5K_RATE_CODE_12M 0x0A
906*4882a593Smuzhiyun #define ATH5K_RATE_CODE_18M 0x0E
907*4882a593Smuzhiyun #define ATH5K_RATE_CODE_24M 0x09
908*4882a593Smuzhiyun #define ATH5K_RATE_CODE_36M 0x0D
909*4882a593Smuzhiyun #define ATH5K_RATE_CODE_48M 0x08
910*4882a593Smuzhiyun #define ATH5K_RATE_CODE_54M 0x0C
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /* Adding this flag to rate_code on B rates
913*4882a593Smuzhiyun * enables short preamble */
914*4882a593Smuzhiyun #define AR5K_SET_SHORT_PREAMBLE 0x04
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /*
917*4882a593Smuzhiyun * Crypto definitions
918*4882a593Smuzhiyun */
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun #define AR5K_KEYCACHE_SIZE 8
921*4882a593Smuzhiyun extern bool ath5k_modparam_nohwcrypt;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /***********************\
924*4882a593Smuzhiyun HW RELATED DEFINITIONS
925*4882a593Smuzhiyun \***********************/
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /*
928*4882a593Smuzhiyun * Misc definitions
929*4882a593Smuzhiyun */
930*4882a593Smuzhiyun #define AR5K_RSSI_EP_MULTIPLIER (1 << 7)
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun #define AR5K_ASSERT_ENTRY(_e, _s) do { \
933*4882a593Smuzhiyun if (_e >= _s) \
934*4882a593Smuzhiyun return false; \
935*4882a593Smuzhiyun } while (0)
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /*
938*4882a593Smuzhiyun * Hardware interrupt abstraction
939*4882a593Smuzhiyun */
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /**
942*4882a593Smuzhiyun * enum ath5k_int - Hardware interrupt masks helpers
943*4882a593Smuzhiyun * @AR5K_INT_RXOK: Frame successfully received
944*4882a593Smuzhiyun * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor
945*4882a593Smuzhiyun * @AR5K_INT_RXERR: Frame reception failed
946*4882a593Smuzhiyun * @AR5K_INT_RXNOFRM: No frame received within a specified time period
947*4882a593Smuzhiyun * @AR5K_INT_RXEOL: Reached "End Of List", means we need more RX descriptors
948*4882a593Smuzhiyun * @AR5K_INT_RXORN: Indicates we got RX FIFO overrun. Note that Rx overrun is
949*4882a593Smuzhiyun * not always fatal, on some chips we can continue operation
950*4882a593Smuzhiyun * without resetting the card, that's why %AR5K_INT_FATAL is not
951*4882a593Smuzhiyun * common for all chips.
952*4882a593Smuzhiyun * @AR5K_INT_RX_ALL: Mask to identify all RX related interrupts
953*4882a593Smuzhiyun *
954*4882a593Smuzhiyun * @AR5K_INT_TXOK: Frame transmission success
955*4882a593Smuzhiyun * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor
956*4882a593Smuzhiyun * @AR5K_INT_TXERR: Frame transmission failure
957*4882a593Smuzhiyun * @AR5K_INT_TXEOL: Received End Of List for VEOL (Virtual End Of List). The
958*4882a593Smuzhiyun * Queue Control Unit (QCU) signals an EOL interrupt only if a
959*4882a593Smuzhiyun * descriptor's LinkPtr is NULL. For more details, refer to:
960*4882a593Smuzhiyun * "http://www.freepatentsonline.com/20030225739.html"
961*4882a593Smuzhiyun * @AR5K_INT_TXNOFRM: No frame was transmitted within a specified time period
962*4882a593Smuzhiyun * @AR5K_INT_TXURN: Indicates we got TX FIFO underrun. In such case we should
963*4882a593Smuzhiyun * increase the TX trigger threshold.
964*4882a593Smuzhiyun * @AR5K_INT_TX_ALL: Mask to identify all TX related interrupts
965*4882a593Smuzhiyun *
966*4882a593Smuzhiyun * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
967*4882a593Smuzhiyun * one of the PHY error counters reached the maximum value and
968*4882a593Smuzhiyun * should be read and cleared.
969*4882a593Smuzhiyun * @AR5K_INT_SWI: Software triggered interrupt.
970*4882a593Smuzhiyun * @AR5K_INT_RXPHY: RX PHY Error
971*4882a593Smuzhiyun * @AR5K_INT_RXKCM: RX Key cache miss
972*4882a593Smuzhiyun * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
973*4882a593Smuzhiyun * beacon that must be handled in software. The alternative is if
974*4882a593Smuzhiyun * you have VEOL support, in that case you let the hardware deal
975*4882a593Smuzhiyun * with things.
976*4882a593Smuzhiyun * @AR5K_INT_BRSSI: Beacon received with an RSSI value below our threshold
977*4882a593Smuzhiyun * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
978*4882a593Smuzhiyun * beacons from the AP have associated with, we should probably
979*4882a593Smuzhiyun * try to reassociate. When in IBSS mode this might mean we have
980*4882a593Smuzhiyun * not received any beacons from any local stations. Note that
981*4882a593Smuzhiyun * every station in an IBSS schedules to send beacons at the
982*4882a593Smuzhiyun * Target Beacon Transmission Time (TBTT) with a random backoff.
983*4882a593Smuzhiyun * @AR5K_INT_BNR: Beacon queue got triggered (DMA beacon alert) while empty.
984*4882a593Smuzhiyun * @AR5K_INT_TIM: Beacon with local station's TIM bit set
985*4882a593Smuzhiyun * @AR5K_INT_DTIM: Beacon with DTIM bit and zero DTIM count received
986*4882a593Smuzhiyun * @AR5K_INT_DTIM_SYNC: DTIM sync lost
987*4882a593Smuzhiyun * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill switches connected to
988*4882a593Smuzhiyun * our GPIO pins.
989*4882a593Smuzhiyun * @AR5K_INT_BCN_TIMEOUT: Beacon timeout, we waited after TBTT but got noting
990*4882a593Smuzhiyun * @AR5K_INT_CAB_TIMEOUT: We waited for CAB traffic after the beacon but got
991*4882a593Smuzhiyun * nothing or an incomplete CAB frame sequence.
992*4882a593Smuzhiyun * @AR5K_INT_QCBRORN: A queue got it's CBR counter expired
993*4882a593Smuzhiyun * @AR5K_INT_QCBRURN: A queue got triggered wile empty
994*4882a593Smuzhiyun * @AR5K_INT_QTRIG: A queue got triggered
995*4882a593Smuzhiyun *
996*4882a593Smuzhiyun * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by bus/DMA
997*4882a593Smuzhiyun * errors. Indicates we need to reset the card.
998*4882a593Smuzhiyun * @AR5K_INT_GLOBAL: Used to clear and set the IER
999*4882a593Smuzhiyun * @AR5K_INT_NOCARD: Signals the card has been removed
1000*4882a593Smuzhiyun * @AR5K_INT_COMMON: Common interrupts shared among MACs with the same
1001*4882a593Smuzhiyun * bit value
1002*4882a593Smuzhiyun *
1003*4882a593Smuzhiyun * These are mapped to take advantage of some common bits
1004*4882a593Smuzhiyun * between the MACs, to be able to set intr properties
1005*4882a593Smuzhiyun * easier. Some of them are not used yet inside hw.c. Most map
1006*4882a593Smuzhiyun * to the respective hw interrupt value as they are common among different
1007*4882a593Smuzhiyun * MACs.
1008*4882a593Smuzhiyun */
1009*4882a593Smuzhiyun enum ath5k_int {
1010*4882a593Smuzhiyun AR5K_INT_RXOK = 0x00000001,
1011*4882a593Smuzhiyun AR5K_INT_RXDESC = 0x00000002,
1012*4882a593Smuzhiyun AR5K_INT_RXERR = 0x00000004,
1013*4882a593Smuzhiyun AR5K_INT_RXNOFRM = 0x00000008,
1014*4882a593Smuzhiyun AR5K_INT_RXEOL = 0x00000010,
1015*4882a593Smuzhiyun AR5K_INT_RXORN = 0x00000020,
1016*4882a593Smuzhiyun AR5K_INT_TXOK = 0x00000040,
1017*4882a593Smuzhiyun AR5K_INT_TXDESC = 0x00000080,
1018*4882a593Smuzhiyun AR5K_INT_TXERR = 0x00000100,
1019*4882a593Smuzhiyun AR5K_INT_TXNOFRM = 0x00000200,
1020*4882a593Smuzhiyun AR5K_INT_TXEOL = 0x00000400,
1021*4882a593Smuzhiyun AR5K_INT_TXURN = 0x00000800,
1022*4882a593Smuzhiyun AR5K_INT_MIB = 0x00001000,
1023*4882a593Smuzhiyun AR5K_INT_SWI = 0x00002000,
1024*4882a593Smuzhiyun AR5K_INT_RXPHY = 0x00004000,
1025*4882a593Smuzhiyun AR5K_INT_RXKCM = 0x00008000,
1026*4882a593Smuzhiyun AR5K_INT_SWBA = 0x00010000,
1027*4882a593Smuzhiyun AR5K_INT_BRSSI = 0x00020000,
1028*4882a593Smuzhiyun AR5K_INT_BMISS = 0x00040000,
1029*4882a593Smuzhiyun AR5K_INT_FATAL = 0x00080000, /* Non common */
1030*4882a593Smuzhiyun AR5K_INT_BNR = 0x00100000, /* Non common */
1031*4882a593Smuzhiyun AR5K_INT_TIM = 0x00200000, /* Non common */
1032*4882a593Smuzhiyun AR5K_INT_DTIM = 0x00400000, /* Non common */
1033*4882a593Smuzhiyun AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
1034*4882a593Smuzhiyun AR5K_INT_GPIO = 0x01000000,
1035*4882a593Smuzhiyun AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
1036*4882a593Smuzhiyun AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
1037*4882a593Smuzhiyun AR5K_INT_QCBRORN = 0x08000000, /* Non common */
1038*4882a593Smuzhiyun AR5K_INT_QCBRURN = 0x10000000, /* Non common */
1039*4882a593Smuzhiyun AR5K_INT_QTRIG = 0x20000000, /* Non common */
1040*4882a593Smuzhiyun AR5K_INT_GLOBAL = 0x80000000,
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun AR5K_INT_TX_ALL = AR5K_INT_TXOK
1043*4882a593Smuzhiyun | AR5K_INT_TXDESC
1044*4882a593Smuzhiyun | AR5K_INT_TXERR
1045*4882a593Smuzhiyun | AR5K_INT_TXNOFRM
1046*4882a593Smuzhiyun | AR5K_INT_TXEOL
1047*4882a593Smuzhiyun | AR5K_INT_TXURN,
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun AR5K_INT_RX_ALL = AR5K_INT_RXOK
1050*4882a593Smuzhiyun | AR5K_INT_RXDESC
1051*4882a593Smuzhiyun | AR5K_INT_RXERR
1052*4882a593Smuzhiyun | AR5K_INT_RXNOFRM
1053*4882a593Smuzhiyun | AR5K_INT_RXEOL
1054*4882a593Smuzhiyun | AR5K_INT_RXORN,
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun AR5K_INT_COMMON = AR5K_INT_RXOK
1057*4882a593Smuzhiyun | AR5K_INT_RXDESC
1058*4882a593Smuzhiyun | AR5K_INT_RXERR
1059*4882a593Smuzhiyun | AR5K_INT_RXNOFRM
1060*4882a593Smuzhiyun | AR5K_INT_RXEOL
1061*4882a593Smuzhiyun | AR5K_INT_RXORN
1062*4882a593Smuzhiyun | AR5K_INT_TXOK
1063*4882a593Smuzhiyun | AR5K_INT_TXDESC
1064*4882a593Smuzhiyun | AR5K_INT_TXERR
1065*4882a593Smuzhiyun | AR5K_INT_TXNOFRM
1066*4882a593Smuzhiyun | AR5K_INT_TXEOL
1067*4882a593Smuzhiyun | AR5K_INT_TXURN
1068*4882a593Smuzhiyun | AR5K_INT_MIB
1069*4882a593Smuzhiyun | AR5K_INT_SWI
1070*4882a593Smuzhiyun | AR5K_INT_RXPHY
1071*4882a593Smuzhiyun | AR5K_INT_RXKCM
1072*4882a593Smuzhiyun | AR5K_INT_SWBA
1073*4882a593Smuzhiyun | AR5K_INT_BRSSI
1074*4882a593Smuzhiyun | AR5K_INT_BMISS
1075*4882a593Smuzhiyun | AR5K_INT_GPIO
1076*4882a593Smuzhiyun | AR5K_INT_GLOBAL,
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun AR5K_INT_NOCARD = 0xffffffff
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /**
1082*4882a593Smuzhiyun * enum ath5k_calibration_mask - Mask which calibration is active at the moment
1083*4882a593Smuzhiyun * @AR5K_CALIBRATION_FULL: Full calibration (AGC + SHORT)
1084*4882a593Smuzhiyun * @AR5K_CALIBRATION_SHORT: Short calibration (NF + I/Q)
1085*4882a593Smuzhiyun * @AR5K_CALIBRATION_NF: Noise Floor calibration
1086*4882a593Smuzhiyun * @AR5K_CALIBRATION_ANI: Adaptive Noise Immunity
1087*4882a593Smuzhiyun */
1088*4882a593Smuzhiyun enum ath5k_calibration_mask {
1089*4882a593Smuzhiyun AR5K_CALIBRATION_FULL = 0x01,
1090*4882a593Smuzhiyun AR5K_CALIBRATION_SHORT = 0x02,
1091*4882a593Smuzhiyun AR5K_CALIBRATION_NF = 0x04,
1092*4882a593Smuzhiyun AR5K_CALIBRATION_ANI = 0x08,
1093*4882a593Smuzhiyun };
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /**
1096*4882a593Smuzhiyun * enum ath5k_power_mode - Power management modes
1097*4882a593Smuzhiyun * @AR5K_PM_UNDEFINED: Undefined
1098*4882a593Smuzhiyun * @AR5K_PM_AUTO: Allow card to sleep if possible
1099*4882a593Smuzhiyun * @AR5K_PM_AWAKE: Force card to wake up
1100*4882a593Smuzhiyun * @AR5K_PM_FULL_SLEEP: Force card to full sleep (DANGEROUS)
1101*4882a593Smuzhiyun * @AR5K_PM_NETWORK_SLEEP: Allow to sleep for a specified duration
1102*4882a593Smuzhiyun *
1103*4882a593Smuzhiyun * Currently only PM_AWAKE is used, FULL_SLEEP and NETWORK_SLEEP/AUTO
1104*4882a593Smuzhiyun * are also known to have problems on some cards. This is not a big
1105*4882a593Smuzhiyun * problem though because we can have almost the same effect as
1106*4882a593Smuzhiyun * FULL_SLEEP by putting card on warm reset (it's almost powered down).
1107*4882a593Smuzhiyun */
1108*4882a593Smuzhiyun enum ath5k_power_mode {
1109*4882a593Smuzhiyun AR5K_PM_UNDEFINED = 0,
1110*4882a593Smuzhiyun AR5K_PM_AUTO,
1111*4882a593Smuzhiyun AR5K_PM_AWAKE,
1112*4882a593Smuzhiyun AR5K_PM_FULL_SLEEP,
1113*4882a593Smuzhiyun AR5K_PM_NETWORK_SLEEP,
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /*
1117*4882a593Smuzhiyun * These match net80211 definitions (not used in
1118*4882a593Smuzhiyun * mac80211).
1119*4882a593Smuzhiyun * TODO: Clean this up
1120*4882a593Smuzhiyun */
1121*4882a593Smuzhiyun #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
1122*4882a593Smuzhiyun #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
1123*4882a593Smuzhiyun #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
1124*4882a593Smuzhiyun #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
1125*4882a593Smuzhiyun #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* GPIO-controlled software LED */
1128*4882a593Smuzhiyun #define AR5K_SOFTLED_PIN 0
1129*4882a593Smuzhiyun #define AR5K_SOFTLED_ON 0
1130*4882a593Smuzhiyun #define AR5K_SOFTLED_OFF 1
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /* XXX: we *may* move cap_range stuff to struct wiphy */
1134*4882a593Smuzhiyun struct ath5k_capabilities {
1135*4882a593Smuzhiyun /*
1136*4882a593Smuzhiyun * Supported PHY modes
1137*4882a593Smuzhiyun * (ie. AR5K_MODE_11A, AR5K_MODE_11B, ...)
1138*4882a593Smuzhiyun */
1139*4882a593Smuzhiyun DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /*
1142*4882a593Smuzhiyun * Frequency range (without regulation restrictions)
1143*4882a593Smuzhiyun */
1144*4882a593Smuzhiyun struct {
1145*4882a593Smuzhiyun u16 range_2ghz_min;
1146*4882a593Smuzhiyun u16 range_2ghz_max;
1147*4882a593Smuzhiyun u16 range_5ghz_min;
1148*4882a593Smuzhiyun u16 range_5ghz_max;
1149*4882a593Smuzhiyun } cap_range;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /*
1152*4882a593Smuzhiyun * Values stored in the EEPROM (some of them...)
1153*4882a593Smuzhiyun */
1154*4882a593Smuzhiyun struct ath5k_eeprom_info cap_eeprom;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /*
1157*4882a593Smuzhiyun * Queue information
1158*4882a593Smuzhiyun */
1159*4882a593Smuzhiyun struct {
1160*4882a593Smuzhiyun u8 q_tx_num;
1161*4882a593Smuzhiyun } cap_queues;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun bool cap_has_phyerr_counters;
1164*4882a593Smuzhiyun bool cap_has_mrr_support;
1165*4882a593Smuzhiyun bool cap_needs_2GHz_ovr;
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /* size of noise floor history (keep it a power of two) */
1169*4882a593Smuzhiyun #define ATH5K_NF_CAL_HIST_MAX 8
1170*4882a593Smuzhiyun struct ath5k_nfcal_hist {
1171*4882a593Smuzhiyun s16 index; /* current index into nfval */
1172*4882a593Smuzhiyun s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
1173*4882a593Smuzhiyun };
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun #define ATH5K_LED_MAX_NAME_LEN 31
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /*
1178*4882a593Smuzhiyun * State for LED triggers
1179*4882a593Smuzhiyun */
1180*4882a593Smuzhiyun struct ath5k_led {
1181*4882a593Smuzhiyun char name[ATH5K_LED_MAX_NAME_LEN + 1]; /* name of the LED in sysfs */
1182*4882a593Smuzhiyun struct ath5k_hw *ah; /* driver state */
1183*4882a593Smuzhiyun struct led_classdev led_dev; /* led classdev */
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /* Rfkill */
1187*4882a593Smuzhiyun struct ath5k_rfkill {
1188*4882a593Smuzhiyun /* GPIO PIN for rfkill */
1189*4882a593Smuzhiyun u16 gpio;
1190*4882a593Smuzhiyun /* polarity of rfkill GPIO PIN */
1191*4882a593Smuzhiyun bool polarity;
1192*4882a593Smuzhiyun /* RFKILL toggle tasklet */
1193*4882a593Smuzhiyun struct tasklet_struct toggleq;
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /* statistics */
1197*4882a593Smuzhiyun struct ath5k_statistics {
1198*4882a593Smuzhiyun /* antenna use */
1199*4882a593Smuzhiyun unsigned int antenna_rx[5]; /* frames count per antenna RX */
1200*4882a593Smuzhiyun unsigned int antenna_tx[5]; /* frames count per antenna TX */
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun /* frame errors */
1203*4882a593Smuzhiyun unsigned int rx_all_count; /* all RX frames, including errors */
1204*4882a593Smuzhiyun unsigned int tx_all_count; /* all TX frames, including errors */
1205*4882a593Smuzhiyun unsigned int rx_bytes_count; /* all RX bytes, including errored pkts
1206*4882a593Smuzhiyun * and the MAC headers for each packet
1207*4882a593Smuzhiyun */
1208*4882a593Smuzhiyun unsigned int tx_bytes_count; /* all TX bytes, including errored pkts
1209*4882a593Smuzhiyun * and the MAC headers and padding for
1210*4882a593Smuzhiyun * each packet.
1211*4882a593Smuzhiyun */
1212*4882a593Smuzhiyun unsigned int rxerr_crc;
1213*4882a593Smuzhiyun unsigned int rxerr_phy;
1214*4882a593Smuzhiyun unsigned int rxerr_phy_code[32];
1215*4882a593Smuzhiyun unsigned int rxerr_fifo;
1216*4882a593Smuzhiyun unsigned int rxerr_decrypt;
1217*4882a593Smuzhiyun unsigned int rxerr_mic;
1218*4882a593Smuzhiyun unsigned int rxerr_proc;
1219*4882a593Smuzhiyun unsigned int rxerr_jumbo;
1220*4882a593Smuzhiyun unsigned int txerr_retry;
1221*4882a593Smuzhiyun unsigned int txerr_fifo;
1222*4882a593Smuzhiyun unsigned int txerr_filt;
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun /* MIB counters */
1225*4882a593Smuzhiyun unsigned int ack_fail;
1226*4882a593Smuzhiyun unsigned int rts_fail;
1227*4882a593Smuzhiyun unsigned int rts_ok;
1228*4882a593Smuzhiyun unsigned int fcs_error;
1229*4882a593Smuzhiyun unsigned int beacons;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun unsigned int mib_intr;
1232*4882a593Smuzhiyun unsigned int rxorn_intr;
1233*4882a593Smuzhiyun unsigned int rxeol_intr;
1234*4882a593Smuzhiyun };
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /*
1237*4882a593Smuzhiyun * Misc defines
1238*4882a593Smuzhiyun */
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun #define AR5K_MAX_GPIO 10
1241*4882a593Smuzhiyun #define AR5K_MAX_RF_BANKS 8
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun #if CHAN_DEBUG
1244*4882a593Smuzhiyun #define ATH_CHAN_MAX (26 + 26 + 26 + 200 + 200)
1245*4882a593Smuzhiyun #else
1246*4882a593Smuzhiyun #define ATH_CHAN_MAX (14 + 14 + 14 + 252 + 20)
1247*4882a593Smuzhiyun #endif
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun #define ATH_RXBUF 40 /* number of RX buffers */
1250*4882a593Smuzhiyun #define ATH_TXBUF 200 /* number of TX buffers */
1251*4882a593Smuzhiyun #define ATH_BCBUF 4 /* number of beacon buffers */
1252*4882a593Smuzhiyun #define ATH5K_TXQ_LEN_MAX (ATH_TXBUF / 4) /* bufs per queue */
1253*4882a593Smuzhiyun #define ATH5K_TXQ_LEN_LOW (ATH5K_TXQ_LEN_MAX / 2) /* low mark */
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun DECLARE_EWMA(beacon_rssi, 10, 8)
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun /* Driver state associated with an instance of a device */
1258*4882a593Smuzhiyun struct ath5k_hw {
1259*4882a593Smuzhiyun struct ath_common common;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun struct pci_dev *pdev;
1262*4882a593Smuzhiyun struct device *dev; /* for dma mapping */
1263*4882a593Smuzhiyun int irq;
1264*4882a593Smuzhiyun u16 devid;
1265*4882a593Smuzhiyun void __iomem *iobase; /* address of the device */
1266*4882a593Smuzhiyun struct mutex lock; /* dev-level lock */
1267*4882a593Smuzhiyun struct ieee80211_hw *hw; /* IEEE 802.11 common */
1268*4882a593Smuzhiyun struct ieee80211_supported_band sbands[NUM_NL80211_BANDS];
1269*4882a593Smuzhiyun struct ieee80211_channel channels[ATH_CHAN_MAX];
1270*4882a593Smuzhiyun struct ieee80211_rate rates[NUM_NL80211_BANDS][AR5K_MAX_RATES];
1271*4882a593Smuzhiyun s8 rate_idx[NUM_NL80211_BANDS][AR5K_MAX_RATES];
1272*4882a593Smuzhiyun enum nl80211_iftype opmode;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun #ifdef CONFIG_ATH5K_DEBUG
1275*4882a593Smuzhiyun struct ath5k_dbg_info debug; /* debug info */
1276*4882a593Smuzhiyun #endif /* CONFIG_ATH5K_DEBUG */
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun struct ath5k_buf *bufptr; /* allocated buffer ptr */
1279*4882a593Smuzhiyun struct ath5k_desc *desc; /* TX/RX descriptors */
1280*4882a593Smuzhiyun dma_addr_t desc_daddr; /* DMA (physical) address */
1281*4882a593Smuzhiyun size_t desc_len; /* size of TX/RX descriptors */
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun DECLARE_BITMAP(status, 4);
1284*4882a593Smuzhiyun #define ATH_STAT_INVALID 0 /* disable hardware accesses */
1285*4882a593Smuzhiyun #define ATH_STAT_LEDSOFT 2 /* enable LED gpio status */
1286*4882a593Smuzhiyun #define ATH_STAT_STARTED 3 /* opened & irqs enabled */
1287*4882a593Smuzhiyun #define ATH_STAT_RESET 4 /* hw reset */
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun unsigned int filter_flags; /* HW flags, AR5K_RX_FILTER_* */
1290*4882a593Smuzhiyun unsigned int fif_filter_flags; /* Current FIF_* filter flags */
1291*4882a593Smuzhiyun struct ieee80211_channel *curchan; /* current h/w channel */
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun u16 nvifs;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun enum ath5k_int imask; /* interrupt mask copy */
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun spinlock_t irqlock;
1298*4882a593Smuzhiyun bool rx_pending; /* rx tasklet pending */
1299*4882a593Smuzhiyun bool tx_pending; /* tx tasklet pending */
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun u8 bssidmask[ETH_ALEN];
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun unsigned int led_pin, /* GPIO pin for driving LED */
1304*4882a593Smuzhiyun led_on; /* pin setting for LED on */
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun struct work_struct reset_work; /* deferred chip reset */
1307*4882a593Smuzhiyun struct work_struct calib_work; /* deferred phy calibration */
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun struct list_head rxbuf; /* receive buffer */
1310*4882a593Smuzhiyun spinlock_t rxbuflock;
1311*4882a593Smuzhiyun u32 *rxlink; /* link ptr in last RX desc */
1312*4882a593Smuzhiyun struct tasklet_struct rxtq; /* rx intr tasklet */
1313*4882a593Smuzhiyun struct ath5k_led rx_led; /* rx led */
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun struct list_head txbuf; /* transmit buffer */
1316*4882a593Smuzhiyun spinlock_t txbuflock;
1317*4882a593Smuzhiyun unsigned int txbuf_len; /* buf count in txbuf list */
1318*4882a593Smuzhiyun struct ath5k_txq txqs[AR5K_NUM_TX_QUEUES]; /* tx queues */
1319*4882a593Smuzhiyun struct tasklet_struct txtq; /* tx intr tasklet */
1320*4882a593Smuzhiyun struct ath5k_led tx_led; /* tx led */
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun struct ath5k_rfkill rf_kill;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun spinlock_t block; /* protects beacon */
1325*4882a593Smuzhiyun struct tasklet_struct beacontq; /* beacon intr tasklet */
1326*4882a593Smuzhiyun struct list_head bcbuf; /* beacon buffer */
1327*4882a593Smuzhiyun struct ieee80211_vif *bslot[ATH_BCBUF];
1328*4882a593Smuzhiyun u16 num_ap_vifs;
1329*4882a593Smuzhiyun u16 num_adhoc_vifs;
1330*4882a593Smuzhiyun u16 num_mesh_vifs;
1331*4882a593Smuzhiyun unsigned int bhalq, /* SW q for outgoing beacons */
1332*4882a593Smuzhiyun bmisscount, /* missed beacon transmits */
1333*4882a593Smuzhiyun bintval, /* beacon interval in TU */
1334*4882a593Smuzhiyun bsent;
1335*4882a593Smuzhiyun unsigned int nexttbtt; /* next beacon time in TU */
1336*4882a593Smuzhiyun struct ath5k_txq *cabq; /* content after beacon */
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun bool assoc; /* associate state */
1339*4882a593Smuzhiyun bool enable_beacon; /* true if beacons are on */
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun struct ath5k_statistics stats;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun struct ath5k_ani_state ani_state;
1344*4882a593Smuzhiyun struct tasklet_struct ani_tasklet; /* ANI calibration */
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun struct delayed_work tx_complete_work;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun struct survey_info survey; /* collected survey info */
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun enum ath5k_int ah_imr;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun struct ieee80211_channel *ah_current_channel;
1353*4882a593Smuzhiyun bool ah_iq_cal_needed;
1354*4882a593Smuzhiyun bool ah_single_chip;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun enum ath5k_version ah_version;
1357*4882a593Smuzhiyun enum ath5k_radio ah_radio;
1358*4882a593Smuzhiyun u32 ah_mac_srev;
1359*4882a593Smuzhiyun u16 ah_mac_version;
1360*4882a593Smuzhiyun u16 ah_phy_revision;
1361*4882a593Smuzhiyun u16 ah_radio_5ghz_revision;
1362*4882a593Smuzhiyun u16 ah_radio_2ghz_revision;
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun #define ah_modes ah_capabilities.cap_mode
1365*4882a593Smuzhiyun #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun u8 ah_retry_long;
1368*4882a593Smuzhiyun u8 ah_retry_short;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun bool ah_use_32khz_clock;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun u8 ah_coverage_class;
1373*4882a593Smuzhiyun bool ah_ack_bitrate_high;
1374*4882a593Smuzhiyun u8 ah_bwmode;
1375*4882a593Smuzhiyun bool ah_short_slot;
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun /* Antenna Control */
1378*4882a593Smuzhiyun u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
1379*4882a593Smuzhiyun u8 ah_ant_mode;
1380*4882a593Smuzhiyun u8 ah_tx_ant;
1381*4882a593Smuzhiyun u8 ah_def_ant;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun struct ath5k_capabilities ah_capabilities;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
1386*4882a593Smuzhiyun u32 ah_txq_status;
1387*4882a593Smuzhiyun u32 ah_txq_imr_txok;
1388*4882a593Smuzhiyun u32 ah_txq_imr_txerr;
1389*4882a593Smuzhiyun u32 ah_txq_imr_txurn;
1390*4882a593Smuzhiyun u32 ah_txq_imr_txdesc;
1391*4882a593Smuzhiyun u32 ah_txq_imr_txeol;
1392*4882a593Smuzhiyun u32 ah_txq_imr_cbrorn;
1393*4882a593Smuzhiyun u32 ah_txq_imr_cbrurn;
1394*4882a593Smuzhiyun u32 ah_txq_imr_qtrig;
1395*4882a593Smuzhiyun u32 ah_txq_imr_nofrm;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun u32 ah_txq_isr_txok_all;
1398*4882a593Smuzhiyun u32 ah_txq_isr_txurn;
1399*4882a593Smuzhiyun u32 ah_txq_isr_qcborn;
1400*4882a593Smuzhiyun u32 ah_txq_isr_qcburn;
1401*4882a593Smuzhiyun u32 ah_txq_isr_qtrig;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun u32 *ah_rf_banks;
1404*4882a593Smuzhiyun size_t ah_rf_banks_size;
1405*4882a593Smuzhiyun size_t ah_rf_regs_count;
1406*4882a593Smuzhiyun struct ath5k_gain ah_gain;
1407*4882a593Smuzhiyun u8 ah_offset[AR5K_MAX_RF_BANKS];
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun struct {
1411*4882a593Smuzhiyun /* Temporary tables used for interpolation */
1412*4882a593Smuzhiyun u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
1413*4882a593Smuzhiyun [AR5K_EEPROM_POWER_TABLE_SIZE];
1414*4882a593Smuzhiyun u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
1415*4882a593Smuzhiyun [AR5K_EEPROM_POWER_TABLE_SIZE];
1416*4882a593Smuzhiyun u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
1417*4882a593Smuzhiyun u16 txp_rates_power_table[AR5K_MAX_RATES];
1418*4882a593Smuzhiyun u8 txp_min_idx;
1419*4882a593Smuzhiyun bool txp_tpc;
1420*4882a593Smuzhiyun /* Values in 0.25dB units */
1421*4882a593Smuzhiyun s16 txp_min_pwr;
1422*4882a593Smuzhiyun s16 txp_max_pwr;
1423*4882a593Smuzhiyun s16 txp_cur_pwr;
1424*4882a593Smuzhiyun /* Values in 0.5dB units */
1425*4882a593Smuzhiyun s16 txp_offset;
1426*4882a593Smuzhiyun s16 txp_ofdm;
1427*4882a593Smuzhiyun s16 txp_cck_ofdm_gainf_delta;
1428*4882a593Smuzhiyun /* Value in dB units */
1429*4882a593Smuzhiyun s16 txp_cck_ofdm_pwr_delta;
1430*4882a593Smuzhiyun bool txp_setup;
1431*4882a593Smuzhiyun int txp_requested; /* Requested tx power in dBm */
1432*4882a593Smuzhiyun } ah_txpower;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun struct ath5k_nfcal_hist ah_nfcal_hist;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun /* average beacon RSSI in our BSS (used by ANI) */
1437*4882a593Smuzhiyun struct ewma_beacon_rssi ah_beacon_rssi_avg;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* noise floor from last periodic calibration */
1440*4882a593Smuzhiyun s32 ah_noise_floor;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* Calibration timestamp */
1443*4882a593Smuzhiyun unsigned long ah_cal_next_full;
1444*4882a593Smuzhiyun unsigned long ah_cal_next_short;
1445*4882a593Smuzhiyun unsigned long ah_cal_next_ani;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun /* Calibration mask */
1448*4882a593Smuzhiyun u8 ah_cal_mask;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun /*
1451*4882a593Smuzhiyun * Function pointers
1452*4882a593Smuzhiyun */
1453*4882a593Smuzhiyun int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1454*4882a593Smuzhiyun unsigned int, unsigned int, int, enum ath5k_pkt_type,
1455*4882a593Smuzhiyun unsigned int, unsigned int, unsigned int, unsigned int,
1456*4882a593Smuzhiyun unsigned int, unsigned int, unsigned int, unsigned int);
1457*4882a593Smuzhiyun int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1458*4882a593Smuzhiyun struct ath5k_tx_status *);
1459*4882a593Smuzhiyun int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1460*4882a593Smuzhiyun struct ath5k_rx_status *);
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun struct ath_bus_ops {
1464*4882a593Smuzhiyun enum ath_bus_type ath_bus_type;
1465*4882a593Smuzhiyun void (*read_cachesize)(struct ath_common *common, int *csz);
1466*4882a593Smuzhiyun bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
1467*4882a593Smuzhiyun int (*eeprom_read_mac)(struct ath5k_hw *ah, u8 *mac);
1468*4882a593Smuzhiyun };
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /*
1471*4882a593Smuzhiyun * Prototypes
1472*4882a593Smuzhiyun */
1473*4882a593Smuzhiyun extern const struct ieee80211_ops ath5k_hw_ops;
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /* Initialization and detach functions */
1476*4882a593Smuzhiyun int ath5k_hw_init(struct ath5k_hw *ah);
1477*4882a593Smuzhiyun void ath5k_hw_deinit(struct ath5k_hw *ah);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun int ath5k_sysfs_register(struct ath5k_hw *ah);
1480*4882a593Smuzhiyun void ath5k_sysfs_unregister(struct ath5k_hw *ah);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /*Chip id helper functions */
1483*4882a593Smuzhiyun int ath5k_hw_read_srev(struct ath5k_hw *ah);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun /* LED functions */
1486*4882a593Smuzhiyun int ath5k_init_leds(struct ath5k_hw *ah);
1487*4882a593Smuzhiyun void ath5k_led_enable(struct ath5k_hw *ah);
1488*4882a593Smuzhiyun void ath5k_led_off(struct ath5k_hw *ah);
1489*4882a593Smuzhiyun void ath5k_unregister_leds(struct ath5k_hw *ah);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /* Reset Functions */
1493*4882a593Smuzhiyun int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, struct ieee80211_channel *channel);
1494*4882a593Smuzhiyun int ath5k_hw_on_hold(struct ath5k_hw *ah);
1495*4882a593Smuzhiyun int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
1496*4882a593Smuzhiyun struct ieee80211_channel *channel, bool fast, bool skip_pcu);
1497*4882a593Smuzhiyun int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
1498*4882a593Smuzhiyun bool is_set);
1499*4882a593Smuzhiyun /* Power management functions */
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /* Clock rate related functions */
1503*4882a593Smuzhiyun unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
1504*4882a593Smuzhiyun unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
1505*4882a593Smuzhiyun void ath5k_hw_set_clockrate(struct ath5k_hw *ah);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* DMA Related Functions */
1509*4882a593Smuzhiyun void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
1510*4882a593Smuzhiyun u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
1511*4882a593Smuzhiyun int ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
1512*4882a593Smuzhiyun int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
1513*4882a593Smuzhiyun int ath5k_hw_stop_beacon_queue(struct ath5k_hw *ah, unsigned int queue);
1514*4882a593Smuzhiyun u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
1515*4882a593Smuzhiyun int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
1516*4882a593Smuzhiyun u32 phys_addr);
1517*4882a593Smuzhiyun int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
1518*4882a593Smuzhiyun /* Interrupt handling */
1519*4882a593Smuzhiyun bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
1520*4882a593Smuzhiyun int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
1521*4882a593Smuzhiyun enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
1522*4882a593Smuzhiyun void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
1523*4882a593Smuzhiyun /* Init/Stop functions */
1524*4882a593Smuzhiyun void ath5k_hw_dma_init(struct ath5k_hw *ah);
1525*4882a593Smuzhiyun int ath5k_hw_dma_stop(struct ath5k_hw *ah);
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* EEPROM access functions */
1528*4882a593Smuzhiyun int ath5k_eeprom_init(struct ath5k_hw *ah);
1529*4882a593Smuzhiyun void ath5k_eeprom_detach(struct ath5k_hw *ah);
1530*4882a593Smuzhiyun int ath5k_eeprom_mode_from_channel(struct ath5k_hw *ah,
1531*4882a593Smuzhiyun struct ieee80211_channel *channel);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun /* Protocol Control Unit Functions */
1534*4882a593Smuzhiyun /* Helpers */
1535*4882a593Smuzhiyun int ath5k_hw_get_frame_duration(struct ath5k_hw *ah, enum nl80211_band band,
1536*4882a593Smuzhiyun int len, struct ieee80211_rate *rate, bool shortpre);
1537*4882a593Smuzhiyun unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah);
1538*4882a593Smuzhiyun unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah);
1539*4882a593Smuzhiyun int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
1540*4882a593Smuzhiyun void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
1541*4882a593Smuzhiyun /* RX filter control*/
1542*4882a593Smuzhiyun int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
1543*4882a593Smuzhiyun void ath5k_hw_set_bssid(struct ath5k_hw *ah);
1544*4882a593Smuzhiyun void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
1545*4882a593Smuzhiyun void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
1546*4882a593Smuzhiyun u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
1547*4882a593Smuzhiyun void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
1548*4882a593Smuzhiyun /* Receive (DRU) start/stop functions */
1549*4882a593Smuzhiyun void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
1550*4882a593Smuzhiyun void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
1551*4882a593Smuzhiyun /* Beacon control functions */
1552*4882a593Smuzhiyun u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
1553*4882a593Smuzhiyun void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
1554*4882a593Smuzhiyun void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
1555*4882a593Smuzhiyun void ath5k_hw_init_beacon_timers(struct ath5k_hw *ah, u32 next_beacon,
1556*4882a593Smuzhiyun u32 interval);
1557*4882a593Smuzhiyun bool ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval);
1558*4882a593Smuzhiyun /* Init function */
1559*4882a593Smuzhiyun void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun /* Queue Control Unit, DFS Control Unit Functions */
1562*4882a593Smuzhiyun int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
1563*4882a593Smuzhiyun struct ath5k_txq_info *queue_info);
1564*4882a593Smuzhiyun int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
1565*4882a593Smuzhiyun const struct ath5k_txq_info *queue_info);
1566*4882a593Smuzhiyun int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
1567*4882a593Smuzhiyun enum ath5k_tx_queue queue_type,
1568*4882a593Smuzhiyun struct ath5k_txq_info *queue_info);
1569*4882a593Smuzhiyun void ath5k_hw_set_tx_retry_limits(struct ath5k_hw *ah,
1570*4882a593Smuzhiyun unsigned int queue);
1571*4882a593Smuzhiyun u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
1572*4882a593Smuzhiyun void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1573*4882a593Smuzhiyun int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1574*4882a593Smuzhiyun int ath5k_hw_set_ifs_intervals(struct ath5k_hw *ah, unsigned int slot_time);
1575*4882a593Smuzhiyun /* Init function */
1576*4882a593Smuzhiyun int ath5k_hw_init_queues(struct ath5k_hw *ah);
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun /* Hardware Descriptor Functions */
1579*4882a593Smuzhiyun int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
1580*4882a593Smuzhiyun int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1581*4882a593Smuzhiyun u32 size, unsigned int flags);
1582*4882a593Smuzhiyun int ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1583*4882a593Smuzhiyun unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
1584*4882a593Smuzhiyun u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3);
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /* GPIO Functions */
1588*4882a593Smuzhiyun void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
1589*4882a593Smuzhiyun int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
1590*4882a593Smuzhiyun int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
1591*4882a593Smuzhiyun u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
1592*4882a593Smuzhiyun int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
1593*4882a593Smuzhiyun void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
1594*4882a593Smuzhiyun u32 interrupt_level);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun /* RFkill Functions */
1598*4882a593Smuzhiyun void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
1599*4882a593Smuzhiyun void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun /* Misc functions TODO: Cleanup */
1603*4882a593Smuzhiyun int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
1604*4882a593Smuzhiyun int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
1605*4882a593Smuzhiyun int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun /* Initial register settings functions */
1609*4882a593Smuzhiyun int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /* PHY functions */
1613*4882a593Smuzhiyun /* Misc PHY functions */
1614*4882a593Smuzhiyun u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, enum nl80211_band band);
1615*4882a593Smuzhiyun int ath5k_hw_phy_disable(struct ath5k_hw *ah);
1616*4882a593Smuzhiyun /* Gain_F optimization */
1617*4882a593Smuzhiyun enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
1618*4882a593Smuzhiyun int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
1619*4882a593Smuzhiyun /* PHY/RF channel functions */
1620*4882a593Smuzhiyun bool ath5k_channel_ok(struct ath5k_hw *ah, struct ieee80211_channel *channel);
1621*4882a593Smuzhiyun /* PHY calibration */
1622*4882a593Smuzhiyun void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
1623*4882a593Smuzhiyun int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
1624*4882a593Smuzhiyun struct ieee80211_channel *channel);
1625*4882a593Smuzhiyun void ath5k_hw_update_noise_floor(struct ath5k_hw *ah);
1626*4882a593Smuzhiyun /* Spur mitigation */
1627*4882a593Smuzhiyun bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
1628*4882a593Smuzhiyun struct ieee80211_channel *channel);
1629*4882a593Smuzhiyun /* Antenna control */
1630*4882a593Smuzhiyun void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
1631*4882a593Smuzhiyun void ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode);
1632*4882a593Smuzhiyun /* TX power setup */
1633*4882a593Smuzhiyun int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
1634*4882a593Smuzhiyun /* Init function */
1635*4882a593Smuzhiyun int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
1636*4882a593Smuzhiyun u8 mode, bool fast);
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun /*
1639*4882a593Smuzhiyun * Functions used internally
1640*4882a593Smuzhiyun */
1641*4882a593Smuzhiyun
ath5k_hw_common(struct ath5k_hw * ah)1642*4882a593Smuzhiyun static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun return &ah->common;
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun
ath5k_hw_regulatory(struct ath5k_hw * ah)1647*4882a593Smuzhiyun static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
1648*4882a593Smuzhiyun {
1649*4882a593Smuzhiyun return &(ath5k_hw_common(ah)->regulatory);
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun #ifdef CONFIG_ATH5K_AHB
1653*4882a593Smuzhiyun #define AR5K_AR2315_PCI_BASE ((void __iomem *)0xb0100000)
1654*4882a593Smuzhiyun
ath5k_ahb_reg(struct ath5k_hw * ah,u16 reg)1655*4882a593Smuzhiyun static inline void __iomem *ath5k_ahb_reg(struct ath5k_hw *ah, u16 reg)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun /* On AR2315 and AR2317 the PCI clock domain registers
1658*4882a593Smuzhiyun * are outside of the WMAC register space */
1659*4882a593Smuzhiyun if (unlikely((reg >= 0x4000) && (reg < 0x5000) &&
1660*4882a593Smuzhiyun (ah->ah_mac_srev >= AR5K_SREV_AR2315_R6)))
1661*4882a593Smuzhiyun return AR5K_AR2315_PCI_BASE + reg;
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun return ah->iobase + reg;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
ath5k_hw_reg_read(struct ath5k_hw * ah,u16 reg)1666*4882a593Smuzhiyun static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun return ioread32(ath5k_ahb_reg(ah, reg));
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
ath5k_hw_reg_write(struct ath5k_hw * ah,u32 val,u16 reg)1671*4882a593Smuzhiyun static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun iowrite32(val, ath5k_ahb_reg(ah, reg));
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun #else
1677*4882a593Smuzhiyun
ath5k_hw_reg_read(struct ath5k_hw * ah,u16 reg)1678*4882a593Smuzhiyun static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun return ioread32(ah->iobase + reg);
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun
ath5k_hw_reg_write(struct ath5k_hw * ah,u32 val,u16 reg)1683*4882a593Smuzhiyun static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun iowrite32(val, ah->iobase + reg);
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun #endif
1689*4882a593Smuzhiyun
ath5k_get_bus_type(struct ath5k_hw * ah)1690*4882a593Smuzhiyun static inline enum ath_bus_type ath5k_get_bus_type(struct ath5k_hw *ah)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun return ath5k_hw_common(ah)->bus_ops->ath_bus_type;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun
ath5k_read_cachesize(struct ath_common * common,int * csz)1695*4882a593Smuzhiyun static inline void ath5k_read_cachesize(struct ath_common *common, int *csz)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun common->bus_ops->read_cachesize(common, csz);
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun
ath5k_hw_nvram_read(struct ath5k_hw * ah,u32 off,u16 * data)1700*4882a593Smuzhiyun static inline bool ath5k_hw_nvram_read(struct ath5k_hw *ah, u32 off, u16 *data)
1701*4882a593Smuzhiyun {
1702*4882a593Smuzhiyun struct ath_common *common = ath5k_hw_common(ah);
1703*4882a593Smuzhiyun return common->bus_ops->eeprom_read(common, off, data);
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun
ath5k_hw_bitswap(u32 val,unsigned int bits)1706*4882a593Smuzhiyun static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
1707*4882a593Smuzhiyun {
1708*4882a593Smuzhiyun u32 retval = 0, bit, i;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun for (i = 0; i < bits; i++) {
1711*4882a593Smuzhiyun bit = (val >> i) & 1;
1712*4882a593Smuzhiyun retval = (retval << 1) | bit;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun return retval;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun #endif
1719