1*4882a593Smuzhiyun // SPDX-License-Identifier: BSD-3-Clause-Clear
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2019-2020 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/msi.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "pci.h"
11*4882a593Smuzhiyun #include "core.h"
12*4882a593Smuzhiyun #include "hif.h"
13*4882a593Smuzhiyun #include "mhi.h"
14*4882a593Smuzhiyun #include "debug.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define ATH11K_PCI_BAR_NUM 0
17*4882a593Smuzhiyun #define ATH11K_PCI_DMA_MASK 32
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define ATH11K_PCI_IRQ_CE0_OFFSET 3
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define WINDOW_ENABLE_BIT 0x40000000
22*4882a593Smuzhiyun #define WINDOW_REG_ADDRESS 0x310c
23*4882a593Smuzhiyun #define WINDOW_VALUE_MASK GENMASK(24, 19)
24*4882a593Smuzhiyun #define WINDOW_START 0x80000
25*4882a593Smuzhiyun #define WINDOW_RANGE_MASK GENMASK(18, 0)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define TCSR_SOC_HW_VERSION 0x0224
28*4882a593Smuzhiyun #define TCSR_SOC_HW_VERSION_MAJOR_MASK GENMASK(16, 8)
29*4882a593Smuzhiyun #define TCSR_SOC_HW_VERSION_MINOR_MASK GENMASK(7, 0)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* BAR0 + 4k is always accessible, and no
32*4882a593Smuzhiyun * need to force wakeup.
33*4882a593Smuzhiyun * 4K - 32 = 0xFE0
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun #define ACCESS_ALWAYS_OFF 0xFE0
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define QCA6390_DEVICE_ID 0x1101
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const struct pci_device_id ath11k_pci_id_table[] = {
40*4882a593Smuzhiyun { PCI_VDEVICE(QCOM, QCA6390_DEVICE_ID) },
41*4882a593Smuzhiyun {0}
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ath11k_pci_id_table);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static const struct ath11k_bus_params ath11k_pci_bus_params = {
47*4882a593Smuzhiyun .mhi_support = true,
48*4882a593Smuzhiyun .m3_fw_support = true,
49*4882a593Smuzhiyun .fixed_bdf_addr = false,
50*4882a593Smuzhiyun .fixed_mem_region = false,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const struct ath11k_msi_config msi_config = {
54*4882a593Smuzhiyun .total_vectors = 32,
55*4882a593Smuzhiyun .total_users = 4,
56*4882a593Smuzhiyun .users = (struct ath11k_msi_user[]) {
57*4882a593Smuzhiyun { .name = "MHI", .num_vectors = 3, .base_vector = 0 },
58*4882a593Smuzhiyun { .name = "CE", .num_vectors = 10, .base_vector = 3 },
59*4882a593Smuzhiyun { .name = "WAKE", .num_vectors = 1, .base_vector = 13 },
60*4882a593Smuzhiyun { .name = "DP", .num_vectors = 18, .base_vector = 14 },
61*4882a593Smuzhiyun },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const char *irq_name[ATH11K_IRQ_NUM_MAX] = {
65*4882a593Smuzhiyun "bhi",
66*4882a593Smuzhiyun "mhi-er0",
67*4882a593Smuzhiyun "mhi-er1",
68*4882a593Smuzhiyun "ce0",
69*4882a593Smuzhiyun "ce1",
70*4882a593Smuzhiyun "ce2",
71*4882a593Smuzhiyun "ce3",
72*4882a593Smuzhiyun "ce4",
73*4882a593Smuzhiyun "ce5",
74*4882a593Smuzhiyun "ce6",
75*4882a593Smuzhiyun "ce7",
76*4882a593Smuzhiyun "ce8",
77*4882a593Smuzhiyun "ce9",
78*4882a593Smuzhiyun "ce10",
79*4882a593Smuzhiyun "ce11",
80*4882a593Smuzhiyun "host2wbm-desc-feed",
81*4882a593Smuzhiyun "host2reo-re-injection",
82*4882a593Smuzhiyun "host2reo-command",
83*4882a593Smuzhiyun "host2rxdma-monitor-ring3",
84*4882a593Smuzhiyun "host2rxdma-monitor-ring2",
85*4882a593Smuzhiyun "host2rxdma-monitor-ring1",
86*4882a593Smuzhiyun "reo2ost-exception",
87*4882a593Smuzhiyun "wbm2host-rx-release",
88*4882a593Smuzhiyun "reo2host-status",
89*4882a593Smuzhiyun "reo2host-destination-ring4",
90*4882a593Smuzhiyun "reo2host-destination-ring3",
91*4882a593Smuzhiyun "reo2host-destination-ring2",
92*4882a593Smuzhiyun "reo2host-destination-ring1",
93*4882a593Smuzhiyun "rxdma2host-monitor-destination-mac3",
94*4882a593Smuzhiyun "rxdma2host-monitor-destination-mac2",
95*4882a593Smuzhiyun "rxdma2host-monitor-destination-mac1",
96*4882a593Smuzhiyun "ppdu-end-interrupts-mac3",
97*4882a593Smuzhiyun "ppdu-end-interrupts-mac2",
98*4882a593Smuzhiyun "ppdu-end-interrupts-mac1",
99*4882a593Smuzhiyun "rxdma2host-monitor-status-ring-mac3",
100*4882a593Smuzhiyun "rxdma2host-monitor-status-ring-mac2",
101*4882a593Smuzhiyun "rxdma2host-monitor-status-ring-mac1",
102*4882a593Smuzhiyun "host2rxdma-host-buf-ring-mac3",
103*4882a593Smuzhiyun "host2rxdma-host-buf-ring-mac2",
104*4882a593Smuzhiyun "host2rxdma-host-buf-ring-mac1",
105*4882a593Smuzhiyun "rxdma2host-destination-ring-mac3",
106*4882a593Smuzhiyun "rxdma2host-destination-ring-mac2",
107*4882a593Smuzhiyun "rxdma2host-destination-ring-mac1",
108*4882a593Smuzhiyun "host2tcl-input-ring4",
109*4882a593Smuzhiyun "host2tcl-input-ring3",
110*4882a593Smuzhiyun "host2tcl-input-ring2",
111*4882a593Smuzhiyun "host2tcl-input-ring1",
112*4882a593Smuzhiyun "wbm2host-tx-completions-ring3",
113*4882a593Smuzhiyun "wbm2host-tx-completions-ring2",
114*4882a593Smuzhiyun "wbm2host-tx-completions-ring1",
115*4882a593Smuzhiyun "tcl2host-status-ring",
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
ath11k_pci_select_window(struct ath11k_pci * ab_pci,u32 offset)118*4882a593Smuzhiyun static inline void ath11k_pci_select_window(struct ath11k_pci *ab_pci, u32 offset)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct ath11k_base *ab = ab_pci->ab;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun u32 window = FIELD_GET(WINDOW_VALUE_MASK, offset);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun lockdep_assert_held(&ab_pci->window_lock);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (window != ab_pci->register_window) {
127*4882a593Smuzhiyun iowrite32(WINDOW_ENABLE_BIT | window,
128*4882a593Smuzhiyun ab->mem + WINDOW_REG_ADDRESS);
129*4882a593Smuzhiyun ab_pci->register_window = window;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
ath11k_pci_write32(struct ath11k_base * ab,u32 offset,u32 value)133*4882a593Smuzhiyun void ath11k_pci_write32(struct ath11k_base *ab, u32 offset, u32 value)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* for offset beyond BAR + 4K - 32, may
138*4882a593Smuzhiyun * need to wakeup MHI to access.
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun if (test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
141*4882a593Smuzhiyun offset >= ACCESS_ALWAYS_OFF)
142*4882a593Smuzhiyun mhi_device_get_sync(ab_pci->mhi_ctrl->mhi_dev);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (offset < WINDOW_START) {
145*4882a593Smuzhiyun iowrite32(value, ab->mem + offset);
146*4882a593Smuzhiyun } else {
147*4882a593Smuzhiyun spin_lock_bh(&ab_pci->window_lock);
148*4882a593Smuzhiyun ath11k_pci_select_window(ab_pci, offset);
149*4882a593Smuzhiyun iowrite32(value, ab->mem + WINDOW_START + (offset & WINDOW_RANGE_MASK));
150*4882a593Smuzhiyun spin_unlock_bh(&ab_pci->window_lock);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
154*4882a593Smuzhiyun offset >= ACCESS_ALWAYS_OFF)
155*4882a593Smuzhiyun mhi_device_put(ab_pci->mhi_ctrl->mhi_dev);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
ath11k_pci_read32(struct ath11k_base * ab,u32 offset)158*4882a593Smuzhiyun u32 ath11k_pci_read32(struct ath11k_base *ab, u32 offset)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
161*4882a593Smuzhiyun u32 val;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* for offset beyond BAR + 4K - 32, may
164*4882a593Smuzhiyun * need to wakeup MHI to access.
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun if (test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
167*4882a593Smuzhiyun offset >= ACCESS_ALWAYS_OFF)
168*4882a593Smuzhiyun mhi_device_get_sync(ab_pci->mhi_ctrl->mhi_dev);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (offset < WINDOW_START) {
171*4882a593Smuzhiyun val = ioread32(ab->mem + offset);
172*4882a593Smuzhiyun } else {
173*4882a593Smuzhiyun spin_lock_bh(&ab_pci->window_lock);
174*4882a593Smuzhiyun ath11k_pci_select_window(ab_pci, offset);
175*4882a593Smuzhiyun val = ioread32(ab->mem + WINDOW_START + (offset & WINDOW_RANGE_MASK));
176*4882a593Smuzhiyun spin_unlock_bh(&ab_pci->window_lock);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (test_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
180*4882a593Smuzhiyun offset >= ACCESS_ALWAYS_OFF)
181*4882a593Smuzhiyun mhi_device_put(ab_pci->mhi_ctrl->mhi_dev);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return val;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
ath11k_pci_soc_global_reset(struct ath11k_base * ab)186*4882a593Smuzhiyun static void ath11k_pci_soc_global_reset(struct ath11k_base *ab)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun u32 val, delay;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun val = ath11k_pci_read32(ab, PCIE_SOC_GLOBAL_RESET);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun val |= PCIE_SOC_GLOBAL_RESET_V;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ath11k_pci_write32(ab, PCIE_SOC_GLOBAL_RESET, val);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* TODO: exact time to sleep is uncertain */
197*4882a593Smuzhiyun delay = 10;
198*4882a593Smuzhiyun mdelay(delay);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Need to toggle V bit back otherwise stuck in reset status */
201*4882a593Smuzhiyun val &= ~PCIE_SOC_GLOBAL_RESET_V;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun ath11k_pci_write32(ab, PCIE_SOC_GLOBAL_RESET, val);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun mdelay(delay);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun val = ath11k_pci_read32(ab, PCIE_SOC_GLOBAL_RESET);
208*4882a593Smuzhiyun if (val == 0xffffffff)
209*4882a593Smuzhiyun ath11k_warn(ab, "link down error during global reset\n");
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
ath11k_pci_clear_dbg_registers(struct ath11k_base * ab)212*4882a593Smuzhiyun static void ath11k_pci_clear_dbg_registers(struct ath11k_base *ab)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u32 val;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* read cookie */
217*4882a593Smuzhiyun val = ath11k_pci_read32(ab, PCIE_Q6_COOKIE_ADDR);
218*4882a593Smuzhiyun ath11k_dbg(ab, ATH11K_DBG_PCI, "cookie:0x%x\n", val);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun val = ath11k_pci_read32(ab, WLAON_WARM_SW_ENTRY);
221*4882a593Smuzhiyun ath11k_dbg(ab, ATH11K_DBG_PCI, "WLAON_WARM_SW_ENTRY 0x%x\n", val);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* TODO: exact time to sleep is uncertain */
224*4882a593Smuzhiyun mdelay(10);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* write 0 to WLAON_WARM_SW_ENTRY to prevent Q6 from
227*4882a593Smuzhiyun * continuing warm path and entering dead loop.
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun ath11k_pci_write32(ab, WLAON_WARM_SW_ENTRY, 0);
230*4882a593Smuzhiyun mdelay(10);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun val = ath11k_pci_read32(ab, WLAON_WARM_SW_ENTRY);
233*4882a593Smuzhiyun ath11k_dbg(ab, ATH11K_DBG_PCI, "WLAON_WARM_SW_ENTRY 0x%x\n", val);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* A read clear register. clear the register to prevent
236*4882a593Smuzhiyun * Q6 from entering wrong code path.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun val = ath11k_pci_read32(ab, WLAON_SOC_RESET_CAUSE_REG);
239*4882a593Smuzhiyun ath11k_dbg(ab, ATH11K_DBG_PCI, "soc reset cause:%d\n", val);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
ath11k_pci_force_wake(struct ath11k_base * ab)242*4882a593Smuzhiyun static void ath11k_pci_force_wake(struct ath11k_base *ab)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun ath11k_pci_write32(ab, PCIE_SOC_WAKE_PCIE_LOCAL_REG, 1);
245*4882a593Smuzhiyun mdelay(5);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
ath11k_pci_sw_reset(struct ath11k_base * ab)248*4882a593Smuzhiyun static void ath11k_pci_sw_reset(struct ath11k_base *ab)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun ath11k_pci_soc_global_reset(ab);
251*4882a593Smuzhiyun ath11k_mhi_clear_vector(ab);
252*4882a593Smuzhiyun ath11k_pci_soc_global_reset(ab);
253*4882a593Smuzhiyun ath11k_mhi_set_mhictrl_reset(ab);
254*4882a593Smuzhiyun ath11k_pci_clear_dbg_registers(ab);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
ath11k_pci_get_msi_irq(struct device * dev,unsigned int vector)257*4882a593Smuzhiyun int ath11k_pci_get_msi_irq(struct device *dev, unsigned int vector)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct pci_dev *pci_dev = to_pci_dev(dev);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return pci_irq_vector(pci_dev, vector);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
ath11k_pci_get_msi_address(struct ath11k_base * ab,u32 * msi_addr_lo,u32 * msi_addr_hi)264*4882a593Smuzhiyun static void ath11k_pci_get_msi_address(struct ath11k_base *ab, u32 *msi_addr_lo,
265*4882a593Smuzhiyun u32 *msi_addr_hi)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct pci_dev *pci_dev = to_pci_dev(ab->dev);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
270*4882a593Smuzhiyun msi_addr_lo);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
273*4882a593Smuzhiyun msi_addr_hi);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
ath11k_pci_get_user_msi_assignment(struct ath11k_pci * ab_pci,char * user_name,int * num_vectors,u32 * user_base_data,u32 * base_vector)276*4882a593Smuzhiyun int ath11k_pci_get_user_msi_assignment(struct ath11k_pci *ab_pci, char *user_name,
277*4882a593Smuzhiyun int *num_vectors, u32 *user_base_data,
278*4882a593Smuzhiyun u32 *base_vector)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct ath11k_base *ab = ab_pci->ab;
281*4882a593Smuzhiyun int idx;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun for (idx = 0; idx < msi_config.total_users; idx++) {
284*4882a593Smuzhiyun if (strcmp(user_name, msi_config.users[idx].name) == 0) {
285*4882a593Smuzhiyun *num_vectors = msi_config.users[idx].num_vectors;
286*4882a593Smuzhiyun *user_base_data = msi_config.users[idx].base_vector
287*4882a593Smuzhiyun + ab_pci->msi_ep_base_data;
288*4882a593Smuzhiyun *base_vector = msi_config.users[idx].base_vector;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun ath11k_dbg(ab, ATH11K_DBG_PCI, "Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
291*4882a593Smuzhiyun user_name, *num_vectors, *user_base_data,
292*4882a593Smuzhiyun *base_vector);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ath11k_err(ab, "Failed to find MSI assignment for %s!\n", user_name);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return -EINVAL;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
ath11k_get_user_msi_assignment(struct ath11k_base * ab,char * user_name,int * num_vectors,u32 * user_base_data,u32 * base_vector)303*4882a593Smuzhiyun static int ath11k_get_user_msi_assignment(struct ath11k_base *ab, char *user_name,
304*4882a593Smuzhiyun int *num_vectors, u32 *user_base_data,
305*4882a593Smuzhiyun u32 *base_vector)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return ath11k_pci_get_user_msi_assignment(ab_pci, user_name,
310*4882a593Smuzhiyun num_vectors, user_base_data,
311*4882a593Smuzhiyun base_vector);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
ath11k_pci_free_ext_irq(struct ath11k_base * ab)314*4882a593Smuzhiyun static void ath11k_pci_free_ext_irq(struct ath11k_base *ab)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun int i, j;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
319*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun for (j = 0; j < irq_grp->num_irq; j++)
322*4882a593Smuzhiyun free_irq(ab->irq_num[irq_grp->irqs[j]], irq_grp);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun netif_napi_del(&irq_grp->napi);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
ath11k_pci_free_irq(struct ath11k_base * ab)328*4882a593Smuzhiyun static void ath11k_pci_free_irq(struct ath11k_base *ab)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun int i, irq_idx;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
333*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
334*4882a593Smuzhiyun continue;
335*4882a593Smuzhiyun irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + i;
336*4882a593Smuzhiyun free_irq(ab->irq_num[irq_idx], &ab->ce.ce_pipe[i]);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun ath11k_pci_free_ext_irq(ab);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
ath11k_pci_ce_irq_enable(struct ath11k_base * ab,u16 ce_id)342*4882a593Smuzhiyun static void ath11k_pci_ce_irq_enable(struct ath11k_base *ab, u16 ce_id)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun u32 irq_idx;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + ce_id;
347*4882a593Smuzhiyun enable_irq(ab->irq_num[irq_idx]);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
ath11k_pci_ce_irq_disable(struct ath11k_base * ab,u16 ce_id)350*4882a593Smuzhiyun static void ath11k_pci_ce_irq_disable(struct ath11k_base *ab, u16 ce_id)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun u32 irq_idx;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + ce_id;
355*4882a593Smuzhiyun disable_irq_nosync(ab->irq_num[irq_idx]);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
ath11k_pci_ce_irqs_disable(struct ath11k_base * ab)358*4882a593Smuzhiyun static void ath11k_pci_ce_irqs_disable(struct ath11k_base *ab)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun int i;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
363*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
364*4882a593Smuzhiyun continue;
365*4882a593Smuzhiyun ath11k_pci_ce_irq_disable(ab, i);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
ath11k_pci_sync_ce_irqs(struct ath11k_base * ab)369*4882a593Smuzhiyun static void ath11k_pci_sync_ce_irqs(struct ath11k_base *ab)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun int i;
372*4882a593Smuzhiyun int irq_idx;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
375*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
376*4882a593Smuzhiyun continue;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + i;
379*4882a593Smuzhiyun synchronize_irq(ab->irq_num[irq_idx]);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
ath11k_pci_ce_tasklet(unsigned long data)383*4882a593Smuzhiyun static void ath11k_pci_ce_tasklet(unsigned long data)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct ath11k_ce_pipe *ce_pipe = (struct ath11k_ce_pipe *)data;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ath11k_ce_per_engine_service(ce_pipe->ab, ce_pipe->pipe_num);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun ath11k_pci_ce_irq_enable(ce_pipe->ab, ce_pipe->pipe_num);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
ath11k_pci_ce_interrupt_handler(int irq,void * arg)392*4882a593Smuzhiyun static irqreturn_t ath11k_pci_ce_interrupt_handler(int irq, void *arg)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun struct ath11k_ce_pipe *ce_pipe = arg;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun ath11k_pci_ce_irq_disable(ce_pipe->ab, ce_pipe->pipe_num);
397*4882a593Smuzhiyun tasklet_schedule(&ce_pipe->intr_tq);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun return IRQ_HANDLED;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
ath11k_pci_ext_grp_disable(struct ath11k_ext_irq_grp * irq_grp)402*4882a593Smuzhiyun static void ath11k_pci_ext_grp_disable(struct ath11k_ext_irq_grp *irq_grp)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun int i;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun for (i = 0; i < irq_grp->num_irq; i++)
407*4882a593Smuzhiyun disable_irq_nosync(irq_grp->ab->irq_num[irq_grp->irqs[i]]);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
__ath11k_pci_ext_irq_disable(struct ath11k_base * sc)410*4882a593Smuzhiyun static void __ath11k_pci_ext_irq_disable(struct ath11k_base *sc)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun int i;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
415*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &sc->ext_irq_grp[i];
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun ath11k_pci_ext_grp_disable(irq_grp);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun if (irq_grp->napi_enabled) {
420*4882a593Smuzhiyun napi_synchronize(&irq_grp->napi);
421*4882a593Smuzhiyun napi_disable(&irq_grp->napi);
422*4882a593Smuzhiyun irq_grp->napi_enabled = false;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
ath11k_pci_ext_grp_enable(struct ath11k_ext_irq_grp * irq_grp)427*4882a593Smuzhiyun static void ath11k_pci_ext_grp_enable(struct ath11k_ext_irq_grp *irq_grp)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun int i;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun for (i = 0; i < irq_grp->num_irq; i++)
432*4882a593Smuzhiyun enable_irq(irq_grp->ab->irq_num[irq_grp->irqs[i]]);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
ath11k_pci_ext_irq_enable(struct ath11k_base * ab)435*4882a593Smuzhiyun static void ath11k_pci_ext_irq_enable(struct ath11k_base *ab)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun int i;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
440*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun if (!irq_grp->napi_enabled) {
443*4882a593Smuzhiyun napi_enable(&irq_grp->napi);
444*4882a593Smuzhiyun irq_grp->napi_enabled = true;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun ath11k_pci_ext_grp_enable(irq_grp);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
ath11k_pci_sync_ext_irqs(struct ath11k_base * ab)450*4882a593Smuzhiyun static void ath11k_pci_sync_ext_irqs(struct ath11k_base *ab)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun int i, j, irq_idx;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
455*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun for (j = 0; j < irq_grp->num_irq; j++) {
458*4882a593Smuzhiyun irq_idx = irq_grp->irqs[j];
459*4882a593Smuzhiyun synchronize_irq(ab->irq_num[irq_idx]);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
ath11k_pci_ext_irq_disable(struct ath11k_base * ab)464*4882a593Smuzhiyun static void ath11k_pci_ext_irq_disable(struct ath11k_base *ab)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun __ath11k_pci_ext_irq_disable(ab);
467*4882a593Smuzhiyun ath11k_pci_sync_ext_irqs(ab);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
ath11k_pci_ext_grp_napi_poll(struct napi_struct * napi,int budget)470*4882a593Smuzhiyun static int ath11k_pci_ext_grp_napi_poll(struct napi_struct *napi, int budget)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = container_of(napi,
473*4882a593Smuzhiyun struct ath11k_ext_irq_grp,
474*4882a593Smuzhiyun napi);
475*4882a593Smuzhiyun struct ath11k_base *ab = irq_grp->ab;
476*4882a593Smuzhiyun int work_done;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun work_done = ath11k_dp_service_srng(ab, irq_grp, budget);
479*4882a593Smuzhiyun if (work_done < budget) {
480*4882a593Smuzhiyun napi_complete_done(napi, work_done);
481*4882a593Smuzhiyun ath11k_pci_ext_grp_enable(irq_grp);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (work_done > budget)
485*4882a593Smuzhiyun work_done = budget;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return work_done;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
ath11k_pci_ext_interrupt_handler(int irq,void * arg)490*4882a593Smuzhiyun static irqreturn_t ath11k_pci_ext_interrupt_handler(int irq, void *arg)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = arg;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun ath11k_dbg(irq_grp->ab, ATH11K_DBG_PCI, "ext irq:%d\n", irq);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun ath11k_pci_ext_grp_disable(irq_grp);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun napi_schedule(&irq_grp->napi);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return IRQ_HANDLED;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
ath11k_pci_ext_irq_config(struct ath11k_base * ab)503*4882a593Smuzhiyun static int ath11k_pci_ext_irq_config(struct ath11k_base *ab)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun int i, j, ret, num_vectors = 0;
506*4882a593Smuzhiyun u32 user_base_data = 0, base_vector = 0;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun ret = ath11k_pci_get_user_msi_assignment(ath11k_pci_priv(ab), "DP",
509*4882a593Smuzhiyun &num_vectors,
510*4882a593Smuzhiyun &user_base_data,
511*4882a593Smuzhiyun &base_vector);
512*4882a593Smuzhiyun if (ret < 0)
513*4882a593Smuzhiyun return ret;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
516*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
517*4882a593Smuzhiyun u32 num_irq = 0;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun irq_grp->ab = ab;
520*4882a593Smuzhiyun irq_grp->grp_id = i;
521*4882a593Smuzhiyun init_dummy_netdev(&irq_grp->napi_ndev);
522*4882a593Smuzhiyun netif_napi_add(&irq_grp->napi_ndev, &irq_grp->napi,
523*4882a593Smuzhiyun ath11k_pci_ext_grp_napi_poll, NAPI_POLL_WEIGHT);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if (ab->hw_params.ring_mask->tx[i] ||
526*4882a593Smuzhiyun ab->hw_params.ring_mask->rx[i] ||
527*4882a593Smuzhiyun ab->hw_params.ring_mask->rx_err[i] ||
528*4882a593Smuzhiyun ab->hw_params.ring_mask->rx_wbm_rel[i] ||
529*4882a593Smuzhiyun ab->hw_params.ring_mask->reo_status[i] ||
530*4882a593Smuzhiyun ab->hw_params.ring_mask->rxdma2host[i] ||
531*4882a593Smuzhiyun ab->hw_params.ring_mask->host2rxdma[i] ||
532*4882a593Smuzhiyun ab->hw_params.ring_mask->rx_mon_status[i]) {
533*4882a593Smuzhiyun num_irq = 1;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun irq_grp->num_irq = num_irq;
537*4882a593Smuzhiyun irq_grp->irqs[0] = base_vector + i;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun for (j = 0; j < irq_grp->num_irq; j++) {
540*4882a593Smuzhiyun int irq_idx = irq_grp->irqs[j];
541*4882a593Smuzhiyun int vector = (i % num_vectors) + base_vector;
542*4882a593Smuzhiyun int irq = ath11k_pci_get_msi_irq(ab->dev, vector);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun ab->irq_num[irq_idx] = irq;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun ath11k_dbg(ab, ATH11K_DBG_PCI,
547*4882a593Smuzhiyun "irq:%d group:%d\n", irq, i);
548*4882a593Smuzhiyun ret = request_irq(irq, ath11k_pci_ext_interrupt_handler,
549*4882a593Smuzhiyun IRQF_SHARED,
550*4882a593Smuzhiyun "DP_EXT_IRQ", irq_grp);
551*4882a593Smuzhiyun if (ret) {
552*4882a593Smuzhiyun ath11k_err(ab, "failed request irq %d: %d\n",
553*4882a593Smuzhiyun vector, ret);
554*4882a593Smuzhiyun return ret;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun disable_irq_nosync(ab->irq_num[irq_idx]);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun return 0;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
ath11k_pci_config_irq(struct ath11k_base * ab)564*4882a593Smuzhiyun static int ath11k_pci_config_irq(struct ath11k_base *ab)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun struct ath11k_ce_pipe *ce_pipe;
567*4882a593Smuzhiyun u32 msi_data_start;
568*4882a593Smuzhiyun u32 msi_data_count;
569*4882a593Smuzhiyun u32 msi_irq_start;
570*4882a593Smuzhiyun unsigned int msi_data;
571*4882a593Smuzhiyun int irq, i, ret, irq_idx;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun ret = ath11k_pci_get_user_msi_assignment(ath11k_pci_priv(ab),
574*4882a593Smuzhiyun "CE", &msi_data_count,
575*4882a593Smuzhiyun &msi_data_start, &msi_irq_start);
576*4882a593Smuzhiyun if (ret)
577*4882a593Smuzhiyun return ret;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* Configure CE irqs */
580*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
581*4882a593Smuzhiyun msi_data = (i % msi_data_count) + msi_irq_start;
582*4882a593Smuzhiyun irq = ath11k_pci_get_msi_irq(ab->dev, msi_data);
583*4882a593Smuzhiyun ce_pipe = &ab->ce.ce_pipe[i];
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
586*4882a593Smuzhiyun continue;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun irq_idx = ATH11K_PCI_IRQ_CE0_OFFSET + i;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun tasklet_init(&ce_pipe->intr_tq, ath11k_pci_ce_tasklet,
591*4882a593Smuzhiyun (unsigned long)ce_pipe);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun ret = request_irq(irq, ath11k_pci_ce_interrupt_handler,
594*4882a593Smuzhiyun IRQF_SHARED, irq_name[irq_idx],
595*4882a593Smuzhiyun ce_pipe);
596*4882a593Smuzhiyun if (ret) {
597*4882a593Smuzhiyun ath11k_err(ab, "failed to request irq %d: %d\n",
598*4882a593Smuzhiyun irq_idx, ret);
599*4882a593Smuzhiyun return ret;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun ab->irq_num[irq_idx] = irq;
603*4882a593Smuzhiyun ath11k_pci_ce_irq_disable(ab, i);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun ret = ath11k_pci_ext_irq_config(ab);
607*4882a593Smuzhiyun if (ret)
608*4882a593Smuzhiyun return ret;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
ath11k_pci_init_qmi_ce_config(struct ath11k_base * ab)613*4882a593Smuzhiyun static void ath11k_pci_init_qmi_ce_config(struct ath11k_base *ab)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun struct ath11k_qmi_ce_cfg *cfg = &ab->qmi.ce_cfg;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun cfg->tgt_ce = ab->hw_params.target_ce_config;
618*4882a593Smuzhiyun cfg->tgt_ce_len = ab->hw_params.target_ce_count;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun cfg->svc_to_ce_map = ab->hw_params.svc_to_ce_map;
621*4882a593Smuzhiyun cfg->svc_to_ce_map_len = ab->hw_params.svc_to_ce_map_len;
622*4882a593Smuzhiyun ab->qmi.service_ins_id = ATH11K_QMI_WLFW_SERVICE_INS_ID_V01_QCA6390;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun ath11k_ce_get_shadow_config(ab, &cfg->shadow_reg_v2,
625*4882a593Smuzhiyun &cfg->shadow_reg_v2_len);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
ath11k_pci_ce_irqs_enable(struct ath11k_base * ab)628*4882a593Smuzhiyun static void ath11k_pci_ce_irqs_enable(struct ath11k_base *ab)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun int i;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
633*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
634*4882a593Smuzhiyun continue;
635*4882a593Smuzhiyun ath11k_pci_ce_irq_enable(ab, i);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
ath11k_pci_enable_msi(struct ath11k_pci * ab_pci)639*4882a593Smuzhiyun static int ath11k_pci_enable_msi(struct ath11k_pci *ab_pci)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun struct ath11k_base *ab = ab_pci->ab;
642*4882a593Smuzhiyun struct msi_desc *msi_desc;
643*4882a593Smuzhiyun int num_vectors;
644*4882a593Smuzhiyun int ret;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun num_vectors = pci_alloc_irq_vectors(ab_pci->pdev,
647*4882a593Smuzhiyun msi_config.total_vectors,
648*4882a593Smuzhiyun msi_config.total_vectors,
649*4882a593Smuzhiyun PCI_IRQ_MSI);
650*4882a593Smuzhiyun if (num_vectors != msi_config.total_vectors) {
651*4882a593Smuzhiyun ath11k_err(ab, "failed to get %d MSI vectors, only %d available",
652*4882a593Smuzhiyun msi_config.total_vectors, num_vectors);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (num_vectors >= 0)
655*4882a593Smuzhiyun return -EINVAL;
656*4882a593Smuzhiyun else
657*4882a593Smuzhiyun return num_vectors;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun msi_desc = irq_get_msi_desc(ab_pci->pdev->irq);
661*4882a593Smuzhiyun if (!msi_desc) {
662*4882a593Smuzhiyun ath11k_err(ab, "msi_desc is NULL!\n");
663*4882a593Smuzhiyun ret = -EINVAL;
664*4882a593Smuzhiyun goto free_msi_vector;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun ab_pci->msi_ep_base_data = msi_desc->msg.data;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun ath11k_dbg(ab, ATH11K_DBG_PCI, "msi base data is %d\n", ab_pci->msi_ep_base_data);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun return 0;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun free_msi_vector:
674*4882a593Smuzhiyun pci_free_irq_vectors(ab_pci->pdev);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun return ret;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
ath11k_pci_disable_msi(struct ath11k_pci * ab_pci)679*4882a593Smuzhiyun static void ath11k_pci_disable_msi(struct ath11k_pci *ab_pci)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun pci_free_irq_vectors(ab_pci->pdev);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
ath11k_pci_claim(struct ath11k_pci * ab_pci,struct pci_dev * pdev)684*4882a593Smuzhiyun static int ath11k_pci_claim(struct ath11k_pci *ab_pci, struct pci_dev *pdev)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun struct ath11k_base *ab = ab_pci->ab;
687*4882a593Smuzhiyun u16 device_id;
688*4882a593Smuzhiyun int ret = 0;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
691*4882a593Smuzhiyun if (device_id != ab_pci->dev_id) {
692*4882a593Smuzhiyun ath11k_err(ab, "pci device id mismatch: 0x%x 0x%x\n",
693*4882a593Smuzhiyun device_id, ab_pci->dev_id);
694*4882a593Smuzhiyun ret = -EIO;
695*4882a593Smuzhiyun goto out;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun ret = pci_assign_resource(pdev, ATH11K_PCI_BAR_NUM);
699*4882a593Smuzhiyun if (ret) {
700*4882a593Smuzhiyun ath11k_err(ab, "failed to assign pci resource: %d\n", ret);
701*4882a593Smuzhiyun goto out;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun ret = pci_enable_device(pdev);
705*4882a593Smuzhiyun if (ret) {
706*4882a593Smuzhiyun ath11k_err(ab, "failed to enable pci device: %d\n", ret);
707*4882a593Smuzhiyun goto out;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun ret = pci_request_region(pdev, ATH11K_PCI_BAR_NUM, "ath11k_pci");
711*4882a593Smuzhiyun if (ret) {
712*4882a593Smuzhiyun ath11k_err(ab, "failed to request pci region: %d\n", ret);
713*4882a593Smuzhiyun goto disable_device;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(ATH11K_PCI_DMA_MASK));
717*4882a593Smuzhiyun if (ret) {
718*4882a593Smuzhiyun ath11k_err(ab, "failed to set pci dma mask to %d: %d\n",
719*4882a593Smuzhiyun ATH11K_PCI_DMA_MASK, ret);
720*4882a593Smuzhiyun goto release_region;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(ATH11K_PCI_DMA_MASK));
724*4882a593Smuzhiyun if (ret) {
725*4882a593Smuzhiyun ath11k_err(ab, "failed to set pci consistent dma mask to %d: %d\n",
726*4882a593Smuzhiyun ATH11K_PCI_DMA_MASK, ret);
727*4882a593Smuzhiyun goto release_region;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun pci_set_master(pdev);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun ab->mem_len = pci_resource_len(pdev, ATH11K_PCI_BAR_NUM);
733*4882a593Smuzhiyun ab->mem = pci_iomap(pdev, ATH11K_PCI_BAR_NUM, 0);
734*4882a593Smuzhiyun if (!ab->mem) {
735*4882a593Smuzhiyun ath11k_err(ab, "failed to map pci bar %d\n", ATH11K_PCI_BAR_NUM);
736*4882a593Smuzhiyun ret = -EIO;
737*4882a593Smuzhiyun goto clear_master;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun ath11k_dbg(ab, ATH11K_DBG_BOOT, "boot pci_mem 0x%pK\n", ab->mem);
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun clear_master:
744*4882a593Smuzhiyun pci_clear_master(pdev);
745*4882a593Smuzhiyun release_region:
746*4882a593Smuzhiyun pci_release_region(pdev, ATH11K_PCI_BAR_NUM);
747*4882a593Smuzhiyun disable_device:
748*4882a593Smuzhiyun pci_disable_device(pdev);
749*4882a593Smuzhiyun out:
750*4882a593Smuzhiyun return ret;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
ath11k_pci_free_region(struct ath11k_pci * ab_pci)753*4882a593Smuzhiyun static void ath11k_pci_free_region(struct ath11k_pci *ab_pci)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun struct ath11k_base *ab = ab_pci->ab;
756*4882a593Smuzhiyun struct pci_dev *pci_dev = ab_pci->pdev;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun pci_iounmap(pci_dev, ab->mem);
759*4882a593Smuzhiyun ab->mem = NULL;
760*4882a593Smuzhiyun pci_clear_master(pci_dev);
761*4882a593Smuzhiyun pci_release_region(pci_dev, ATH11K_PCI_BAR_NUM);
762*4882a593Smuzhiyun if (pci_is_enabled(pci_dev))
763*4882a593Smuzhiyun pci_disable_device(pci_dev);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
ath11k_pci_power_up(struct ath11k_base * ab)766*4882a593Smuzhiyun static int ath11k_pci_power_up(struct ath11k_base *ab)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
769*4882a593Smuzhiyun int ret;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun ab_pci->register_window = 0;
772*4882a593Smuzhiyun clear_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags);
773*4882a593Smuzhiyun ath11k_pci_sw_reset(ab_pci->ab);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun ret = ath11k_mhi_start(ab_pci);
776*4882a593Smuzhiyun if (ret) {
777*4882a593Smuzhiyun ath11k_err(ab, "failed to start mhi: %d\n", ret);
778*4882a593Smuzhiyun return ret;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
ath11k_pci_power_down(struct ath11k_base * ab)784*4882a593Smuzhiyun static void ath11k_pci_power_down(struct ath11k_base *ab)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun ath11k_mhi_stop(ab_pci);
789*4882a593Smuzhiyun clear_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags);
790*4882a593Smuzhiyun ath11k_pci_force_wake(ab_pci->ab);
791*4882a593Smuzhiyun ath11k_pci_sw_reset(ab_pci->ab);
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
ath11k_pci_kill_tasklets(struct ath11k_base * ab)794*4882a593Smuzhiyun static void ath11k_pci_kill_tasklets(struct ath11k_base *ab)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun int i;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
799*4882a593Smuzhiyun struct ath11k_ce_pipe *ce_pipe = &ab->ce.ce_pipe[i];
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
802*4882a593Smuzhiyun continue;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun tasklet_kill(&ce_pipe->intr_tq);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
ath11k_pci_stop(struct ath11k_base * ab)808*4882a593Smuzhiyun static void ath11k_pci_stop(struct ath11k_base *ab)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun ath11k_pci_ce_irqs_disable(ab);
811*4882a593Smuzhiyun ath11k_pci_sync_ce_irqs(ab);
812*4882a593Smuzhiyun ath11k_pci_kill_tasklets(ab);
813*4882a593Smuzhiyun ath11k_ce_cleanup_pipes(ab);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
ath11k_pci_start(struct ath11k_base * ab)816*4882a593Smuzhiyun static int ath11k_pci_start(struct ath11k_base *ab)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun set_bit(ATH11K_PCI_FLAG_INIT_DONE, &ab_pci->flags);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun ath11k_pci_ce_irqs_enable(ab);
823*4882a593Smuzhiyun ath11k_ce_rx_post_buf(ab);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
ath11k_pci_map_service_to_pipe(struct ath11k_base * ab,u16 service_id,u8 * ul_pipe,u8 * dl_pipe)828*4882a593Smuzhiyun static int ath11k_pci_map_service_to_pipe(struct ath11k_base *ab, u16 service_id,
829*4882a593Smuzhiyun u8 *ul_pipe, u8 *dl_pipe)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun const struct service_to_pipe *entry;
832*4882a593Smuzhiyun bool ul_set = false, dl_set = false;
833*4882a593Smuzhiyun int i;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.svc_to_ce_map_len; i++) {
836*4882a593Smuzhiyun entry = &ab->hw_params.svc_to_ce_map[i];
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (__le32_to_cpu(entry->service_id) != service_id)
839*4882a593Smuzhiyun continue;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun switch (__le32_to_cpu(entry->pipedir)) {
842*4882a593Smuzhiyun case PIPEDIR_NONE:
843*4882a593Smuzhiyun break;
844*4882a593Smuzhiyun case PIPEDIR_IN:
845*4882a593Smuzhiyun WARN_ON(dl_set);
846*4882a593Smuzhiyun *dl_pipe = __le32_to_cpu(entry->pipenum);
847*4882a593Smuzhiyun dl_set = true;
848*4882a593Smuzhiyun break;
849*4882a593Smuzhiyun case PIPEDIR_OUT:
850*4882a593Smuzhiyun WARN_ON(ul_set);
851*4882a593Smuzhiyun *ul_pipe = __le32_to_cpu(entry->pipenum);
852*4882a593Smuzhiyun ul_set = true;
853*4882a593Smuzhiyun break;
854*4882a593Smuzhiyun case PIPEDIR_INOUT:
855*4882a593Smuzhiyun WARN_ON(dl_set);
856*4882a593Smuzhiyun WARN_ON(ul_set);
857*4882a593Smuzhiyun *dl_pipe = __le32_to_cpu(entry->pipenum);
858*4882a593Smuzhiyun *ul_pipe = __le32_to_cpu(entry->pipenum);
859*4882a593Smuzhiyun dl_set = true;
860*4882a593Smuzhiyun ul_set = true;
861*4882a593Smuzhiyun break;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun if (WARN_ON(!ul_set || !dl_set))
866*4882a593Smuzhiyun return -ENOENT;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun return 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun static const struct ath11k_hif_ops ath11k_pci_hif_ops = {
872*4882a593Smuzhiyun .start = ath11k_pci_start,
873*4882a593Smuzhiyun .stop = ath11k_pci_stop,
874*4882a593Smuzhiyun .read32 = ath11k_pci_read32,
875*4882a593Smuzhiyun .write32 = ath11k_pci_write32,
876*4882a593Smuzhiyun .power_down = ath11k_pci_power_down,
877*4882a593Smuzhiyun .power_up = ath11k_pci_power_up,
878*4882a593Smuzhiyun .irq_enable = ath11k_pci_ext_irq_enable,
879*4882a593Smuzhiyun .irq_disable = ath11k_pci_ext_irq_disable,
880*4882a593Smuzhiyun .get_msi_address = ath11k_pci_get_msi_address,
881*4882a593Smuzhiyun .get_user_msi_vector = ath11k_get_user_msi_assignment,
882*4882a593Smuzhiyun .map_service_to_pipe = ath11k_pci_map_service_to_pipe,
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun
ath11k_pci_probe(struct pci_dev * pdev,const struct pci_device_id * pci_dev)885*4882a593Smuzhiyun static int ath11k_pci_probe(struct pci_dev *pdev,
886*4882a593Smuzhiyun const struct pci_device_id *pci_dev)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun struct ath11k_base *ab;
889*4882a593Smuzhiyun struct ath11k_pci *ab_pci;
890*4882a593Smuzhiyun u32 soc_hw_version, soc_hw_version_major, soc_hw_version_minor;
891*4882a593Smuzhiyun int ret;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun dev_warn(&pdev->dev, "WARNING: ath11k PCI support is experimental!\n");
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun ab = ath11k_core_alloc(&pdev->dev, sizeof(*ab_pci), ATH11K_BUS_PCI,
896*4882a593Smuzhiyun &ath11k_pci_bus_params);
897*4882a593Smuzhiyun if (!ab) {
898*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to allocate ath11k base\n");
899*4882a593Smuzhiyun return -ENOMEM;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun ab->dev = &pdev->dev;
903*4882a593Smuzhiyun pci_set_drvdata(pdev, ab);
904*4882a593Smuzhiyun ab_pci = ath11k_pci_priv(ab);
905*4882a593Smuzhiyun ab_pci->dev_id = pci_dev->device;
906*4882a593Smuzhiyun ab_pci->ab = ab;
907*4882a593Smuzhiyun ab_pci->pdev = pdev;
908*4882a593Smuzhiyun ab->hif.ops = &ath11k_pci_hif_ops;
909*4882a593Smuzhiyun pci_set_drvdata(pdev, ab);
910*4882a593Smuzhiyun spin_lock_init(&ab_pci->window_lock);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun ret = ath11k_pci_claim(ab_pci, pdev);
913*4882a593Smuzhiyun if (ret) {
914*4882a593Smuzhiyun ath11k_err(ab, "failed to claim device: %d\n", ret);
915*4882a593Smuzhiyun goto err_free_core;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun switch (pci_dev->device) {
919*4882a593Smuzhiyun case QCA6390_DEVICE_ID:
920*4882a593Smuzhiyun soc_hw_version = ath11k_pci_read32(ab, TCSR_SOC_HW_VERSION);
921*4882a593Smuzhiyun soc_hw_version_major = FIELD_GET(TCSR_SOC_HW_VERSION_MAJOR_MASK,
922*4882a593Smuzhiyun soc_hw_version);
923*4882a593Smuzhiyun soc_hw_version_minor = FIELD_GET(TCSR_SOC_HW_VERSION_MINOR_MASK,
924*4882a593Smuzhiyun soc_hw_version);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun ath11k_dbg(ab, ATH11K_DBG_PCI, "pci tcsr_soc_hw_version major %d minor %d\n",
927*4882a593Smuzhiyun soc_hw_version_major, soc_hw_version_minor);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun switch (soc_hw_version_major) {
930*4882a593Smuzhiyun case 2:
931*4882a593Smuzhiyun ab->hw_rev = ATH11K_HW_QCA6390_HW20;
932*4882a593Smuzhiyun break;
933*4882a593Smuzhiyun default:
934*4882a593Smuzhiyun dev_err(&pdev->dev, "Unsupported QCA6390 SOC hardware version: %d %d\n",
935*4882a593Smuzhiyun soc_hw_version_major, soc_hw_version_minor);
936*4882a593Smuzhiyun ret = -EOPNOTSUPP;
937*4882a593Smuzhiyun goto err_pci_free_region;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun break;
940*4882a593Smuzhiyun default:
941*4882a593Smuzhiyun dev_err(&pdev->dev, "Unknown PCI device found: 0x%x\n",
942*4882a593Smuzhiyun pci_dev->device);
943*4882a593Smuzhiyun ret = -EOPNOTSUPP;
944*4882a593Smuzhiyun goto err_pci_free_region;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun ret = ath11k_pci_enable_msi(ab_pci);
948*4882a593Smuzhiyun if (ret) {
949*4882a593Smuzhiyun ath11k_err(ab, "failed to enable msi: %d\n", ret);
950*4882a593Smuzhiyun goto err_pci_free_region;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun ret = ath11k_core_pre_init(ab);
954*4882a593Smuzhiyun if (ret)
955*4882a593Smuzhiyun goto err_pci_disable_msi;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun ret = ath11k_mhi_register(ab_pci);
958*4882a593Smuzhiyun if (ret) {
959*4882a593Smuzhiyun ath11k_err(ab, "failed to register mhi: %d\n", ret);
960*4882a593Smuzhiyun goto err_pci_disable_msi;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun ret = ath11k_hal_srng_init(ab);
964*4882a593Smuzhiyun if (ret)
965*4882a593Smuzhiyun goto err_mhi_unregister;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun ret = ath11k_ce_alloc_pipes(ab);
968*4882a593Smuzhiyun if (ret) {
969*4882a593Smuzhiyun ath11k_err(ab, "failed to allocate ce pipes: %d\n", ret);
970*4882a593Smuzhiyun goto err_hal_srng_deinit;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun ath11k_pci_init_qmi_ce_config(ab);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun ret = ath11k_pci_config_irq(ab);
976*4882a593Smuzhiyun if (ret) {
977*4882a593Smuzhiyun ath11k_err(ab, "failed to config irq: %d\n", ret);
978*4882a593Smuzhiyun goto err_ce_free;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun ret = ath11k_core_init(ab);
982*4882a593Smuzhiyun if (ret) {
983*4882a593Smuzhiyun ath11k_err(ab, "failed to init core: %d\n", ret);
984*4882a593Smuzhiyun goto err_free_irq;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun return 0;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun err_free_irq:
989*4882a593Smuzhiyun ath11k_pci_free_irq(ab);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun err_ce_free:
992*4882a593Smuzhiyun ath11k_ce_free_pipes(ab);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun err_hal_srng_deinit:
995*4882a593Smuzhiyun ath11k_hal_srng_deinit(ab);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun err_mhi_unregister:
998*4882a593Smuzhiyun ath11k_mhi_unregister(ab_pci);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun err_pci_disable_msi:
1001*4882a593Smuzhiyun ath11k_pci_disable_msi(ab_pci);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun err_pci_free_region:
1004*4882a593Smuzhiyun ath11k_pci_free_region(ab_pci);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun err_free_core:
1007*4882a593Smuzhiyun ath11k_core_free(ab);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun return ret;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
ath11k_pci_remove(struct pci_dev * pdev)1012*4882a593Smuzhiyun static void ath11k_pci_remove(struct pci_dev *pdev)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun struct ath11k_base *ab = pci_get_drvdata(pdev);
1015*4882a593Smuzhiyun struct ath11k_pci *ab_pci = ath11k_pci_priv(ab);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun set_bit(ATH11K_FLAG_UNREGISTERING, &ab->dev_flags);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun ath11k_core_deinit(ab);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun ath11k_mhi_unregister(ab_pci);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun ath11k_pci_free_irq(ab);
1024*4882a593Smuzhiyun ath11k_pci_disable_msi(ab_pci);
1025*4882a593Smuzhiyun ath11k_pci_free_region(ab_pci);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun ath11k_hal_srng_deinit(ab);
1028*4882a593Smuzhiyun ath11k_ce_free_pipes(ab);
1029*4882a593Smuzhiyun ath11k_core_free(ab);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
ath11k_pci_shutdown(struct pci_dev * pdev)1032*4882a593Smuzhiyun static void ath11k_pci_shutdown(struct pci_dev *pdev)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun struct ath11k_base *ab = pci_get_drvdata(pdev);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun ath11k_pci_power_down(ab);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun static struct pci_driver ath11k_pci_driver = {
1040*4882a593Smuzhiyun .name = "ath11k_pci",
1041*4882a593Smuzhiyun .id_table = ath11k_pci_id_table,
1042*4882a593Smuzhiyun .probe = ath11k_pci_probe,
1043*4882a593Smuzhiyun .remove = ath11k_pci_remove,
1044*4882a593Smuzhiyun .shutdown = ath11k_pci_shutdown,
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun
ath11k_pci_init(void)1047*4882a593Smuzhiyun static int ath11k_pci_init(void)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun int ret;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun ret = pci_register_driver(&ath11k_pci_driver);
1052*4882a593Smuzhiyun if (ret)
1053*4882a593Smuzhiyun pr_err("failed to register ath11k pci driver: %d\n",
1054*4882a593Smuzhiyun ret);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun return ret;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun module_init(ath11k_pci_init);
1059*4882a593Smuzhiyun
ath11k_pci_exit(void)1060*4882a593Smuzhiyun static void ath11k_pci_exit(void)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun pci_unregister_driver(&ath11k_pci_driver);
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun module_exit(ath11k_pci_exit);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver support for Qualcomm Technologies 802.11ax WLAN PCIe devices");
1068*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
1069