xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath11k/mhi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: BSD-3-Clause-Clear
2*4882a593Smuzhiyun /* Copyright (c) 2020 The Linux Foundation. All rights reserved. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/msi.h>
5*4882a593Smuzhiyun #include <linux/pci.h>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include "core.h"
8*4882a593Smuzhiyun #include "debug.h"
9*4882a593Smuzhiyun #include "mhi.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define MHI_TIMEOUT_DEFAULT_MS	90000
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun static struct mhi_channel_config ath11k_mhi_channels[] = {
14*4882a593Smuzhiyun 	{
15*4882a593Smuzhiyun 		.num = 0,
16*4882a593Smuzhiyun 		.name = "LOOPBACK",
17*4882a593Smuzhiyun 		.num_elements = 32,
18*4882a593Smuzhiyun 		.event_ring = 0,
19*4882a593Smuzhiyun 		.dir = DMA_TO_DEVICE,
20*4882a593Smuzhiyun 		.ee_mask = 0x4,
21*4882a593Smuzhiyun 		.pollcfg = 0,
22*4882a593Smuzhiyun 		.doorbell = MHI_DB_BRST_DISABLE,
23*4882a593Smuzhiyun 		.lpm_notify = false,
24*4882a593Smuzhiyun 		.offload_channel = false,
25*4882a593Smuzhiyun 		.doorbell_mode_switch = false,
26*4882a593Smuzhiyun 		.auto_queue = false,
27*4882a593Smuzhiyun 		.auto_start = false,
28*4882a593Smuzhiyun 	},
29*4882a593Smuzhiyun 	{
30*4882a593Smuzhiyun 		.num = 1,
31*4882a593Smuzhiyun 		.name = "LOOPBACK",
32*4882a593Smuzhiyun 		.num_elements = 32,
33*4882a593Smuzhiyun 		.event_ring = 0,
34*4882a593Smuzhiyun 		.dir = DMA_FROM_DEVICE,
35*4882a593Smuzhiyun 		.ee_mask = 0x4,
36*4882a593Smuzhiyun 		.pollcfg = 0,
37*4882a593Smuzhiyun 		.doorbell = MHI_DB_BRST_DISABLE,
38*4882a593Smuzhiyun 		.lpm_notify = false,
39*4882a593Smuzhiyun 		.offload_channel = false,
40*4882a593Smuzhiyun 		.doorbell_mode_switch = false,
41*4882a593Smuzhiyun 		.auto_queue = false,
42*4882a593Smuzhiyun 		.auto_start = false,
43*4882a593Smuzhiyun 	},
44*4882a593Smuzhiyun 	{
45*4882a593Smuzhiyun 		.num = 20,
46*4882a593Smuzhiyun 		.name = "IPCR",
47*4882a593Smuzhiyun 		.num_elements = 64,
48*4882a593Smuzhiyun 		.event_ring = 1,
49*4882a593Smuzhiyun 		.dir = DMA_TO_DEVICE,
50*4882a593Smuzhiyun 		.ee_mask = 0x4,
51*4882a593Smuzhiyun 		.pollcfg = 0,
52*4882a593Smuzhiyun 		.doorbell = MHI_DB_BRST_DISABLE,
53*4882a593Smuzhiyun 		.lpm_notify = false,
54*4882a593Smuzhiyun 		.offload_channel = false,
55*4882a593Smuzhiyun 		.doorbell_mode_switch = false,
56*4882a593Smuzhiyun 		.auto_queue = false,
57*4882a593Smuzhiyun 		.auto_start = true,
58*4882a593Smuzhiyun 	},
59*4882a593Smuzhiyun 	{
60*4882a593Smuzhiyun 		.num = 21,
61*4882a593Smuzhiyun 		.name = "IPCR",
62*4882a593Smuzhiyun 		.num_elements = 64,
63*4882a593Smuzhiyun 		.event_ring = 1,
64*4882a593Smuzhiyun 		.dir = DMA_FROM_DEVICE,
65*4882a593Smuzhiyun 		.ee_mask = 0x4,
66*4882a593Smuzhiyun 		.pollcfg = 0,
67*4882a593Smuzhiyun 		.doorbell = MHI_DB_BRST_DISABLE,
68*4882a593Smuzhiyun 		.lpm_notify = false,
69*4882a593Smuzhiyun 		.offload_channel = false,
70*4882a593Smuzhiyun 		.doorbell_mode_switch = false,
71*4882a593Smuzhiyun 		.auto_queue = true,
72*4882a593Smuzhiyun 		.auto_start = true,
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static struct mhi_event_config ath11k_mhi_events[] = {
77*4882a593Smuzhiyun 	{
78*4882a593Smuzhiyun 		.num_elements = 32,
79*4882a593Smuzhiyun 		.irq_moderation_ms = 0,
80*4882a593Smuzhiyun 		.irq = 1,
81*4882a593Smuzhiyun 		.mode = MHI_DB_BRST_DISABLE,
82*4882a593Smuzhiyun 		.data_type = MHI_ER_CTRL,
83*4882a593Smuzhiyun 		.hardware_event = false,
84*4882a593Smuzhiyun 		.client_managed = false,
85*4882a593Smuzhiyun 		.offload_channel = false,
86*4882a593Smuzhiyun 	},
87*4882a593Smuzhiyun 	{
88*4882a593Smuzhiyun 		.num_elements = 256,
89*4882a593Smuzhiyun 		.irq_moderation_ms = 1,
90*4882a593Smuzhiyun 		.irq = 2,
91*4882a593Smuzhiyun 		.mode = MHI_DB_BRST_DISABLE,
92*4882a593Smuzhiyun 		.priority = 1,
93*4882a593Smuzhiyun 		.hardware_event = false,
94*4882a593Smuzhiyun 		.client_managed = false,
95*4882a593Smuzhiyun 		.offload_channel = false,
96*4882a593Smuzhiyun 	},
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static struct mhi_controller_config ath11k_mhi_config = {
100*4882a593Smuzhiyun 	.max_channels = 128,
101*4882a593Smuzhiyun 	.timeout_ms = 2000,
102*4882a593Smuzhiyun 	.use_bounce_buf = false,
103*4882a593Smuzhiyun 	.buf_len = 0,
104*4882a593Smuzhiyun 	.num_channels = ARRAY_SIZE(ath11k_mhi_channels),
105*4882a593Smuzhiyun 	.ch_cfg = ath11k_mhi_channels,
106*4882a593Smuzhiyun 	.num_events = ARRAY_SIZE(ath11k_mhi_events),
107*4882a593Smuzhiyun 	.event_cfg = ath11k_mhi_events,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
ath11k_mhi_set_mhictrl_reset(struct ath11k_base * ab)110*4882a593Smuzhiyun void ath11k_mhi_set_mhictrl_reset(struct ath11k_base *ab)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	u32 val;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	val = ath11k_pci_read32(ab, MHISTATUS);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	ath11k_dbg(ab, ATH11K_DBG_PCI, "MHISTATUS 0x%x\n", val);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Observed on QCA6390 that after SOC_GLOBAL_RESET, MHISTATUS
119*4882a593Smuzhiyun 	 * has SYSERR bit set and thus need to set MHICTRL_RESET
120*4882a593Smuzhiyun 	 * to clear SYSERR.
121*4882a593Smuzhiyun 	 */
122*4882a593Smuzhiyun 	ath11k_pci_write32(ab, MHICTRL, MHICTRL_RESET_MASK);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	mdelay(10);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
ath11k_mhi_reset_txvecdb(struct ath11k_base * ab)127*4882a593Smuzhiyun static void ath11k_mhi_reset_txvecdb(struct ath11k_base *ab)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	ath11k_pci_write32(ab, PCIE_TXVECDB, 0);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
ath11k_mhi_reset_txvecstatus(struct ath11k_base * ab)132*4882a593Smuzhiyun static void ath11k_mhi_reset_txvecstatus(struct ath11k_base *ab)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	ath11k_pci_write32(ab, PCIE_TXVECSTATUS, 0);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
ath11k_mhi_reset_rxvecdb(struct ath11k_base * ab)137*4882a593Smuzhiyun static void ath11k_mhi_reset_rxvecdb(struct ath11k_base *ab)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	ath11k_pci_write32(ab, PCIE_RXVECDB, 0);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
ath11k_mhi_reset_rxvecstatus(struct ath11k_base * ab)142*4882a593Smuzhiyun static void ath11k_mhi_reset_rxvecstatus(struct ath11k_base *ab)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	ath11k_pci_write32(ab, PCIE_RXVECSTATUS, 0);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
ath11k_mhi_clear_vector(struct ath11k_base * ab)147*4882a593Smuzhiyun void ath11k_mhi_clear_vector(struct ath11k_base *ab)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	ath11k_mhi_reset_txvecdb(ab);
150*4882a593Smuzhiyun 	ath11k_mhi_reset_txvecstatus(ab);
151*4882a593Smuzhiyun 	ath11k_mhi_reset_rxvecdb(ab);
152*4882a593Smuzhiyun 	ath11k_mhi_reset_rxvecstatus(ab);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
ath11k_mhi_get_msi(struct ath11k_pci * ab_pci)155*4882a593Smuzhiyun static int ath11k_mhi_get_msi(struct ath11k_pci *ab_pci)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct ath11k_base *ab = ab_pci->ab;
158*4882a593Smuzhiyun 	u32 user_base_data, base_vector;
159*4882a593Smuzhiyun 	int ret, num_vectors, i;
160*4882a593Smuzhiyun 	int *irq;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	ret = ath11k_pci_get_user_msi_assignment(ab_pci,
163*4882a593Smuzhiyun 						 "MHI", &num_vectors,
164*4882a593Smuzhiyun 						 &user_base_data, &base_vector);
165*4882a593Smuzhiyun 	if (ret)
166*4882a593Smuzhiyun 		return ret;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	ath11k_dbg(ab, ATH11K_DBG_PCI, "Number of assigned MSI for MHI is %d, base vector is %d\n",
169*4882a593Smuzhiyun 		   num_vectors, base_vector);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
172*4882a593Smuzhiyun 	if (!irq)
173*4882a593Smuzhiyun 		return -ENOMEM;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	for (i = 0; i < num_vectors; i++)
176*4882a593Smuzhiyun 		irq[i] = ath11k_pci_get_msi_irq(ab->dev,
177*4882a593Smuzhiyun 						base_vector + i);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	ab_pci->mhi_ctrl->irq = irq;
180*4882a593Smuzhiyun 	ab_pci->mhi_ctrl->nr_irqs = num_vectors;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
ath11k_mhi_op_runtime_get(struct mhi_controller * mhi_cntrl)185*4882a593Smuzhiyun static int ath11k_mhi_op_runtime_get(struct mhi_controller *mhi_cntrl)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
ath11k_mhi_op_runtime_put(struct mhi_controller * mhi_cntrl)190*4882a593Smuzhiyun static void ath11k_mhi_op_runtime_put(struct mhi_controller *mhi_cntrl)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
ath11k_mhi_op_status_cb(struct mhi_controller * mhi_cntrl,enum mhi_callback cb)194*4882a593Smuzhiyun static void ath11k_mhi_op_status_cb(struct mhi_controller *mhi_cntrl,
195*4882a593Smuzhiyun 				    enum mhi_callback cb)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
ath11k_mhi_op_read_reg(struct mhi_controller * mhi_cntrl,void __iomem * addr,u32 * out)199*4882a593Smuzhiyun static int ath11k_mhi_op_read_reg(struct mhi_controller *mhi_cntrl,
200*4882a593Smuzhiyun 				  void __iomem *addr,
201*4882a593Smuzhiyun 				  u32 *out)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	*out = readl(addr);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
ath11k_mhi_op_write_reg(struct mhi_controller * mhi_cntrl,void __iomem * addr,u32 val)208*4882a593Smuzhiyun static void ath11k_mhi_op_write_reg(struct mhi_controller *mhi_cntrl,
209*4882a593Smuzhiyun 				    void __iomem *addr,
210*4882a593Smuzhiyun 				    u32 val)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	writel(val, addr);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
ath11k_mhi_register(struct ath11k_pci * ab_pci)215*4882a593Smuzhiyun int ath11k_mhi_register(struct ath11k_pci *ab_pci)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct ath11k_base *ab = ab_pci->ab;
218*4882a593Smuzhiyun 	struct mhi_controller *mhi_ctrl;
219*4882a593Smuzhiyun 	int ret;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	mhi_ctrl = kzalloc(sizeof(*mhi_ctrl), GFP_KERNEL);
222*4882a593Smuzhiyun 	if (!mhi_ctrl)
223*4882a593Smuzhiyun 		return -ENOMEM;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	ath11k_core_create_firmware_path(ab, ATH11K_AMSS_FILE,
226*4882a593Smuzhiyun 					 ab_pci->amss_path,
227*4882a593Smuzhiyun 					 sizeof(ab_pci->amss_path));
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	ab_pci->mhi_ctrl = mhi_ctrl;
230*4882a593Smuzhiyun 	mhi_ctrl->cntrl_dev = ab->dev;
231*4882a593Smuzhiyun 	mhi_ctrl->fw_image = ab_pci->amss_path;
232*4882a593Smuzhiyun 	mhi_ctrl->regs = ab->mem;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	ret = ath11k_mhi_get_msi(ab_pci);
235*4882a593Smuzhiyun 	if (ret) {
236*4882a593Smuzhiyun 		ath11k_err(ab, "failed to get msi for mhi\n");
237*4882a593Smuzhiyun 		kfree(mhi_ctrl);
238*4882a593Smuzhiyun 		return ret;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	mhi_ctrl->iova_start = 0;
242*4882a593Smuzhiyun 	mhi_ctrl->iova_stop = 0xffffffff;
243*4882a593Smuzhiyun 	mhi_ctrl->sbl_size = SZ_512K;
244*4882a593Smuzhiyun 	mhi_ctrl->seg_len = SZ_512K;
245*4882a593Smuzhiyun 	mhi_ctrl->fbc_download = true;
246*4882a593Smuzhiyun 	mhi_ctrl->runtime_get = ath11k_mhi_op_runtime_get;
247*4882a593Smuzhiyun 	mhi_ctrl->runtime_put = ath11k_mhi_op_runtime_put;
248*4882a593Smuzhiyun 	mhi_ctrl->status_cb = ath11k_mhi_op_status_cb;
249*4882a593Smuzhiyun 	mhi_ctrl->read_reg = ath11k_mhi_op_read_reg;
250*4882a593Smuzhiyun 	mhi_ctrl->write_reg = ath11k_mhi_op_write_reg;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	ret = mhi_register_controller(mhi_ctrl, &ath11k_mhi_config);
253*4882a593Smuzhiyun 	if (ret) {
254*4882a593Smuzhiyun 		ath11k_err(ab, "failed to register to mhi bus, err = %d\n", ret);
255*4882a593Smuzhiyun 		kfree(mhi_ctrl);
256*4882a593Smuzhiyun 		return ret;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
ath11k_mhi_unregister(struct ath11k_pci * ab_pci)262*4882a593Smuzhiyun void ath11k_mhi_unregister(struct ath11k_pci *ab_pci)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	struct mhi_controller *mhi_ctrl = ab_pci->mhi_ctrl;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	mhi_unregister_controller(mhi_ctrl);
267*4882a593Smuzhiyun 	kfree(mhi_ctrl->irq);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
ath11k_mhi_state_to_str(enum ath11k_mhi_state mhi_state)270*4882a593Smuzhiyun static char *ath11k_mhi_state_to_str(enum ath11k_mhi_state mhi_state)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	switch (mhi_state) {
273*4882a593Smuzhiyun 	case ATH11K_MHI_INIT:
274*4882a593Smuzhiyun 		return "INIT";
275*4882a593Smuzhiyun 	case ATH11K_MHI_DEINIT:
276*4882a593Smuzhiyun 		return "DEINIT";
277*4882a593Smuzhiyun 	case ATH11K_MHI_POWER_ON:
278*4882a593Smuzhiyun 		return "POWER_ON";
279*4882a593Smuzhiyun 	case ATH11K_MHI_POWER_OFF:
280*4882a593Smuzhiyun 		return "POWER_OFF";
281*4882a593Smuzhiyun 	case ATH11K_MHI_FORCE_POWER_OFF:
282*4882a593Smuzhiyun 		return "FORCE_POWER_OFF";
283*4882a593Smuzhiyun 	case ATH11K_MHI_SUSPEND:
284*4882a593Smuzhiyun 		return "SUSPEND";
285*4882a593Smuzhiyun 	case ATH11K_MHI_RESUME:
286*4882a593Smuzhiyun 		return "RESUME";
287*4882a593Smuzhiyun 	case ATH11K_MHI_TRIGGER_RDDM:
288*4882a593Smuzhiyun 		return "TRIGGER_RDDM";
289*4882a593Smuzhiyun 	case ATH11K_MHI_RDDM_DONE:
290*4882a593Smuzhiyun 		return "RDDM_DONE";
291*4882a593Smuzhiyun 	default:
292*4882a593Smuzhiyun 		return "UNKNOWN";
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
ath11k_mhi_set_state_bit(struct ath11k_pci * ab_pci,enum ath11k_mhi_state mhi_state)296*4882a593Smuzhiyun static void ath11k_mhi_set_state_bit(struct ath11k_pci *ab_pci,
297*4882a593Smuzhiyun 				     enum ath11k_mhi_state mhi_state)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct ath11k_base *ab = ab_pci->ab;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	switch (mhi_state) {
302*4882a593Smuzhiyun 	case ATH11K_MHI_INIT:
303*4882a593Smuzhiyun 		set_bit(ATH11K_MHI_INIT, &ab_pci->mhi_state);
304*4882a593Smuzhiyun 		break;
305*4882a593Smuzhiyun 	case ATH11K_MHI_DEINIT:
306*4882a593Smuzhiyun 		clear_bit(ATH11K_MHI_INIT, &ab_pci->mhi_state);
307*4882a593Smuzhiyun 		break;
308*4882a593Smuzhiyun 	case ATH11K_MHI_POWER_ON:
309*4882a593Smuzhiyun 		set_bit(ATH11K_MHI_POWER_ON, &ab_pci->mhi_state);
310*4882a593Smuzhiyun 		break;
311*4882a593Smuzhiyun 	case ATH11K_MHI_POWER_OFF:
312*4882a593Smuzhiyun 	case ATH11K_MHI_FORCE_POWER_OFF:
313*4882a593Smuzhiyun 		clear_bit(ATH11K_MHI_POWER_ON, &ab_pci->mhi_state);
314*4882a593Smuzhiyun 		clear_bit(ATH11K_MHI_TRIGGER_RDDM, &ab_pci->mhi_state);
315*4882a593Smuzhiyun 		clear_bit(ATH11K_MHI_RDDM_DONE, &ab_pci->mhi_state);
316*4882a593Smuzhiyun 		break;
317*4882a593Smuzhiyun 	case ATH11K_MHI_SUSPEND:
318*4882a593Smuzhiyun 		set_bit(ATH11K_MHI_SUSPEND, &ab_pci->mhi_state);
319*4882a593Smuzhiyun 		break;
320*4882a593Smuzhiyun 	case ATH11K_MHI_RESUME:
321*4882a593Smuzhiyun 		clear_bit(ATH11K_MHI_SUSPEND, &ab_pci->mhi_state);
322*4882a593Smuzhiyun 		break;
323*4882a593Smuzhiyun 	case ATH11K_MHI_TRIGGER_RDDM:
324*4882a593Smuzhiyun 		set_bit(ATH11K_MHI_TRIGGER_RDDM, &ab_pci->mhi_state);
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	case ATH11K_MHI_RDDM_DONE:
327*4882a593Smuzhiyun 		set_bit(ATH11K_MHI_RDDM_DONE, &ab_pci->mhi_state);
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	default:
330*4882a593Smuzhiyun 		ath11k_err(ab, "unhandled mhi state (%d)\n", mhi_state);
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
ath11k_mhi_check_state_bit(struct ath11k_pci * ab_pci,enum ath11k_mhi_state mhi_state)334*4882a593Smuzhiyun static int ath11k_mhi_check_state_bit(struct ath11k_pci *ab_pci,
335*4882a593Smuzhiyun 				      enum ath11k_mhi_state mhi_state)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct ath11k_base *ab = ab_pci->ab;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	switch (mhi_state) {
340*4882a593Smuzhiyun 	case ATH11K_MHI_INIT:
341*4882a593Smuzhiyun 		if (!test_bit(ATH11K_MHI_INIT, &ab_pci->mhi_state))
342*4882a593Smuzhiyun 			return 0;
343*4882a593Smuzhiyun 		break;
344*4882a593Smuzhiyun 	case ATH11K_MHI_DEINIT:
345*4882a593Smuzhiyun 	case ATH11K_MHI_POWER_ON:
346*4882a593Smuzhiyun 		if (test_bit(ATH11K_MHI_INIT, &ab_pci->mhi_state) &&
347*4882a593Smuzhiyun 		    !test_bit(ATH11K_MHI_POWER_ON, &ab_pci->mhi_state))
348*4882a593Smuzhiyun 			return 0;
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 	case ATH11K_MHI_FORCE_POWER_OFF:
351*4882a593Smuzhiyun 		if (test_bit(ATH11K_MHI_POWER_ON, &ab_pci->mhi_state))
352*4882a593Smuzhiyun 			return 0;
353*4882a593Smuzhiyun 		break;
354*4882a593Smuzhiyun 	case ATH11K_MHI_POWER_OFF:
355*4882a593Smuzhiyun 	case ATH11K_MHI_SUSPEND:
356*4882a593Smuzhiyun 		if (test_bit(ATH11K_MHI_POWER_ON, &ab_pci->mhi_state) &&
357*4882a593Smuzhiyun 		    !test_bit(ATH11K_MHI_SUSPEND, &ab_pci->mhi_state))
358*4882a593Smuzhiyun 			return 0;
359*4882a593Smuzhiyun 		break;
360*4882a593Smuzhiyun 	case ATH11K_MHI_RESUME:
361*4882a593Smuzhiyun 		if (test_bit(ATH11K_MHI_SUSPEND, &ab_pci->mhi_state))
362*4882a593Smuzhiyun 			return 0;
363*4882a593Smuzhiyun 		break;
364*4882a593Smuzhiyun 	case ATH11K_MHI_TRIGGER_RDDM:
365*4882a593Smuzhiyun 		if (test_bit(ATH11K_MHI_POWER_ON, &ab_pci->mhi_state) &&
366*4882a593Smuzhiyun 		    !test_bit(ATH11K_MHI_TRIGGER_RDDM, &ab_pci->mhi_state))
367*4882a593Smuzhiyun 			return 0;
368*4882a593Smuzhiyun 		break;
369*4882a593Smuzhiyun 	case ATH11K_MHI_RDDM_DONE:
370*4882a593Smuzhiyun 		return 0;
371*4882a593Smuzhiyun 	default:
372*4882a593Smuzhiyun 		ath11k_err(ab, "unhandled mhi state: %s(%d)\n",
373*4882a593Smuzhiyun 			   ath11k_mhi_state_to_str(mhi_state), mhi_state);
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	ath11k_err(ab, "failed to set mhi state %s(%d) in current mhi state (0x%lx)\n",
377*4882a593Smuzhiyun 		   ath11k_mhi_state_to_str(mhi_state), mhi_state,
378*4882a593Smuzhiyun 		   ab_pci->mhi_state);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return -EINVAL;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
ath11k_mhi_set_state(struct ath11k_pci * ab_pci,enum ath11k_mhi_state mhi_state)383*4882a593Smuzhiyun static int ath11k_mhi_set_state(struct ath11k_pci *ab_pci,
384*4882a593Smuzhiyun 				enum ath11k_mhi_state mhi_state)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct ath11k_base *ab = ab_pci->ab;
387*4882a593Smuzhiyun 	int ret;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	ret = ath11k_mhi_check_state_bit(ab_pci, mhi_state);
390*4882a593Smuzhiyun 	if (ret)
391*4882a593Smuzhiyun 		goto out;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	ath11k_dbg(ab, ATH11K_DBG_PCI, "setting mhi state: %s(%d)\n",
394*4882a593Smuzhiyun 		   ath11k_mhi_state_to_str(mhi_state), mhi_state);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	switch (mhi_state) {
397*4882a593Smuzhiyun 	case ATH11K_MHI_INIT:
398*4882a593Smuzhiyun 		ret = mhi_prepare_for_power_up(ab_pci->mhi_ctrl);
399*4882a593Smuzhiyun 		break;
400*4882a593Smuzhiyun 	case ATH11K_MHI_DEINIT:
401*4882a593Smuzhiyun 		mhi_unprepare_after_power_down(ab_pci->mhi_ctrl);
402*4882a593Smuzhiyun 		ret = 0;
403*4882a593Smuzhiyun 		break;
404*4882a593Smuzhiyun 	case ATH11K_MHI_POWER_ON:
405*4882a593Smuzhiyun 		ret = mhi_sync_power_up(ab_pci->mhi_ctrl);
406*4882a593Smuzhiyun 		break;
407*4882a593Smuzhiyun 	case ATH11K_MHI_POWER_OFF:
408*4882a593Smuzhiyun 		mhi_power_down(ab_pci->mhi_ctrl, true);
409*4882a593Smuzhiyun 		ret = 0;
410*4882a593Smuzhiyun 		break;
411*4882a593Smuzhiyun 	case ATH11K_MHI_FORCE_POWER_OFF:
412*4882a593Smuzhiyun 		mhi_power_down(ab_pci->mhi_ctrl, false);
413*4882a593Smuzhiyun 		ret = 0;
414*4882a593Smuzhiyun 		break;
415*4882a593Smuzhiyun 	case ATH11K_MHI_SUSPEND:
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 	case ATH11K_MHI_RESUME:
418*4882a593Smuzhiyun 		break;
419*4882a593Smuzhiyun 	case ATH11K_MHI_TRIGGER_RDDM:
420*4882a593Smuzhiyun 		ret = mhi_force_rddm_mode(ab_pci->mhi_ctrl);
421*4882a593Smuzhiyun 		break;
422*4882a593Smuzhiyun 	case ATH11K_MHI_RDDM_DONE:
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 	default:
425*4882a593Smuzhiyun 		ath11k_err(ab, "unhandled MHI state (%d)\n", mhi_state);
426*4882a593Smuzhiyun 		ret = -EINVAL;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (ret)
430*4882a593Smuzhiyun 		goto out;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	ath11k_mhi_set_state_bit(ab_pci, mhi_state);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return 0;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun out:
437*4882a593Smuzhiyun 	ath11k_err(ab, "failed to set mhi state: %s(%d)\n",
438*4882a593Smuzhiyun 		   ath11k_mhi_state_to_str(mhi_state), mhi_state);
439*4882a593Smuzhiyun 	return ret;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
ath11k_mhi_start(struct ath11k_pci * ab_pci)442*4882a593Smuzhiyun int ath11k_mhi_start(struct ath11k_pci *ab_pci)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	int ret;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	ab_pci->mhi_ctrl->timeout_ms = MHI_TIMEOUT_DEFAULT_MS;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	ret = ath11k_mhi_set_state(ab_pci, ATH11K_MHI_INIT);
449*4882a593Smuzhiyun 	if (ret)
450*4882a593Smuzhiyun 		goto out;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	ret = ath11k_mhi_set_state(ab_pci, ATH11K_MHI_POWER_ON);
453*4882a593Smuzhiyun 	if (ret)
454*4882a593Smuzhiyun 		goto out;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return 0;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun out:
459*4882a593Smuzhiyun 	return ret;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
ath11k_mhi_stop(struct ath11k_pci * ab_pci)462*4882a593Smuzhiyun void ath11k_mhi_stop(struct ath11k_pci *ab_pci)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	ath11k_mhi_set_state(ab_pci, ATH11K_MHI_POWER_OFF);
465*4882a593Smuzhiyun 	ath11k_mhi_set_state(ab_pci, ATH11K_MHI_DEINIT);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
468