1*4882a593Smuzhiyun /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #ifndef ATH11K_HW_H
7*4882a593Smuzhiyun #define ATH11K_HW_H
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "wmi.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /* Target configuration defines */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* Num VDEVS per radio */
14*4882a593Smuzhiyun #define TARGET_NUM_VDEVS (16 + 1)
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define TARGET_NUM_PEERS_PDEV (512 + TARGET_NUM_VDEVS)
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* Num of peers for Single Radio mode */
19*4882a593Smuzhiyun #define TARGET_NUM_PEERS_SINGLE (TARGET_NUM_PEERS_PDEV)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Num of peers for DBS */
22*4882a593Smuzhiyun #define TARGET_NUM_PEERS_DBS (2 * TARGET_NUM_PEERS_PDEV)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Num of peers for DBS_SBS */
25*4882a593Smuzhiyun #define TARGET_NUM_PEERS_DBS_SBS (3 * TARGET_NUM_PEERS_PDEV)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Max num of stations (per radio) */
28*4882a593Smuzhiyun #define TARGET_NUM_STATIONS 512
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define TARGET_NUM_PEERS(x) TARGET_NUM_PEERS_##x
31*4882a593Smuzhiyun #define TARGET_NUM_PEER_KEYS 2
32*4882a593Smuzhiyun #define TARGET_NUM_TIDS(x) (2 * TARGET_NUM_PEERS(x) + \
33*4882a593Smuzhiyun 4 * TARGET_NUM_VDEVS + 8)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define TARGET_AST_SKID_LIMIT 16
36*4882a593Smuzhiyun #define TARGET_NUM_OFFLD_PEERS 4
37*4882a593Smuzhiyun #define TARGET_NUM_OFFLD_REORDER_BUFFS 4
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2) | BIT(4))
40*4882a593Smuzhiyun #define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2) | BIT(4))
41*4882a593Smuzhiyun #define TARGET_RX_TIMEOUT_LO_PRI 100
42*4882a593Smuzhiyun #define TARGET_RX_TIMEOUT_HI_PRI 40
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define TARGET_DECAP_MODE_RAW 0
45*4882a593Smuzhiyun #define TARGET_DECAP_MODE_NATIVE_WIFI 1
46*4882a593Smuzhiyun #define TARGET_DECAP_MODE_ETH 2
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define TARGET_SCAN_MAX_PENDING_REQS 4
49*4882a593Smuzhiyun #define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
50*4882a593Smuzhiyun #define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
51*4882a593Smuzhiyun #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
52*4882a593Smuzhiyun #define TARGET_GTK_OFFLOAD_MAX_VDEV 3
53*4882a593Smuzhiyun #define TARGET_NUM_MCAST_GROUPS 12
54*4882a593Smuzhiyun #define TARGET_NUM_MCAST_TABLE_ELEMS 64
55*4882a593Smuzhiyun #define TARGET_MCAST2UCAST_MODE 2
56*4882a593Smuzhiyun #define TARGET_TX_DBG_LOG_SIZE 1024
57*4882a593Smuzhiyun #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
58*4882a593Smuzhiyun #define TARGET_VOW_CONFIG 0
59*4882a593Smuzhiyun #define TARGET_NUM_MSDU_DESC (2500)
60*4882a593Smuzhiyun #define TARGET_MAX_FRAG_ENTRIES 6
61*4882a593Smuzhiyun #define TARGET_MAX_BCN_OFFLD 16
62*4882a593Smuzhiyun #define TARGET_NUM_WDS_ENTRIES 32
63*4882a593Smuzhiyun #define TARGET_DMA_BURST_SIZE 1
64*4882a593Smuzhiyun #define TARGET_RX_BATCHMODE 1
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define ATH11K_HW_MAX_QUEUES 4
67*4882a593Smuzhiyun #define ATH11K_QUEUE_LEN 4096
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define ATH11k_HW_RATECODE_CCK_SHORT_PREAM_MASK 0x4
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define ATH11K_FW_DIR "ath11k"
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define ATH11K_BOARD_MAGIC "QCA-ATH11K-BOARD"
74*4882a593Smuzhiyun #define ATH11K_BOARD_API2_FILE "board-2.bin"
75*4882a593Smuzhiyun #define ATH11K_DEFAULT_BOARD_FILE "board.bin"
76*4882a593Smuzhiyun #define ATH11K_DEFAULT_CAL_FILE "caldata.bin"
77*4882a593Smuzhiyun #define ATH11K_AMSS_FILE "amss.bin"
78*4882a593Smuzhiyun #define ATH11K_M3_FILE "m3.bin"
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun enum ath11k_hw_rate_cck {
81*4882a593Smuzhiyun ATH11K_HW_RATE_CCK_LP_11M = 0,
82*4882a593Smuzhiyun ATH11K_HW_RATE_CCK_LP_5_5M,
83*4882a593Smuzhiyun ATH11K_HW_RATE_CCK_LP_2M,
84*4882a593Smuzhiyun ATH11K_HW_RATE_CCK_LP_1M,
85*4882a593Smuzhiyun ATH11K_HW_RATE_CCK_SP_11M,
86*4882a593Smuzhiyun ATH11K_HW_RATE_CCK_SP_5_5M,
87*4882a593Smuzhiyun ATH11K_HW_RATE_CCK_SP_2M,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun enum ath11k_hw_rate_ofdm {
91*4882a593Smuzhiyun ATH11K_HW_RATE_OFDM_48M = 0,
92*4882a593Smuzhiyun ATH11K_HW_RATE_OFDM_24M,
93*4882a593Smuzhiyun ATH11K_HW_RATE_OFDM_12M,
94*4882a593Smuzhiyun ATH11K_HW_RATE_OFDM_6M,
95*4882a593Smuzhiyun ATH11K_HW_RATE_OFDM_54M,
96*4882a593Smuzhiyun ATH11K_HW_RATE_OFDM_36M,
97*4882a593Smuzhiyun ATH11K_HW_RATE_OFDM_18M,
98*4882a593Smuzhiyun ATH11K_HW_RATE_OFDM_9M,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun enum ath11k_bus {
102*4882a593Smuzhiyun ATH11K_BUS_AHB,
103*4882a593Smuzhiyun ATH11K_BUS_PCI,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define ATH11K_EXT_IRQ_GRP_NUM_MAX 11
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct ath11k_hw_ring_mask {
109*4882a593Smuzhiyun u8 tx[ATH11K_EXT_IRQ_GRP_NUM_MAX];
110*4882a593Smuzhiyun u8 rx_mon_status[ATH11K_EXT_IRQ_GRP_NUM_MAX];
111*4882a593Smuzhiyun u8 rx[ATH11K_EXT_IRQ_GRP_NUM_MAX];
112*4882a593Smuzhiyun u8 rx_err[ATH11K_EXT_IRQ_GRP_NUM_MAX];
113*4882a593Smuzhiyun u8 rx_wbm_rel[ATH11K_EXT_IRQ_GRP_NUM_MAX];
114*4882a593Smuzhiyun u8 reo_status[ATH11K_EXT_IRQ_GRP_NUM_MAX];
115*4882a593Smuzhiyun u8 rxdma2host[ATH11K_EXT_IRQ_GRP_NUM_MAX];
116*4882a593Smuzhiyun u8 host2rxdma[ATH11K_EXT_IRQ_GRP_NUM_MAX];
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct ath11k_hw_params {
120*4882a593Smuzhiyun const char *name;
121*4882a593Smuzhiyun u16 hw_rev;
122*4882a593Smuzhiyun u8 max_radios;
123*4882a593Smuzhiyun u32 bdf_addr;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct {
126*4882a593Smuzhiyun const char *dir;
127*4882a593Smuzhiyun size_t board_size;
128*4882a593Smuzhiyun size_t cal_size;
129*4882a593Smuzhiyun } fw;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun const struct ath11k_hw_ops *hw_ops;
132*4882a593Smuzhiyun const struct ath11k_hw_ring_mask *ring_mask;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun bool internal_sleep_clock;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun const struct ath11k_hw_regs *regs;
137*4882a593Smuzhiyun const struct ce_attr *host_ce_config;
138*4882a593Smuzhiyun u32 ce_count;
139*4882a593Smuzhiyun const struct ce_pipe_config *target_ce_config;
140*4882a593Smuzhiyun u32 target_ce_count;
141*4882a593Smuzhiyun const struct service_to_pipe *svc_to_ce_map;
142*4882a593Smuzhiyun u32 svc_to_ce_map_len;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun bool single_pdev_only;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* For example on QCA6390 struct
147*4882a593Smuzhiyun * wmi_init_cmd_param::band_to_mac_config needs to be false as the
148*4882a593Smuzhiyun * firmware creates the mapping.
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun bool needs_band_to_mac;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun bool rxdma1_enable;
153*4882a593Smuzhiyun int num_rxmda_per_pdev;
154*4882a593Smuzhiyun bool rx_mac_buf_ring;
155*4882a593Smuzhiyun bool vdev_start_delay;
156*4882a593Smuzhiyun bool htt_peer_map_v2;
157*4882a593Smuzhiyun bool tcl_0_only;
158*4882a593Smuzhiyun u8 spectral_fft_sz;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun u16 interface_modes;
161*4882a593Smuzhiyun bool supports_monitor;
162*4882a593Smuzhiyun bool supports_shadow_regs;
163*4882a593Smuzhiyun bool idle_ps;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct ath11k_hw_ops {
167*4882a593Smuzhiyun u8 (*get_hw_mac_from_pdev_id)(int pdev_id);
168*4882a593Smuzhiyun void (*wmi_init_config)(struct ath11k_base *ab,
169*4882a593Smuzhiyun struct target_resource_config *config);
170*4882a593Smuzhiyun int (*mac_id_to_pdev_id)(struct ath11k_hw_params *hw, int mac_id);
171*4882a593Smuzhiyun int (*mac_id_to_srng_id)(struct ath11k_hw_params *hw, int mac_id);
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun extern const struct ath11k_hw_ops ipq8074_ops;
175*4882a593Smuzhiyun extern const struct ath11k_hw_ops ipq6018_ops;
176*4882a593Smuzhiyun extern const struct ath11k_hw_ops qca6390_ops;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun extern const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_ipq8074;
179*4882a593Smuzhiyun extern const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_qca6390;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static inline
ath11k_hw_get_mac_from_pdev_id(struct ath11k_hw_params * hw,int pdev_idx)182*4882a593Smuzhiyun int ath11k_hw_get_mac_from_pdev_id(struct ath11k_hw_params *hw,
183*4882a593Smuzhiyun int pdev_idx)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun if (hw->hw_ops->get_hw_mac_from_pdev_id)
186*4882a593Smuzhiyun return hw->hw_ops->get_hw_mac_from_pdev_id(pdev_idx);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
ath11k_hw_mac_id_to_pdev_id(struct ath11k_hw_params * hw,int mac_id)191*4882a593Smuzhiyun static inline int ath11k_hw_mac_id_to_pdev_id(struct ath11k_hw_params *hw,
192*4882a593Smuzhiyun int mac_id)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun if (hw->hw_ops->mac_id_to_pdev_id)
195*4882a593Smuzhiyun return hw->hw_ops->mac_id_to_pdev_id(hw, mac_id);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
ath11k_hw_mac_id_to_srng_id(struct ath11k_hw_params * hw,int mac_id)200*4882a593Smuzhiyun static inline int ath11k_hw_mac_id_to_srng_id(struct ath11k_hw_params *hw,
201*4882a593Smuzhiyun int mac_id)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun if (hw->hw_ops->mac_id_to_srng_id)
204*4882a593Smuzhiyun return hw->hw_ops->mac_id_to_srng_id(hw, mac_id);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun struct ath11k_fw_ie {
210*4882a593Smuzhiyun __le32 id;
211*4882a593Smuzhiyun __le32 len;
212*4882a593Smuzhiyun u8 data[];
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun enum ath11k_bd_ie_board_type {
216*4882a593Smuzhiyun ATH11K_BD_IE_BOARD_NAME = 0,
217*4882a593Smuzhiyun ATH11K_BD_IE_BOARD_DATA = 1,
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun enum ath11k_bd_ie_type {
221*4882a593Smuzhiyun /* contains sub IEs of enum ath11k_bd_ie_board_type */
222*4882a593Smuzhiyun ATH11K_BD_IE_BOARD = 0,
223*4882a593Smuzhiyun ATH11K_BD_IE_BOARD_EXT = 1,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun struct ath11k_hw_regs {
227*4882a593Smuzhiyun u32 hal_tcl1_ring_base_lsb;
228*4882a593Smuzhiyun u32 hal_tcl1_ring_base_msb;
229*4882a593Smuzhiyun u32 hal_tcl1_ring_id;
230*4882a593Smuzhiyun u32 hal_tcl1_ring_misc;
231*4882a593Smuzhiyun u32 hal_tcl1_ring_tp_addr_lsb;
232*4882a593Smuzhiyun u32 hal_tcl1_ring_tp_addr_msb;
233*4882a593Smuzhiyun u32 hal_tcl1_ring_consumer_int_setup_ix0;
234*4882a593Smuzhiyun u32 hal_tcl1_ring_consumer_int_setup_ix1;
235*4882a593Smuzhiyun u32 hal_tcl1_ring_msi1_base_lsb;
236*4882a593Smuzhiyun u32 hal_tcl1_ring_msi1_base_msb;
237*4882a593Smuzhiyun u32 hal_tcl1_ring_msi1_data;
238*4882a593Smuzhiyun u32 hal_tcl2_ring_base_lsb;
239*4882a593Smuzhiyun u32 hal_tcl_ring_base_lsb;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun u32 hal_tcl_status_ring_base_lsb;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun u32 hal_reo1_ring_base_lsb;
244*4882a593Smuzhiyun u32 hal_reo1_ring_base_msb;
245*4882a593Smuzhiyun u32 hal_reo1_ring_id;
246*4882a593Smuzhiyun u32 hal_reo1_ring_misc;
247*4882a593Smuzhiyun u32 hal_reo1_ring_hp_addr_lsb;
248*4882a593Smuzhiyun u32 hal_reo1_ring_hp_addr_msb;
249*4882a593Smuzhiyun u32 hal_reo1_ring_producer_int_setup;
250*4882a593Smuzhiyun u32 hal_reo1_ring_msi1_base_lsb;
251*4882a593Smuzhiyun u32 hal_reo1_ring_msi1_base_msb;
252*4882a593Smuzhiyun u32 hal_reo1_ring_msi1_data;
253*4882a593Smuzhiyun u32 hal_reo2_ring_base_lsb;
254*4882a593Smuzhiyun u32 hal_reo1_aging_thresh_ix_0;
255*4882a593Smuzhiyun u32 hal_reo1_aging_thresh_ix_1;
256*4882a593Smuzhiyun u32 hal_reo1_aging_thresh_ix_2;
257*4882a593Smuzhiyun u32 hal_reo1_aging_thresh_ix_3;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun u32 hal_reo1_ring_hp;
260*4882a593Smuzhiyun u32 hal_reo1_ring_tp;
261*4882a593Smuzhiyun u32 hal_reo2_ring_hp;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun u32 hal_reo_tcl_ring_base_lsb;
264*4882a593Smuzhiyun u32 hal_reo_tcl_ring_hp;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun u32 hal_reo_status_ring_base_lsb;
267*4882a593Smuzhiyun u32 hal_reo_status_hp;
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun extern const struct ath11k_hw_regs ipq8074_regs;
271*4882a593Smuzhiyun extern const struct ath11k_hw_regs qca6390_regs;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #endif
274