1*4882a593Smuzhiyun // SPDX-License-Identifier: BSD-3-Clause-Clear
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include "debug.h"
7*4882a593Smuzhiyun #include "hal.h"
8*4882a593Smuzhiyun #include "hal_tx.h"
9*4882a593Smuzhiyun #include "hal_rx.h"
10*4882a593Smuzhiyun #include "hal_desc.h"
11*4882a593Smuzhiyun #include "hif.h"
12*4882a593Smuzhiyun
ath11k_hal_reo_set_desc_hdr(struct hal_desc_header * hdr,u8 owner,u8 buffer_type,u32 magic)13*4882a593Smuzhiyun static void ath11k_hal_reo_set_desc_hdr(struct hal_desc_header *hdr,
14*4882a593Smuzhiyun u8 owner, u8 buffer_type, u32 magic)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun hdr->info0 = FIELD_PREP(HAL_DESC_HDR_INFO0_OWNER, owner) |
17*4882a593Smuzhiyun FIELD_PREP(HAL_DESC_HDR_INFO0_BUF_TYPE, buffer_type);
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Magic pattern in reserved bits for debugging */
20*4882a593Smuzhiyun hdr->info0 |= FIELD_PREP(HAL_DESC_HDR_INFO0_DBG_RESERVED, magic);
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun
ath11k_hal_reo_cmd_queue_stats(struct hal_tlv_hdr * tlv,struct ath11k_hal_reo_cmd * cmd)23*4882a593Smuzhiyun static int ath11k_hal_reo_cmd_queue_stats(struct hal_tlv_hdr *tlv,
24*4882a593Smuzhiyun struct ath11k_hal_reo_cmd *cmd)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun struct hal_reo_get_queue_stats *desc;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun tlv->tl = FIELD_PREP(HAL_TLV_HDR_TAG, HAL_REO_GET_QUEUE_STATS) |
29*4882a593Smuzhiyun FIELD_PREP(HAL_TLV_HDR_LEN, sizeof(*desc));
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun desc = (struct hal_reo_get_queue_stats *)tlv->value;
32*4882a593Smuzhiyun memset(&desc->queue_addr_lo, 0,
33*4882a593Smuzhiyun (sizeof(*desc) - sizeof(struct hal_reo_cmd_hdr)));
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun desc->cmd.info0 &= ~HAL_REO_CMD_HDR_INFO0_STATUS_REQUIRED;
36*4882a593Smuzhiyun if (cmd->flag & HAL_REO_CMD_FLG_NEED_STATUS)
37*4882a593Smuzhiyun desc->cmd.info0 |= HAL_REO_CMD_HDR_INFO0_STATUS_REQUIRED;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun desc->queue_addr_lo = cmd->addr_lo;
40*4882a593Smuzhiyun desc->info0 = FIELD_PREP(HAL_REO_GET_QUEUE_STATS_INFO0_QUEUE_ADDR_HI,
41*4882a593Smuzhiyun cmd->addr_hi);
42*4882a593Smuzhiyun if (cmd->flag & HAL_REO_CMD_FLG_STATS_CLEAR)
43*4882a593Smuzhiyun desc->info0 |= HAL_REO_GET_QUEUE_STATS_INFO0_CLEAR_STATS;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun return FIELD_GET(HAL_REO_CMD_HDR_INFO0_CMD_NUMBER, desc->cmd.info0);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
ath11k_hal_reo_cmd_flush_cache(struct ath11k_hal * hal,struct hal_tlv_hdr * tlv,struct ath11k_hal_reo_cmd * cmd)48*4882a593Smuzhiyun static int ath11k_hal_reo_cmd_flush_cache(struct ath11k_hal *hal, struct hal_tlv_hdr *tlv,
49*4882a593Smuzhiyun struct ath11k_hal_reo_cmd *cmd)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct hal_reo_flush_cache *desc;
52*4882a593Smuzhiyun u8 avail_slot = ffz(hal->avail_blk_resource);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (cmd->flag & HAL_REO_CMD_FLG_FLUSH_BLOCK_LATER) {
55*4882a593Smuzhiyun if (avail_slot >= HAL_MAX_AVAIL_BLK_RES)
56*4882a593Smuzhiyun return -ENOSPC;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun hal->current_blk_index = avail_slot;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun tlv->tl = FIELD_PREP(HAL_TLV_HDR_TAG, HAL_REO_FLUSH_CACHE) |
62*4882a593Smuzhiyun FIELD_PREP(HAL_TLV_HDR_LEN, sizeof(*desc));
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun desc = (struct hal_reo_flush_cache *)tlv->value;
65*4882a593Smuzhiyun memset(&desc->cache_addr_lo, 0,
66*4882a593Smuzhiyun (sizeof(*desc) - sizeof(struct hal_reo_cmd_hdr)));
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun desc->cmd.info0 &= ~HAL_REO_CMD_HDR_INFO0_STATUS_REQUIRED;
69*4882a593Smuzhiyun if (cmd->flag & HAL_REO_CMD_FLG_NEED_STATUS)
70*4882a593Smuzhiyun desc->cmd.info0 |= HAL_REO_CMD_HDR_INFO0_STATUS_REQUIRED;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun desc->cache_addr_lo = cmd->addr_lo;
73*4882a593Smuzhiyun desc->info0 = FIELD_PREP(HAL_REO_FLUSH_CACHE_INFO0_CACHE_ADDR_HI,
74*4882a593Smuzhiyun cmd->addr_hi);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun if (cmd->flag & HAL_REO_CMD_FLG_FLUSH_FWD_ALL_MPDUS)
77*4882a593Smuzhiyun desc->info0 |= HAL_REO_FLUSH_CACHE_INFO0_FWD_ALL_MPDUS;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (cmd->flag & HAL_REO_CMD_FLG_FLUSH_BLOCK_LATER) {
80*4882a593Smuzhiyun desc->info0 |= HAL_REO_FLUSH_CACHE_INFO0_BLOCK_CACHE_USAGE;
81*4882a593Smuzhiyun desc->info0 |=
82*4882a593Smuzhiyun FIELD_PREP(HAL_REO_FLUSH_CACHE_INFO0_BLOCK_RESRC_IDX,
83*4882a593Smuzhiyun avail_slot);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (cmd->flag & HAL_REO_CMD_FLG_FLUSH_NO_INVAL)
87*4882a593Smuzhiyun desc->info0 |= HAL_REO_FLUSH_CACHE_INFO0_FLUSH_WO_INVALIDATE;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (cmd->flag & HAL_REO_CMD_FLG_FLUSH_ALL)
90*4882a593Smuzhiyun desc->info0 |= HAL_REO_FLUSH_CACHE_INFO0_FLUSH_ALL;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return FIELD_GET(HAL_REO_CMD_HDR_INFO0_CMD_NUMBER, desc->cmd.info0);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
ath11k_hal_reo_cmd_update_rx_queue(struct hal_tlv_hdr * tlv,struct ath11k_hal_reo_cmd * cmd)95*4882a593Smuzhiyun static int ath11k_hal_reo_cmd_update_rx_queue(struct hal_tlv_hdr *tlv,
96*4882a593Smuzhiyun struct ath11k_hal_reo_cmd *cmd)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct hal_reo_update_rx_queue *desc;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun tlv->tl = FIELD_PREP(HAL_TLV_HDR_TAG, HAL_REO_UPDATE_RX_REO_QUEUE) |
101*4882a593Smuzhiyun FIELD_PREP(HAL_TLV_HDR_LEN, sizeof(*desc));
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun desc = (struct hal_reo_update_rx_queue *)tlv->value;
104*4882a593Smuzhiyun memset(&desc->queue_addr_lo, 0,
105*4882a593Smuzhiyun (sizeof(*desc) - sizeof(struct hal_reo_cmd_hdr)));
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun desc->cmd.info0 &= ~HAL_REO_CMD_HDR_INFO0_STATUS_REQUIRED;
108*4882a593Smuzhiyun if (cmd->flag & HAL_REO_CMD_FLG_NEED_STATUS)
109*4882a593Smuzhiyun desc->cmd.info0 |= HAL_REO_CMD_HDR_INFO0_STATUS_REQUIRED;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun desc->queue_addr_lo = cmd->addr_lo;
112*4882a593Smuzhiyun desc->info0 =
113*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_QUEUE_ADDR_HI,
114*4882a593Smuzhiyun cmd->addr_hi) |
115*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_RX_QUEUE_NUM,
116*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_RX_QUEUE_NUM)) |
117*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_VLD,
118*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_VLD)) |
119*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_ASSOC_LNK_DESC_CNT,
120*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_ALDC)) |
121*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_DIS_DUP_DETECTION,
122*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_DIS_DUP_DETECTION)) |
123*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_SOFT_REORDER_EN,
124*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_SOFT_REORDER_EN)) |
125*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_AC,
126*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_AC)) |
127*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_BAR,
128*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_BAR)) |
129*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_RETRY,
130*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_RETRY)) |
131*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_CHECK_2K_MODE,
132*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_CHECK_2K_MODE)) |
133*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_OOR_MODE,
134*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_OOR_MODE)) |
135*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_BA_WINDOW_SIZE,
136*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_BA_WINDOW_SIZE)) |
137*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN_CHECK,
138*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_PN_CHECK)) |
139*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_EVEN_PN,
140*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_EVEN_PN)) |
141*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_UNEVEN_PN,
142*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_UNEVEN_PN)) |
143*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN_HANDLE_ENABLE,
144*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_PN_HANDLE_ENABLE)) |
145*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN_SIZE,
146*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_PN_SIZE)) |
147*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_IGNORE_AMPDU_FLG,
148*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_IGNORE_AMPDU_FLG)) |
149*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_SVLD,
150*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_SVLD)) |
151*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_SSN,
152*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_SSN)) |
153*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_SEQ_2K_ERR,
154*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_SEQ_2K_ERR)) |
155*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN_VALID,
156*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_PN_VALID)) |
157*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN,
158*4882a593Smuzhiyun !!(cmd->upd0 & HAL_REO_CMD_UPD0_PN));
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun desc->info1 =
161*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_RX_QUEUE_NUMBER,
162*4882a593Smuzhiyun cmd->rx_queue_num) |
163*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_VLD,
164*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_VLD)) |
165*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_ASSOC_LNK_DESC_COUNTER,
166*4882a593Smuzhiyun FIELD_GET(HAL_REO_CMD_UPD1_ALDC, cmd->upd1)) |
167*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_DIS_DUP_DETECTION,
168*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_DIS_DUP_DETECTION)) |
169*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_SOFT_REORDER_EN,
170*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_SOFT_REORDER_EN)) |
171*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_AC,
172*4882a593Smuzhiyun FIELD_GET(HAL_REO_CMD_UPD1_AC, cmd->upd1)) |
173*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_BAR,
174*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_BAR)) |
175*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_CHECK_2K_MODE,
176*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_CHECK_2K_MODE)) |
177*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_RETRY,
178*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_RETRY)) |
179*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_OOR_MODE,
180*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_OOR_MODE)) |
181*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_PN_CHECK,
182*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_PN_CHECK)) |
183*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_EVEN_PN,
184*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_EVEN_PN)) |
185*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_UNEVEN_PN,
186*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_UNEVEN_PN)) |
187*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_PN_HANDLE_ENABLE,
188*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_PN_HANDLE_ENABLE)) |
189*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO1_IGNORE_AMPDU_FLG,
190*4882a593Smuzhiyun !!(cmd->upd1 & HAL_REO_CMD_UPD1_IGNORE_AMPDU_FLG));
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (cmd->pn_size == 24)
193*4882a593Smuzhiyun cmd->pn_size = HAL_RX_REO_QUEUE_PN_SIZE_24;
194*4882a593Smuzhiyun else if (cmd->pn_size == 48)
195*4882a593Smuzhiyun cmd->pn_size = HAL_RX_REO_QUEUE_PN_SIZE_48;
196*4882a593Smuzhiyun else if (cmd->pn_size == 128)
197*4882a593Smuzhiyun cmd->pn_size = HAL_RX_REO_QUEUE_PN_SIZE_128;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (cmd->ba_window_size < 1)
200*4882a593Smuzhiyun cmd->ba_window_size = 1;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (cmd->ba_window_size == 1)
203*4882a593Smuzhiyun cmd->ba_window_size++;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun desc->info2 =
206*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO2_BA_WINDOW_SIZE,
207*4882a593Smuzhiyun cmd->ba_window_size - 1) |
208*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO2_PN_SIZE, cmd->pn_size) |
209*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO2_SVLD,
210*4882a593Smuzhiyun !!(cmd->upd2 & HAL_REO_CMD_UPD2_SVLD)) |
211*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO2_SSN,
212*4882a593Smuzhiyun FIELD_GET(HAL_REO_CMD_UPD2_SSN, cmd->upd2)) |
213*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO2_SEQ_2K_ERR,
214*4882a593Smuzhiyun !!(cmd->upd2 & HAL_REO_CMD_UPD2_SEQ_2K_ERR)) |
215*4882a593Smuzhiyun FIELD_PREP(HAL_REO_UPD_RX_QUEUE_INFO2_PN_ERR,
216*4882a593Smuzhiyun !!(cmd->upd2 & HAL_REO_CMD_UPD2_PN_ERR));
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return FIELD_GET(HAL_REO_CMD_HDR_INFO0_CMD_NUMBER, desc->cmd.info0);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
ath11k_hal_reo_cmd_send(struct ath11k_base * ab,struct hal_srng * srng,enum hal_reo_cmd_type type,struct ath11k_hal_reo_cmd * cmd)221*4882a593Smuzhiyun int ath11k_hal_reo_cmd_send(struct ath11k_base *ab, struct hal_srng *srng,
222*4882a593Smuzhiyun enum hal_reo_cmd_type type,
223*4882a593Smuzhiyun struct ath11k_hal_reo_cmd *cmd)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct hal_tlv_hdr *reo_desc;
226*4882a593Smuzhiyun int ret;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun spin_lock_bh(&srng->lock);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun ath11k_hal_srng_access_begin(ab, srng);
231*4882a593Smuzhiyun reo_desc = (struct hal_tlv_hdr *)ath11k_hal_srng_src_get_next_entry(ab, srng);
232*4882a593Smuzhiyun if (!reo_desc) {
233*4882a593Smuzhiyun ret = -ENOBUFS;
234*4882a593Smuzhiyun goto out;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun switch (type) {
238*4882a593Smuzhiyun case HAL_REO_CMD_GET_QUEUE_STATS:
239*4882a593Smuzhiyun ret = ath11k_hal_reo_cmd_queue_stats(reo_desc, cmd);
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun case HAL_REO_CMD_FLUSH_CACHE:
242*4882a593Smuzhiyun ret = ath11k_hal_reo_cmd_flush_cache(&ab->hal, reo_desc, cmd);
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun case HAL_REO_CMD_UPDATE_RX_QUEUE:
245*4882a593Smuzhiyun ret = ath11k_hal_reo_cmd_update_rx_queue(reo_desc, cmd);
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun case HAL_REO_CMD_FLUSH_QUEUE:
248*4882a593Smuzhiyun case HAL_REO_CMD_UNBLOCK_CACHE:
249*4882a593Smuzhiyun case HAL_REO_CMD_FLUSH_TIMEOUT_LIST:
250*4882a593Smuzhiyun ath11k_warn(ab, "Unsupported reo command %d\n", type);
251*4882a593Smuzhiyun ret = -ENOTSUPP;
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun default:
254*4882a593Smuzhiyun ath11k_warn(ab, "Unknown reo command %d\n", type);
255*4882a593Smuzhiyun ret = -EINVAL;
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun ath11k_dp_shadow_start_timer(ab, srng, &ab->dp.reo_cmd_timer);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun out:
262*4882a593Smuzhiyun ath11k_hal_srng_access_end(ab, srng);
263*4882a593Smuzhiyun spin_unlock_bh(&srng->lock);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return ret;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
ath11k_hal_rx_buf_addr_info_set(void * desc,dma_addr_t paddr,u32 cookie,u8 manager)268*4882a593Smuzhiyun void ath11k_hal_rx_buf_addr_info_set(void *desc, dma_addr_t paddr,
269*4882a593Smuzhiyun u32 cookie, u8 manager)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct ath11k_buffer_addr *binfo = (struct ath11k_buffer_addr *)desc;
272*4882a593Smuzhiyun u32 paddr_lo, paddr_hi;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun paddr_lo = lower_32_bits(paddr);
275*4882a593Smuzhiyun paddr_hi = upper_32_bits(paddr);
276*4882a593Smuzhiyun binfo->info0 = FIELD_PREP(BUFFER_ADDR_INFO0_ADDR, paddr_lo);
277*4882a593Smuzhiyun binfo->info1 = FIELD_PREP(BUFFER_ADDR_INFO1_ADDR, paddr_hi) |
278*4882a593Smuzhiyun FIELD_PREP(BUFFER_ADDR_INFO1_SW_COOKIE, cookie) |
279*4882a593Smuzhiyun FIELD_PREP(BUFFER_ADDR_INFO1_RET_BUF_MGR, manager);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
ath11k_hal_rx_buf_addr_info_get(void * desc,dma_addr_t * paddr,u32 * cookie,u8 * rbm)282*4882a593Smuzhiyun void ath11k_hal_rx_buf_addr_info_get(void *desc, dma_addr_t *paddr,
283*4882a593Smuzhiyun u32 *cookie, u8 *rbm)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct ath11k_buffer_addr *binfo = (struct ath11k_buffer_addr *)desc;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun *paddr =
288*4882a593Smuzhiyun (((u64)FIELD_GET(BUFFER_ADDR_INFO1_ADDR, binfo->info1)) << 32) |
289*4882a593Smuzhiyun FIELD_GET(BUFFER_ADDR_INFO0_ADDR, binfo->info0);
290*4882a593Smuzhiyun *cookie = FIELD_GET(BUFFER_ADDR_INFO1_SW_COOKIE, binfo->info1);
291*4882a593Smuzhiyun *rbm = FIELD_GET(BUFFER_ADDR_INFO1_RET_BUF_MGR, binfo->info1);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
ath11k_hal_rx_msdu_link_info_get(void * link_desc,u32 * num_msdus,u32 * msdu_cookies,enum hal_rx_buf_return_buf_manager * rbm)294*4882a593Smuzhiyun void ath11k_hal_rx_msdu_link_info_get(void *link_desc, u32 *num_msdus,
295*4882a593Smuzhiyun u32 *msdu_cookies,
296*4882a593Smuzhiyun enum hal_rx_buf_return_buf_manager *rbm)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct hal_rx_msdu_link *link = (struct hal_rx_msdu_link *)link_desc;
299*4882a593Smuzhiyun struct hal_rx_msdu_details *msdu;
300*4882a593Smuzhiyun int i;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun *num_msdus = HAL_NUM_RX_MSDUS_PER_LINK_DESC;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun msdu = &link->msdu_link[0];
305*4882a593Smuzhiyun *rbm = FIELD_GET(BUFFER_ADDR_INFO1_RET_BUF_MGR,
306*4882a593Smuzhiyun msdu->buf_addr_info.info1);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun for (i = 0; i < *num_msdus; i++) {
309*4882a593Smuzhiyun msdu = &link->msdu_link[i];
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (!FIELD_GET(BUFFER_ADDR_INFO0_ADDR,
312*4882a593Smuzhiyun msdu->buf_addr_info.info0)) {
313*4882a593Smuzhiyun *num_msdus = i;
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun *msdu_cookies = FIELD_GET(BUFFER_ADDR_INFO1_SW_COOKIE,
317*4882a593Smuzhiyun msdu->buf_addr_info.info1);
318*4882a593Smuzhiyun msdu_cookies++;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
ath11k_hal_desc_reo_parse_err(struct ath11k_base * ab,u32 * rx_desc,dma_addr_t * paddr,u32 * desc_bank)322*4882a593Smuzhiyun int ath11k_hal_desc_reo_parse_err(struct ath11k_base *ab, u32 *rx_desc,
323*4882a593Smuzhiyun dma_addr_t *paddr, u32 *desc_bank)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct hal_reo_dest_ring *desc = (struct hal_reo_dest_ring *)rx_desc;
326*4882a593Smuzhiyun enum hal_reo_dest_ring_push_reason push_reason;
327*4882a593Smuzhiyun enum hal_reo_dest_ring_error_code err_code;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun push_reason = FIELD_GET(HAL_REO_DEST_RING_INFO0_PUSH_REASON,
330*4882a593Smuzhiyun desc->info0);
331*4882a593Smuzhiyun err_code = FIELD_GET(HAL_REO_DEST_RING_INFO0_ERROR_CODE,
332*4882a593Smuzhiyun desc->info0);
333*4882a593Smuzhiyun ab->soc_stats.reo_error[err_code]++;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (push_reason != HAL_REO_DEST_RING_PUSH_REASON_ERR_DETECTED &&
336*4882a593Smuzhiyun push_reason != HAL_REO_DEST_RING_PUSH_REASON_ROUTING_INSTRUCTION) {
337*4882a593Smuzhiyun ath11k_warn(ab, "expected error push reason code, received %d\n",
338*4882a593Smuzhiyun push_reason);
339*4882a593Smuzhiyun return -EINVAL;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (FIELD_GET(HAL_REO_DEST_RING_INFO0_BUFFER_TYPE, desc->info0) !=
343*4882a593Smuzhiyun HAL_REO_DEST_RING_BUFFER_TYPE_LINK_DESC) {
344*4882a593Smuzhiyun ath11k_warn(ab, "expected buffer type link_desc");
345*4882a593Smuzhiyun return -EINVAL;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun ath11k_hal_rx_reo_ent_paddr_get(ab, rx_desc, paddr, desc_bank);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
ath11k_hal_wbm_desc_parse_err(struct ath11k_base * ab,void * desc,struct hal_rx_wbm_rel_info * rel_info)353*4882a593Smuzhiyun int ath11k_hal_wbm_desc_parse_err(struct ath11k_base *ab, void *desc,
354*4882a593Smuzhiyun struct hal_rx_wbm_rel_info *rel_info)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct hal_wbm_release_ring *wbm_desc = desc;
357*4882a593Smuzhiyun enum hal_wbm_rel_desc_type type;
358*4882a593Smuzhiyun enum hal_wbm_rel_src_module rel_src;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun type = FIELD_GET(HAL_WBM_RELEASE_INFO0_DESC_TYPE,
361*4882a593Smuzhiyun wbm_desc->info0);
362*4882a593Smuzhiyun /* We expect only WBM_REL buffer type */
363*4882a593Smuzhiyun if (type != HAL_WBM_REL_DESC_TYPE_REL_MSDU) {
364*4882a593Smuzhiyun WARN_ON(1);
365*4882a593Smuzhiyun return -EINVAL;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun rel_src = FIELD_GET(HAL_WBM_RELEASE_INFO0_REL_SRC_MODULE,
369*4882a593Smuzhiyun wbm_desc->info0);
370*4882a593Smuzhiyun if (rel_src != HAL_WBM_REL_SRC_MODULE_RXDMA &&
371*4882a593Smuzhiyun rel_src != HAL_WBM_REL_SRC_MODULE_REO)
372*4882a593Smuzhiyun return -EINVAL;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (FIELD_GET(BUFFER_ADDR_INFO1_RET_BUF_MGR,
375*4882a593Smuzhiyun wbm_desc->buf_addr_info.info1) != HAL_RX_BUF_RBM_SW3_BM) {
376*4882a593Smuzhiyun ab->soc_stats.invalid_rbm++;
377*4882a593Smuzhiyun return -EINVAL;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun rel_info->cookie = FIELD_GET(BUFFER_ADDR_INFO1_SW_COOKIE,
381*4882a593Smuzhiyun wbm_desc->buf_addr_info.info1);
382*4882a593Smuzhiyun rel_info->err_rel_src = rel_src;
383*4882a593Smuzhiyun if (rel_src == HAL_WBM_REL_SRC_MODULE_REO) {
384*4882a593Smuzhiyun rel_info->push_reason =
385*4882a593Smuzhiyun FIELD_GET(HAL_WBM_RELEASE_INFO0_REO_PUSH_REASON,
386*4882a593Smuzhiyun wbm_desc->info0);
387*4882a593Smuzhiyun rel_info->err_code =
388*4882a593Smuzhiyun FIELD_GET(HAL_WBM_RELEASE_INFO0_REO_ERROR_CODE,
389*4882a593Smuzhiyun wbm_desc->info0);
390*4882a593Smuzhiyun } else {
391*4882a593Smuzhiyun rel_info->push_reason =
392*4882a593Smuzhiyun FIELD_GET(HAL_WBM_RELEASE_INFO0_RXDMA_PUSH_REASON,
393*4882a593Smuzhiyun wbm_desc->info0);
394*4882a593Smuzhiyun rel_info->err_code =
395*4882a593Smuzhiyun FIELD_GET(HAL_WBM_RELEASE_INFO0_RXDMA_ERROR_CODE,
396*4882a593Smuzhiyun wbm_desc->info0);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun rel_info->first_msdu = FIELD_GET(HAL_WBM_RELEASE_INFO2_FIRST_MSDU,
400*4882a593Smuzhiyun wbm_desc->info2);
401*4882a593Smuzhiyun rel_info->last_msdu = FIELD_GET(HAL_WBM_RELEASE_INFO2_LAST_MSDU,
402*4882a593Smuzhiyun wbm_desc->info2);
403*4882a593Smuzhiyun return 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
ath11k_hal_rx_reo_ent_paddr_get(struct ath11k_base * ab,void * desc,dma_addr_t * paddr,u32 * desc_bank)406*4882a593Smuzhiyun void ath11k_hal_rx_reo_ent_paddr_get(struct ath11k_base *ab, void *desc,
407*4882a593Smuzhiyun dma_addr_t *paddr, u32 *desc_bank)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct ath11k_buffer_addr *buff_addr = desc;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun *paddr = ((u64)(FIELD_GET(BUFFER_ADDR_INFO1_ADDR, buff_addr->info1)) << 32) |
412*4882a593Smuzhiyun FIELD_GET(BUFFER_ADDR_INFO0_ADDR, buff_addr->info0);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun *desc_bank = FIELD_GET(BUFFER_ADDR_INFO1_SW_COOKIE, buff_addr->info1);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
ath11k_hal_rx_msdu_link_desc_set(struct ath11k_base * ab,void * desc,void * link_desc,enum hal_wbm_rel_bm_act action)417*4882a593Smuzhiyun void ath11k_hal_rx_msdu_link_desc_set(struct ath11k_base *ab, void *desc,
418*4882a593Smuzhiyun void *link_desc,
419*4882a593Smuzhiyun enum hal_wbm_rel_bm_act action)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct hal_wbm_release_ring *dst_desc = desc;
422*4882a593Smuzhiyun struct hal_wbm_release_ring *src_desc = link_desc;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun dst_desc->buf_addr_info = src_desc->buf_addr_info;
425*4882a593Smuzhiyun dst_desc->info0 |= FIELD_PREP(HAL_WBM_RELEASE_INFO0_REL_SRC_MODULE,
426*4882a593Smuzhiyun HAL_WBM_REL_SRC_MODULE_SW) |
427*4882a593Smuzhiyun FIELD_PREP(HAL_WBM_RELEASE_INFO0_BM_ACTION, action) |
428*4882a593Smuzhiyun FIELD_PREP(HAL_WBM_RELEASE_INFO0_DESC_TYPE,
429*4882a593Smuzhiyun HAL_WBM_REL_DESC_TYPE_MSDU_LINK);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
ath11k_hal_reo_status_queue_stats(struct ath11k_base * ab,u32 * reo_desc,struct hal_reo_status * status)432*4882a593Smuzhiyun void ath11k_hal_reo_status_queue_stats(struct ath11k_base *ab, u32 *reo_desc,
433*4882a593Smuzhiyun struct hal_reo_status *status)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct hal_tlv_hdr *tlv = (struct hal_tlv_hdr *)reo_desc;
436*4882a593Smuzhiyun struct hal_reo_get_queue_stats_status *desc =
437*4882a593Smuzhiyun (struct hal_reo_get_queue_stats_status *)tlv->value;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun status->uniform_hdr.cmd_num =
440*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_STATUS_NUM,
441*4882a593Smuzhiyun desc->hdr.info0);
442*4882a593Smuzhiyun status->uniform_hdr.cmd_status =
443*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_EXEC_STATUS,
444*4882a593Smuzhiyun desc->hdr.info0);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "Queue stats status:\n");
447*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "header: cmd_num %d status %d\n",
448*4882a593Smuzhiyun status->uniform_hdr.cmd_num,
449*4882a593Smuzhiyun status->uniform_hdr.cmd_status);
450*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "ssn %ld cur_idx %ld\n",
451*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO0_SSN,
452*4882a593Smuzhiyun desc->info0),
453*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO0_CUR_IDX,
454*4882a593Smuzhiyun desc->info0));
455*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "pn = [%08x, %08x, %08x, %08x]\n",
456*4882a593Smuzhiyun desc->pn[0], desc->pn[1], desc->pn[2], desc->pn[3]);
457*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "last_rx: enqueue_tstamp %08x dequeue_tstamp %08x\n",
458*4882a593Smuzhiyun desc->last_rx_enqueue_timestamp,
459*4882a593Smuzhiyun desc->last_rx_dequeue_timestamp);
460*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "rx_bitmap [%08x %08x %08x %08x %08x %08x %08x %08x]\n",
461*4882a593Smuzhiyun desc->rx_bitmap[0], desc->rx_bitmap[1], desc->rx_bitmap[2],
462*4882a593Smuzhiyun desc->rx_bitmap[3], desc->rx_bitmap[4], desc->rx_bitmap[5],
463*4882a593Smuzhiyun desc->rx_bitmap[6], desc->rx_bitmap[7]);
464*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "count: cur_mpdu %ld cur_msdu %ld\n",
465*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO1_MPDU_COUNT,
466*4882a593Smuzhiyun desc->info1),
467*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO1_MSDU_COUNT,
468*4882a593Smuzhiyun desc->info1));
469*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "fwd_timeout %ld fwd_bar %ld dup_count %ld\n",
470*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO2_TIMEOUT_COUNT,
471*4882a593Smuzhiyun desc->info2),
472*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO2_FDTB_COUNT,
473*4882a593Smuzhiyun desc->info2),
474*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO2_DUPLICATE_COUNT,
475*4882a593Smuzhiyun desc->info2));
476*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "frames_in_order %ld bar_rcvd %ld\n",
477*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO3_FIO_COUNT,
478*4882a593Smuzhiyun desc->info3),
479*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO3_BAR_RCVD_CNT,
480*4882a593Smuzhiyun desc->info3));
481*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "num_mpdus %d num_msdus %d total_bytes %d\n",
482*4882a593Smuzhiyun desc->num_mpdu_frames, desc->num_msdu_frames,
483*4882a593Smuzhiyun desc->total_bytes);
484*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "late_rcvd %ld win_jump_2k %ld hole_cnt %ld\n",
485*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO4_LATE_RX_MPDU,
486*4882a593Smuzhiyun desc->info4),
487*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO4_WINDOW_JMP2K,
488*4882a593Smuzhiyun desc->info4),
489*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO4_HOLE_COUNT,
490*4882a593Smuzhiyun desc->info4));
491*4882a593Smuzhiyun ath11k_dbg(ab, ATH11k_DBG_HAL, "looping count %ld\n",
492*4882a593Smuzhiyun FIELD_GET(HAL_REO_GET_QUEUE_STATS_STATUS_INFO5_LOOPING_CNT,
493*4882a593Smuzhiyun desc->info5));
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
ath11k_hal_reo_process_status(u8 * reo_desc,u8 * status)496*4882a593Smuzhiyun int ath11k_hal_reo_process_status(u8 *reo_desc, u8 *status)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct hal_tlv_hdr *tlv = (struct hal_tlv_hdr *)reo_desc;
499*4882a593Smuzhiyun struct hal_reo_status_hdr *hdr;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun hdr = (struct hal_reo_status_hdr *)tlv->value;
502*4882a593Smuzhiyun *status = FIELD_GET(HAL_REO_STATUS_HDR_INFO0_EXEC_STATUS, hdr->info0);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun return FIELD_GET(HAL_REO_STATUS_HDR_INFO0_STATUS_NUM, hdr->info0);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
ath11k_hal_reo_flush_queue_status(struct ath11k_base * ab,u32 * reo_desc,struct hal_reo_status * status)507*4882a593Smuzhiyun void ath11k_hal_reo_flush_queue_status(struct ath11k_base *ab, u32 *reo_desc,
508*4882a593Smuzhiyun struct hal_reo_status *status)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct hal_tlv_hdr *tlv = (struct hal_tlv_hdr *)reo_desc;
511*4882a593Smuzhiyun struct hal_reo_flush_queue_status *desc =
512*4882a593Smuzhiyun (struct hal_reo_flush_queue_status *)tlv->value;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun status->uniform_hdr.cmd_num =
515*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_STATUS_NUM,
516*4882a593Smuzhiyun desc->hdr.info0);
517*4882a593Smuzhiyun status->uniform_hdr.cmd_status =
518*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_EXEC_STATUS,
519*4882a593Smuzhiyun desc->hdr.info0);
520*4882a593Smuzhiyun status->u.flush_queue.err_detected =
521*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_QUEUE_INFO0_ERR_DETECTED,
522*4882a593Smuzhiyun desc->info0);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
ath11k_hal_reo_flush_cache_status(struct ath11k_base * ab,u32 * reo_desc,struct hal_reo_status * status)525*4882a593Smuzhiyun void ath11k_hal_reo_flush_cache_status(struct ath11k_base *ab, u32 *reo_desc,
526*4882a593Smuzhiyun struct hal_reo_status *status)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun struct ath11k_hal *hal = &ab->hal;
529*4882a593Smuzhiyun struct hal_tlv_hdr *tlv = (struct hal_tlv_hdr *)reo_desc;
530*4882a593Smuzhiyun struct hal_reo_flush_cache_status *desc =
531*4882a593Smuzhiyun (struct hal_reo_flush_cache_status *)tlv->value;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun status->uniform_hdr.cmd_num =
534*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_STATUS_NUM,
535*4882a593Smuzhiyun desc->hdr.info0);
536*4882a593Smuzhiyun status->uniform_hdr.cmd_status =
537*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_EXEC_STATUS,
538*4882a593Smuzhiyun desc->hdr.info0);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun status->u.flush_cache.err_detected =
541*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_CACHE_STATUS_INFO0_IS_ERR,
542*4882a593Smuzhiyun desc->info0);
543*4882a593Smuzhiyun status->u.flush_cache.err_code =
544*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_CACHE_STATUS_INFO0_BLOCK_ERR_CODE,
545*4882a593Smuzhiyun desc->info0);
546*4882a593Smuzhiyun if (!status->u.flush_cache.err_code)
547*4882a593Smuzhiyun hal->avail_blk_resource |= BIT(hal->current_blk_index);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun status->u.flush_cache.cache_controller_flush_status_hit =
550*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_STATUS_HIT,
551*4882a593Smuzhiyun desc->info0);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun status->u.flush_cache.cache_controller_flush_status_desc_type =
554*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_DESC_TYPE,
555*4882a593Smuzhiyun desc->info0);
556*4882a593Smuzhiyun status->u.flush_cache.cache_controller_flush_status_client_id =
557*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_CLIENT_ID,
558*4882a593Smuzhiyun desc->info0);
559*4882a593Smuzhiyun status->u.flush_cache.cache_controller_flush_status_err =
560*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_ERR,
561*4882a593Smuzhiyun desc->info0);
562*4882a593Smuzhiyun status->u.flush_cache.cache_controller_flush_status_cnt =
563*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_COUNT,
564*4882a593Smuzhiyun desc->info0);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
ath11k_hal_reo_unblk_cache_status(struct ath11k_base * ab,u32 * reo_desc,struct hal_reo_status * status)567*4882a593Smuzhiyun void ath11k_hal_reo_unblk_cache_status(struct ath11k_base *ab, u32 *reo_desc,
568*4882a593Smuzhiyun struct hal_reo_status *status)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun struct ath11k_hal *hal = &ab->hal;
571*4882a593Smuzhiyun struct hal_tlv_hdr *tlv = (struct hal_tlv_hdr *)reo_desc;
572*4882a593Smuzhiyun struct hal_reo_unblock_cache_status *desc =
573*4882a593Smuzhiyun (struct hal_reo_unblock_cache_status *)tlv->value;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun status->uniform_hdr.cmd_num =
576*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_STATUS_NUM,
577*4882a593Smuzhiyun desc->hdr.info0);
578*4882a593Smuzhiyun status->uniform_hdr.cmd_status =
579*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_EXEC_STATUS,
580*4882a593Smuzhiyun desc->hdr.info0);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun status->u.unblock_cache.err_detected =
583*4882a593Smuzhiyun FIELD_GET(HAL_REO_UNBLOCK_CACHE_STATUS_INFO0_IS_ERR,
584*4882a593Smuzhiyun desc->info0);
585*4882a593Smuzhiyun status->u.unblock_cache.unblock_type =
586*4882a593Smuzhiyun FIELD_GET(HAL_REO_UNBLOCK_CACHE_STATUS_INFO0_TYPE,
587*4882a593Smuzhiyun desc->info0);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (!status->u.unblock_cache.err_detected &&
590*4882a593Smuzhiyun status->u.unblock_cache.unblock_type ==
591*4882a593Smuzhiyun HAL_REO_STATUS_UNBLOCK_BLOCKING_RESOURCE)
592*4882a593Smuzhiyun hal->avail_blk_resource &= ~BIT(hal->current_blk_index);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
ath11k_hal_reo_flush_timeout_list_status(struct ath11k_base * ab,u32 * reo_desc,struct hal_reo_status * status)595*4882a593Smuzhiyun void ath11k_hal_reo_flush_timeout_list_status(struct ath11k_base *ab,
596*4882a593Smuzhiyun u32 *reo_desc,
597*4882a593Smuzhiyun struct hal_reo_status *status)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct hal_tlv_hdr *tlv = (struct hal_tlv_hdr *)reo_desc;
600*4882a593Smuzhiyun struct hal_reo_flush_timeout_list_status *desc =
601*4882a593Smuzhiyun (struct hal_reo_flush_timeout_list_status *)tlv->value;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun status->uniform_hdr.cmd_num =
604*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_STATUS_NUM,
605*4882a593Smuzhiyun desc->hdr.info0);
606*4882a593Smuzhiyun status->uniform_hdr.cmd_status =
607*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_EXEC_STATUS,
608*4882a593Smuzhiyun desc->hdr.info0);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun status->u.timeout_list.err_detected =
611*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_TIMEOUT_STATUS_INFO0_IS_ERR,
612*4882a593Smuzhiyun desc->info0);
613*4882a593Smuzhiyun status->u.timeout_list.list_empty =
614*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_TIMEOUT_STATUS_INFO0_LIST_EMPTY,
615*4882a593Smuzhiyun desc->info0);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun status->u.timeout_list.release_desc_cnt =
618*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_TIMEOUT_STATUS_INFO1_REL_DESC_COUNT,
619*4882a593Smuzhiyun desc->info1);
620*4882a593Smuzhiyun status->u.timeout_list.fwd_buf_cnt =
621*4882a593Smuzhiyun FIELD_GET(HAL_REO_FLUSH_TIMEOUT_STATUS_INFO1_FWD_BUF_COUNT,
622*4882a593Smuzhiyun desc->info1);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
ath11k_hal_reo_desc_thresh_reached_status(struct ath11k_base * ab,u32 * reo_desc,struct hal_reo_status * status)625*4882a593Smuzhiyun void ath11k_hal_reo_desc_thresh_reached_status(struct ath11k_base *ab,
626*4882a593Smuzhiyun u32 *reo_desc,
627*4882a593Smuzhiyun struct hal_reo_status *status)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct hal_tlv_hdr *tlv = (struct hal_tlv_hdr *)reo_desc;
630*4882a593Smuzhiyun struct hal_reo_desc_thresh_reached_status *desc =
631*4882a593Smuzhiyun (struct hal_reo_desc_thresh_reached_status *)tlv->value;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun status->uniform_hdr.cmd_num =
634*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_STATUS_NUM,
635*4882a593Smuzhiyun desc->hdr.info0);
636*4882a593Smuzhiyun status->uniform_hdr.cmd_status =
637*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_EXEC_STATUS,
638*4882a593Smuzhiyun desc->hdr.info0);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun status->u.desc_thresh_reached.threshold_idx =
641*4882a593Smuzhiyun FIELD_GET(HAL_REO_DESC_THRESH_STATUS_INFO0_THRESH_INDEX,
642*4882a593Smuzhiyun desc->info0);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun status->u.desc_thresh_reached.link_desc_counter0 =
645*4882a593Smuzhiyun FIELD_GET(HAL_REO_DESC_THRESH_STATUS_INFO1_LINK_DESC_COUNTER0,
646*4882a593Smuzhiyun desc->info1);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun status->u.desc_thresh_reached.link_desc_counter1 =
649*4882a593Smuzhiyun FIELD_GET(HAL_REO_DESC_THRESH_STATUS_INFO2_LINK_DESC_COUNTER1,
650*4882a593Smuzhiyun desc->info2);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun status->u.desc_thresh_reached.link_desc_counter2 =
653*4882a593Smuzhiyun FIELD_GET(HAL_REO_DESC_THRESH_STATUS_INFO3_LINK_DESC_COUNTER2,
654*4882a593Smuzhiyun desc->info3);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun status->u.desc_thresh_reached.link_desc_counter_sum =
657*4882a593Smuzhiyun FIELD_GET(HAL_REO_DESC_THRESH_STATUS_INFO4_LINK_DESC_COUNTER_SUM,
658*4882a593Smuzhiyun desc->info4);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
ath11k_hal_reo_update_rx_reo_queue_status(struct ath11k_base * ab,u32 * reo_desc,struct hal_reo_status * status)661*4882a593Smuzhiyun void ath11k_hal_reo_update_rx_reo_queue_status(struct ath11k_base *ab,
662*4882a593Smuzhiyun u32 *reo_desc,
663*4882a593Smuzhiyun struct hal_reo_status *status)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct hal_tlv_hdr *tlv = (struct hal_tlv_hdr *)reo_desc;
666*4882a593Smuzhiyun struct hal_reo_status_hdr *desc =
667*4882a593Smuzhiyun (struct hal_reo_status_hdr *)tlv->value;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun status->uniform_hdr.cmd_num =
670*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_STATUS_NUM,
671*4882a593Smuzhiyun desc->info0);
672*4882a593Smuzhiyun status->uniform_hdr.cmd_status =
673*4882a593Smuzhiyun FIELD_GET(HAL_REO_STATUS_HDR_INFO0_EXEC_STATUS,
674*4882a593Smuzhiyun desc->info0);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
ath11k_hal_reo_qdesc_size(u32 ba_window_size,u8 tid)677*4882a593Smuzhiyun u32 ath11k_hal_reo_qdesc_size(u32 ba_window_size, u8 tid)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun u32 num_ext_desc;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (ba_window_size <= 1) {
682*4882a593Smuzhiyun if (tid != HAL_DESC_REO_NON_QOS_TID)
683*4882a593Smuzhiyun num_ext_desc = 1;
684*4882a593Smuzhiyun else
685*4882a593Smuzhiyun num_ext_desc = 0;
686*4882a593Smuzhiyun } else if (ba_window_size <= 105) {
687*4882a593Smuzhiyun num_ext_desc = 1;
688*4882a593Smuzhiyun } else if (ba_window_size <= 210) {
689*4882a593Smuzhiyun num_ext_desc = 2;
690*4882a593Smuzhiyun } else {
691*4882a593Smuzhiyun num_ext_desc = 3;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun return sizeof(struct hal_rx_reo_queue) +
695*4882a593Smuzhiyun (num_ext_desc * sizeof(struct hal_rx_reo_queue_ext));
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
ath11k_hal_reo_qdesc_setup(void * vaddr,int tid,u32 ba_window_size,u32 start_seq,enum hal_pn_type type)698*4882a593Smuzhiyun void ath11k_hal_reo_qdesc_setup(void *vaddr, int tid, u32 ba_window_size,
699*4882a593Smuzhiyun u32 start_seq, enum hal_pn_type type)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct hal_rx_reo_queue *qdesc = (struct hal_rx_reo_queue *)vaddr;
702*4882a593Smuzhiyun struct hal_rx_reo_queue_ext *ext_desc;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun memset(qdesc, 0, sizeof(*qdesc));
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun ath11k_hal_reo_set_desc_hdr(&qdesc->desc_hdr, HAL_DESC_REO_OWNED,
707*4882a593Smuzhiyun HAL_DESC_REO_QUEUE_DESC,
708*4882a593Smuzhiyun REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_0);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun qdesc->rx_queue_num = FIELD_PREP(HAL_RX_REO_QUEUE_RX_QUEUE_NUMBER, tid);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun qdesc->info0 =
713*4882a593Smuzhiyun FIELD_PREP(HAL_RX_REO_QUEUE_INFO0_VLD, 1) |
714*4882a593Smuzhiyun FIELD_PREP(HAL_RX_REO_QUEUE_INFO0_ASSOC_LNK_DESC_COUNTER, 1) |
715*4882a593Smuzhiyun FIELD_PREP(HAL_RX_REO_QUEUE_INFO0_AC, ath11k_tid_to_ac(tid));
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (ba_window_size < 1)
718*4882a593Smuzhiyun ba_window_size = 1;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (ba_window_size == 1 && tid != HAL_DESC_REO_NON_QOS_TID)
721*4882a593Smuzhiyun ba_window_size++;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (ba_window_size == 1)
724*4882a593Smuzhiyun qdesc->info0 |= FIELD_PREP(HAL_RX_REO_QUEUE_INFO0_RETRY, 1);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun qdesc->info0 |= FIELD_PREP(HAL_RX_REO_QUEUE_INFO0_BA_WINDOW_SIZE,
727*4882a593Smuzhiyun ba_window_size - 1);
728*4882a593Smuzhiyun switch (type) {
729*4882a593Smuzhiyun case HAL_PN_TYPE_NONE:
730*4882a593Smuzhiyun case HAL_PN_TYPE_WAPI_EVEN:
731*4882a593Smuzhiyun case HAL_PN_TYPE_WAPI_UNEVEN:
732*4882a593Smuzhiyun break;
733*4882a593Smuzhiyun case HAL_PN_TYPE_WPA:
734*4882a593Smuzhiyun qdesc->info0 |=
735*4882a593Smuzhiyun FIELD_PREP(HAL_RX_REO_QUEUE_INFO0_PN_CHECK, 1) |
736*4882a593Smuzhiyun FIELD_PREP(HAL_RX_REO_QUEUE_INFO0_PN_SIZE,
737*4882a593Smuzhiyun HAL_RX_REO_QUEUE_PN_SIZE_48);
738*4882a593Smuzhiyun break;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* TODO: Set Ignore ampdu flags based on BA window size and/or
742*4882a593Smuzhiyun * AMPDU capabilities
743*4882a593Smuzhiyun */
744*4882a593Smuzhiyun qdesc->info0 |= FIELD_PREP(HAL_RX_REO_QUEUE_INFO0_IGNORE_AMPDU_FLG, 1);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun qdesc->info1 |= FIELD_PREP(HAL_RX_REO_QUEUE_INFO1_SVLD, 0);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (start_seq <= 0xfff)
749*4882a593Smuzhiyun qdesc->info1 = FIELD_PREP(HAL_RX_REO_QUEUE_INFO1_SSN,
750*4882a593Smuzhiyun start_seq);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (tid == HAL_DESC_REO_NON_QOS_TID)
753*4882a593Smuzhiyun return;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun ext_desc = qdesc->ext_desc;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* TODO: HW queue descriptors are currently allocated for max BA
758*4882a593Smuzhiyun * window size for all QOS TIDs so that same descriptor can be used
759*4882a593Smuzhiyun * later when ADDBA request is recevied. This should be changed to
760*4882a593Smuzhiyun * allocate HW queue descriptors based on BA window size being
761*4882a593Smuzhiyun * negotiated (0 for non BA cases), and reallocate when BA window
762*4882a593Smuzhiyun * size changes and also send WMI message to FW to change the REO
763*4882a593Smuzhiyun * queue descriptor in Rx peer entry as part of dp_rx_tid_update.
764*4882a593Smuzhiyun */
765*4882a593Smuzhiyun memset(ext_desc, 0, 3 * sizeof(*ext_desc));
766*4882a593Smuzhiyun ath11k_hal_reo_set_desc_hdr(&ext_desc->desc_hdr, HAL_DESC_REO_OWNED,
767*4882a593Smuzhiyun HAL_DESC_REO_QUEUE_EXT_DESC,
768*4882a593Smuzhiyun REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_1);
769*4882a593Smuzhiyun ext_desc++;
770*4882a593Smuzhiyun ath11k_hal_reo_set_desc_hdr(&ext_desc->desc_hdr, HAL_DESC_REO_OWNED,
771*4882a593Smuzhiyun HAL_DESC_REO_QUEUE_EXT_DESC,
772*4882a593Smuzhiyun REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_2);
773*4882a593Smuzhiyun ext_desc++;
774*4882a593Smuzhiyun ath11k_hal_reo_set_desc_hdr(&ext_desc->desc_hdr, HAL_DESC_REO_OWNED,
775*4882a593Smuzhiyun HAL_DESC_REO_QUEUE_EXT_DESC,
776*4882a593Smuzhiyun REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_3);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
ath11k_hal_reo_init_cmd_ring(struct ath11k_base * ab,struct hal_srng * srng)779*4882a593Smuzhiyun void ath11k_hal_reo_init_cmd_ring(struct ath11k_base *ab,
780*4882a593Smuzhiyun struct hal_srng *srng)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun struct hal_srng_params params;
783*4882a593Smuzhiyun struct hal_tlv_hdr *tlv;
784*4882a593Smuzhiyun struct hal_reo_get_queue_stats *desc;
785*4882a593Smuzhiyun int i, cmd_num = 1;
786*4882a593Smuzhiyun int entry_size;
787*4882a593Smuzhiyun u8 *entry;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun memset(¶ms, 0, sizeof(params));
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun entry_size = ath11k_hal_srng_get_entrysize(ab, HAL_REO_CMD);
792*4882a593Smuzhiyun ath11k_hal_srng_get_params(ab, srng, ¶ms);
793*4882a593Smuzhiyun entry = (u8 *)params.ring_base_vaddr;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun for (i = 0; i < params.num_entries; i++) {
796*4882a593Smuzhiyun tlv = (struct hal_tlv_hdr *)entry;
797*4882a593Smuzhiyun desc = (struct hal_reo_get_queue_stats *)tlv->value;
798*4882a593Smuzhiyun desc->cmd.info0 =
799*4882a593Smuzhiyun FIELD_PREP(HAL_REO_CMD_HDR_INFO0_CMD_NUMBER, cmd_num++);
800*4882a593Smuzhiyun entry += entry_size;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
ath11k_hal_reo_hw_setup(struct ath11k_base * ab,u32 ring_hash_map)804*4882a593Smuzhiyun void ath11k_hal_reo_hw_setup(struct ath11k_base *ab, u32 ring_hash_map)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun u32 reo_base = HAL_SEQ_WCSS_UMAC_REO_REG;
807*4882a593Smuzhiyun u32 val;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun val = ath11k_hif_read32(ab, reo_base + HAL_REO1_GEN_ENABLE);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun val &= ~HAL_REO1_GEN_ENABLE_FRAG_DST_RING;
812*4882a593Smuzhiyun val |= FIELD_PREP(HAL_REO1_GEN_ENABLE_FRAG_DST_RING,
813*4882a593Smuzhiyun HAL_SRNG_RING_ID_REO2SW1) |
814*4882a593Smuzhiyun FIELD_PREP(HAL_REO1_GEN_ENABLE_AGING_LIST_ENABLE, 1) |
815*4882a593Smuzhiyun FIELD_PREP(HAL_REO1_GEN_ENABLE_AGING_FLUSH_ENABLE, 1);
816*4882a593Smuzhiyun ath11k_hif_write32(ab, reo_base + HAL_REO1_GEN_ENABLE, val);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun ath11k_hif_write32(ab, reo_base + HAL_REO1_AGING_THRESH_IX_0(ab),
819*4882a593Smuzhiyun HAL_DEFAULT_REO_TIMEOUT_USEC);
820*4882a593Smuzhiyun ath11k_hif_write32(ab, reo_base + HAL_REO1_AGING_THRESH_IX_1(ab),
821*4882a593Smuzhiyun HAL_DEFAULT_REO_TIMEOUT_USEC);
822*4882a593Smuzhiyun ath11k_hif_write32(ab, reo_base + HAL_REO1_AGING_THRESH_IX_2(ab),
823*4882a593Smuzhiyun HAL_DEFAULT_REO_TIMEOUT_USEC);
824*4882a593Smuzhiyun ath11k_hif_write32(ab, reo_base + HAL_REO1_AGING_THRESH_IX_3(ab),
825*4882a593Smuzhiyun HAL_DEFAULT_REO_TIMEOUT_USEC);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun ath11k_hif_write32(ab, reo_base + HAL_REO1_DEST_RING_CTRL_IX_0,
828*4882a593Smuzhiyun FIELD_PREP(HAL_REO_DEST_RING_CTRL_HASH_RING_MAP,
829*4882a593Smuzhiyun ring_hash_map));
830*4882a593Smuzhiyun ath11k_hif_write32(ab, reo_base + HAL_REO1_DEST_RING_CTRL_IX_1,
831*4882a593Smuzhiyun FIELD_PREP(HAL_REO_DEST_RING_CTRL_HASH_RING_MAP,
832*4882a593Smuzhiyun ring_hash_map));
833*4882a593Smuzhiyun ath11k_hif_write32(ab, reo_base + HAL_REO1_DEST_RING_CTRL_IX_2,
834*4882a593Smuzhiyun FIELD_PREP(HAL_REO_DEST_RING_CTRL_HASH_RING_MAP,
835*4882a593Smuzhiyun ring_hash_map));
836*4882a593Smuzhiyun ath11k_hif_write32(ab, reo_base + HAL_REO1_DEST_RING_CTRL_IX_3,
837*4882a593Smuzhiyun FIELD_PREP(HAL_REO_DEST_RING_CTRL_HASH_RING_MAP,
838*4882a593Smuzhiyun ring_hash_map));
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun static enum hal_rx_mon_status
ath11k_hal_rx_parse_mon_status_tlv(struct ath11k_base * ab,struct hal_rx_mon_ppdu_info * ppdu_info,u32 tlv_tag,u8 * tlv_data)842*4882a593Smuzhiyun ath11k_hal_rx_parse_mon_status_tlv(struct ath11k_base *ab,
843*4882a593Smuzhiyun struct hal_rx_mon_ppdu_info *ppdu_info,
844*4882a593Smuzhiyun u32 tlv_tag, u8 *tlv_data)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun u32 info0, info1;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun switch (tlv_tag) {
849*4882a593Smuzhiyun case HAL_RX_PPDU_START: {
850*4882a593Smuzhiyun struct hal_rx_ppdu_start *ppdu_start =
851*4882a593Smuzhiyun (struct hal_rx_ppdu_start *)tlv_data;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun ppdu_info->ppdu_id =
854*4882a593Smuzhiyun FIELD_GET(HAL_RX_PPDU_START_INFO0_PPDU_ID,
855*4882a593Smuzhiyun __le32_to_cpu(ppdu_start->info0));
856*4882a593Smuzhiyun ppdu_info->chan_num = __le32_to_cpu(ppdu_start->chan_num);
857*4882a593Smuzhiyun ppdu_info->ppdu_ts = __le32_to_cpu(ppdu_start->ppdu_start_ts);
858*4882a593Smuzhiyun break;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun case HAL_RX_PPDU_END_USER_STATS: {
861*4882a593Smuzhiyun struct hal_rx_ppdu_end_user_stats *eu_stats =
862*4882a593Smuzhiyun (struct hal_rx_ppdu_end_user_stats *)tlv_data;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun info0 = __le32_to_cpu(eu_stats->info0);
865*4882a593Smuzhiyun info1 = __le32_to_cpu(eu_stats->info1);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ppdu_info->tid =
868*4882a593Smuzhiyun ffs(FIELD_GET(HAL_RX_PPDU_END_USER_STATS_INFO6_TID_BITMAP,
869*4882a593Smuzhiyun __le32_to_cpu(eu_stats->info6))) - 1;
870*4882a593Smuzhiyun ppdu_info->tcp_msdu_count =
871*4882a593Smuzhiyun FIELD_GET(HAL_RX_PPDU_END_USER_STATS_INFO4_TCP_MSDU_CNT,
872*4882a593Smuzhiyun __le32_to_cpu(eu_stats->info4));
873*4882a593Smuzhiyun ppdu_info->udp_msdu_count =
874*4882a593Smuzhiyun FIELD_GET(HAL_RX_PPDU_END_USER_STATS_INFO4_UDP_MSDU_CNT,
875*4882a593Smuzhiyun __le32_to_cpu(eu_stats->info4));
876*4882a593Smuzhiyun ppdu_info->other_msdu_count =
877*4882a593Smuzhiyun FIELD_GET(HAL_RX_PPDU_END_USER_STATS_INFO5_OTHER_MSDU_CNT,
878*4882a593Smuzhiyun __le32_to_cpu(eu_stats->info5));
879*4882a593Smuzhiyun ppdu_info->tcp_ack_msdu_count =
880*4882a593Smuzhiyun FIELD_GET(HAL_RX_PPDU_END_USER_STATS_INFO5_TCP_ACK_MSDU_CNT,
881*4882a593Smuzhiyun __le32_to_cpu(eu_stats->info5));
882*4882a593Smuzhiyun ppdu_info->preamble_type =
883*4882a593Smuzhiyun FIELD_GET(HAL_RX_PPDU_END_USER_STATS_INFO1_PKT_TYPE, info1);
884*4882a593Smuzhiyun ppdu_info->num_mpdu_fcs_ok =
885*4882a593Smuzhiyun FIELD_GET(HAL_RX_PPDU_END_USER_STATS_INFO1_MPDU_CNT_FCS_OK,
886*4882a593Smuzhiyun info1);
887*4882a593Smuzhiyun ppdu_info->num_mpdu_fcs_err =
888*4882a593Smuzhiyun FIELD_GET(HAL_RX_PPDU_END_USER_STATS_INFO0_MPDU_CNT_FCS_ERR,
889*4882a593Smuzhiyun info0);
890*4882a593Smuzhiyun break;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun case HAL_PHYRX_HT_SIG: {
893*4882a593Smuzhiyun struct hal_rx_ht_sig_info *ht_sig =
894*4882a593Smuzhiyun (struct hal_rx_ht_sig_info *)tlv_data;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun info0 = __le32_to_cpu(ht_sig->info0);
897*4882a593Smuzhiyun info1 = __le32_to_cpu(ht_sig->info1);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun ppdu_info->mcs = FIELD_GET(HAL_RX_HT_SIG_INFO_INFO0_MCS, info0);
900*4882a593Smuzhiyun ppdu_info->bw = FIELD_GET(HAL_RX_HT_SIG_INFO_INFO0_BW, info0);
901*4882a593Smuzhiyun ppdu_info->is_stbc = FIELD_GET(HAL_RX_HT_SIG_INFO_INFO1_STBC,
902*4882a593Smuzhiyun info1);
903*4882a593Smuzhiyun ppdu_info->ldpc = FIELD_GET(HAL_RX_HT_SIG_INFO_INFO1_FEC_CODING, info1);
904*4882a593Smuzhiyun ppdu_info->gi = info1 & HAL_RX_HT_SIG_INFO_INFO1_GI;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun switch (ppdu_info->mcs) {
907*4882a593Smuzhiyun case 0 ... 7:
908*4882a593Smuzhiyun ppdu_info->nss = 1;
909*4882a593Smuzhiyun break;
910*4882a593Smuzhiyun case 8 ... 15:
911*4882a593Smuzhiyun ppdu_info->nss = 2;
912*4882a593Smuzhiyun break;
913*4882a593Smuzhiyun case 16 ... 23:
914*4882a593Smuzhiyun ppdu_info->nss = 3;
915*4882a593Smuzhiyun break;
916*4882a593Smuzhiyun case 24 ... 31:
917*4882a593Smuzhiyun ppdu_info->nss = 4;
918*4882a593Smuzhiyun break;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun if (ppdu_info->nss > 1)
922*4882a593Smuzhiyun ppdu_info->mcs = ppdu_info->mcs % 8;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun ppdu_info->reception_type = HAL_RX_RECEPTION_TYPE_SU;
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun case HAL_PHYRX_L_SIG_B: {
928*4882a593Smuzhiyun struct hal_rx_lsig_b_info *lsigb =
929*4882a593Smuzhiyun (struct hal_rx_lsig_b_info *)tlv_data;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun ppdu_info->rate = FIELD_GET(HAL_RX_LSIG_B_INFO_INFO0_RATE,
932*4882a593Smuzhiyun __le32_to_cpu(lsigb->info0));
933*4882a593Smuzhiyun ppdu_info->reception_type = HAL_RX_RECEPTION_TYPE_SU;
934*4882a593Smuzhiyun break;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun case HAL_PHYRX_L_SIG_A: {
937*4882a593Smuzhiyun struct hal_rx_lsig_a_info *lsiga =
938*4882a593Smuzhiyun (struct hal_rx_lsig_a_info *)tlv_data;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun ppdu_info->rate = FIELD_GET(HAL_RX_LSIG_A_INFO_INFO0_RATE,
941*4882a593Smuzhiyun __le32_to_cpu(lsiga->info0));
942*4882a593Smuzhiyun ppdu_info->reception_type = HAL_RX_RECEPTION_TYPE_SU;
943*4882a593Smuzhiyun break;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun case HAL_PHYRX_VHT_SIG_A: {
946*4882a593Smuzhiyun struct hal_rx_vht_sig_a_info *vht_sig =
947*4882a593Smuzhiyun (struct hal_rx_vht_sig_a_info *)tlv_data;
948*4882a593Smuzhiyun u32 nsts;
949*4882a593Smuzhiyun u32 group_id;
950*4882a593Smuzhiyun u8 gi_setting;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun info0 = __le32_to_cpu(vht_sig->info0);
953*4882a593Smuzhiyun info1 = __le32_to_cpu(vht_sig->info1);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun ppdu_info->ldpc = FIELD_GET(HAL_RX_VHT_SIG_A_INFO_INFO1_SU_MU_CODING,
956*4882a593Smuzhiyun info0);
957*4882a593Smuzhiyun ppdu_info->mcs = FIELD_GET(HAL_RX_VHT_SIG_A_INFO_INFO1_MCS,
958*4882a593Smuzhiyun info1);
959*4882a593Smuzhiyun gi_setting = FIELD_GET(HAL_RX_VHT_SIG_A_INFO_INFO1_GI_SETTING,
960*4882a593Smuzhiyun info1);
961*4882a593Smuzhiyun switch (gi_setting) {
962*4882a593Smuzhiyun case HAL_RX_VHT_SIG_A_NORMAL_GI:
963*4882a593Smuzhiyun ppdu_info->gi = HAL_RX_GI_0_8_US;
964*4882a593Smuzhiyun break;
965*4882a593Smuzhiyun case HAL_RX_VHT_SIG_A_SHORT_GI:
966*4882a593Smuzhiyun case HAL_RX_VHT_SIG_A_SHORT_GI_AMBIGUITY:
967*4882a593Smuzhiyun ppdu_info->gi = HAL_RX_GI_0_4_US;
968*4882a593Smuzhiyun break;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun ppdu_info->is_stbc = info0 & HAL_RX_VHT_SIG_A_INFO_INFO0_STBC;
972*4882a593Smuzhiyun nsts = FIELD_GET(HAL_RX_VHT_SIG_A_INFO_INFO0_NSTS, info0);
973*4882a593Smuzhiyun if (ppdu_info->is_stbc && nsts > 0)
974*4882a593Smuzhiyun nsts = ((nsts + 1) >> 1) - 1;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun ppdu_info->nss = (nsts & VHT_SIG_SU_NSS_MASK) + 1;
977*4882a593Smuzhiyun ppdu_info->bw = FIELD_GET(HAL_RX_VHT_SIG_A_INFO_INFO0_BW,
978*4882a593Smuzhiyun info0);
979*4882a593Smuzhiyun ppdu_info->beamformed = info1 &
980*4882a593Smuzhiyun HAL_RX_VHT_SIG_A_INFO_INFO1_BEAMFORMED;
981*4882a593Smuzhiyun group_id = FIELD_GET(HAL_RX_VHT_SIG_A_INFO_INFO0_GROUP_ID,
982*4882a593Smuzhiyun info0);
983*4882a593Smuzhiyun if (group_id == 0 || group_id == 63)
984*4882a593Smuzhiyun ppdu_info->reception_type = HAL_RX_RECEPTION_TYPE_SU;
985*4882a593Smuzhiyun else
986*4882a593Smuzhiyun ppdu_info->reception_type =
987*4882a593Smuzhiyun HAL_RX_RECEPTION_TYPE_MU_MIMO;
988*4882a593Smuzhiyun break;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun case HAL_PHYRX_HE_SIG_A_SU: {
991*4882a593Smuzhiyun struct hal_rx_he_sig_a_su_info *he_sig_a =
992*4882a593Smuzhiyun (struct hal_rx_he_sig_a_su_info *)tlv_data;
993*4882a593Smuzhiyun u32 nsts, cp_ltf, dcm;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun info0 = __le32_to_cpu(he_sig_a->info0);
996*4882a593Smuzhiyun info1 = __le32_to_cpu(he_sig_a->info1);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun ppdu_info->mcs =
999*4882a593Smuzhiyun FIELD_GET(HAL_RX_HE_SIG_A_SU_INFO_INFO0_TRANSMIT_MCS,
1000*4882a593Smuzhiyun info0);
1001*4882a593Smuzhiyun ppdu_info->bw =
1002*4882a593Smuzhiyun FIELD_GET(HAL_RX_HE_SIG_A_SU_INFO_INFO0_TRANSMIT_BW,
1003*4882a593Smuzhiyun info0);
1004*4882a593Smuzhiyun ppdu_info->ldpc = FIELD_GET(HAL_RX_HE_SIG_A_SU_INFO_INFO1_CODING, info0);
1005*4882a593Smuzhiyun ppdu_info->is_stbc = info1 &
1006*4882a593Smuzhiyun HAL_RX_HE_SIG_A_SU_INFO_INFO1_STBC;
1007*4882a593Smuzhiyun ppdu_info->beamformed = info1 &
1008*4882a593Smuzhiyun HAL_RX_HE_SIG_A_SU_INFO_INFO1_TXBF;
1009*4882a593Smuzhiyun dcm = info0 & HAL_RX_HE_SIG_A_SU_INFO_INFO0_DCM;
1010*4882a593Smuzhiyun cp_ltf = FIELD_GET(HAL_RX_HE_SIG_A_SU_INFO_INFO0_CP_LTF_SIZE,
1011*4882a593Smuzhiyun info0);
1012*4882a593Smuzhiyun nsts = FIELD_GET(HAL_RX_HE_SIG_A_SU_INFO_INFO0_NSTS, info0);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun switch (cp_ltf) {
1015*4882a593Smuzhiyun case 0:
1016*4882a593Smuzhiyun case 1:
1017*4882a593Smuzhiyun ppdu_info->gi = HAL_RX_GI_0_8_US;
1018*4882a593Smuzhiyun break;
1019*4882a593Smuzhiyun case 2:
1020*4882a593Smuzhiyun ppdu_info->gi = HAL_RX_GI_1_6_US;
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun case 3:
1023*4882a593Smuzhiyun if (dcm && ppdu_info->is_stbc)
1024*4882a593Smuzhiyun ppdu_info->gi = HAL_RX_GI_0_8_US;
1025*4882a593Smuzhiyun else
1026*4882a593Smuzhiyun ppdu_info->gi = HAL_RX_GI_3_2_US;
1027*4882a593Smuzhiyun break;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun ppdu_info->nss = nsts + 1;
1031*4882a593Smuzhiyun ppdu_info->dcm = dcm;
1032*4882a593Smuzhiyun ppdu_info->reception_type = HAL_RX_RECEPTION_TYPE_SU;
1033*4882a593Smuzhiyun break;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun case HAL_PHYRX_HE_SIG_A_MU_DL: {
1036*4882a593Smuzhiyun struct hal_rx_he_sig_a_mu_dl_info *he_sig_a_mu_dl =
1037*4882a593Smuzhiyun (struct hal_rx_he_sig_a_mu_dl_info *)tlv_data;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun u32 cp_ltf;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun info0 = __le32_to_cpu(he_sig_a_mu_dl->info0);
1042*4882a593Smuzhiyun info1 = __le32_to_cpu(he_sig_a_mu_dl->info1);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun ppdu_info->bw =
1045*4882a593Smuzhiyun FIELD_GET(HAL_RX_HE_SIG_A_MU_DL_INFO_INFO0_TRANSMIT_BW,
1046*4882a593Smuzhiyun info0);
1047*4882a593Smuzhiyun cp_ltf = FIELD_GET(HAL_RX_HE_SIG_A_MU_DL_INFO_INFO0_CP_LTF_SIZE,
1048*4882a593Smuzhiyun info0);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun switch (cp_ltf) {
1051*4882a593Smuzhiyun case 0:
1052*4882a593Smuzhiyun case 1:
1053*4882a593Smuzhiyun ppdu_info->gi = HAL_RX_GI_0_8_US;
1054*4882a593Smuzhiyun break;
1055*4882a593Smuzhiyun case 2:
1056*4882a593Smuzhiyun ppdu_info->gi = HAL_RX_GI_1_6_US;
1057*4882a593Smuzhiyun break;
1058*4882a593Smuzhiyun case 3:
1059*4882a593Smuzhiyun ppdu_info->gi = HAL_RX_GI_3_2_US;
1060*4882a593Smuzhiyun break;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun ppdu_info->is_stbc = info1 &
1064*4882a593Smuzhiyun HAL_RX_HE_SIG_A_MU_DL_INFO_INFO1_STBC;
1065*4882a593Smuzhiyun ppdu_info->reception_type = HAL_RX_RECEPTION_TYPE_MU_MIMO;
1066*4882a593Smuzhiyun break;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun case HAL_PHYRX_HE_SIG_B1_MU: {
1069*4882a593Smuzhiyun struct hal_rx_he_sig_b1_mu_info *he_sig_b1_mu =
1070*4882a593Smuzhiyun (struct hal_rx_he_sig_b1_mu_info *)tlv_data;
1071*4882a593Smuzhiyun u16 ru_tones;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun info0 = __le32_to_cpu(he_sig_b1_mu->info0);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun ru_tones = FIELD_GET(HAL_RX_HE_SIG_B1_MU_INFO_INFO0_RU_ALLOCATION,
1076*4882a593Smuzhiyun info0);
1077*4882a593Smuzhiyun ppdu_info->ru_alloc = ath11k_he_ru_tones_to_nl80211_he_ru_alloc(ru_tones);
1078*4882a593Smuzhiyun ppdu_info->reception_type = HAL_RX_RECEPTION_TYPE_MU_MIMO;
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun case HAL_PHYRX_HE_SIG_B2_MU: {
1082*4882a593Smuzhiyun struct hal_rx_he_sig_b2_mu_info *he_sig_b2_mu =
1083*4882a593Smuzhiyun (struct hal_rx_he_sig_b2_mu_info *)tlv_data;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun info0 = __le32_to_cpu(he_sig_b2_mu->info0);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun ppdu_info->mcs =
1088*4882a593Smuzhiyun FIELD_GET(HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_MCS,
1089*4882a593Smuzhiyun info0);
1090*4882a593Smuzhiyun ppdu_info->nss =
1091*4882a593Smuzhiyun FIELD_GET(HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_NSTS,
1092*4882a593Smuzhiyun info0) + 1;
1093*4882a593Smuzhiyun ppdu_info->ldpc = FIELD_GET(HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_CODING,
1094*4882a593Smuzhiyun info0);
1095*4882a593Smuzhiyun break;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun case HAL_PHYRX_HE_SIG_B2_OFDMA: {
1098*4882a593Smuzhiyun struct hal_rx_he_sig_b2_ofdma_info *he_sig_b2_ofdma =
1099*4882a593Smuzhiyun (struct hal_rx_he_sig_b2_ofdma_info *)tlv_data;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun info0 = __le32_to_cpu(he_sig_b2_ofdma->info0);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun ppdu_info->mcs =
1104*4882a593Smuzhiyun FIELD_GET(HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_MCS,
1105*4882a593Smuzhiyun info0);
1106*4882a593Smuzhiyun ppdu_info->nss =
1107*4882a593Smuzhiyun FIELD_GET(HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_NSTS,
1108*4882a593Smuzhiyun info0) + 1;
1109*4882a593Smuzhiyun ppdu_info->beamformed =
1110*4882a593Smuzhiyun info0 &
1111*4882a593Smuzhiyun HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_TXBF;
1112*4882a593Smuzhiyun ppdu_info->ldpc = FIELD_GET(HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_CODING,
1113*4882a593Smuzhiyun info0);
1114*4882a593Smuzhiyun ppdu_info->reception_type = HAL_RX_RECEPTION_TYPE_MU_OFDMA;
1115*4882a593Smuzhiyun break;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun case HAL_PHYRX_RSSI_LEGACY: {
1118*4882a593Smuzhiyun struct hal_rx_phyrx_rssi_legacy_info *rssi =
1119*4882a593Smuzhiyun (struct hal_rx_phyrx_rssi_legacy_info *)tlv_data;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* TODO: Please note that the combined rssi will not be accurate
1122*4882a593Smuzhiyun * in MU case. Rssi in MU needs to be retrieved from
1123*4882a593Smuzhiyun * PHYRX_OTHER_RECEIVE_INFO TLV.
1124*4882a593Smuzhiyun */
1125*4882a593Smuzhiyun ppdu_info->rssi_comb =
1126*4882a593Smuzhiyun FIELD_GET(HAL_RX_PHYRX_RSSI_LEGACY_INFO_INFO1_RSSI_COMB,
1127*4882a593Smuzhiyun __le32_to_cpu(rssi->info0));
1128*4882a593Smuzhiyun break;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun case HAL_RX_MPDU_START: {
1131*4882a593Smuzhiyun struct hal_rx_mpdu_info *mpdu_info =
1132*4882a593Smuzhiyun (struct hal_rx_mpdu_info *)tlv_data;
1133*4882a593Smuzhiyun u16 peer_id;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun peer_id = FIELD_GET(HAL_RX_MPDU_INFO_INFO0_PEERID,
1136*4882a593Smuzhiyun __le32_to_cpu(mpdu_info->info0));
1137*4882a593Smuzhiyun if (peer_id)
1138*4882a593Smuzhiyun ppdu_info->peer_id = peer_id;
1139*4882a593Smuzhiyun break;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun case HAL_RXPCU_PPDU_END_INFO: {
1142*4882a593Smuzhiyun struct hal_rx_ppdu_end_duration *ppdu_rx_duration =
1143*4882a593Smuzhiyun (struct hal_rx_ppdu_end_duration *)tlv_data;
1144*4882a593Smuzhiyun ppdu_info->rx_duration =
1145*4882a593Smuzhiyun FIELD_GET(HAL_RX_PPDU_END_DURATION,
1146*4882a593Smuzhiyun __le32_to_cpu(ppdu_rx_duration->info0));
1147*4882a593Smuzhiyun break;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun case HAL_DUMMY:
1150*4882a593Smuzhiyun return HAL_RX_MON_STATUS_BUF_DONE;
1151*4882a593Smuzhiyun case HAL_RX_PPDU_END_STATUS_DONE:
1152*4882a593Smuzhiyun case 0:
1153*4882a593Smuzhiyun return HAL_RX_MON_STATUS_PPDU_DONE;
1154*4882a593Smuzhiyun default:
1155*4882a593Smuzhiyun break;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun return HAL_RX_MON_STATUS_PPDU_NOT_DONE;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun enum hal_rx_mon_status
ath11k_hal_rx_parse_mon_status(struct ath11k_base * ab,struct hal_rx_mon_ppdu_info * ppdu_info,struct sk_buff * skb)1162*4882a593Smuzhiyun ath11k_hal_rx_parse_mon_status(struct ath11k_base *ab,
1163*4882a593Smuzhiyun struct hal_rx_mon_ppdu_info *ppdu_info,
1164*4882a593Smuzhiyun struct sk_buff *skb)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun struct hal_tlv_hdr *tlv;
1167*4882a593Smuzhiyun enum hal_rx_mon_status hal_status = HAL_RX_MON_STATUS_BUF_DONE;
1168*4882a593Smuzhiyun u16 tlv_tag;
1169*4882a593Smuzhiyun u16 tlv_len;
1170*4882a593Smuzhiyun u8 *ptr = skb->data;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun do {
1173*4882a593Smuzhiyun tlv = (struct hal_tlv_hdr *)ptr;
1174*4882a593Smuzhiyun tlv_tag = FIELD_GET(HAL_TLV_HDR_TAG, tlv->tl);
1175*4882a593Smuzhiyun tlv_len = FIELD_GET(HAL_TLV_HDR_LEN, tlv->tl);
1176*4882a593Smuzhiyun ptr += sizeof(*tlv);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /* The actual length of PPDU_END is the combined length of many PHY
1179*4882a593Smuzhiyun * TLVs that follow. Skip the TLV header and
1180*4882a593Smuzhiyun * rx_rxpcu_classification_overview that follows the header to get to
1181*4882a593Smuzhiyun * next TLV.
1182*4882a593Smuzhiyun */
1183*4882a593Smuzhiyun if (tlv_tag == HAL_RX_PPDU_END)
1184*4882a593Smuzhiyun tlv_len = sizeof(struct hal_rx_rxpcu_classification_overview);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun hal_status = ath11k_hal_rx_parse_mon_status_tlv(ab, ppdu_info,
1187*4882a593Smuzhiyun tlv_tag, ptr);
1188*4882a593Smuzhiyun ptr += tlv_len;
1189*4882a593Smuzhiyun ptr = PTR_ALIGN(ptr, HAL_TLV_ALIGN);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if ((ptr - skb->data) >= DP_RX_BUFFER_SIZE)
1192*4882a593Smuzhiyun break;
1193*4882a593Smuzhiyun } while (hal_status == HAL_RX_MON_STATUS_PPDU_NOT_DONE);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun return hal_status;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
ath11k_hal_rx_reo_ent_buf_paddr_get(void * rx_desc,dma_addr_t * paddr,u32 * sw_cookie,void ** pp_buf_addr,u8 * rbm,u32 * msdu_cnt)1198*4882a593Smuzhiyun void ath11k_hal_rx_reo_ent_buf_paddr_get(void *rx_desc, dma_addr_t *paddr,
1199*4882a593Smuzhiyun u32 *sw_cookie, void **pp_buf_addr,
1200*4882a593Smuzhiyun u8 *rbm, u32 *msdu_cnt)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun struct hal_reo_entrance_ring *reo_ent_ring =
1203*4882a593Smuzhiyun (struct hal_reo_entrance_ring *)rx_desc;
1204*4882a593Smuzhiyun struct ath11k_buffer_addr *buf_addr_info;
1205*4882a593Smuzhiyun struct rx_mpdu_desc *rx_mpdu_desc_info_details;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun rx_mpdu_desc_info_details =
1208*4882a593Smuzhiyun (struct rx_mpdu_desc *)&reo_ent_ring->rx_mpdu_info;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun *msdu_cnt = FIELD_GET(RX_MPDU_DESC_INFO0_MSDU_COUNT,
1211*4882a593Smuzhiyun rx_mpdu_desc_info_details->info0);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun buf_addr_info = (struct ath11k_buffer_addr *)&reo_ent_ring->buf_addr_info;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun *paddr = (((u64)FIELD_GET(BUFFER_ADDR_INFO1_ADDR,
1216*4882a593Smuzhiyun buf_addr_info->info1)) << 32) |
1217*4882a593Smuzhiyun FIELD_GET(BUFFER_ADDR_INFO0_ADDR,
1218*4882a593Smuzhiyun buf_addr_info->info0);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun *sw_cookie = FIELD_GET(BUFFER_ADDR_INFO1_SW_COOKIE,
1221*4882a593Smuzhiyun buf_addr_info->info1);
1222*4882a593Smuzhiyun *rbm = FIELD_GET(BUFFER_ADDR_INFO1_RET_BUF_MGR,
1223*4882a593Smuzhiyun buf_addr_info->info1);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun *pp_buf_addr = (void *)buf_addr_info;
1226*4882a593Smuzhiyun }
1227