xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath11k/hal.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef ATH11K_HAL_H
7*4882a593Smuzhiyun #define ATH11K_HAL_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "hal_desc.h"
10*4882a593Smuzhiyun #include "rx_desc.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun struct ath11k_base;
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define HAL_LINK_DESC_SIZE			(32 << 2)
15*4882a593Smuzhiyun #define HAL_LINK_DESC_ALIGN			128
16*4882a593Smuzhiyun #define HAL_NUM_MPDUS_PER_LINK_DESC		6
17*4882a593Smuzhiyun #define HAL_NUM_TX_MSDUS_PER_LINK_DESC		7
18*4882a593Smuzhiyun #define HAL_NUM_RX_MSDUS_PER_LINK_DESC		6
19*4882a593Smuzhiyun #define HAL_NUM_MPDU_LINKS_PER_QUEUE_DESC	12
20*4882a593Smuzhiyun #define HAL_MAX_AVAIL_BLK_RES			3
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define HAL_RING_BASE_ALIGN	8
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX	32704
25*4882a593Smuzhiyun /* TODO: Check with hw team on the supported scatter buf size */
26*4882a593Smuzhiyun #define HAL_WBM_IDLE_SCATTER_NEXT_PTR_SIZE	8
27*4882a593Smuzhiyun #define HAL_WBM_IDLE_SCATTER_BUF_SIZE (HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX - \
28*4882a593Smuzhiyun 				       HAL_WBM_IDLE_SCATTER_NEXT_PTR_SIZE)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define HAL_DSCP_TID_MAP_TBL_NUM_ENTRIES_MAX	48
31*4882a593Smuzhiyun #define HAL_DSCP_TID_TBL_SIZE			24
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* calculate the register address from bar0 of shadow register x */
34*4882a593Smuzhiyun #define HAL_SHADOW_BASE_ADDR			0x000008fc
35*4882a593Smuzhiyun #define HAL_SHADOW_NUM_REGS			36
36*4882a593Smuzhiyun #define HAL_HP_OFFSET_IN_REG_START		1
37*4882a593Smuzhiyun #define HAL_OFFSET_FROM_HP_TO_TP		4
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define HAL_SHADOW_REG(x) (HAL_SHADOW_BASE_ADDR + (4 * (x)))
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* WCSS Relative address */
42*4882a593Smuzhiyun #define HAL_SEQ_WCSS_UMAC_REO_REG		0x00a38000
43*4882a593Smuzhiyun #define HAL_SEQ_WCSS_UMAC_TCL_REG		0x00a44000
44*4882a593Smuzhiyun #define HAL_SEQ_WCSS_UMAC_CE0_SRC_REG		0x00a00000
45*4882a593Smuzhiyun #define HAL_SEQ_WCSS_UMAC_CE0_DST_REG		0x00a01000
46*4882a593Smuzhiyun #define HAL_SEQ_WCSS_UMAC_CE1_SRC_REG		0x00a02000
47*4882a593Smuzhiyun #define HAL_SEQ_WCSS_UMAC_CE1_DST_REG		0x00a03000
48*4882a593Smuzhiyun #define HAL_SEQ_WCSS_UMAC_WBM_REG		0x00a34000
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* SW2TCL(x) R0 ring configuration address */
51*4882a593Smuzhiyun #define HAL_TCL1_RING_CMN_CTRL_REG		0x00000014
52*4882a593Smuzhiyun #define HAL_TCL1_RING_DSCP_TID_MAP		0x0000002c
53*4882a593Smuzhiyun #define HAL_TCL1_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_tcl1_ring_base_lsb
54*4882a593Smuzhiyun #define HAL_TCL1_RING_BASE_MSB(ab)		ab->hw_params.regs->hal_tcl1_ring_base_msb
55*4882a593Smuzhiyun #define HAL_TCL1_RING_ID(ab)			ab->hw_params.regs->hal_tcl1_ring_id
56*4882a593Smuzhiyun #define HAL_TCL1_RING_MISC(ab)			ab->hw_params.regs->hal_tcl1_ring_misc
57*4882a593Smuzhiyun #define HAL_TCL1_RING_TP_ADDR_LSB(ab) \
58*4882a593Smuzhiyun 	ab->hw_params.regs->hal_tcl1_ring_tp_addr_lsb
59*4882a593Smuzhiyun #define HAL_TCL1_RING_TP_ADDR_MSB(ab) \
60*4882a593Smuzhiyun 	ab->hw_params.regs->hal_tcl1_ring_tp_addr_msb
61*4882a593Smuzhiyun #define HAL_TCL1_RING_CONSUMER_INT_SETUP_IX0(ab) \
62*4882a593Smuzhiyun 	ab->hw_params.regs->hal_tcl1_ring_consumer_int_setup_ix0
63*4882a593Smuzhiyun #define HAL_TCL1_RING_CONSUMER_INT_SETUP_IX1(ab) \
64*4882a593Smuzhiyun 	ab->hw_params.regs->hal_tcl1_ring_consumer_int_setup_ix1
65*4882a593Smuzhiyun #define HAL_TCL1_RING_MSI1_BASE_LSB(ab) \
66*4882a593Smuzhiyun 	ab->hw_params.regs->hal_tcl1_ring_msi1_base_lsb
67*4882a593Smuzhiyun #define HAL_TCL1_RING_MSI1_BASE_MSB(ab) \
68*4882a593Smuzhiyun 	ab->hw_params.regs->hal_tcl1_ring_msi1_base_msb
69*4882a593Smuzhiyun #define HAL_TCL1_RING_MSI1_DATA(ab) \
70*4882a593Smuzhiyun 	ab->hw_params.regs->hal_tcl1_ring_msi1_data
71*4882a593Smuzhiyun #define HAL_TCL2_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_tcl2_ring_base_lsb
72*4882a593Smuzhiyun #define HAL_TCL_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_tcl_ring_base_lsb
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define HAL_TCL1_RING_MSI1_BASE_LSB_OFFSET(ab)				\
75*4882a593Smuzhiyun 	(HAL_TCL1_RING_MSI1_BASE_LSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
76*4882a593Smuzhiyun #define HAL_TCL1_RING_MSI1_BASE_MSB_OFFSET(ab)				\
77*4882a593Smuzhiyun 	(HAL_TCL1_RING_MSI1_BASE_MSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
78*4882a593Smuzhiyun #define HAL_TCL1_RING_MSI1_DATA_OFFSET(ab)				\
79*4882a593Smuzhiyun 	(HAL_TCL1_RING_MSI1_DATA(ab) - HAL_TCL1_RING_BASE_LSB(ab))
80*4882a593Smuzhiyun #define HAL_TCL1_RING_BASE_MSB_OFFSET(ab)				\
81*4882a593Smuzhiyun 	(HAL_TCL1_RING_BASE_MSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
82*4882a593Smuzhiyun #define HAL_TCL1_RING_ID_OFFSET(ab)				\
83*4882a593Smuzhiyun 	(HAL_TCL1_RING_ID(ab) - HAL_TCL1_RING_BASE_LSB(ab))
84*4882a593Smuzhiyun #define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_OFFSET(ab)			\
85*4882a593Smuzhiyun 	(HAL_TCL1_RING_CONSUMER_INT_SETUP_IX0(ab) - HAL_TCL1_RING_BASE_LSB(ab))
86*4882a593Smuzhiyun #define HAL_TCL1_RING_CONSR_INT_SETUP_IX1_OFFSET(ab) \
87*4882a593Smuzhiyun 		(HAL_TCL1_RING_CONSUMER_INT_SETUP_IX1(ab) - HAL_TCL1_RING_BASE_LSB(ab))
88*4882a593Smuzhiyun #define HAL_TCL1_RING_TP_ADDR_LSB_OFFSET(ab) \
89*4882a593Smuzhiyun 		(HAL_TCL1_RING_TP_ADDR_LSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
90*4882a593Smuzhiyun #define HAL_TCL1_RING_TP_ADDR_MSB_OFFSET(ab) \
91*4882a593Smuzhiyun 		(HAL_TCL1_RING_TP_ADDR_MSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
92*4882a593Smuzhiyun #define HAL_TCL1_RING_MISC_OFFSET(ab) \
93*4882a593Smuzhiyun 		(HAL_TCL1_RING_MISC(ab) - HAL_TCL1_RING_BASE_LSB(ab))
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* SW2TCL(x) R2 ring pointers (head/tail) address */
96*4882a593Smuzhiyun #define HAL_TCL1_RING_HP			0x00002000
97*4882a593Smuzhiyun #define HAL_TCL1_RING_TP			0x00002004
98*4882a593Smuzhiyun #define HAL_TCL2_RING_HP			0x00002008
99*4882a593Smuzhiyun #define HAL_TCL_RING_HP				0x00002018
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define HAL_TCL1_RING_TP_OFFSET \
102*4882a593Smuzhiyun 		(HAL_TCL1_RING_TP - HAL_TCL1_RING_HP)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* TCL STATUS ring address */
105*4882a593Smuzhiyun #define HAL_TCL_STATUS_RING_BASE_LSB(ab) \
106*4882a593Smuzhiyun 	ab->hw_params.regs->hal_tcl_status_ring_base_lsb
107*4882a593Smuzhiyun #define HAL_TCL_STATUS_RING_HP			0x00002030
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* REO2SW(x) R0 ring configuration address */
110*4882a593Smuzhiyun #define HAL_REO1_GEN_ENABLE			0x00000000
111*4882a593Smuzhiyun #define HAL_REO1_DEST_RING_CTRL_IX_0		0x00000004
112*4882a593Smuzhiyun #define HAL_REO1_DEST_RING_CTRL_IX_1		0x00000008
113*4882a593Smuzhiyun #define HAL_REO1_DEST_RING_CTRL_IX_2		0x0000000c
114*4882a593Smuzhiyun #define HAL_REO1_DEST_RING_CTRL_IX_3		0x00000010
115*4882a593Smuzhiyun #define HAL_REO1_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_reo1_ring_base_lsb
116*4882a593Smuzhiyun #define HAL_REO1_RING_BASE_MSB(ab)		ab->hw_params.regs->hal_reo1_ring_base_msb
117*4882a593Smuzhiyun #define HAL_REO1_RING_ID(ab)			ab->hw_params.regs->hal_reo1_ring_id
118*4882a593Smuzhiyun #define HAL_REO1_RING_MISC(ab)			ab->hw_params.regs->hal_reo1_ring_misc
119*4882a593Smuzhiyun #define HAL_REO1_RING_HP_ADDR_LSB(ab) \
120*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_ring_hp_addr_lsb
121*4882a593Smuzhiyun #define HAL_REO1_RING_HP_ADDR_MSB(ab) \
122*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_ring_hp_addr_msb
123*4882a593Smuzhiyun #define HAL_REO1_RING_PRODUCER_INT_SETUP(ab) \
124*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_ring_producer_int_setup
125*4882a593Smuzhiyun #define HAL_REO1_RING_MSI1_BASE_LSB(ab) \
126*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_ring_msi1_base_lsb
127*4882a593Smuzhiyun #define HAL_REO1_RING_MSI1_BASE_MSB(ab) \
128*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_ring_msi1_base_msb
129*4882a593Smuzhiyun #define HAL_REO1_RING_MSI1_DATA(ab) \
130*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_ring_msi1_data
131*4882a593Smuzhiyun #define HAL_REO2_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_reo2_ring_base_lsb
132*4882a593Smuzhiyun #define HAL_REO1_AGING_THRESH_IX_0(ab) \
133*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_aging_thresh_ix_0
134*4882a593Smuzhiyun #define HAL_REO1_AGING_THRESH_IX_1(ab) \
135*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_aging_thresh_ix_1
136*4882a593Smuzhiyun #define HAL_REO1_AGING_THRESH_IX_2(ab) \
137*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_aging_thresh_ix_2
138*4882a593Smuzhiyun #define HAL_REO1_AGING_THRESH_IX_3(ab) \
139*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo1_aging_thresh_ix_3
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define HAL_REO1_RING_MSI1_BASE_LSB_OFFSET(ab) \
142*4882a593Smuzhiyun 		(HAL_REO1_RING_MSI1_BASE_LSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
143*4882a593Smuzhiyun #define HAL_REO1_RING_MSI1_BASE_MSB_OFFSET(ab) \
144*4882a593Smuzhiyun 		(HAL_REO1_RING_MSI1_BASE_MSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
145*4882a593Smuzhiyun #define HAL_REO1_RING_MSI1_DATA_OFFSET(ab) \
146*4882a593Smuzhiyun 		(HAL_REO1_RING_MSI1_DATA(ab) - HAL_REO1_RING_BASE_LSB(ab))
147*4882a593Smuzhiyun #define HAL_REO1_RING_BASE_MSB_OFFSET(ab) \
148*4882a593Smuzhiyun 		(HAL_REO1_RING_BASE_MSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
149*4882a593Smuzhiyun #define HAL_REO1_RING_ID_OFFSET(ab) (HAL_REO1_RING_ID(ab) - HAL_REO1_RING_BASE_LSB(ab))
150*4882a593Smuzhiyun #define HAL_REO1_RING_PRODUCER_INT_SETUP_OFFSET(ab) \
151*4882a593Smuzhiyun 		(HAL_REO1_RING_PRODUCER_INT_SETUP(ab) - HAL_REO1_RING_BASE_LSB(ab))
152*4882a593Smuzhiyun #define HAL_REO1_RING_HP_ADDR_LSB_OFFSET(ab) \
153*4882a593Smuzhiyun 		(HAL_REO1_RING_HP_ADDR_LSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
154*4882a593Smuzhiyun #define HAL_REO1_RING_HP_ADDR_MSB_OFFSET(ab) \
155*4882a593Smuzhiyun 		(HAL_REO1_RING_HP_ADDR_MSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
156*4882a593Smuzhiyun #define HAL_REO1_RING_MISC_OFFSET(ab) \
157*4882a593Smuzhiyun 	(HAL_REO1_RING_MISC(ab) - HAL_REO1_RING_BASE_LSB(ab))
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* REO2SW(x) R2 ring pointers (head/tail) address */
160*4882a593Smuzhiyun #define HAL_REO1_RING_HP(ab)			ab->hw_params.regs->hal_reo1_ring_hp
161*4882a593Smuzhiyun #define HAL_REO1_RING_TP(ab)			ab->hw_params.regs->hal_reo1_ring_tp
162*4882a593Smuzhiyun #define HAL_REO2_RING_HP(ab)			ab->hw_params.regs->hal_reo2_ring_hp
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define HAL_REO1_RING_TP_OFFSET(ab)	(HAL_REO1_RING_TP(ab) - HAL_REO1_RING_HP(ab))
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* REO2TCL R0 ring configuration address */
167*4882a593Smuzhiyun #define HAL_REO_TCL_RING_BASE_LSB(ab) \
168*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo_tcl_ring_base_lsb
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* REO2TCL R2 ring pointer (head/tail) address */
171*4882a593Smuzhiyun #define HAL_REO_TCL_RING_HP(ab)			ab->hw_params.regs->hal_reo_tcl_ring_hp
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* REO CMD R0 address */
174*4882a593Smuzhiyun #define HAL_REO_CMD_RING_BASE_LSB		0x00000194
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* REO CMD R2 address */
177*4882a593Smuzhiyun #define HAL_REO_CMD_HP				0x00003020
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* SW2REO R0 address */
180*4882a593Smuzhiyun #define HAL_SW2REO_RING_BASE_LSB		0x000001ec
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* SW2REO R2 address */
183*4882a593Smuzhiyun #define HAL_SW2REO_RING_HP			0x00003028
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* CE ring R0 address */
186*4882a593Smuzhiyun #define HAL_CE_DST_RING_BASE_LSB		0x00000000
187*4882a593Smuzhiyun #define HAL_CE_DST_STATUS_RING_BASE_LSB		0x00000058
188*4882a593Smuzhiyun #define HAL_CE_DST_RING_CTRL			0x000000b0
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* CE ring R2 address */
191*4882a593Smuzhiyun #define HAL_CE_DST_RING_HP			0x00000400
192*4882a593Smuzhiyun #define HAL_CE_DST_STATUS_RING_HP		0x00000408
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /* REO status address */
195*4882a593Smuzhiyun #define HAL_REO_STATUS_RING_BASE_LSB(ab) \
196*4882a593Smuzhiyun 	ab->hw_params.regs->hal_reo_status_ring_base_lsb
197*4882a593Smuzhiyun #define HAL_REO_STATUS_HP(ab)			ab->hw_params.regs->hal_reo_status_hp
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* WBM Idle R0 address */
200*4882a593Smuzhiyun #define HAL_WBM_IDLE_LINK_RING_BASE_LSB		0x00000860
201*4882a593Smuzhiyun #define HAL_WBM_IDLE_LINK_RING_MISC_ADDR	0x00000870
202*4882a593Smuzhiyun #define HAL_WBM_R0_IDLE_LIST_CONTROL_ADDR	0x00000048
203*4882a593Smuzhiyun #define HAL_WBM_R0_IDLE_LIST_SIZE_ADDR		0x0000004c
204*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_RING_BASE_LSB		0x00000058
205*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_RING_BASE_MSB		0x0000005c
206*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX0 0x00000068
207*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX1 0x0000006c
208*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX0 0x00000078
209*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX1 0x0000007c
210*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_DESC_PTR_HP_ADDR	 0x00000084
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* WBM Idle R2 address */
213*4882a593Smuzhiyun #define HAL_WBM_IDLE_LINK_RING_HP		0x000030b0
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* SW2WBM R0 release address */
216*4882a593Smuzhiyun #define HAL_WBM_RELEASE_RING_BASE_LSB		0x000001d8
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /* SW2WBM R2 release address */
219*4882a593Smuzhiyun #define HAL_WBM_RELEASE_RING_HP			0x00003018
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* WBM2SW R0 release address */
222*4882a593Smuzhiyun #define HAL_WBM0_RELEASE_RING_BASE_LSB		0x00000910
223*4882a593Smuzhiyun #define HAL_WBM1_RELEASE_RING_BASE_LSB		0x00000968
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* WBM2SW R2 release address */
226*4882a593Smuzhiyun #define HAL_WBM0_RELEASE_RING_HP		0x000030c0
227*4882a593Smuzhiyun #define HAL_WBM1_RELEASE_RING_HP		0x000030c8
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* TCL ring feild mask and offset */
230*4882a593Smuzhiyun #define HAL_TCL1_RING_BASE_MSB_RING_SIZE		GENMASK(27, 8)
231*4882a593Smuzhiyun #define HAL_TCL1_RING_BASE_MSB_RING_BASE_ADDR_MSB	GENMASK(7, 0)
232*4882a593Smuzhiyun #define HAL_TCL1_RING_ID_ENTRY_SIZE			GENMASK(7, 0)
233*4882a593Smuzhiyun #define HAL_TCL1_RING_MISC_MSI_LOOPCNT_DISABLE		BIT(1)
234*4882a593Smuzhiyun #define HAL_TCL1_RING_MISC_MSI_SWAP			BIT(3)
235*4882a593Smuzhiyun #define HAL_TCL1_RING_MISC_HOST_FW_SWAP			BIT(4)
236*4882a593Smuzhiyun #define HAL_TCL1_RING_MISC_DATA_TLV_SWAP		BIT(5)
237*4882a593Smuzhiyun #define HAL_TCL1_RING_MISC_SRNG_ENABLE			BIT(6)
238*4882a593Smuzhiyun #define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_INTR_TMR_THOLD   GENMASK(31, 16)
239*4882a593Smuzhiyun #define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_BATCH_COUNTER_THOLD GENMASK(14, 0)
240*4882a593Smuzhiyun #define HAL_TCL1_RING_CONSR_INT_SETUP_IX1_LOW_THOLD	GENMASK(15, 0)
241*4882a593Smuzhiyun #define HAL_TCL1_RING_MSI1_BASE_MSB_MSI1_ENABLE		BIT(8)
242*4882a593Smuzhiyun #define HAL_TCL1_RING_MSI1_BASE_MSB_ADDR		GENMASK(7, 0)
243*4882a593Smuzhiyun #define HAL_TCL1_RING_CMN_CTRL_DSCP_TID_MAP_PROG_EN	BIT(17)
244*4882a593Smuzhiyun #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP		GENMASK(31, 0)
245*4882a593Smuzhiyun #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP0		GENMASK(2, 0)
246*4882a593Smuzhiyun #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP1		GENMASK(5, 3)
247*4882a593Smuzhiyun #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP2		GENMASK(8, 6)
248*4882a593Smuzhiyun #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP3		GENMASK(11, 9)
249*4882a593Smuzhiyun #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP4		GENMASK(14, 12)
250*4882a593Smuzhiyun #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP5		GENMASK(17, 15)
251*4882a593Smuzhiyun #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP6		GENMASK(20, 18)
252*4882a593Smuzhiyun #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP7		GENMASK(23, 21)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* REO ring feild mask and offset */
255*4882a593Smuzhiyun #define HAL_REO1_RING_BASE_MSB_RING_SIZE		GENMASK(27, 8)
256*4882a593Smuzhiyun #define HAL_REO1_RING_BASE_MSB_RING_BASE_ADDR_MSB	GENMASK(7, 0)
257*4882a593Smuzhiyun #define HAL_REO1_RING_ID_RING_ID			GENMASK(15, 8)
258*4882a593Smuzhiyun #define HAL_REO1_RING_ID_ENTRY_SIZE			GENMASK(7, 0)
259*4882a593Smuzhiyun #define HAL_REO1_RING_MISC_MSI_SWAP			BIT(3)
260*4882a593Smuzhiyun #define HAL_REO1_RING_MISC_HOST_FW_SWAP			BIT(4)
261*4882a593Smuzhiyun #define HAL_REO1_RING_MISC_DATA_TLV_SWAP		BIT(5)
262*4882a593Smuzhiyun #define HAL_REO1_RING_MISC_SRNG_ENABLE			BIT(6)
263*4882a593Smuzhiyun #define HAL_REO1_RING_PRDR_INT_SETUP_INTR_TMR_THOLD	GENMASK(31, 16)
264*4882a593Smuzhiyun #define HAL_REO1_RING_PRDR_INT_SETUP_BATCH_COUNTER_THOLD GENMASK(14, 0)
265*4882a593Smuzhiyun #define HAL_REO1_RING_MSI1_BASE_MSB_MSI1_ENABLE		BIT(8)
266*4882a593Smuzhiyun #define HAL_REO1_RING_MSI1_BASE_MSB_ADDR		GENMASK(7, 0)
267*4882a593Smuzhiyun #define HAL_REO1_GEN_ENABLE_FRAG_DST_RING		GENMASK(25, 23)
268*4882a593Smuzhiyun #define HAL_REO1_GEN_ENABLE_AGING_LIST_ENABLE		BIT(2)
269*4882a593Smuzhiyun #define HAL_REO1_GEN_ENABLE_AGING_FLUSH_ENABLE		BIT(3)
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* CE ring bit field mask and shift */
272*4882a593Smuzhiyun #define HAL_CE_DST_R0_DEST_CTRL_MAX_LEN			GENMASK(15, 0)
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #define HAL_ADDR_LSB_REG_MASK				0xffffffff
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define HAL_ADDR_MSB_REG_SHIFT				32
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* WBM ring bit field mask and shift */
279*4882a593Smuzhiyun #define HAL_WBM_LINK_DESC_IDLE_LIST_MODE		BIT(1)
280*4882a593Smuzhiyun #define HAL_WBM_SCATTER_BUFFER_SIZE			GENMASK(10, 2)
281*4882a593Smuzhiyun #define HAL_WBM_SCATTER_RING_SIZE_OF_IDLE_LINK_DESC_LIST GENMASK(31, 16)
282*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_39_32	GENMASK(7, 0)
283*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_MATCH_TAG	GENMASK(31, 8)
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_DESC_HEAD_P_OFFSET_IX1	GENMASK(20, 8)
286*4882a593Smuzhiyun #define HAL_WBM_SCATTERED_DESC_TAIL_P_OFFSET_IX1	GENMASK(20, 8)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define BASE_ADDR_MATCH_TAG_VAL 0x5
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define HAL_REO_REO2SW1_RING_BASE_MSB_RING_SIZE		0x000fffff
291*4882a593Smuzhiyun #define HAL_REO_REO2TCL_RING_BASE_MSB_RING_SIZE		0x000fffff
292*4882a593Smuzhiyun #define HAL_REO_SW2REO_RING_BASE_MSB_RING_SIZE		0x0000ffff
293*4882a593Smuzhiyun #define HAL_REO_CMD_RING_BASE_MSB_RING_SIZE		0x0000ffff
294*4882a593Smuzhiyun #define HAL_REO_STATUS_RING_BASE_MSB_RING_SIZE		0x0000ffff
295*4882a593Smuzhiyun #define HAL_SW2TCL1_RING_BASE_MSB_RING_SIZE		0x000fffff
296*4882a593Smuzhiyun #define HAL_SW2TCL1_CMD_RING_BASE_MSB_RING_SIZE		0x000fffff
297*4882a593Smuzhiyun #define HAL_TCL_STATUS_RING_BASE_MSB_RING_SIZE		0x0000ffff
298*4882a593Smuzhiyun #define HAL_CE_SRC_RING_BASE_MSB_RING_SIZE		0x0000ffff
299*4882a593Smuzhiyun #define HAL_CE_DST_RING_BASE_MSB_RING_SIZE		0x0000ffff
300*4882a593Smuzhiyun #define HAL_CE_DST_STATUS_RING_BASE_MSB_RING_SIZE	0x0000ffff
301*4882a593Smuzhiyun #define HAL_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE	0x0000ffff
302*4882a593Smuzhiyun #define HAL_SW2WBM_RELEASE_RING_BASE_MSB_RING_SIZE	0x0000ffff
303*4882a593Smuzhiyun #define HAL_WBM2SW_RELEASE_RING_BASE_MSB_RING_SIZE	0x000fffff
304*4882a593Smuzhiyun #define HAL_RXDMA_RING_MAX_SIZE				0x0000ffff
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define HAL_RX_DESC_SIZE (sizeof(struct hal_rx_desc))
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /* Add any other errors here and return them in
309*4882a593Smuzhiyun  * ath11k_hal_rx_desc_get_err().
310*4882a593Smuzhiyun  */
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun enum hal_srng_ring_id {
313*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_REO2SW1 = 0,
314*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_REO2SW2,
315*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_REO2SW3,
316*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_REO2SW4,
317*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_REO2TCL,
318*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_SW2REO,
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_REO_CMD = 8,
321*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_REO_STATUS,
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_SW2TCL1 = 16,
324*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_SW2TCL2,
325*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_SW2TCL3,
326*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_SW2TCL4,
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_SW2TCL_CMD = 24,
329*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_TCL_STATUS,
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE0_SRC = 32,
332*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE1_SRC,
333*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE2_SRC,
334*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE3_SRC,
335*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE4_SRC,
336*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE5_SRC,
337*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE6_SRC,
338*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE7_SRC,
339*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE8_SRC,
340*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE9_SRC,
341*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE10_SRC,
342*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE11_SRC,
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE0_DST = 56,
345*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE1_DST,
346*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE2_DST,
347*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE3_DST,
348*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE4_DST,
349*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE5_DST,
350*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE6_DST,
351*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE7_DST,
352*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE8_DST,
353*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE9_DST,
354*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE10_DST,
355*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE11_DST,
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE0_DST_STATUS = 80,
358*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE1_DST_STATUS,
359*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE2_DST_STATUS,
360*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE3_DST_STATUS,
361*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE4_DST_STATUS,
362*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE5_DST_STATUS,
363*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE6_DST_STATUS,
364*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE7_DST_STATUS,
365*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE8_DST_STATUS,
366*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE9_DST_STATUS,
367*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE10_DST_STATUS,
368*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_CE11_DST_STATUS,
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WBM_IDLE_LINK = 104,
371*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WBM_SW_RELEASE,
372*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WBM2SW0_RELEASE,
373*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WBM2SW1_RELEASE,
374*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WBM2SW2_RELEASE,
375*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WBM2SW3_RELEASE,
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_UMAC_ID_END = 127,
378*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_LMAC1_ID_START,
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA0_BUF = HAL_SRNG_RING_ID_LMAC1_ID_START,
381*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_BUF,
382*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA2_BUF,
383*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA0_STATBUF,
384*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_STATBUF,
385*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WMAC1_RXDMA2SW0,
386*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WMAC1_RXDMA2SW1,
387*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_DESC,
388*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_RXDMA_DIR_BUF,
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	HAL_SRNG_RING_ID_LMAC1_ID_END = 143
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun /* SRNG registers are split into two groups R0 and R2 */
394*4882a593Smuzhiyun #define HAL_SRNG_REG_GRP_R0	0
395*4882a593Smuzhiyun #define HAL_SRNG_REG_GRP_R2	1
396*4882a593Smuzhiyun #define HAL_SRNG_NUM_REG_GRP    2
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #define HAL_SRNG_NUM_LMACS      3
399*4882a593Smuzhiyun #define HAL_SRNG_REO_EXCEPTION  HAL_SRNG_RING_ID_REO2SW1
400*4882a593Smuzhiyun #define HAL_SRNG_RINGS_PER_LMAC (HAL_SRNG_RING_ID_LMAC1_ID_END - \
401*4882a593Smuzhiyun 				 HAL_SRNG_RING_ID_LMAC1_ID_START)
402*4882a593Smuzhiyun #define HAL_SRNG_NUM_LMAC_RINGS (HAL_SRNG_NUM_LMACS * HAL_SRNG_RINGS_PER_LMAC)
403*4882a593Smuzhiyun #define HAL_SRNG_RING_ID_MAX    (HAL_SRNG_RING_ID_UMAC_ID_END + \
404*4882a593Smuzhiyun 				 HAL_SRNG_NUM_LMAC_RINGS)
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun enum hal_ring_type {
407*4882a593Smuzhiyun 	HAL_REO_DST,
408*4882a593Smuzhiyun 	HAL_REO_EXCEPTION,
409*4882a593Smuzhiyun 	HAL_REO_REINJECT,
410*4882a593Smuzhiyun 	HAL_REO_CMD,
411*4882a593Smuzhiyun 	HAL_REO_STATUS,
412*4882a593Smuzhiyun 	HAL_TCL_DATA,
413*4882a593Smuzhiyun 	HAL_TCL_CMD,
414*4882a593Smuzhiyun 	HAL_TCL_STATUS,
415*4882a593Smuzhiyun 	HAL_CE_SRC,
416*4882a593Smuzhiyun 	HAL_CE_DST,
417*4882a593Smuzhiyun 	HAL_CE_DST_STATUS,
418*4882a593Smuzhiyun 	HAL_WBM_IDLE_LINK,
419*4882a593Smuzhiyun 	HAL_SW2WBM_RELEASE,
420*4882a593Smuzhiyun 	HAL_WBM2SW_RELEASE,
421*4882a593Smuzhiyun 	HAL_RXDMA_BUF,
422*4882a593Smuzhiyun 	HAL_RXDMA_DST,
423*4882a593Smuzhiyun 	HAL_RXDMA_MONITOR_BUF,
424*4882a593Smuzhiyun 	HAL_RXDMA_MONITOR_STATUS,
425*4882a593Smuzhiyun 	HAL_RXDMA_MONITOR_DST,
426*4882a593Smuzhiyun 	HAL_RXDMA_MONITOR_DESC,
427*4882a593Smuzhiyun 	HAL_RXDMA_DIR_BUF,
428*4882a593Smuzhiyun 	HAL_MAX_RING_TYPES,
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun #define HAL_RX_MAX_BA_WINDOW	256
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #define HAL_DEFAULT_REO_TIMEOUT_USEC		(40 * 1000)
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /**
436*4882a593Smuzhiyun  * enum hal_reo_cmd_type: Enum for REO command type
437*4882a593Smuzhiyun  * @CMD_GET_QUEUE_STATS: Get REO queue status/stats
438*4882a593Smuzhiyun  * @CMD_FLUSH_QUEUE: Flush all frames in REO queue
439*4882a593Smuzhiyun  * @CMD_FLUSH_CACHE: Flush descriptor entries in the cache
440*4882a593Smuzhiyun  * @CMD_UNBLOCK_CACHE: Unblock a descriptor's address that was blocked
441*4882a593Smuzhiyun  *      earlier with a 'REO_FLUSH_CACHE' command
442*4882a593Smuzhiyun  * @CMD_FLUSH_TIMEOUT_LIST: Flush buffers/descriptors from timeout list
443*4882a593Smuzhiyun  * @CMD_UPDATE_RX_REO_QUEUE: Update REO queue settings
444*4882a593Smuzhiyun  */
445*4882a593Smuzhiyun enum hal_reo_cmd_type {
446*4882a593Smuzhiyun 	HAL_REO_CMD_GET_QUEUE_STATS     = 0,
447*4882a593Smuzhiyun 	HAL_REO_CMD_FLUSH_QUEUE         = 1,
448*4882a593Smuzhiyun 	HAL_REO_CMD_FLUSH_CACHE         = 2,
449*4882a593Smuzhiyun 	HAL_REO_CMD_UNBLOCK_CACHE       = 3,
450*4882a593Smuzhiyun 	HAL_REO_CMD_FLUSH_TIMEOUT_LIST  = 4,
451*4882a593Smuzhiyun 	HAL_REO_CMD_UPDATE_RX_QUEUE     = 5,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun /**
455*4882a593Smuzhiyun  * enum hal_reo_cmd_status: Enum for execution status of REO command
456*4882a593Smuzhiyun  * @HAL_REO_CMD_SUCCESS: Command has successfully executed
457*4882a593Smuzhiyun  * @HAL_REO_CMD_BLOCKED: Command could not be executed as the queue
458*4882a593Smuzhiyun  *			 or cache was blocked
459*4882a593Smuzhiyun  * @HAL_REO_CMD_FAILED: Command execution failed, could be due to
460*4882a593Smuzhiyun  *			invalid queue desc
461*4882a593Smuzhiyun  * @HAL_REO_CMD_RESOURCE_BLOCKED:
462*4882a593Smuzhiyun  * @HAL_REO_CMD_DRAIN:
463*4882a593Smuzhiyun  */
464*4882a593Smuzhiyun enum hal_reo_cmd_status {
465*4882a593Smuzhiyun 	HAL_REO_CMD_SUCCESS		= 0,
466*4882a593Smuzhiyun 	HAL_REO_CMD_BLOCKED		= 1,
467*4882a593Smuzhiyun 	HAL_REO_CMD_FAILED		= 2,
468*4882a593Smuzhiyun 	HAL_REO_CMD_RESOURCE_BLOCKED	= 3,
469*4882a593Smuzhiyun 	HAL_REO_CMD_DRAIN		= 0xff,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun struct hal_wbm_idle_scatter_list {
473*4882a593Smuzhiyun 	dma_addr_t paddr;
474*4882a593Smuzhiyun 	struct hal_wbm_link_desc *vaddr;
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun struct hal_srng_params {
478*4882a593Smuzhiyun 	dma_addr_t ring_base_paddr;
479*4882a593Smuzhiyun 	u32 *ring_base_vaddr;
480*4882a593Smuzhiyun 	int num_entries;
481*4882a593Smuzhiyun 	u32 intr_batch_cntr_thres_entries;
482*4882a593Smuzhiyun 	u32 intr_timer_thres_us;
483*4882a593Smuzhiyun 	u32 flags;
484*4882a593Smuzhiyun 	u32 max_buffer_len;
485*4882a593Smuzhiyun 	u32 low_threshold;
486*4882a593Smuzhiyun 	dma_addr_t msi_addr;
487*4882a593Smuzhiyun 	u32 msi_data;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* Add more params as needed */
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun enum hal_srng_dir {
493*4882a593Smuzhiyun 	HAL_SRNG_DIR_SRC,
494*4882a593Smuzhiyun 	HAL_SRNG_DIR_DST
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /* srng flags */
498*4882a593Smuzhiyun #define HAL_SRNG_FLAGS_MSI_SWAP			0x00000008
499*4882a593Smuzhiyun #define HAL_SRNG_FLAGS_RING_PTR_SWAP		0x00000010
500*4882a593Smuzhiyun #define HAL_SRNG_FLAGS_DATA_TLV_SWAP		0x00000020
501*4882a593Smuzhiyun #define HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN	0x00010000
502*4882a593Smuzhiyun #define HAL_SRNG_FLAGS_MSI_INTR			0x00020000
503*4882a593Smuzhiyun #define HAL_SRNG_FLAGS_LMAC_RING		0x80000000
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun #define HAL_SRNG_TLV_HDR_TAG		GENMASK(9, 1)
506*4882a593Smuzhiyun #define HAL_SRNG_TLV_HDR_LEN		GENMASK(25, 10)
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /* Common SRNG ring structure for source and destination rings */
509*4882a593Smuzhiyun struct hal_srng {
510*4882a593Smuzhiyun 	/* Unique SRNG ring ID */
511*4882a593Smuzhiyun 	u8 ring_id;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/* Ring initialization done */
514*4882a593Smuzhiyun 	u8 initialized;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	/* Interrupt/MSI value assigned to this ring */
517*4882a593Smuzhiyun 	int irq;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* Physical base address of the ring */
520*4882a593Smuzhiyun 	dma_addr_t ring_base_paddr;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* Virtual base address of the ring */
523*4882a593Smuzhiyun 	u32 *ring_base_vaddr;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	/* Number of entries in ring */
526*4882a593Smuzhiyun 	u32 num_entries;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/* Ring size */
529*4882a593Smuzhiyun 	u32 ring_size;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* Ring size mask */
532*4882a593Smuzhiyun 	u32 ring_size_mask;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* Size of ring entry */
535*4882a593Smuzhiyun 	u32 entry_size;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	/* Interrupt timer threshold - in micro seconds */
538*4882a593Smuzhiyun 	u32 intr_timer_thres_us;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/* Interrupt batch counter threshold - in number of ring entries */
541*4882a593Smuzhiyun 	u32 intr_batch_cntr_thres_entries;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* MSI Address */
544*4882a593Smuzhiyun 	dma_addr_t msi_addr;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* MSI data */
547*4882a593Smuzhiyun 	u32 msi_data;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Misc flags */
550*4882a593Smuzhiyun 	u32 flags;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* Lock for serializing ring index updates */
553*4882a593Smuzhiyun 	spinlock_t lock;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	/* Start offset of SRNG register groups for this ring
556*4882a593Smuzhiyun 	 * TBD: See if this is required - register address can be derived
557*4882a593Smuzhiyun 	 * from ring ID
558*4882a593Smuzhiyun 	 */
559*4882a593Smuzhiyun 	u32 hwreg_base[HAL_SRNG_NUM_REG_GRP];
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	u64 timestamp;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* Source or Destination ring */
564*4882a593Smuzhiyun 	enum hal_srng_dir ring_dir;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	union {
567*4882a593Smuzhiyun 		struct {
568*4882a593Smuzhiyun 			/* SW tail pointer */
569*4882a593Smuzhiyun 			u32 tp;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 			/* Shadow head pointer location to be updated by HW */
572*4882a593Smuzhiyun 			volatile u32 *hp_addr;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 			/* Cached head pointer */
575*4882a593Smuzhiyun 			u32 cached_hp;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 			/* Tail pointer location to be updated by SW - This
578*4882a593Smuzhiyun 			 * will be a register address and need not be
579*4882a593Smuzhiyun 			 * accessed through SW structure
580*4882a593Smuzhiyun 			 */
581*4882a593Smuzhiyun 			u32 *tp_addr;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 			/* Current SW loop cnt */
584*4882a593Smuzhiyun 			u32 loop_cnt;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 			/* max transfer size */
587*4882a593Smuzhiyun 			u16 max_buffer_length;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 			/* head pointer at access end */
590*4882a593Smuzhiyun 			u32 last_hp;
591*4882a593Smuzhiyun 		} dst_ring;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		struct {
594*4882a593Smuzhiyun 			/* SW head pointer */
595*4882a593Smuzhiyun 			u32 hp;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 			/* SW reap head pointer */
598*4882a593Smuzhiyun 			u32 reap_hp;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 			/* Shadow tail pointer location to be updated by HW */
601*4882a593Smuzhiyun 			u32 *tp_addr;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 			/* Cached tail pointer */
604*4882a593Smuzhiyun 			u32 cached_tp;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 			/* Head pointer location to be updated by SW - This
607*4882a593Smuzhiyun 			 * will be a register address and need not be accessed
608*4882a593Smuzhiyun 			 * through SW structure
609*4882a593Smuzhiyun 			 */
610*4882a593Smuzhiyun 			u32 *hp_addr;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 			/* Low threshold - in number of ring entries */
613*4882a593Smuzhiyun 			u32 low_threshold;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 			/* tail pointer at access end */
616*4882a593Smuzhiyun 			u32 last_tp;
617*4882a593Smuzhiyun 		} src_ring;
618*4882a593Smuzhiyun 	} u;
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /* Interrupt mitigation - Batch threshold in terms of numer of frames */
622*4882a593Smuzhiyun #define HAL_SRNG_INT_BATCH_THRESHOLD_TX 256
623*4882a593Smuzhiyun #define HAL_SRNG_INT_BATCH_THRESHOLD_RX 128
624*4882a593Smuzhiyun #define HAL_SRNG_INT_BATCH_THRESHOLD_OTHER 1
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun /* Interrupt mitigation - timer threshold in us */
627*4882a593Smuzhiyun #define HAL_SRNG_INT_TIMER_THRESHOLD_TX 1000
628*4882a593Smuzhiyun #define HAL_SRNG_INT_TIMER_THRESHOLD_RX 500
629*4882a593Smuzhiyun #define HAL_SRNG_INT_TIMER_THRESHOLD_OTHER 256
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun /* HW SRNG configuration table */
632*4882a593Smuzhiyun struct hal_srng_config {
633*4882a593Smuzhiyun 	int start_ring_id;
634*4882a593Smuzhiyun 	u16 max_rings;
635*4882a593Smuzhiyun 	u16 entry_size;
636*4882a593Smuzhiyun 	u32 reg_start[HAL_SRNG_NUM_REG_GRP];
637*4882a593Smuzhiyun 	u16 reg_size[HAL_SRNG_NUM_REG_GRP];
638*4882a593Smuzhiyun 	u8 lmac_ring;
639*4882a593Smuzhiyun 	enum hal_srng_dir ring_dir;
640*4882a593Smuzhiyun 	u32 max_size;
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun /**
644*4882a593Smuzhiyun  * enum hal_rx_buf_return_buf_manager
645*4882a593Smuzhiyun  *
646*4882a593Smuzhiyun  * @HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
647*4882a593Smuzhiyun  * @HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
648*4882a593Smuzhiyun  *	descriptor list.
649*4882a593Smuzhiyun  * @HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
650*4882a593Smuzhiyun  * @HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
651*4882a593Smuzhiyun  * @HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
652*4882a593Smuzhiyun  * @HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
653*4882a593Smuzhiyun  * @HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
654*4882a593Smuzhiyun  */
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun enum hal_rx_buf_return_buf_manager {
657*4882a593Smuzhiyun 	HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST,
658*4882a593Smuzhiyun 	HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST,
659*4882a593Smuzhiyun 	HAL_RX_BUF_RBM_FW_BM,
660*4882a593Smuzhiyun 	HAL_RX_BUF_RBM_SW0_BM,
661*4882a593Smuzhiyun 	HAL_RX_BUF_RBM_SW1_BM,
662*4882a593Smuzhiyun 	HAL_RX_BUF_RBM_SW2_BM,
663*4882a593Smuzhiyun 	HAL_RX_BUF_RBM_SW3_BM,
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun #define HAL_SRNG_DESC_LOOP_CNT		0xf0000000
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun #define HAL_REO_CMD_FLG_NEED_STATUS		BIT(0)
669*4882a593Smuzhiyun #define HAL_REO_CMD_FLG_STATS_CLEAR		BIT(1)
670*4882a593Smuzhiyun #define HAL_REO_CMD_FLG_FLUSH_BLOCK_LATER	BIT(2)
671*4882a593Smuzhiyun #define HAL_REO_CMD_FLG_FLUSH_RELEASE_BLOCKING	BIT(3)
672*4882a593Smuzhiyun #define HAL_REO_CMD_FLG_FLUSH_NO_INVAL		BIT(4)
673*4882a593Smuzhiyun #define HAL_REO_CMD_FLG_FLUSH_FWD_ALL_MPDUS	BIT(5)
674*4882a593Smuzhiyun #define HAL_REO_CMD_FLG_FLUSH_ALL		BIT(6)
675*4882a593Smuzhiyun #define HAL_REO_CMD_FLG_UNBLK_RESOURCE		BIT(7)
676*4882a593Smuzhiyun #define HAL_REO_CMD_FLG_UNBLK_CACHE		BIT(8)
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO0_UPD_* feilds */
679*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_RX_QUEUE_NUM		BIT(8)
680*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_VLD			BIT(9)
681*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_ALDC			BIT(10)
682*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_DIS_DUP_DETECTION	BIT(11)
683*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_SOFT_REORDER_EN	BIT(12)
684*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_AC			BIT(13)
685*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_BAR			BIT(14)
686*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_RETRY			BIT(15)
687*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_CHECK_2K_MODE		BIT(16)
688*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_OOR_MODE		BIT(17)
689*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_BA_WINDOW_SIZE		BIT(18)
690*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_PN_CHECK		BIT(19)
691*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_EVEN_PN		BIT(20)
692*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_UNEVEN_PN		BIT(21)
693*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_PN_HANDLE_ENABLE	BIT(22)
694*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_PN_SIZE		BIT(23)
695*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_IGNORE_AMPDU_FLG	BIT(24)
696*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_SVLD			BIT(25)
697*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_SSN			BIT(26)
698*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_SEQ_2K_ERR		BIT(27)
699*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_PN_ERR			BIT(28)
700*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_PN_VALID		BIT(29)
701*4882a593Smuzhiyun #define HAL_REO_CMD_UPD0_PN			BIT(30)
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun /* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO1_* feilds */
704*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_VLD			BIT(16)
705*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_ALDC			GENMASK(18, 17)
706*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_DIS_DUP_DETECTION	BIT(19)
707*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_SOFT_REORDER_EN	BIT(20)
708*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_AC			GENMASK(22, 21)
709*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_BAR			BIT(23)
710*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_RETRY			BIT(24)
711*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_CHECK_2K_MODE		BIT(25)
712*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_OOR_MODE		BIT(26)
713*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_PN_CHECK		BIT(27)
714*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_EVEN_PN		BIT(28)
715*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_UNEVEN_PN		BIT(29)
716*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_PN_HANDLE_ENABLE	BIT(30)
717*4882a593Smuzhiyun #define HAL_REO_CMD_UPD1_IGNORE_AMPDU_FLG	BIT(31)
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun /* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO2_* feilds */
720*4882a593Smuzhiyun #define HAL_REO_CMD_UPD2_SVLD			BIT(10)
721*4882a593Smuzhiyun #define HAL_REO_CMD_UPD2_SSN			GENMASK(22, 11)
722*4882a593Smuzhiyun #define HAL_REO_CMD_UPD2_SEQ_2K_ERR		BIT(23)
723*4882a593Smuzhiyun #define HAL_REO_CMD_UPD2_PN_ERR			BIT(24)
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun #define HAL_REO_DEST_RING_CTRL_HASH_RING_MAP	GENMASK(31, 8)
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun struct ath11k_hal_reo_cmd {
728*4882a593Smuzhiyun 	u32 addr_lo;
729*4882a593Smuzhiyun 	u32 flag;
730*4882a593Smuzhiyun 	u32 upd0;
731*4882a593Smuzhiyun 	u32 upd1;
732*4882a593Smuzhiyun 	u32 upd2;
733*4882a593Smuzhiyun 	u32 pn[4];
734*4882a593Smuzhiyun 	u16 rx_queue_num;
735*4882a593Smuzhiyun 	u16 min_rel;
736*4882a593Smuzhiyun 	u16 min_fwd;
737*4882a593Smuzhiyun 	u8 addr_hi;
738*4882a593Smuzhiyun 	u8 ac_list;
739*4882a593Smuzhiyun 	u8 blocking_idx;
740*4882a593Smuzhiyun 	u16 ba_window_size;
741*4882a593Smuzhiyun 	u8 pn_size;
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun enum hal_pn_type {
745*4882a593Smuzhiyun 	HAL_PN_TYPE_NONE,
746*4882a593Smuzhiyun 	HAL_PN_TYPE_WPA,
747*4882a593Smuzhiyun 	HAL_PN_TYPE_WAPI_EVEN,
748*4882a593Smuzhiyun 	HAL_PN_TYPE_WAPI_UNEVEN,
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun enum hal_ce_desc {
752*4882a593Smuzhiyun 	HAL_CE_DESC_SRC,
753*4882a593Smuzhiyun 	HAL_CE_DESC_DST,
754*4882a593Smuzhiyun 	HAL_CE_DESC_DST_STATUS,
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun #define HAL_HASH_ROUTING_RING_TCL 0
758*4882a593Smuzhiyun #define HAL_HASH_ROUTING_RING_SW1 1
759*4882a593Smuzhiyun #define HAL_HASH_ROUTING_RING_SW2 2
760*4882a593Smuzhiyun #define HAL_HASH_ROUTING_RING_SW3 3
761*4882a593Smuzhiyun #define HAL_HASH_ROUTING_RING_SW4 4
762*4882a593Smuzhiyun #define HAL_HASH_ROUTING_RING_REL 5
763*4882a593Smuzhiyun #define HAL_HASH_ROUTING_RING_FW  6
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun struct hal_reo_status_header {
766*4882a593Smuzhiyun 	u16 cmd_num;
767*4882a593Smuzhiyun 	enum hal_reo_cmd_status cmd_status;
768*4882a593Smuzhiyun 	u16 cmd_exe_time;
769*4882a593Smuzhiyun 	u32 timestamp;
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun struct hal_reo_status_queue_stats {
773*4882a593Smuzhiyun 	u16 ssn;
774*4882a593Smuzhiyun 	u16 curr_idx;
775*4882a593Smuzhiyun 	u32 pn[4];
776*4882a593Smuzhiyun 	u32 last_rx_queue_ts;
777*4882a593Smuzhiyun 	u32 last_rx_dequeue_ts;
778*4882a593Smuzhiyun 	u32 rx_bitmap[8]; /* Bitmap from 0-255 */
779*4882a593Smuzhiyun 	u32 curr_mpdu_cnt;
780*4882a593Smuzhiyun 	u32 curr_msdu_cnt;
781*4882a593Smuzhiyun 	u16 fwd_due_to_bar_cnt;
782*4882a593Smuzhiyun 	u16 dup_cnt;
783*4882a593Smuzhiyun 	u32 frames_in_order_cnt;
784*4882a593Smuzhiyun 	u32 num_mpdu_processed_cnt;
785*4882a593Smuzhiyun 	u32 num_msdu_processed_cnt;
786*4882a593Smuzhiyun 	u32 total_num_processed_byte_cnt;
787*4882a593Smuzhiyun 	u32 late_rx_mpdu_cnt;
788*4882a593Smuzhiyun 	u32 reorder_hole_cnt;
789*4882a593Smuzhiyun 	u8 timeout_cnt;
790*4882a593Smuzhiyun 	u8 bar_rx_cnt;
791*4882a593Smuzhiyun 	u8 num_window_2k_jump_cnt;
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun struct hal_reo_status_flush_queue {
795*4882a593Smuzhiyun 	bool err_detected;
796*4882a593Smuzhiyun };
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun enum hal_reo_status_flush_cache_err_code {
799*4882a593Smuzhiyun 	HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_SUCCESS,
800*4882a593Smuzhiyun 	HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_IN_USE,
801*4882a593Smuzhiyun 	HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_NOT_FOUND,
802*4882a593Smuzhiyun };
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun struct hal_reo_status_flush_cache {
805*4882a593Smuzhiyun 	bool err_detected;
806*4882a593Smuzhiyun 	enum hal_reo_status_flush_cache_err_code err_code;
807*4882a593Smuzhiyun 	bool cache_controller_flush_status_hit;
808*4882a593Smuzhiyun 	u8 cache_controller_flush_status_desc_type;
809*4882a593Smuzhiyun 	u8 cache_controller_flush_status_client_id;
810*4882a593Smuzhiyun 	u8 cache_controller_flush_status_err;
811*4882a593Smuzhiyun 	u8 cache_controller_flush_status_cnt;
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun enum hal_reo_status_unblock_cache_type {
815*4882a593Smuzhiyun 	HAL_REO_STATUS_UNBLOCK_BLOCKING_RESOURCE,
816*4882a593Smuzhiyun 	HAL_REO_STATUS_UNBLOCK_ENTIRE_CACHE_USAGE,
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun struct hal_reo_status_unblock_cache {
820*4882a593Smuzhiyun 	bool err_detected;
821*4882a593Smuzhiyun 	enum hal_reo_status_unblock_cache_type unblock_type;
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun struct hal_reo_status_flush_timeout_list {
825*4882a593Smuzhiyun 	bool err_detected;
826*4882a593Smuzhiyun 	bool list_empty;
827*4882a593Smuzhiyun 	u16 release_desc_cnt;
828*4882a593Smuzhiyun 	u16 fwd_buf_cnt;
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun enum hal_reo_threshold_idx {
832*4882a593Smuzhiyun 	HAL_REO_THRESHOLD_IDX_DESC_COUNTER0,
833*4882a593Smuzhiyun 	HAL_REO_THRESHOLD_IDX_DESC_COUNTER1,
834*4882a593Smuzhiyun 	HAL_REO_THRESHOLD_IDX_DESC_COUNTER2,
835*4882a593Smuzhiyun 	HAL_REO_THRESHOLD_IDX_DESC_COUNTER_SUM,
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun struct hal_reo_status_desc_thresh_reached {
839*4882a593Smuzhiyun 	enum hal_reo_threshold_idx threshold_idx;
840*4882a593Smuzhiyun 	u32 link_desc_counter0;
841*4882a593Smuzhiyun 	u32 link_desc_counter1;
842*4882a593Smuzhiyun 	u32 link_desc_counter2;
843*4882a593Smuzhiyun 	u32 link_desc_counter_sum;
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun struct hal_reo_status {
847*4882a593Smuzhiyun 	struct hal_reo_status_header uniform_hdr;
848*4882a593Smuzhiyun 	u8 loop_cnt;
849*4882a593Smuzhiyun 	union {
850*4882a593Smuzhiyun 		struct hal_reo_status_queue_stats queue_stats;
851*4882a593Smuzhiyun 		struct hal_reo_status_flush_queue flush_queue;
852*4882a593Smuzhiyun 		struct hal_reo_status_flush_cache flush_cache;
853*4882a593Smuzhiyun 		struct hal_reo_status_unblock_cache unblock_cache;
854*4882a593Smuzhiyun 		struct hal_reo_status_flush_timeout_list timeout_list;
855*4882a593Smuzhiyun 		struct hal_reo_status_desc_thresh_reached desc_thresh_reached;
856*4882a593Smuzhiyun 	} u;
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun /**
860*4882a593Smuzhiyun  * HAL context to be used to access SRNG APIs (currently used by data path
861*4882a593Smuzhiyun  * and transport (CE) modules)
862*4882a593Smuzhiyun  */
863*4882a593Smuzhiyun struct ath11k_hal {
864*4882a593Smuzhiyun 	/* HAL internal state for all SRNG rings.
865*4882a593Smuzhiyun 	 */
866*4882a593Smuzhiyun 	struct hal_srng srng_list[HAL_SRNG_RING_ID_MAX];
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	/* SRNG configuration table */
869*4882a593Smuzhiyun 	struct hal_srng_config *srng_config;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/* Remote pointer memory for HW/FW updates */
872*4882a593Smuzhiyun 	struct {
873*4882a593Smuzhiyun 		u32 *vaddr;
874*4882a593Smuzhiyun 		dma_addr_t paddr;
875*4882a593Smuzhiyun 	} rdp;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	/* Shared memory for ring pointer updates from host to FW */
878*4882a593Smuzhiyun 	struct {
879*4882a593Smuzhiyun 		u32 *vaddr;
880*4882a593Smuzhiyun 		dma_addr_t paddr;
881*4882a593Smuzhiyun 	} wrp;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/* Available REO blocking resources bitmap */
884*4882a593Smuzhiyun 	u8 avail_blk_resource;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	u8 current_blk_index;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	/* shadow register configuration */
889*4882a593Smuzhiyun 	u32 shadow_reg_addr[HAL_SHADOW_NUM_REGS];
890*4882a593Smuzhiyun 	int num_shadow_reg_configured;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	struct lock_class_key srng_key[HAL_SRNG_RING_ID_MAX];
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun u32 ath11k_hal_reo_qdesc_size(u32 ba_window_size, u8 tid);
896*4882a593Smuzhiyun void ath11k_hal_reo_qdesc_setup(void *vaddr, int tid, u32 ba_window_size,
897*4882a593Smuzhiyun 				u32 start_seq, enum hal_pn_type type);
898*4882a593Smuzhiyun void ath11k_hal_reo_init_cmd_ring(struct ath11k_base *ab,
899*4882a593Smuzhiyun 				  struct hal_srng *srng);
900*4882a593Smuzhiyun void ath11k_hal_reo_hw_setup(struct ath11k_base *ab, u32 ring_hash_map);
901*4882a593Smuzhiyun void ath11k_hal_setup_link_idle_list(struct ath11k_base *ab,
902*4882a593Smuzhiyun 				     struct hal_wbm_idle_scatter_list *sbuf,
903*4882a593Smuzhiyun 				     u32 nsbufs, u32 tot_link_desc,
904*4882a593Smuzhiyun 				     u32 end_offset);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun dma_addr_t ath11k_hal_srng_get_tp_addr(struct ath11k_base *ab,
907*4882a593Smuzhiyun 				       struct hal_srng *srng);
908*4882a593Smuzhiyun dma_addr_t ath11k_hal_srng_get_hp_addr(struct ath11k_base *ab,
909*4882a593Smuzhiyun 				       struct hal_srng *srng);
910*4882a593Smuzhiyun void ath11k_hal_set_link_desc_addr(struct hal_wbm_link_desc *desc, u32 cookie,
911*4882a593Smuzhiyun 				   dma_addr_t paddr);
912*4882a593Smuzhiyun u32 ath11k_hal_ce_get_desc_size(enum hal_ce_desc type);
913*4882a593Smuzhiyun void ath11k_hal_ce_src_set_desc(void *buf, dma_addr_t paddr, u32 len, u32 id,
914*4882a593Smuzhiyun 				u8 byte_swap_data);
915*4882a593Smuzhiyun void ath11k_hal_ce_dst_set_desc(void *buf, dma_addr_t paddr);
916*4882a593Smuzhiyun u32 ath11k_hal_ce_dst_status_get_length(void *buf);
917*4882a593Smuzhiyun int ath11k_hal_srng_get_entrysize(struct ath11k_base *ab, u32 ring_type);
918*4882a593Smuzhiyun int ath11k_hal_srng_get_max_entries(struct ath11k_base *ab, u32 ring_type);
919*4882a593Smuzhiyun void ath11k_hal_srng_get_params(struct ath11k_base *ab, struct hal_srng *srng,
920*4882a593Smuzhiyun 				struct hal_srng_params *params);
921*4882a593Smuzhiyun u32 *ath11k_hal_srng_dst_get_next_entry(struct ath11k_base *ab,
922*4882a593Smuzhiyun 					struct hal_srng *srng);
923*4882a593Smuzhiyun u32 *ath11k_hal_srng_dst_peek(struct ath11k_base *ab, struct hal_srng *srng);
924*4882a593Smuzhiyun int ath11k_hal_srng_dst_num_free(struct ath11k_base *ab, struct hal_srng *srng,
925*4882a593Smuzhiyun 				 bool sync_hw_ptr);
926*4882a593Smuzhiyun u32 *ath11k_hal_srng_src_peek(struct ath11k_base *ab, struct hal_srng *srng);
927*4882a593Smuzhiyun u32 *ath11k_hal_srng_src_get_next_reaped(struct ath11k_base *ab,
928*4882a593Smuzhiyun 					 struct hal_srng *srng);
929*4882a593Smuzhiyun u32 *ath11k_hal_srng_src_reap_next(struct ath11k_base *ab,
930*4882a593Smuzhiyun 				   struct hal_srng *srng);
931*4882a593Smuzhiyun u32 *ath11k_hal_srng_src_get_next_entry(struct ath11k_base *ab,
932*4882a593Smuzhiyun 					struct hal_srng *srng);
933*4882a593Smuzhiyun int ath11k_hal_srng_src_num_free(struct ath11k_base *ab, struct hal_srng *srng,
934*4882a593Smuzhiyun 				 bool sync_hw_ptr);
935*4882a593Smuzhiyun void ath11k_hal_srng_access_begin(struct ath11k_base *ab,
936*4882a593Smuzhiyun 				  struct hal_srng *srng);
937*4882a593Smuzhiyun void ath11k_hal_srng_access_end(struct ath11k_base *ab, struct hal_srng *srng);
938*4882a593Smuzhiyun int ath11k_hal_srng_setup(struct ath11k_base *ab, enum hal_ring_type type,
939*4882a593Smuzhiyun 			  int ring_num, int mac_id,
940*4882a593Smuzhiyun 			  struct hal_srng_params *params);
941*4882a593Smuzhiyun int ath11k_hal_srng_init(struct ath11k_base *ath11k);
942*4882a593Smuzhiyun void ath11k_hal_srng_deinit(struct ath11k_base *ath11k);
943*4882a593Smuzhiyun void ath11k_hal_dump_srng_stats(struct ath11k_base *ab);
944*4882a593Smuzhiyun void ath11k_hal_srng_get_shadow_config(struct ath11k_base *ab,
945*4882a593Smuzhiyun 				       u32 **cfg, u32 *len);
946*4882a593Smuzhiyun int ath11k_hal_srng_update_shadow_config(struct ath11k_base *ab,
947*4882a593Smuzhiyun 					 enum hal_ring_type ring_type,
948*4882a593Smuzhiyun 					int ring_num);
949*4882a593Smuzhiyun void ath11k_hal_srng_shadow_config(struct ath11k_base *ab);
950*4882a593Smuzhiyun void ath11k_hal_srng_shadow_update_hp_tp(struct ath11k_base *ab,
951*4882a593Smuzhiyun 					 struct hal_srng *srng);
952*4882a593Smuzhiyun #endif
953