1*4882a593Smuzhiyun /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #ifndef ATH11K_DP_H
7*4882a593Smuzhiyun #define ATH11K_DP_H
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "hal_rx.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define MAX_RXDMA_PER_PDEV 2
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun struct ath11k_base;
14*4882a593Smuzhiyun struct ath11k_peer;
15*4882a593Smuzhiyun struct ath11k_dp;
16*4882a593Smuzhiyun struct ath11k_vif;
17*4882a593Smuzhiyun struct hal_tcl_status_ring;
18*4882a593Smuzhiyun struct ath11k_ext_irq_grp;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct dp_rx_tid {
21*4882a593Smuzhiyun u8 tid;
22*4882a593Smuzhiyun u32 *vaddr;
23*4882a593Smuzhiyun dma_addr_t paddr;
24*4882a593Smuzhiyun u32 size;
25*4882a593Smuzhiyun u32 ba_win_sz;
26*4882a593Smuzhiyun bool active;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Info related to rx fragments */
29*4882a593Smuzhiyun u32 cur_sn;
30*4882a593Smuzhiyun u16 last_frag_no;
31*4882a593Smuzhiyun u16 rx_frag_bitmap;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct sk_buff_head rx_frags;
34*4882a593Smuzhiyun struct hal_reo_dest_ring *dst_ring_desc;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Timer info related to fragments */
37*4882a593Smuzhiyun struct timer_list frag_timer;
38*4882a593Smuzhiyun struct ath11k_base *ab;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define DP_REO_DESC_FREE_THRESHOLD 64
42*4882a593Smuzhiyun #define DP_REO_DESC_FREE_TIMEOUT_MS 1000
43*4882a593Smuzhiyun #define DP_MON_SERVICE_BUDGET 128
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct dp_reo_cache_flush_elem {
46*4882a593Smuzhiyun struct list_head list;
47*4882a593Smuzhiyun struct dp_rx_tid data;
48*4882a593Smuzhiyun unsigned long ts;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct dp_reo_cmd {
52*4882a593Smuzhiyun struct list_head list;
53*4882a593Smuzhiyun struct dp_rx_tid data;
54*4882a593Smuzhiyun int cmd_num;
55*4882a593Smuzhiyun void (*handler)(struct ath11k_dp *, void *,
56*4882a593Smuzhiyun enum hal_reo_cmd_status status);
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun struct dp_srng {
60*4882a593Smuzhiyun u32 *vaddr_unaligned;
61*4882a593Smuzhiyun u32 *vaddr;
62*4882a593Smuzhiyun dma_addr_t paddr_unaligned;
63*4882a593Smuzhiyun dma_addr_t paddr;
64*4882a593Smuzhiyun int size;
65*4882a593Smuzhiyun u32 ring_id;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct dp_rxdma_ring {
69*4882a593Smuzhiyun struct dp_srng refill_buf_ring;
70*4882a593Smuzhiyun struct idr bufs_idr;
71*4882a593Smuzhiyun /* Protects bufs_idr */
72*4882a593Smuzhiyun spinlock_t idr_lock;
73*4882a593Smuzhiyun int bufs_max;
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define ATH11K_TX_COMPL_NEXT(x) (((x) + 1) % DP_TX_COMP_RING_SIZE)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct dp_tx_ring {
79*4882a593Smuzhiyun u8 tcl_data_ring_id;
80*4882a593Smuzhiyun struct dp_srng tcl_data_ring;
81*4882a593Smuzhiyun struct dp_srng tcl_comp_ring;
82*4882a593Smuzhiyun struct idr txbuf_idr;
83*4882a593Smuzhiyun /* Protects txbuf_idr and num_pending */
84*4882a593Smuzhiyun spinlock_t tx_idr_lock;
85*4882a593Smuzhiyun struct hal_wbm_release_ring *tx_status;
86*4882a593Smuzhiyun int tx_status_head;
87*4882a593Smuzhiyun int tx_status_tail;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct ath11k_pdev_mon_stats {
91*4882a593Smuzhiyun u32 status_ppdu_state;
92*4882a593Smuzhiyun u32 status_ppdu_start;
93*4882a593Smuzhiyun u32 status_ppdu_end;
94*4882a593Smuzhiyun u32 status_ppdu_compl;
95*4882a593Smuzhiyun u32 status_ppdu_start_mis;
96*4882a593Smuzhiyun u32 status_ppdu_end_mis;
97*4882a593Smuzhiyun u32 status_ppdu_done;
98*4882a593Smuzhiyun u32 dest_ppdu_done;
99*4882a593Smuzhiyun u32 dest_mpdu_done;
100*4882a593Smuzhiyun u32 dest_mpdu_drop;
101*4882a593Smuzhiyun u32 dup_mon_linkdesc_cnt;
102*4882a593Smuzhiyun u32 dup_mon_buf_cnt;
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct dp_link_desc_bank {
106*4882a593Smuzhiyun void *vaddr_unaligned;
107*4882a593Smuzhiyun void *vaddr;
108*4882a593Smuzhiyun dma_addr_t paddr_unaligned;
109*4882a593Smuzhiyun dma_addr_t paddr;
110*4882a593Smuzhiyun u32 size;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Size to enforce scatter idle list mode */
114*4882a593Smuzhiyun #define DP_LINK_DESC_ALLOC_SIZE_THRESH 0x200000
115*4882a593Smuzhiyun #define DP_LINK_DESC_BANKS_MAX 8
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define DP_RX_DESC_COOKIE_INDEX_MAX 0x3ffff
118*4882a593Smuzhiyun #define DP_RX_DESC_COOKIE_POOL_ID_MAX 0x1c0000
119*4882a593Smuzhiyun #define DP_RX_DESC_COOKIE_MAX \
120*4882a593Smuzhiyun (DP_RX_DESC_COOKIE_INDEX_MAX | DP_RX_DESC_COOKIE_POOL_ID_MAX)
121*4882a593Smuzhiyun #define DP_NOT_PPDU_ID_WRAP_AROUND 20000
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun enum ath11k_dp_ppdu_state {
124*4882a593Smuzhiyun DP_PPDU_STATUS_START,
125*4882a593Smuzhiyun DP_PPDU_STATUS_DONE,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun struct ath11k_mon_data {
129*4882a593Smuzhiyun struct dp_link_desc_bank link_desc_banks[DP_LINK_DESC_BANKS_MAX];
130*4882a593Smuzhiyun struct hal_rx_mon_ppdu_info mon_ppdu_info;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun u32 mon_ppdu_status;
133*4882a593Smuzhiyun u32 mon_last_buf_cookie;
134*4882a593Smuzhiyun u64 mon_last_linkdesc_paddr;
135*4882a593Smuzhiyun u16 chan_noise_floor;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct ath11k_pdev_mon_stats rx_mon_stats;
138*4882a593Smuzhiyun /* lock for monitor data */
139*4882a593Smuzhiyun spinlock_t mon_lock;
140*4882a593Smuzhiyun struct sk_buff_head rx_status_q;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct ath11k_pdev_dp {
144*4882a593Smuzhiyun u32 mac_id;
145*4882a593Smuzhiyun atomic_t num_tx_pending;
146*4882a593Smuzhiyun wait_queue_head_t tx_empty_waitq;
147*4882a593Smuzhiyun struct dp_rxdma_ring rx_refill_buf_ring;
148*4882a593Smuzhiyun struct dp_srng rx_mac_buf_ring[MAX_RXDMA_PER_PDEV];
149*4882a593Smuzhiyun struct dp_srng rxdma_err_dst_ring[MAX_RXDMA_PER_PDEV];
150*4882a593Smuzhiyun struct dp_srng rxdma_mon_dst_ring;
151*4882a593Smuzhiyun struct dp_srng rxdma_mon_desc_ring;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun struct dp_rxdma_ring rxdma_mon_buf_ring;
154*4882a593Smuzhiyun struct dp_rxdma_ring rx_mon_status_refill_ring[MAX_RXDMA_PER_PDEV];
155*4882a593Smuzhiyun struct ieee80211_rx_status rx_status;
156*4882a593Smuzhiyun struct ath11k_mon_data mon_data;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define DP_NUM_CLIENTS_MAX 64
160*4882a593Smuzhiyun #define DP_AVG_TIDS_PER_CLIENT 2
161*4882a593Smuzhiyun #define DP_NUM_TIDS_MAX (DP_NUM_CLIENTS_MAX * DP_AVG_TIDS_PER_CLIENT)
162*4882a593Smuzhiyun #define DP_AVG_MSDUS_PER_FLOW 128
163*4882a593Smuzhiyun #define DP_AVG_FLOWS_PER_TID 2
164*4882a593Smuzhiyun #define DP_AVG_MPDUS_PER_TID_MAX 128
165*4882a593Smuzhiyun #define DP_AVG_MSDUS_PER_MPDU 4
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define DP_RX_HASH_ENABLE 1 /* Enable hash based Rx steering */
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define DP_BA_WIN_SZ_MAX 256
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define DP_TCL_NUM_RING_MAX 3
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define DP_IDLE_SCATTER_BUFS_MAX 16
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define DP_WBM_RELEASE_RING_SIZE 64
176*4882a593Smuzhiyun #define DP_TCL_DATA_RING_SIZE 512
177*4882a593Smuzhiyun #define DP_TX_COMP_RING_SIZE 32768
178*4882a593Smuzhiyun #define DP_TX_IDR_SIZE DP_TX_COMP_RING_SIZE
179*4882a593Smuzhiyun #define DP_TCL_CMD_RING_SIZE 32
180*4882a593Smuzhiyun #define DP_TCL_STATUS_RING_SIZE 32
181*4882a593Smuzhiyun #define DP_REO_DST_RING_MAX 4
182*4882a593Smuzhiyun #define DP_REO_DST_RING_SIZE 2048
183*4882a593Smuzhiyun #define DP_REO_REINJECT_RING_SIZE 32
184*4882a593Smuzhiyun #define DP_RX_RELEASE_RING_SIZE 1024
185*4882a593Smuzhiyun #define DP_REO_EXCEPTION_RING_SIZE 128
186*4882a593Smuzhiyun #define DP_REO_CMD_RING_SIZE 128
187*4882a593Smuzhiyun #define DP_REO_STATUS_RING_SIZE 2048
188*4882a593Smuzhiyun #define DP_RXDMA_BUF_RING_SIZE 4096
189*4882a593Smuzhiyun #define DP_RXDMA_REFILL_RING_SIZE 2048
190*4882a593Smuzhiyun #define DP_RXDMA_ERR_DST_RING_SIZE 1024
191*4882a593Smuzhiyun #define DP_RXDMA_MON_STATUS_RING_SIZE 1024
192*4882a593Smuzhiyun #define DP_RXDMA_MONITOR_BUF_RING_SIZE 4096
193*4882a593Smuzhiyun #define DP_RXDMA_MONITOR_DST_RING_SIZE 2048
194*4882a593Smuzhiyun #define DP_RXDMA_MONITOR_DESC_RING_SIZE 4096
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define DP_RX_BUFFER_SIZE 2048
197*4882a593Smuzhiyun #define DP_RX_BUFFER_ALIGN_SIZE 128
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #define DP_RXDMA_BUF_COOKIE_BUF_ID GENMASK(17, 0)
200*4882a593Smuzhiyun #define DP_RXDMA_BUF_COOKIE_PDEV_ID GENMASK(20, 18)
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun #define DP_HW2SW_MACID(mac_id) ((mac_id) ? ((mac_id) - 1) : 0)
203*4882a593Smuzhiyun #define DP_SW2HW_MACID(mac_id) ((mac_id) + 1)
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define DP_TX_DESC_ID_MAC_ID GENMASK(1, 0)
206*4882a593Smuzhiyun #define DP_TX_DESC_ID_MSDU_ID GENMASK(18, 2)
207*4882a593Smuzhiyun #define DP_TX_DESC_ID_POOL_ID GENMASK(20, 19)
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define ATH11K_SHADOW_DP_TIMER_INTERVAL 20
210*4882a593Smuzhiyun #define ATH11K_SHADOW_CTRL_TIMER_INTERVAL 10
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun struct ath11k_hp_update_timer {
213*4882a593Smuzhiyun struct timer_list timer;
214*4882a593Smuzhiyun bool started;
215*4882a593Smuzhiyun bool init;
216*4882a593Smuzhiyun u32 tx_num;
217*4882a593Smuzhiyun u32 timer_tx_num;
218*4882a593Smuzhiyun u32 ring_id;
219*4882a593Smuzhiyun u32 interval;
220*4882a593Smuzhiyun struct ath11k_base *ab;
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun struct ath11k_dp {
224*4882a593Smuzhiyun struct ath11k_base *ab;
225*4882a593Smuzhiyun enum ath11k_htc_ep_id eid;
226*4882a593Smuzhiyun struct completion htt_tgt_version_received;
227*4882a593Smuzhiyun u8 htt_tgt_ver_major;
228*4882a593Smuzhiyun u8 htt_tgt_ver_minor;
229*4882a593Smuzhiyun struct dp_link_desc_bank link_desc_banks[DP_LINK_DESC_BANKS_MAX];
230*4882a593Smuzhiyun struct dp_srng wbm_idle_ring;
231*4882a593Smuzhiyun struct dp_srng wbm_desc_rel_ring;
232*4882a593Smuzhiyun struct dp_srng tcl_cmd_ring;
233*4882a593Smuzhiyun struct dp_srng tcl_status_ring;
234*4882a593Smuzhiyun struct dp_srng reo_reinject_ring;
235*4882a593Smuzhiyun struct dp_srng rx_rel_ring;
236*4882a593Smuzhiyun struct dp_srng reo_except_ring;
237*4882a593Smuzhiyun struct dp_srng reo_cmd_ring;
238*4882a593Smuzhiyun struct dp_srng reo_status_ring;
239*4882a593Smuzhiyun struct dp_srng reo_dst_ring[DP_REO_DST_RING_MAX];
240*4882a593Smuzhiyun struct dp_tx_ring tx_ring[DP_TCL_NUM_RING_MAX];
241*4882a593Smuzhiyun struct hal_wbm_idle_scatter_list scatter_list[DP_IDLE_SCATTER_BUFS_MAX];
242*4882a593Smuzhiyun struct list_head reo_cmd_list;
243*4882a593Smuzhiyun struct list_head reo_cmd_cache_flush_list;
244*4882a593Smuzhiyun u32 reo_cmd_cache_flush_count;
245*4882a593Smuzhiyun /**
246*4882a593Smuzhiyun * protects access to below fields,
247*4882a593Smuzhiyun * - reo_cmd_list
248*4882a593Smuzhiyun * - reo_cmd_cache_flush_list
249*4882a593Smuzhiyun * - reo_cmd_cache_flush_count
250*4882a593Smuzhiyun */
251*4882a593Smuzhiyun spinlock_t reo_cmd_lock;
252*4882a593Smuzhiyun struct ath11k_hp_update_timer reo_cmd_timer;
253*4882a593Smuzhiyun struct ath11k_hp_update_timer tx_ring_timer[DP_TCL_NUM_RING_MAX];
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* HTT definitions */
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define HTT_TCL_META_DATA_TYPE BIT(0)
259*4882a593Smuzhiyun #define HTT_TCL_META_DATA_VALID_HTT BIT(1)
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* vdev meta data */
262*4882a593Smuzhiyun #define HTT_TCL_META_DATA_VDEV_ID GENMASK(9, 2)
263*4882a593Smuzhiyun #define HTT_TCL_META_DATA_PDEV_ID GENMASK(11, 10)
264*4882a593Smuzhiyun #define HTT_TCL_META_DATA_HOST_INSPECTED BIT(12)
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* peer meta data */
267*4882a593Smuzhiyun #define HTT_TCL_META_DATA_PEER_ID GENMASK(15, 2)
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #define HTT_TX_WBM_COMP_STATUS_OFFSET 8
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* HTT tx completion is overlayed in wbm_release_ring */
272*4882a593Smuzhiyun #define HTT_TX_WBM_COMP_INFO0_STATUS GENMASK(12, 9)
273*4882a593Smuzhiyun #define HTT_TX_WBM_COMP_INFO0_REINJECT_REASON GENMASK(16, 13)
274*4882a593Smuzhiyun #define HTT_TX_WBM_COMP_INFO0_REINJECT_REASON GENMASK(16, 13)
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #define HTT_TX_WBM_COMP_INFO1_ACK_RSSI GENMASK(31, 24)
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun struct htt_tx_wbm_completion {
279*4882a593Smuzhiyun u32 info0;
280*4882a593Smuzhiyun u32 info1;
281*4882a593Smuzhiyun u32 info2;
282*4882a593Smuzhiyun u32 info3;
283*4882a593Smuzhiyun } __packed;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun enum htt_h2t_msg_type {
286*4882a593Smuzhiyun HTT_H2T_MSG_TYPE_VERSION_REQ = 0,
287*4882a593Smuzhiyun HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
288*4882a593Smuzhiyun HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
289*4882a593Smuzhiyun HTT_H2T_MSG_TYPE_EXT_STATS_CFG = 0x10,
290*4882a593Smuzhiyun HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define HTT_VER_REQ_INFO_MSG_ID GENMASK(7, 0)
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun struct htt_ver_req_cmd {
296*4882a593Smuzhiyun u32 ver_reg_info;
297*4882a593Smuzhiyun } __packed;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun enum htt_srng_ring_type {
300*4882a593Smuzhiyun HTT_HW_TO_SW_RING,
301*4882a593Smuzhiyun HTT_SW_TO_HW_RING,
302*4882a593Smuzhiyun HTT_SW_TO_SW_RING,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun enum htt_srng_ring_id {
306*4882a593Smuzhiyun HTT_RXDMA_HOST_BUF_RING,
307*4882a593Smuzhiyun HTT_RXDMA_MONITOR_STATUS_RING,
308*4882a593Smuzhiyun HTT_RXDMA_MONITOR_BUF_RING,
309*4882a593Smuzhiyun HTT_RXDMA_MONITOR_DESC_RING,
310*4882a593Smuzhiyun HTT_RXDMA_MONITOR_DEST_RING,
311*4882a593Smuzhiyun HTT_HOST1_TO_FW_RXBUF_RING,
312*4882a593Smuzhiyun HTT_HOST2_TO_FW_RXBUF_RING,
313*4882a593Smuzhiyun HTT_RXDMA_NON_MONITOR_DEST_RING,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* host -> target HTT_SRING_SETUP message
317*4882a593Smuzhiyun *
318*4882a593Smuzhiyun * After target is booted up, Host can send SRING setup message for
319*4882a593Smuzhiyun * each host facing LMAC SRING. Target setups up HW registers based
320*4882a593Smuzhiyun * on setup message and confirms back to Host if response_required is set.
321*4882a593Smuzhiyun * Host should wait for confirmation message before sending new SRING
322*4882a593Smuzhiyun * setup message
323*4882a593Smuzhiyun *
324*4882a593Smuzhiyun * The message would appear as follows:
325*4882a593Smuzhiyun *
326*4882a593Smuzhiyun * |31 24|23 20|19|18 16|15|14 8|7 0|
327*4882a593Smuzhiyun * |--------------- +-----------------+----------------+------------------|
328*4882a593Smuzhiyun * | ring_type | ring_id | pdev_id | msg_type |
329*4882a593Smuzhiyun * |----------------------------------------------------------------------|
330*4882a593Smuzhiyun * | ring_base_addr_lo |
331*4882a593Smuzhiyun * |----------------------------------------------------------------------|
332*4882a593Smuzhiyun * | ring_base_addr_hi |
333*4882a593Smuzhiyun * |----------------------------------------------------------------------|
334*4882a593Smuzhiyun * |ring_misc_cfg_flag|ring_entry_size| ring_size |
335*4882a593Smuzhiyun * |----------------------------------------------------------------------|
336*4882a593Smuzhiyun * | ring_head_offset32_remote_addr_lo |
337*4882a593Smuzhiyun * |----------------------------------------------------------------------|
338*4882a593Smuzhiyun * | ring_head_offset32_remote_addr_hi |
339*4882a593Smuzhiyun * |----------------------------------------------------------------------|
340*4882a593Smuzhiyun * | ring_tail_offset32_remote_addr_lo |
341*4882a593Smuzhiyun * |----------------------------------------------------------------------|
342*4882a593Smuzhiyun * | ring_tail_offset32_remote_addr_hi |
343*4882a593Smuzhiyun * |----------------------------------------------------------------------|
344*4882a593Smuzhiyun * | ring_msi_addr_lo |
345*4882a593Smuzhiyun * |----------------------------------------------------------------------|
346*4882a593Smuzhiyun * | ring_msi_addr_hi |
347*4882a593Smuzhiyun * |----------------------------------------------------------------------|
348*4882a593Smuzhiyun * | ring_msi_data |
349*4882a593Smuzhiyun * |----------------------------------------------------------------------|
350*4882a593Smuzhiyun * | intr_timer_th |IM| intr_batch_counter_th |
351*4882a593Smuzhiyun * |----------------------------------------------------------------------|
352*4882a593Smuzhiyun * | reserved |RR|PTCF| intr_low_threshold |
353*4882a593Smuzhiyun * |----------------------------------------------------------------------|
354*4882a593Smuzhiyun * Where
355*4882a593Smuzhiyun * IM = sw_intr_mode
356*4882a593Smuzhiyun * RR = response_required
357*4882a593Smuzhiyun * PTCF = prefetch_timer_cfg
358*4882a593Smuzhiyun *
359*4882a593Smuzhiyun * The message is interpreted as follows:
360*4882a593Smuzhiyun * dword0 - b'0:7 - msg_type: This will be set to
361*4882a593Smuzhiyun * HTT_H2T_MSG_TYPE_SRING_SETUP
362*4882a593Smuzhiyun * b'8:15 - pdev_id:
363*4882a593Smuzhiyun * 0 (for rings at SOC/UMAC level),
364*4882a593Smuzhiyun * 1/2/3 mac id (for rings at LMAC level)
365*4882a593Smuzhiyun * b'16:23 - ring_id: identify which ring is to setup,
366*4882a593Smuzhiyun * more details can be got from enum htt_srng_ring_id
367*4882a593Smuzhiyun * b'24:31 - ring_type: identify type of host rings,
368*4882a593Smuzhiyun * more details can be got from enum htt_srng_ring_type
369*4882a593Smuzhiyun * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
370*4882a593Smuzhiyun * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
371*4882a593Smuzhiyun * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
372*4882a593Smuzhiyun * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
373*4882a593Smuzhiyun * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
374*4882a593Smuzhiyun * SW_TO_HW_RING.
375*4882a593Smuzhiyun * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
376*4882a593Smuzhiyun * dword4 - b'0:31 - ring_head_off32_remote_addr_lo:
377*4882a593Smuzhiyun * Lower 32 bits of memory address of the remote variable
378*4882a593Smuzhiyun * storing the 4-byte word offset that identifies the head
379*4882a593Smuzhiyun * element within the ring.
380*4882a593Smuzhiyun * (The head offset variable has type u32.)
381*4882a593Smuzhiyun * Valid for HW_TO_SW and SW_TO_SW rings.
382*4882a593Smuzhiyun * dword5 - b'0:31 - ring_head_off32_remote_addr_hi:
383*4882a593Smuzhiyun * Upper 32 bits of memory address of the remote variable
384*4882a593Smuzhiyun * storing the 4-byte word offset that identifies the head
385*4882a593Smuzhiyun * element within the ring.
386*4882a593Smuzhiyun * (The head offset variable has type u32.)
387*4882a593Smuzhiyun * Valid for HW_TO_SW and SW_TO_SW rings.
388*4882a593Smuzhiyun * dword6 - b'0:31 - ring_tail_off32_remote_addr_lo:
389*4882a593Smuzhiyun * Lower 32 bits of memory address of the remote variable
390*4882a593Smuzhiyun * storing the 4-byte word offset that identifies the tail
391*4882a593Smuzhiyun * element within the ring.
392*4882a593Smuzhiyun * (The tail offset variable has type u32.)
393*4882a593Smuzhiyun * Valid for HW_TO_SW and SW_TO_SW rings.
394*4882a593Smuzhiyun * dword7 - b'0:31 - ring_tail_off32_remote_addr_hi:
395*4882a593Smuzhiyun * Upper 32 bits of memory address of the remote variable
396*4882a593Smuzhiyun * storing the 4-byte word offset that identifies the tail
397*4882a593Smuzhiyun * element within the ring.
398*4882a593Smuzhiyun * (The tail offset variable has type u32.)
399*4882a593Smuzhiyun * Valid for HW_TO_SW and SW_TO_SW rings.
400*4882a593Smuzhiyun * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
401*4882a593Smuzhiyun * valid only for HW_TO_SW_RING and SW_TO_HW_RING
402*4882a593Smuzhiyun * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
403*4882a593Smuzhiyun * valid only for HW_TO_SW_RING and SW_TO_HW_RING
404*4882a593Smuzhiyun * dword10 - b'0:31 - ring_msi_data: MSI data
405*4882a593Smuzhiyun * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
406*4882a593Smuzhiyun * valid only for HW_TO_SW_RING and SW_TO_HW_RING
407*4882a593Smuzhiyun * dword11 - b'0:14 - intr_batch_counter_th:
408*4882a593Smuzhiyun * batch counter threshold is in units of 4-byte words.
409*4882a593Smuzhiyun * HW internally maintains and increments batch count.
410*4882a593Smuzhiyun * (see SRING spec for detail description).
411*4882a593Smuzhiyun * When batch count reaches threshold value, an interrupt
412*4882a593Smuzhiyun * is generated by HW.
413*4882a593Smuzhiyun * b'15 - sw_intr_mode:
414*4882a593Smuzhiyun * This configuration shall be static.
415*4882a593Smuzhiyun * Only programmed at power up.
416*4882a593Smuzhiyun * 0: generate pulse style sw interrupts
417*4882a593Smuzhiyun * 1: generate level style sw interrupts
418*4882a593Smuzhiyun * b'16:31 - intr_timer_th:
419*4882a593Smuzhiyun * The timer init value when timer is idle or is
420*4882a593Smuzhiyun * initialized to start downcounting.
421*4882a593Smuzhiyun * In 8us units (to cover a range of 0 to 524 ms)
422*4882a593Smuzhiyun * dword12 - b'0:15 - intr_low_threshold:
423*4882a593Smuzhiyun * Used only by Consumer ring to generate ring_sw_int_p.
424*4882a593Smuzhiyun * Ring entries low threshold water mark, that is used
425*4882a593Smuzhiyun * in combination with the interrupt timer as well as
426*4882a593Smuzhiyun * the the clearing of the level interrupt.
427*4882a593Smuzhiyun * b'16:18 - prefetch_timer_cfg:
428*4882a593Smuzhiyun * Used only by Consumer ring to set timer mode to
429*4882a593Smuzhiyun * support Application prefetch handling.
430*4882a593Smuzhiyun * The external tail offset/pointer will be updated
431*4882a593Smuzhiyun * at following intervals:
432*4882a593Smuzhiyun * 3'b000: (Prefetch feature disabled; used only for debug)
433*4882a593Smuzhiyun * 3'b001: 1 usec
434*4882a593Smuzhiyun * 3'b010: 4 usec
435*4882a593Smuzhiyun * 3'b011: 8 usec (default)
436*4882a593Smuzhiyun * 3'b100: 16 usec
437*4882a593Smuzhiyun * Others: Reserverd
438*4882a593Smuzhiyun * b'19 - response_required:
439*4882a593Smuzhiyun * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
440*4882a593Smuzhiyun * b'20:31 - reserved: reserved for future use
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO0_MSG_TYPE GENMASK(7, 0)
444*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO0_PDEV_ID GENMASK(15, 8)
445*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO0_RING_ID GENMASK(23, 16)
446*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO0_RING_TYPE GENMASK(31, 24)
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO1_RING_SIZE GENMASK(15, 0)
449*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO1_RING_ENTRY_SIZE GENMASK(23, 16)
450*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO1_RING_LOOP_CNT_DIS BIT(25)
451*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_MSI_SWAP BIT(27)
452*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_HOST_FW_SWAP BIT(28)
453*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_TLV_SWAP BIT(29)
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INTR_INFO_BATCH_COUNTER_THRESH GENMASK(14, 0)
456*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INTR_INFO_SW_INTR_MODE BIT(15)
457*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INTR_INFO_INTR_TIMER_THRESH GENMASK(31, 16)
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO2_INTR_LOW_THRESH GENMASK(15, 0)
460*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO2_PRE_FETCH_TIMER_CFG BIT(16)
461*4882a593Smuzhiyun #define HTT_SRNG_SETUP_CMD_INFO2_RESPONSE_REQUIRED BIT(19)
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun struct htt_srng_setup_cmd {
464*4882a593Smuzhiyun u32 info0;
465*4882a593Smuzhiyun u32 ring_base_addr_lo;
466*4882a593Smuzhiyun u32 ring_base_addr_hi;
467*4882a593Smuzhiyun u32 info1;
468*4882a593Smuzhiyun u32 ring_head_off32_remote_addr_lo;
469*4882a593Smuzhiyun u32 ring_head_off32_remote_addr_hi;
470*4882a593Smuzhiyun u32 ring_tail_off32_remote_addr_lo;
471*4882a593Smuzhiyun u32 ring_tail_off32_remote_addr_hi;
472*4882a593Smuzhiyun u32 ring_msi_addr_lo;
473*4882a593Smuzhiyun u32 ring_msi_addr_hi;
474*4882a593Smuzhiyun u32 msi_data;
475*4882a593Smuzhiyun u32 intr_info;
476*4882a593Smuzhiyun u32 info2;
477*4882a593Smuzhiyun } __packed;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* host -> target FW PPDU_STATS config message
480*4882a593Smuzhiyun *
481*4882a593Smuzhiyun * @details
482*4882a593Smuzhiyun * The following field definitions describe the format of the HTT host
483*4882a593Smuzhiyun * to target FW for PPDU_STATS_CFG msg.
484*4882a593Smuzhiyun * The message allows the host to configure the PPDU_STATS_IND messages
485*4882a593Smuzhiyun * produced by the target.
486*4882a593Smuzhiyun *
487*4882a593Smuzhiyun * |31 24|23 16|15 8|7 0|
488*4882a593Smuzhiyun * |-----------------------------------------------------------|
489*4882a593Smuzhiyun * | REQ bit mask | pdev_mask | msg type |
490*4882a593Smuzhiyun * |-----------------------------------------------------------|
491*4882a593Smuzhiyun * Header fields:
492*4882a593Smuzhiyun * - MSG_TYPE
493*4882a593Smuzhiyun * Bits 7:0
494*4882a593Smuzhiyun * Purpose: identifies this is a req to configure ppdu_stats_ind from target
495*4882a593Smuzhiyun * Value: 0x11
496*4882a593Smuzhiyun * - PDEV_MASK
497*4882a593Smuzhiyun * Bits 8:15
498*4882a593Smuzhiyun * Purpose: identifies which pdevs this PPDU stats configuration applies to
499*4882a593Smuzhiyun * Value: This is a overloaded field, refer to usage and interpretation of
500*4882a593Smuzhiyun * PDEV in interface document.
501*4882a593Smuzhiyun * Bit 8 : Reserved for SOC stats
502*4882a593Smuzhiyun * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
503*4882a593Smuzhiyun * Indicates MACID_MASK in DBS
504*4882a593Smuzhiyun * - REQ_TLV_BIT_MASK
505*4882a593Smuzhiyun * Bits 16:31
506*4882a593Smuzhiyun * Purpose: each set bit indicates the corresponding PPDU stats TLV type
507*4882a593Smuzhiyun * needs to be included in the target's PPDU_STATS_IND messages.
508*4882a593Smuzhiyun * Value: refer htt_ppdu_stats_tlv_tag_t <<<???
509*4882a593Smuzhiyun *
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun struct htt_ppdu_stats_cfg_cmd {
513*4882a593Smuzhiyun u32 msg;
514*4882a593Smuzhiyun } __packed;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun #define HTT_PPDU_STATS_CFG_MSG_TYPE GENMASK(7, 0)
517*4882a593Smuzhiyun #define HTT_PPDU_STATS_CFG_SOC_STATS BIT(8)
518*4882a593Smuzhiyun #define HTT_PPDU_STATS_CFG_PDEV_ID GENMASK(15, 9)
519*4882a593Smuzhiyun #define HTT_PPDU_STATS_CFG_TLV_TYPE_BITMASK GENMASK(31, 16)
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun enum htt_ppdu_stats_tag_type {
522*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_COMMON,
523*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_COMMON,
524*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_RATE,
525*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_64,
526*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_256,
527*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_SCH_CMD_STATUS,
528*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_COMPLTN_COMMON,
529*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_64,
530*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_256,
531*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_COMPLTN_ACK_BA_STATUS,
532*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_COMPLTN_FLUSH,
533*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_USR_COMMON_ARRAY,
534*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_INFO,
535*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_TX_MGMTCTRL_PAYLOAD,
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* New TLV's are added above to this line */
538*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_MAX,
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun #define HTT_PPDU_STATS_TAG_DEFAULT (BIT(HTT_PPDU_STATS_TAG_COMMON) \
542*4882a593Smuzhiyun | BIT(HTT_PPDU_STATS_TAG_USR_COMMON) \
543*4882a593Smuzhiyun | BIT(HTT_PPDU_STATS_TAG_USR_RATE) \
544*4882a593Smuzhiyun | BIT(HTT_PPDU_STATS_TAG_SCH_CMD_STATUS) \
545*4882a593Smuzhiyun | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_COMMON) \
546*4882a593Smuzhiyun | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_ACK_BA_STATUS) \
547*4882a593Smuzhiyun | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_FLUSH) \
548*4882a593Smuzhiyun | BIT(HTT_PPDU_STATS_TAG_USR_COMMON_ARRAY))
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun #define HTT_PPDU_STATS_TAG_PKTLOG (BIT(HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_64) | \
551*4882a593Smuzhiyun BIT(HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_256) | \
552*4882a593Smuzhiyun BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_64) | \
553*4882a593Smuzhiyun BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_256) | \
554*4882a593Smuzhiyun BIT(HTT_PPDU_STATS_TAG_INFO) | \
555*4882a593Smuzhiyun BIT(HTT_PPDU_STATS_TAG_TX_MGMTCTRL_PAYLOAD) | \
556*4882a593Smuzhiyun HTT_PPDU_STATS_TAG_DEFAULT)
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG Message
559*4882a593Smuzhiyun *
560*4882a593Smuzhiyun * details:
561*4882a593Smuzhiyun * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
562*4882a593Smuzhiyun * configure RXDMA rings.
563*4882a593Smuzhiyun * The configuration is per ring based and includes both packet subtypes
564*4882a593Smuzhiyun * and PPDU/MPDU TLVs.
565*4882a593Smuzhiyun *
566*4882a593Smuzhiyun * The message would appear as follows:
567*4882a593Smuzhiyun *
568*4882a593Smuzhiyun * |31 26|25|24|23 16|15 8|7 0|
569*4882a593Smuzhiyun * |-----------------+----------------+----------------+---------------|
570*4882a593Smuzhiyun * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
571*4882a593Smuzhiyun * |-------------------------------------------------------------------|
572*4882a593Smuzhiyun * | rsvd2 | ring_buffer_size |
573*4882a593Smuzhiyun * |-------------------------------------------------------------------|
574*4882a593Smuzhiyun * | packet_type_enable_flags_0 |
575*4882a593Smuzhiyun * |-------------------------------------------------------------------|
576*4882a593Smuzhiyun * | packet_type_enable_flags_1 |
577*4882a593Smuzhiyun * |-------------------------------------------------------------------|
578*4882a593Smuzhiyun * | packet_type_enable_flags_2 |
579*4882a593Smuzhiyun * |-------------------------------------------------------------------|
580*4882a593Smuzhiyun * | packet_type_enable_flags_3 |
581*4882a593Smuzhiyun * |-------------------------------------------------------------------|
582*4882a593Smuzhiyun * | tlv_filter_in_flags |
583*4882a593Smuzhiyun * |-------------------------------------------------------------------|
584*4882a593Smuzhiyun * Where:
585*4882a593Smuzhiyun * PS = pkt_swap
586*4882a593Smuzhiyun * SS = status_swap
587*4882a593Smuzhiyun * The message is interpreted as follows:
588*4882a593Smuzhiyun * dword0 - b'0:7 - msg_type: This will be set to
589*4882a593Smuzhiyun * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
590*4882a593Smuzhiyun * b'8:15 - pdev_id:
591*4882a593Smuzhiyun * 0 (for rings at SOC/UMAC level),
592*4882a593Smuzhiyun * 1/2/3 mac id (for rings at LMAC level)
593*4882a593Smuzhiyun * b'16:23 - ring_id : Identify the ring to configure.
594*4882a593Smuzhiyun * More details can be got from enum htt_srng_ring_id
595*4882a593Smuzhiyun * b'24 - status_swap: 1 is to swap status TLV
596*4882a593Smuzhiyun * b'25 - pkt_swap: 1 is to swap packet TLV
597*4882a593Smuzhiyun * b'26:31 - rsvd1: reserved for future use
598*4882a593Smuzhiyun * dword1 - b'0:16 - ring_buffer_size: size of bufferes referenced by rx ring,
599*4882a593Smuzhiyun * in byte units.
600*4882a593Smuzhiyun * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
601*4882a593Smuzhiyun * - b'16:31 - rsvd2: Reserved for future use
602*4882a593Smuzhiyun * dword2 - b'0:31 - packet_type_enable_flags_0:
603*4882a593Smuzhiyun * Enable MGMT packet from 0b0000 to 0b1001
604*4882a593Smuzhiyun * bits from low to high: FP, MD, MO - 3 bits
605*4882a593Smuzhiyun * FP: Filter_Pass
606*4882a593Smuzhiyun * MD: Monitor_Direct
607*4882a593Smuzhiyun * MO: Monitor_Other
608*4882a593Smuzhiyun * 10 mgmt subtypes * 3 bits -> 30 bits
609*4882a593Smuzhiyun * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
610*4882a593Smuzhiyun * dword3 - b'0:31 - packet_type_enable_flags_1:
611*4882a593Smuzhiyun * Enable MGMT packet from 0b1010 to 0b1111
612*4882a593Smuzhiyun * bits from low to high: FP, MD, MO - 3 bits
613*4882a593Smuzhiyun * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
614*4882a593Smuzhiyun * dword4 - b'0:31 - packet_type_enable_flags_2:
615*4882a593Smuzhiyun * Enable CTRL packet from 0b0000 to 0b1001
616*4882a593Smuzhiyun * bits from low to high: FP, MD, MO - 3 bits
617*4882a593Smuzhiyun * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
618*4882a593Smuzhiyun * dword5 - b'0:31 - packet_type_enable_flags_3:
619*4882a593Smuzhiyun * Enable CTRL packet from 0b1010 to 0b1111,
620*4882a593Smuzhiyun * MCAST_DATA, UCAST_DATA, NULL_DATA
621*4882a593Smuzhiyun * bits from low to high: FP, MD, MO - 3 bits
622*4882a593Smuzhiyun * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
623*4882a593Smuzhiyun * dword6 - b'0:31 - tlv_filter_in_flags:
624*4882a593Smuzhiyun * Filter in Attention/MPDU/PPDU/Header/User tlvs
625*4882a593Smuzhiyun * Refer to CFG_TLV_FILTER_IN_FLAG defs
626*4882a593Smuzhiyun */
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_MSG_TYPE GENMASK(7, 0)
629*4882a593Smuzhiyun #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_PDEV_ID GENMASK(15, 8)
630*4882a593Smuzhiyun #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_RING_ID GENMASK(23, 16)
631*4882a593Smuzhiyun #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_SS BIT(24)
632*4882a593Smuzhiyun #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_PS BIT(25)
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun #define HTT_RX_RING_SELECTION_CFG_CMD_INFO1_BUF_SIZE GENMASK(15, 0)
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun enum htt_rx_filter_tlv_flags {
637*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_MPDU_START = BIT(0),
638*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_MSDU_START = BIT(1),
639*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_RX_PACKET = BIT(2),
640*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_MSDU_END = BIT(3),
641*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_MPDU_END = BIT(4),
642*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PACKET_HEADER = BIT(5),
643*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PER_MSDU_HEADER = BIT(6),
644*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_ATTENTION = BIT(7),
645*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_START = BIT(8),
646*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END = BIT(9),
647*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS = BIT(10),
648*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT = BIT(11),
649*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE = BIT(12),
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun enum htt_rx_mgmt_pkt_filter_tlv_flags0 {
653*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ = BIT(0),
654*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ = BIT(1),
655*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ = BIT(2),
656*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP = BIT(3),
657*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP = BIT(4),
658*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP = BIT(5),
659*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ = BIT(6),
660*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ = BIT(7),
661*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ = BIT(8),
662*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP = BIT(9),
663*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP = BIT(10),
664*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP = BIT(11),
665*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ = BIT(12),
666*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ = BIT(13),
667*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ = BIT(14),
668*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP = BIT(15),
669*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP = BIT(16),
670*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP = BIT(17),
671*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV = BIT(18),
672*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV = BIT(19),
673*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV = BIT(20),
674*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7 = BIT(21),
675*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7 = BIT(22),
676*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7 = BIT(23),
677*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON = BIT(24),
678*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON = BIT(25),
679*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON = BIT(26),
680*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM = BIT(27),
681*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM = BIT(28),
682*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM = BIT(29),
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun enum htt_rx_mgmt_pkt_filter_tlv_flags1 {
686*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC = BIT(0),
687*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC = BIT(1),
688*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC = BIT(2),
689*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH = BIT(3),
690*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH = BIT(4),
691*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH = BIT(5),
692*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH = BIT(6),
693*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH = BIT(7),
694*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH = BIT(8),
695*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION = BIT(9),
696*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION = BIT(10),
697*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION = BIT(11),
698*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK = BIT(12),
699*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK = BIT(13),
700*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK = BIT(14),
701*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15 = BIT(15),
702*4882a593Smuzhiyun HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15 = BIT(16),
703*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15 = BIT(17),
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun enum htt_rx_ctrl_pkt_filter_tlv_flags2 {
707*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 = BIT(0),
708*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 = BIT(1),
709*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 = BIT(2),
710*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 = BIT(3),
711*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 = BIT(4),
712*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 = BIT(5),
713*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER = BIT(6),
714*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER = BIT(7),
715*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER = BIT(8),
716*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 = BIT(9),
717*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 = BIT(10),
718*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 = BIT(11),
719*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL = BIT(12),
720*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL = BIT(13),
721*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL = BIT(14),
722*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP = BIT(15),
723*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP = BIT(16),
724*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP = BIT(17),
725*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT = BIT(18),
726*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT = BIT(19),
727*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT = BIT(20),
728*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER = BIT(21),
729*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER = BIT(22),
730*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER = BIT(23),
731*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BAR = BIT(24),
732*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BAR = BIT(25),
733*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BAR = BIT(26),
734*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BA = BIT(27),
735*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BA = BIT(28),
736*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BA = BIT(29),
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun enum htt_rx_ctrl_pkt_filter_tlv_flags3 {
740*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL = BIT(0),
741*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL = BIT(1),
742*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL = BIT(2),
743*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_RTS = BIT(3),
744*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_RTS = BIT(4),
745*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_RTS = BIT(5),
746*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CTS = BIT(6),
747*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CTS = BIT(7),
748*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CTS = BIT(8),
749*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_ACK = BIT(9),
750*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_ACK = BIT(10),
751*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_ACK = BIT(11),
752*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND = BIT(12),
753*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND = BIT(13),
754*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND = BIT(14),
755*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK = BIT(15),
756*4882a593Smuzhiyun HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK = BIT(16),
757*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK = BIT(17),
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun enum htt_rx_data_pkt_filter_tlv_flasg3 {
761*4882a593Smuzhiyun HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_MCAST = BIT(18),
762*4882a593Smuzhiyun HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_MCAST = BIT(19),
763*4882a593Smuzhiyun HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_MCAST = BIT(20),
764*4882a593Smuzhiyun HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_UCAST = BIT(21),
765*4882a593Smuzhiyun HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_UCAST = BIT(22),
766*4882a593Smuzhiyun HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_UCAST = BIT(23),
767*4882a593Smuzhiyun HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA = BIT(24),
768*4882a593Smuzhiyun HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA = BIT(25),
769*4882a593Smuzhiyun HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA = BIT(26),
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun #define HTT_RX_FP_MGMT_FILTER_FLAGS0 \
773*4882a593Smuzhiyun (HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
774*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
775*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
776*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
777*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
778*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
779*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
780*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
781*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun #define HTT_RX_MD_MGMT_FILTER_FLAGS0 \
784*4882a593Smuzhiyun (HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
785*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
786*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
787*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
788*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
789*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
790*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
791*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
792*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun #define HTT_RX_MO_MGMT_FILTER_FLAGS0 \
795*4882a593Smuzhiyun (HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
796*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
797*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
798*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
799*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
800*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
801*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
802*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
803*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun #define HTT_RX_FP_MGMT_FILTER_FLAGS1 (HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
806*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
807*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
808*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
809*4882a593Smuzhiyun | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun #define HTT_RX_MD_MGMT_FILTER_FLAGS1 (HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
812*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
813*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
814*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
815*4882a593Smuzhiyun | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun #define HTT_RX_MO_MGMT_FILTER_FLAGS1 (HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
818*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
819*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
820*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
821*4882a593Smuzhiyun | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun #define HTT_RX_FP_CTRL_FILTER_FLASG2 (HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
824*4882a593Smuzhiyun | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
825*4882a593Smuzhiyun | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun #define HTT_RX_MD_CTRL_FILTER_FLASG2 (HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
828*4882a593Smuzhiyun | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
829*4882a593Smuzhiyun | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun #define HTT_RX_MO_CTRL_FILTER_FLASG2 (HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
832*4882a593Smuzhiyun | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
833*4882a593Smuzhiyun | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun #define HTT_RX_FP_CTRL_FILTER_FLASG3 (HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
836*4882a593Smuzhiyun | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
837*4882a593Smuzhiyun | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
838*4882a593Smuzhiyun | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
839*4882a593Smuzhiyun | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
840*4882a593Smuzhiyun | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun #define HTT_RX_MD_CTRL_FILTER_FLASG3 (HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
843*4882a593Smuzhiyun | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
844*4882a593Smuzhiyun | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
845*4882a593Smuzhiyun | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
846*4882a593Smuzhiyun | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
847*4882a593Smuzhiyun | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun #define HTT_RX_MO_CTRL_FILTER_FLASG3 (HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
850*4882a593Smuzhiyun | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
851*4882a593Smuzhiyun | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
852*4882a593Smuzhiyun | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
853*4882a593Smuzhiyun | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
854*4882a593Smuzhiyun | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun #define HTT_RX_FP_DATA_FILTER_FLASG3 (HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
857*4882a593Smuzhiyun | HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
858*4882a593Smuzhiyun | HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun #define HTT_RX_MD_DATA_FILTER_FLASG3 (HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
861*4882a593Smuzhiyun | HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
862*4882a593Smuzhiyun | HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun #define HTT_RX_MO_DATA_FILTER_FLASG3 (HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
865*4882a593Smuzhiyun | HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
866*4882a593Smuzhiyun | HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun #define HTT_RX_MON_FP_MGMT_FILTER_FLAGS0 \
869*4882a593Smuzhiyun (HTT_RX_FP_MGMT_FILTER_FLAGS0 | \
870*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7)
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun #define HTT_RX_MON_MO_MGMT_FILTER_FLAGS0 \
873*4882a593Smuzhiyun (HTT_RX_MO_MGMT_FILTER_FLAGS0 | \
874*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7)
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun #define HTT_RX_MON_FP_MGMT_FILTER_FLAGS1 \
877*4882a593Smuzhiyun (HTT_RX_FP_MGMT_FILTER_FLAGS1 | \
878*4882a593Smuzhiyun HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15)
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun #define HTT_RX_MON_MO_MGMT_FILTER_FLAGS1 \
881*4882a593Smuzhiyun (HTT_RX_MO_MGMT_FILTER_FLAGS1 | \
882*4882a593Smuzhiyun HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15)
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun #define HTT_RX_MON_FP_CTRL_FILTER_FLASG2 \
885*4882a593Smuzhiyun (HTT_RX_FP_CTRL_FILTER_FLASG2 | \
886*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 | \
887*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 | \
888*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER | \
889*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 | \
890*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL | \
891*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP | \
892*4882a593Smuzhiyun HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT)
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun #define HTT_RX_MON_MO_CTRL_FILTER_FLASG2 \
895*4882a593Smuzhiyun (HTT_RX_MO_CTRL_FILTER_FLASG2 | \
896*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 | \
897*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 | \
898*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER | \
899*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 | \
900*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL | \
901*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP | \
902*4882a593Smuzhiyun HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT)
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun #define HTT_RX_MON_FP_CTRL_FILTER_FLASG3 HTT_RX_FP_CTRL_FILTER_FLASG3
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun #define HTT_RX_MON_MO_CTRL_FILTER_FLASG3 HTT_RX_MO_CTRL_FILTER_FLASG3
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun #define HTT_RX_MON_FP_DATA_FILTER_FLASG3 HTT_RX_FP_DATA_FILTER_FLASG3
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun #define HTT_RX_MON_MO_DATA_FILTER_FLASG3 HTT_RX_MO_DATA_FILTER_FLASG3
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun #define HTT_RX_MON_FILTER_TLV_FLAGS \
913*4882a593Smuzhiyun (HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
914*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_START | \
915*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END | \
916*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS | \
917*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT | \
918*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE)
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun #define HTT_RX_MON_FILTER_TLV_FLAGS_MON_STATUS_RING \
921*4882a593Smuzhiyun (HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
922*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_START | \
923*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END | \
924*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS | \
925*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT | \
926*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE)
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun #define HTT_RX_MON_FILTER_TLV_FLAGS_MON_BUF_RING \
929*4882a593Smuzhiyun (HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
930*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_MSDU_START | \
931*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_RX_PACKET | \
932*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_MSDU_END | \
933*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_MPDU_END | \
934*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PACKET_HEADER | \
935*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_PER_MSDU_HEADER | \
936*4882a593Smuzhiyun HTT_RX_FILTER_TLV_FLAGS_ATTENTION)
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun struct htt_rx_ring_selection_cfg_cmd {
939*4882a593Smuzhiyun u32 info0;
940*4882a593Smuzhiyun u32 info1;
941*4882a593Smuzhiyun u32 pkt_type_en_flags0;
942*4882a593Smuzhiyun u32 pkt_type_en_flags1;
943*4882a593Smuzhiyun u32 pkt_type_en_flags2;
944*4882a593Smuzhiyun u32 pkt_type_en_flags3;
945*4882a593Smuzhiyun u32 rx_filter_tlv;
946*4882a593Smuzhiyun } __packed;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun struct htt_rx_ring_tlv_filter {
949*4882a593Smuzhiyun u32 rx_filter; /* see htt_rx_filter_tlv_flags */
950*4882a593Smuzhiyun u32 pkt_filter_flags0; /* MGMT */
951*4882a593Smuzhiyun u32 pkt_filter_flags1; /* MGMT */
952*4882a593Smuzhiyun u32 pkt_filter_flags2; /* CTRL */
953*4882a593Smuzhiyun u32 pkt_filter_flags3; /* DATA */
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* HTT message target->host */
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun enum htt_t2h_msg_type {
959*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_VERSION_CONF,
960*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
961*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
962*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
963*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
964*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
965*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_PEER_MAP2 = 0x1e,
966*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_PEER_UNMAP2 = 0x1f,
967*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
968*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
969*4882a593Smuzhiyun HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun #define HTT_TARGET_VERSION_MAJOR 3
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun #define HTT_T2H_MSG_TYPE GENMASK(7, 0)
975*4882a593Smuzhiyun #define HTT_T2H_VERSION_CONF_MINOR GENMASK(15, 8)
976*4882a593Smuzhiyun #define HTT_T2H_VERSION_CONF_MAJOR GENMASK(23, 16)
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun struct htt_t2h_version_conf_msg {
979*4882a593Smuzhiyun u32 version;
980*4882a593Smuzhiyun } __packed;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun #define HTT_T2H_PEER_MAP_INFO_VDEV_ID GENMASK(15, 8)
983*4882a593Smuzhiyun #define HTT_T2H_PEER_MAP_INFO_PEER_ID GENMASK(31, 16)
984*4882a593Smuzhiyun #define HTT_T2H_PEER_MAP_INFO1_MAC_ADDR_H16 GENMASK(15, 0)
985*4882a593Smuzhiyun #define HTT_T2H_PEER_MAP_INFO1_HW_PEER_ID GENMASK(31, 16)
986*4882a593Smuzhiyun #define HTT_T2H_PEER_MAP_INFO2_AST_HASH_VAL GENMASK(15, 0)
987*4882a593Smuzhiyun #define HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_M BIT(16)
988*4882a593Smuzhiyun #define HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_S 16
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun struct htt_t2h_peer_map_event {
991*4882a593Smuzhiyun u32 info;
992*4882a593Smuzhiyun u32 mac_addr_l32;
993*4882a593Smuzhiyun u32 info1;
994*4882a593Smuzhiyun u32 info2;
995*4882a593Smuzhiyun } __packed;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun #define HTT_T2H_PEER_UNMAP_INFO_VDEV_ID HTT_T2H_PEER_MAP_INFO_VDEV_ID
998*4882a593Smuzhiyun #define HTT_T2H_PEER_UNMAP_INFO_PEER_ID HTT_T2H_PEER_MAP_INFO_PEER_ID
999*4882a593Smuzhiyun #define HTT_T2H_PEER_UNMAP_INFO1_MAC_ADDR_H16 \
1000*4882a593Smuzhiyun HTT_T2H_PEER_MAP_INFO1_MAC_ADDR_H16
1001*4882a593Smuzhiyun #define HTT_T2H_PEER_MAP_INFO1_NEXT_HOP_M HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_M
1002*4882a593Smuzhiyun #define HTT_T2H_PEER_MAP_INFO1_NEXT_HOP_S HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_S
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun struct htt_t2h_peer_unmap_event {
1005*4882a593Smuzhiyun u32 info;
1006*4882a593Smuzhiyun u32 mac_addr_l32;
1007*4882a593Smuzhiyun u32 info1;
1008*4882a593Smuzhiyun } __packed;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun struct htt_resp_msg {
1011*4882a593Smuzhiyun union {
1012*4882a593Smuzhiyun struct htt_t2h_version_conf_msg version_msg;
1013*4882a593Smuzhiyun struct htt_t2h_peer_map_event peer_map_ev;
1014*4882a593Smuzhiyun struct htt_t2h_peer_unmap_event peer_unmap_ev;
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun } __packed;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun #define HTT_BACKPRESSURE_EVENT_PDEV_ID_M GENMASK(15, 8)
1019*4882a593Smuzhiyun #define HTT_BACKPRESSURE_EVENT_RING_TYPE_M GENMASK(23, 16)
1020*4882a593Smuzhiyun #define HTT_BACKPRESSURE_EVENT_RING_ID_M GENMASK(31, 24)
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun #define HTT_BACKPRESSURE_EVENT_HP_M GENMASK(15, 0)
1023*4882a593Smuzhiyun #define HTT_BACKPRESSURE_EVENT_TP_M GENMASK(31, 16)
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun #define HTT_BACKPRESSURE_UMAC_RING_TYPE 0
1026*4882a593Smuzhiyun #define HTT_BACKPRESSURE_LMAC_RING_TYPE 1
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun enum htt_backpressure_umac_ringid {
1029*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_REO2SW1_RING,
1030*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_REO2SW2_RING,
1031*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_REO2SW3_RING,
1032*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_REO2SW4_RING,
1033*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
1034*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_REO2TCL_RING,
1035*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_REO2FW_RING,
1036*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
1037*4882a593Smuzhiyun HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
1038*4882a593Smuzhiyun HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
1039*4882a593Smuzhiyun HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
1040*4882a593Smuzhiyun HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
1041*4882a593Smuzhiyun HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
1042*4882a593Smuzhiyun HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
1043*4882a593Smuzhiyun HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
1044*4882a593Smuzhiyun HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
1045*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_REO_CMD_RING,
1046*4882a593Smuzhiyun HTT_SW_RING_IDX_REO_REO_STATUS_RING,
1047*4882a593Smuzhiyun HTT_SW_UMAC_RING_IDX_MAX,
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun enum htt_backpressure_lmac_ringid {
1051*4882a593Smuzhiyun HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
1052*4882a593Smuzhiyun HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
1053*4882a593Smuzhiyun HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
1054*4882a593Smuzhiyun HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
1055*4882a593Smuzhiyun HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
1056*4882a593Smuzhiyun HTT_SW_RING_IDX_RXDMA2FW_RING,
1057*4882a593Smuzhiyun HTT_SW_RING_IDX_RXDMA2SW_RING,
1058*4882a593Smuzhiyun HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
1059*4882a593Smuzhiyun HTT_SW_RING_IDX_RXDMA2REO_RING,
1060*4882a593Smuzhiyun HTT_SW_RING_IDX_MONITOR_STATUS_RING,
1061*4882a593Smuzhiyun HTT_SW_RING_IDX_MONITOR_BUF_RING,
1062*4882a593Smuzhiyun HTT_SW_RING_IDX_MONITOR_DESC_RING,
1063*4882a593Smuzhiyun HTT_SW_RING_IDX_MONITOR_DEST_RING,
1064*4882a593Smuzhiyun HTT_SW_LMAC_RING_IDX_MAX,
1065*4882a593Smuzhiyun };
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* ppdu stats
1068*4882a593Smuzhiyun *
1069*4882a593Smuzhiyun * @details
1070*4882a593Smuzhiyun * The following field definitions describe the format of the HTT target
1071*4882a593Smuzhiyun * to host ppdu stats indication message.
1072*4882a593Smuzhiyun *
1073*4882a593Smuzhiyun *
1074*4882a593Smuzhiyun * |31 16|15 12|11 10|9 8|7 0 |
1075*4882a593Smuzhiyun * |----------------------------------------------------------------------|
1076*4882a593Smuzhiyun * | payload_size | rsvd |pdev_id|mac_id | msg type |
1077*4882a593Smuzhiyun * |----------------------------------------------------------------------|
1078*4882a593Smuzhiyun * | ppdu_id |
1079*4882a593Smuzhiyun * |----------------------------------------------------------------------|
1080*4882a593Smuzhiyun * | Timestamp in us |
1081*4882a593Smuzhiyun * |----------------------------------------------------------------------|
1082*4882a593Smuzhiyun * | reserved |
1083*4882a593Smuzhiyun * |----------------------------------------------------------------------|
1084*4882a593Smuzhiyun * | type-specific stats info |
1085*4882a593Smuzhiyun * | (see htt_ppdu_stats.h) |
1086*4882a593Smuzhiyun * |----------------------------------------------------------------------|
1087*4882a593Smuzhiyun * Header fields:
1088*4882a593Smuzhiyun * - MSG_TYPE
1089*4882a593Smuzhiyun * Bits 7:0
1090*4882a593Smuzhiyun * Purpose: Identifies this is a PPDU STATS indication
1091*4882a593Smuzhiyun * message.
1092*4882a593Smuzhiyun * Value: 0x1d
1093*4882a593Smuzhiyun * - mac_id
1094*4882a593Smuzhiyun * Bits 9:8
1095*4882a593Smuzhiyun * Purpose: mac_id of this ppdu_id
1096*4882a593Smuzhiyun * Value: 0-3
1097*4882a593Smuzhiyun * - pdev_id
1098*4882a593Smuzhiyun * Bits 11:10
1099*4882a593Smuzhiyun * Purpose: pdev_id of this ppdu_id
1100*4882a593Smuzhiyun * Value: 0-3
1101*4882a593Smuzhiyun * 0 (for rings at SOC level),
1102*4882a593Smuzhiyun * 1/2/3 PDEV -> 0/1/2
1103*4882a593Smuzhiyun * - payload_size
1104*4882a593Smuzhiyun * Bits 31:16
1105*4882a593Smuzhiyun * Purpose: total tlv size
1106*4882a593Smuzhiyun * Value: payload_size in bytes
1107*4882a593Smuzhiyun */
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun #define HTT_T2H_PPDU_STATS_INFO_PDEV_ID GENMASK(11, 10)
1110*4882a593Smuzhiyun #define HTT_T2H_PPDU_STATS_INFO_PAYLOAD_SIZE GENMASK(31, 16)
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun struct ath11k_htt_ppdu_stats_msg {
1113*4882a593Smuzhiyun u32 info;
1114*4882a593Smuzhiyun u32 ppdu_id;
1115*4882a593Smuzhiyun u32 timestamp;
1116*4882a593Smuzhiyun u32 rsvd;
1117*4882a593Smuzhiyun u8 data[0];
1118*4882a593Smuzhiyun } __packed;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun struct htt_tlv {
1121*4882a593Smuzhiyun u32 header;
1122*4882a593Smuzhiyun u8 value[0];
1123*4882a593Smuzhiyun } __packed;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun #define HTT_TLV_TAG GENMASK(11, 0)
1126*4882a593Smuzhiyun #define HTT_TLV_LEN GENMASK(23, 12)
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun enum HTT_PPDU_STATS_BW {
1129*4882a593Smuzhiyun HTT_PPDU_STATS_BANDWIDTH_5MHZ = 0,
1130*4882a593Smuzhiyun HTT_PPDU_STATS_BANDWIDTH_10MHZ = 1,
1131*4882a593Smuzhiyun HTT_PPDU_STATS_BANDWIDTH_20MHZ = 2,
1132*4882a593Smuzhiyun HTT_PPDU_STATS_BANDWIDTH_40MHZ = 3,
1133*4882a593Smuzhiyun HTT_PPDU_STATS_BANDWIDTH_80MHZ = 4,
1134*4882a593Smuzhiyun HTT_PPDU_STATS_BANDWIDTH_160MHZ = 5, /* includes 80+80 */
1135*4882a593Smuzhiyun HTT_PPDU_STATS_BANDWIDTH_DYN = 6,
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun #define HTT_PPDU_STATS_CMN_FLAGS_FRAME_TYPE_M GENMASK(7, 0)
1139*4882a593Smuzhiyun #define HTT_PPDU_STATS_CMN_FLAGS_QUEUE_TYPE_M GENMASK(15, 8)
1140*4882a593Smuzhiyun /* bw - HTT_PPDU_STATS_BW */
1141*4882a593Smuzhiyun #define HTT_PPDU_STATS_CMN_FLAGS_BW_M GENMASK(19, 16)
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun struct htt_ppdu_stats_common {
1144*4882a593Smuzhiyun u32 ppdu_id;
1145*4882a593Smuzhiyun u16 sched_cmdid;
1146*4882a593Smuzhiyun u8 ring_id;
1147*4882a593Smuzhiyun u8 num_users;
1148*4882a593Smuzhiyun u32 flags; /* %HTT_PPDU_STATS_COMMON_FLAGS_*/
1149*4882a593Smuzhiyun u32 chain_mask;
1150*4882a593Smuzhiyun u32 fes_duration_us; /* frame exchange sequence */
1151*4882a593Smuzhiyun u32 ppdu_sch_eval_start_tstmp_us;
1152*4882a593Smuzhiyun u32 ppdu_sch_end_tstmp_us;
1153*4882a593Smuzhiyun u32 ppdu_start_tstmp_us;
1154*4882a593Smuzhiyun /* BIT [15 : 0] - phy mode (WLAN_PHY_MODE) with which ppdu was transmitted
1155*4882a593Smuzhiyun * BIT [31 : 16] - bandwidth (in MHz) with which ppdu was transmitted
1156*4882a593Smuzhiyun */
1157*4882a593Smuzhiyun u16 phy_mode;
1158*4882a593Smuzhiyun u16 bw_mhz;
1159*4882a593Smuzhiyun } __packed;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun enum htt_ppdu_stats_gi {
1162*4882a593Smuzhiyun HTT_PPDU_STATS_SGI_0_8_US,
1163*4882a593Smuzhiyun HTT_PPDU_STATS_SGI_0_4_US,
1164*4882a593Smuzhiyun HTT_PPDU_STATS_SGI_1_6_US,
1165*4882a593Smuzhiyun HTT_PPDU_STATS_SGI_3_2_US,
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_INFO0_USER_POS_M GENMASK(3, 0)
1169*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_INFO0_MU_GROUP_ID_M GENMASK(11, 4)
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_INFO1_RESP_TYPE_VALD_M BIT(0)
1172*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_INFO1_PPDU_TYPE_M GENMASK(5, 1)
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_LTF_SIZE_M GENMASK(1, 0)
1175*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_STBC_M BIT(2)
1176*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_HE_RE_M BIT(3)
1177*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_TXBF_M GENMASK(7, 4)
1178*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_BW_M GENMASK(11, 8)
1179*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_NSS_M GENMASK(15, 12)
1180*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_MCS_M GENMASK(19, 16)
1181*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_PREAMBLE_M GENMASK(23, 20)
1182*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_GI_M GENMASK(27, 24)
1183*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_DCM_M BIT(28)
1184*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_FLAGS_LDPC_M BIT(29)
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun #define HTT_USR_RATE_PREAMBLE(_val) \
1187*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_PREAMBLE_M, _val)
1188*4882a593Smuzhiyun #define HTT_USR_RATE_BW(_val) \
1189*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_BW_M, _val)
1190*4882a593Smuzhiyun #define HTT_USR_RATE_NSS(_val) \
1191*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_NSS_M, _val)
1192*4882a593Smuzhiyun #define HTT_USR_RATE_MCS(_val) \
1193*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_MCS_M, _val)
1194*4882a593Smuzhiyun #define HTT_USR_RATE_GI(_val) \
1195*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_GI_M, _val)
1196*4882a593Smuzhiyun #define HTT_USR_RATE_DCM(_val) \
1197*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_DCM_M, _val)
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_LTF_SIZE_M GENMASK(1, 0)
1200*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_STBC_M BIT(2)
1201*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_HE_RE_M BIT(3)
1202*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_TXBF_M GENMASK(7, 4)
1203*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_BW_M GENMASK(11, 8)
1204*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_NSS_M GENMASK(15, 12)
1205*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_MCS_M GENMASK(19, 16)
1206*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_PREAMBLE_M GENMASK(23, 20)
1207*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_GI_M GENMASK(27, 24)
1208*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_DCM_M BIT(28)
1209*4882a593Smuzhiyun #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_LDPC_M BIT(29)
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun struct htt_ppdu_stats_user_rate {
1212*4882a593Smuzhiyun u8 tid_num;
1213*4882a593Smuzhiyun u8 reserved0;
1214*4882a593Smuzhiyun u16 sw_peer_id;
1215*4882a593Smuzhiyun u32 info0; /* %HTT_PPDU_STATS_USER_RATE_INFO0_*/
1216*4882a593Smuzhiyun u16 ru_end;
1217*4882a593Smuzhiyun u16 ru_start;
1218*4882a593Smuzhiyun u16 resp_ru_end;
1219*4882a593Smuzhiyun u16 resp_ru_start;
1220*4882a593Smuzhiyun u32 info1; /* %HTT_PPDU_STATS_USER_RATE_INFO1_ */
1221*4882a593Smuzhiyun u32 rate_flags; /* %HTT_PPDU_STATS_USER_RATE_FLAGS_ */
1222*4882a593Smuzhiyun /* Note: resp_rate_info is only valid for if resp_type is UL */
1223*4882a593Smuzhiyun u32 resp_rate_flags; /* %HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_ */
1224*4882a593Smuzhiyun } __packed;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun #define HTT_PPDU_STATS_TX_INFO_FLAGS_RATECODE_M GENMASK(7, 0)
1227*4882a593Smuzhiyun #define HTT_PPDU_STATS_TX_INFO_FLAGS_IS_AMPDU_M BIT(8)
1228*4882a593Smuzhiyun #define HTT_PPDU_STATS_TX_INFO_FLAGS_BA_ACK_FAILED_M GENMASK(10, 9)
1229*4882a593Smuzhiyun #define HTT_PPDU_STATS_TX_INFO_FLAGS_BW_M GENMASK(13, 11)
1230*4882a593Smuzhiyun #define HTT_PPDU_STATS_TX_INFO_FLAGS_SGI_M BIT(14)
1231*4882a593Smuzhiyun #define HTT_PPDU_STATS_TX_INFO_FLAGS_PEERID_M GENMASK(31, 16)
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun #define HTT_TX_INFO_IS_AMSDU(_flags) \
1234*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_TX_INFO_FLAGS_IS_AMPDU_M, _flags)
1235*4882a593Smuzhiyun #define HTT_TX_INFO_BA_ACK_FAILED(_flags) \
1236*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_TX_INFO_FLAGS_BA_ACK_FAILED_M, _flags)
1237*4882a593Smuzhiyun #define HTT_TX_INFO_RATECODE(_flags) \
1238*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_TX_INFO_FLAGS_RATECODE_M, _flags)
1239*4882a593Smuzhiyun #define HTT_TX_INFO_PEERID(_flags) \
1240*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_TX_INFO_FLAGS_PEERID_M, _flags)
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun struct htt_tx_ppdu_stats_info {
1243*4882a593Smuzhiyun struct htt_tlv tlv_hdr;
1244*4882a593Smuzhiyun u32 tx_success_bytes;
1245*4882a593Smuzhiyun u32 tx_retry_bytes;
1246*4882a593Smuzhiyun u32 tx_failed_bytes;
1247*4882a593Smuzhiyun u32 flags; /* %HTT_PPDU_STATS_TX_INFO_FLAGS_ */
1248*4882a593Smuzhiyun u16 tx_success_msdus;
1249*4882a593Smuzhiyun u16 tx_retry_msdus;
1250*4882a593Smuzhiyun u16 tx_failed_msdus;
1251*4882a593Smuzhiyun u16 tx_duration; /* united in us */
1252*4882a593Smuzhiyun } __packed;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun enum htt_ppdu_stats_usr_compln_status {
1255*4882a593Smuzhiyun HTT_PPDU_STATS_USER_STATUS_OK,
1256*4882a593Smuzhiyun HTT_PPDU_STATS_USER_STATUS_FILTERED,
1257*4882a593Smuzhiyun HTT_PPDU_STATS_USER_STATUS_RESP_TIMEOUT,
1258*4882a593Smuzhiyun HTT_PPDU_STATS_USER_STATUS_RESP_MISMATCH,
1259*4882a593Smuzhiyun HTT_PPDU_STATS_USER_STATUS_ABORT,
1260*4882a593Smuzhiyun };
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRY_M GENMASK(3, 0)
1263*4882a593Smuzhiyun #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_SHORT_RETRY_M GENMASK(7, 4)
1264*4882a593Smuzhiyun #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_IS_AMPDU_M BIT(8)
1265*4882a593Smuzhiyun #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_RESP_TYPE_M GENMASK(12, 9)
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun #define HTT_USR_CMPLTN_IS_AMPDU(_val) \
1268*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_IS_AMPDU_M, _val)
1269*4882a593Smuzhiyun #define HTT_USR_CMPLTN_LONG_RETRY(_val) \
1270*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRY_M, _val)
1271*4882a593Smuzhiyun #define HTT_USR_CMPLTN_SHORT_RETRY(_val) \
1272*4882a593Smuzhiyun FIELD_GET(HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_SHORT_RETRY_M, _val)
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun struct htt_ppdu_stats_usr_cmpltn_cmn {
1275*4882a593Smuzhiyun u8 status;
1276*4882a593Smuzhiyun u8 tid_num;
1277*4882a593Smuzhiyun u16 sw_peer_id;
1278*4882a593Smuzhiyun /* RSSI value of last ack packet (units = dB above noise floor) */
1279*4882a593Smuzhiyun u32 ack_rssi;
1280*4882a593Smuzhiyun u16 mpdu_tried;
1281*4882a593Smuzhiyun u16 mpdu_success;
1282*4882a593Smuzhiyun u32 flags; /* %HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRIES*/
1283*4882a593Smuzhiyun } __packed;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun #define HTT_PPDU_STATS_ACK_BA_INFO_NUM_MPDU_M GENMASK(8, 0)
1286*4882a593Smuzhiyun #define HTT_PPDU_STATS_ACK_BA_INFO_NUM_MSDU_M GENMASK(24, 9)
1287*4882a593Smuzhiyun #define HTT_PPDU_STATS_ACK_BA_INFO_TID_NUM GENMASK(31, 25)
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun #define HTT_PPDU_STATS_NON_QOS_TID 16
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun struct htt_ppdu_stats_usr_cmpltn_ack_ba_status {
1292*4882a593Smuzhiyun u32 ppdu_id;
1293*4882a593Smuzhiyun u16 sw_peer_id;
1294*4882a593Smuzhiyun u16 reserved0;
1295*4882a593Smuzhiyun u32 info; /* %HTT_PPDU_STATS_USR_CMPLTN_CMN_INFO_ */
1296*4882a593Smuzhiyun u16 current_seq;
1297*4882a593Smuzhiyun u16 start_seq;
1298*4882a593Smuzhiyun u32 success_bytes;
1299*4882a593Smuzhiyun } __packed;
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun struct htt_ppdu_stats_usr_cmn_array {
1302*4882a593Smuzhiyun struct htt_tlv tlv_hdr;
1303*4882a593Smuzhiyun u32 num_ppdu_stats;
1304*4882a593Smuzhiyun /* tx_ppdu_stats_info is filled by multiple struct htt_tx_ppdu_stats_info
1305*4882a593Smuzhiyun * elements.
1306*4882a593Smuzhiyun * tx_ppdu_stats_info is variable length, with length =
1307*4882a593Smuzhiyun * number_of_ppdu_stats * sizeof (struct htt_tx_ppdu_stats_info)
1308*4882a593Smuzhiyun */
1309*4882a593Smuzhiyun struct htt_tx_ppdu_stats_info tx_ppdu_info[0];
1310*4882a593Smuzhiyun } __packed;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun struct htt_ppdu_user_stats {
1313*4882a593Smuzhiyun u16 peer_id;
1314*4882a593Smuzhiyun u32 tlv_flags;
1315*4882a593Smuzhiyun bool is_valid_peer_id;
1316*4882a593Smuzhiyun struct htt_ppdu_stats_user_rate rate;
1317*4882a593Smuzhiyun struct htt_ppdu_stats_usr_cmpltn_cmn cmpltn_cmn;
1318*4882a593Smuzhiyun struct htt_ppdu_stats_usr_cmpltn_ack_ba_status ack_ba;
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun #define HTT_PPDU_STATS_MAX_USERS 8
1322*4882a593Smuzhiyun #define HTT_PPDU_DESC_MAX_DEPTH 16
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun struct htt_ppdu_stats {
1325*4882a593Smuzhiyun struct htt_ppdu_stats_common common;
1326*4882a593Smuzhiyun struct htt_ppdu_user_stats user_stats[HTT_PPDU_STATS_MAX_USERS];
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun struct htt_ppdu_stats_info {
1330*4882a593Smuzhiyun u32 ppdu_id;
1331*4882a593Smuzhiyun struct htt_ppdu_stats ppdu_stats;
1332*4882a593Smuzhiyun struct list_head list;
1333*4882a593Smuzhiyun };
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /**
1336*4882a593Smuzhiyun * @brief target -> host packet log message
1337*4882a593Smuzhiyun *
1338*4882a593Smuzhiyun * @details
1339*4882a593Smuzhiyun * The following field definitions describe the format of the packet log
1340*4882a593Smuzhiyun * message sent from the target to the host.
1341*4882a593Smuzhiyun * The message consists of a 4-octet header,followed by a variable number
1342*4882a593Smuzhiyun * of 32-bit character values.
1343*4882a593Smuzhiyun *
1344*4882a593Smuzhiyun * |31 16|15 12|11 10|9 8|7 0|
1345*4882a593Smuzhiyun * |------------------------------------------------------------------|
1346*4882a593Smuzhiyun * | payload_size | rsvd |pdev_id|mac_id| msg type |
1347*4882a593Smuzhiyun * |------------------------------------------------------------------|
1348*4882a593Smuzhiyun * | payload |
1349*4882a593Smuzhiyun * |------------------------------------------------------------------|
1350*4882a593Smuzhiyun * - MSG_TYPE
1351*4882a593Smuzhiyun * Bits 7:0
1352*4882a593Smuzhiyun * Purpose: identifies this as a pktlog message
1353*4882a593Smuzhiyun * Value: HTT_T2H_MSG_TYPE_PKTLOG
1354*4882a593Smuzhiyun * - mac_id
1355*4882a593Smuzhiyun * Bits 9:8
1356*4882a593Smuzhiyun * Purpose: identifies which MAC/PHY instance generated this pktlog info
1357*4882a593Smuzhiyun * Value: 0-3
1358*4882a593Smuzhiyun * - pdev_id
1359*4882a593Smuzhiyun * Bits 11:10
1360*4882a593Smuzhiyun * Purpose: pdev_id
1361*4882a593Smuzhiyun * Value: 0-3
1362*4882a593Smuzhiyun * 0 (for rings at SOC level),
1363*4882a593Smuzhiyun * 1/2/3 PDEV -> 0/1/2
1364*4882a593Smuzhiyun * - payload_size
1365*4882a593Smuzhiyun * Bits 31:16
1366*4882a593Smuzhiyun * Purpose: explicitly specify the payload size
1367*4882a593Smuzhiyun * Value: payload size in bytes (payload size is a multiple of 4 bytes)
1368*4882a593Smuzhiyun */
1369*4882a593Smuzhiyun struct htt_pktlog_msg {
1370*4882a593Smuzhiyun u32 hdr;
1371*4882a593Smuzhiyun u8 payload[0];
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun /**
1375*4882a593Smuzhiyun * @brief host -> target FW extended statistics retrieve
1376*4882a593Smuzhiyun *
1377*4882a593Smuzhiyun * @details
1378*4882a593Smuzhiyun * The following field definitions describe the format of the HTT host
1379*4882a593Smuzhiyun * to target FW extended stats retrieve message.
1380*4882a593Smuzhiyun * The message specifies the type of stats the host wants to retrieve.
1381*4882a593Smuzhiyun *
1382*4882a593Smuzhiyun * |31 24|23 16|15 8|7 0|
1383*4882a593Smuzhiyun * |-----------------------------------------------------------|
1384*4882a593Smuzhiyun * | reserved | stats type | pdev_mask | msg type |
1385*4882a593Smuzhiyun * |-----------------------------------------------------------|
1386*4882a593Smuzhiyun * | config param [0] |
1387*4882a593Smuzhiyun * |-----------------------------------------------------------|
1388*4882a593Smuzhiyun * | config param [1] |
1389*4882a593Smuzhiyun * |-----------------------------------------------------------|
1390*4882a593Smuzhiyun * | config param [2] |
1391*4882a593Smuzhiyun * |-----------------------------------------------------------|
1392*4882a593Smuzhiyun * | config param [3] |
1393*4882a593Smuzhiyun * |-----------------------------------------------------------|
1394*4882a593Smuzhiyun * | reserved |
1395*4882a593Smuzhiyun * |-----------------------------------------------------------|
1396*4882a593Smuzhiyun * | cookie LSBs |
1397*4882a593Smuzhiyun * |-----------------------------------------------------------|
1398*4882a593Smuzhiyun * | cookie MSBs |
1399*4882a593Smuzhiyun * |-----------------------------------------------------------|
1400*4882a593Smuzhiyun * Header fields:
1401*4882a593Smuzhiyun * - MSG_TYPE
1402*4882a593Smuzhiyun * Bits 7:0
1403*4882a593Smuzhiyun * Purpose: identifies this is a extended stats upload request message
1404*4882a593Smuzhiyun * Value: 0x10
1405*4882a593Smuzhiyun * - PDEV_MASK
1406*4882a593Smuzhiyun * Bits 8:15
1407*4882a593Smuzhiyun * Purpose: identifies the mask of PDEVs to retrieve stats from
1408*4882a593Smuzhiyun * Value: This is a overloaded field, refer to usage and interpretation of
1409*4882a593Smuzhiyun * PDEV in interface document.
1410*4882a593Smuzhiyun * Bit 8 : Reserved for SOC stats
1411*4882a593Smuzhiyun * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
1412*4882a593Smuzhiyun * Indicates MACID_MASK in DBS
1413*4882a593Smuzhiyun * - STATS_TYPE
1414*4882a593Smuzhiyun * Bits 23:16
1415*4882a593Smuzhiyun * Purpose: identifies which FW statistics to upload
1416*4882a593Smuzhiyun * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
1417*4882a593Smuzhiyun * - Reserved
1418*4882a593Smuzhiyun * Bits 31:24
1419*4882a593Smuzhiyun * - CONFIG_PARAM [0]
1420*4882a593Smuzhiyun * Bits 31:0
1421*4882a593Smuzhiyun * Purpose: give an opaque configuration value to the specified stats type
1422*4882a593Smuzhiyun * Value: stats-type specific configuration value
1423*4882a593Smuzhiyun * Refer to htt_stats.h for interpretation for each stats sub_type
1424*4882a593Smuzhiyun * - CONFIG_PARAM [1]
1425*4882a593Smuzhiyun * Bits 31:0
1426*4882a593Smuzhiyun * Purpose: give an opaque configuration value to the specified stats type
1427*4882a593Smuzhiyun * Value: stats-type specific configuration value
1428*4882a593Smuzhiyun * Refer to htt_stats.h for interpretation for each stats sub_type
1429*4882a593Smuzhiyun * - CONFIG_PARAM [2]
1430*4882a593Smuzhiyun * Bits 31:0
1431*4882a593Smuzhiyun * Purpose: give an opaque configuration value to the specified stats type
1432*4882a593Smuzhiyun * Value: stats-type specific configuration value
1433*4882a593Smuzhiyun * Refer to htt_stats.h for interpretation for each stats sub_type
1434*4882a593Smuzhiyun * - CONFIG_PARAM [3]
1435*4882a593Smuzhiyun * Bits 31:0
1436*4882a593Smuzhiyun * Purpose: give an opaque configuration value to the specified stats type
1437*4882a593Smuzhiyun * Value: stats-type specific configuration value
1438*4882a593Smuzhiyun * Refer to htt_stats.h for interpretation for each stats sub_type
1439*4882a593Smuzhiyun * - Reserved [31:0] for future use.
1440*4882a593Smuzhiyun * - COOKIE_LSBS
1441*4882a593Smuzhiyun * Bits 31:0
1442*4882a593Smuzhiyun * Purpose: Provide a mechanism to match a target->host stats confirmation
1443*4882a593Smuzhiyun * message with its preceding host->target stats request message.
1444*4882a593Smuzhiyun * Value: LSBs of the opaque cookie specified by the host-side requestor
1445*4882a593Smuzhiyun * - COOKIE_MSBS
1446*4882a593Smuzhiyun * Bits 31:0
1447*4882a593Smuzhiyun * Purpose: Provide a mechanism to match a target->host stats confirmation
1448*4882a593Smuzhiyun * message with its preceding host->target stats request message.
1449*4882a593Smuzhiyun * Value: MSBs of the opaque cookie specified by the host-side requestor
1450*4882a593Smuzhiyun */
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun struct htt_ext_stats_cfg_hdr {
1453*4882a593Smuzhiyun u8 msg_type;
1454*4882a593Smuzhiyun u8 pdev_mask;
1455*4882a593Smuzhiyun u8 stats_type;
1456*4882a593Smuzhiyun u8 reserved;
1457*4882a593Smuzhiyun } __packed;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun struct htt_ext_stats_cfg_cmd {
1460*4882a593Smuzhiyun struct htt_ext_stats_cfg_hdr hdr;
1461*4882a593Smuzhiyun u32 cfg_param0;
1462*4882a593Smuzhiyun u32 cfg_param1;
1463*4882a593Smuzhiyun u32 cfg_param2;
1464*4882a593Smuzhiyun u32 cfg_param3;
1465*4882a593Smuzhiyun u32 reserved;
1466*4882a593Smuzhiyun u32 cookie_lsb;
1467*4882a593Smuzhiyun u32 cookie_msb;
1468*4882a593Smuzhiyun } __packed;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* htt stats config default params */
1471*4882a593Smuzhiyun #define HTT_STAT_DEFAULT_RESET_START_OFFSET 0
1472*4882a593Smuzhiyun #define HTT_STAT_DEFAULT_CFG0_ALL_HWQS 0xffffffff
1473*4882a593Smuzhiyun #define HTT_STAT_DEFAULT_CFG0_ALL_TXQS 0xffffffff
1474*4882a593Smuzhiyun #define HTT_STAT_DEFAULT_CFG0_ALL_CMDQS 0xffff
1475*4882a593Smuzhiyun #define HTT_STAT_DEFAULT_CFG0_ALL_RINGS 0xffff
1476*4882a593Smuzhiyun #define HTT_STAT_DEFAULT_CFG0_ACTIVE_PEERS 0xff
1477*4882a593Smuzhiyun #define HTT_STAT_DEFAULT_CFG0_CCA_CUMULATIVE 0x00
1478*4882a593Smuzhiyun #define HTT_STAT_DEFAULT_CFG0_ACTIVE_VDEVS 0x00
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* HTT_DBG_EXT_STATS_PEER_INFO
1481*4882a593Smuzhiyun * PARAMS:
1482*4882a593Smuzhiyun * @config_param0:
1483*4882a593Smuzhiyun * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
1484*4882a593Smuzhiyun * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
1485*4882a593Smuzhiyun * [Bit31 : Bit16] sw_peer_id
1486*4882a593Smuzhiyun * @config_param1:
1487*4882a593Smuzhiyun * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
1488*4882a593Smuzhiyun * 0 bit htt_peer_stats_cmn_tlv
1489*4882a593Smuzhiyun * 1 bit htt_peer_details_tlv
1490*4882a593Smuzhiyun * 2 bit htt_tx_peer_rate_stats_tlv
1491*4882a593Smuzhiyun * 3 bit htt_rx_peer_rate_stats_tlv
1492*4882a593Smuzhiyun * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
1493*4882a593Smuzhiyun * 5 bit htt_rx_tid_stats_tlv
1494*4882a593Smuzhiyun * 6 bit htt_msdu_flow_stats_tlv
1495*4882a593Smuzhiyun * @config_param2: [Bit31 : Bit0] mac_addr31to0
1496*4882a593Smuzhiyun * @config_param3: [Bit15 : Bit0] mac_addr47to32
1497*4882a593Smuzhiyun * [Bit31 : Bit16] reserved
1498*4882a593Smuzhiyun */
1499*4882a593Smuzhiyun #define HTT_STAT_PEER_INFO_MAC_ADDR BIT(0)
1500*4882a593Smuzhiyun #define HTT_STAT_DEFAULT_PEER_REQ_TYPE 0x7f
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /* Used to set different configs to the specified stats type.*/
1503*4882a593Smuzhiyun struct htt_ext_stats_cfg_params {
1504*4882a593Smuzhiyun u32 cfg0;
1505*4882a593Smuzhiyun u32 cfg1;
1506*4882a593Smuzhiyun u32 cfg2;
1507*4882a593Smuzhiyun u32 cfg3;
1508*4882a593Smuzhiyun };
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /**
1511*4882a593Smuzhiyun * @brief target -> host extended statistics upload
1512*4882a593Smuzhiyun *
1513*4882a593Smuzhiyun * @details
1514*4882a593Smuzhiyun * The following field definitions describe the format of the HTT target
1515*4882a593Smuzhiyun * to host stats upload confirmation message.
1516*4882a593Smuzhiyun * The message contains a cookie echoed from the HTT host->target stats
1517*4882a593Smuzhiyun * upload request, which identifies which request the confirmation is
1518*4882a593Smuzhiyun * for, and a single stats can span over multiple HTT stats indication
1519*4882a593Smuzhiyun * due to the HTT message size limitation so every HTT ext stats indication
1520*4882a593Smuzhiyun * will have tag-length-value stats information elements.
1521*4882a593Smuzhiyun * The tag-length header for each HTT stats IND message also includes a
1522*4882a593Smuzhiyun * status field, to indicate whether the request for the stat type in
1523*4882a593Smuzhiyun * question was fully met, partially met, unable to be met, or invalid
1524*4882a593Smuzhiyun * (if the stat type in question is disabled in the target).
1525*4882a593Smuzhiyun * A Done bit 1's indicate the end of the of stats info elements.
1526*4882a593Smuzhiyun *
1527*4882a593Smuzhiyun *
1528*4882a593Smuzhiyun * |31 16|15 12|11|10 8|7 5|4 0|
1529*4882a593Smuzhiyun * |--------------------------------------------------------------|
1530*4882a593Smuzhiyun * | reserved | msg type |
1531*4882a593Smuzhiyun * |--------------------------------------------------------------|
1532*4882a593Smuzhiyun * | cookie LSBs |
1533*4882a593Smuzhiyun * |--------------------------------------------------------------|
1534*4882a593Smuzhiyun * | cookie MSBs |
1535*4882a593Smuzhiyun * |--------------------------------------------------------------|
1536*4882a593Smuzhiyun * | stats entry length | rsvd | D| S | stat type |
1537*4882a593Smuzhiyun * |--------------------------------------------------------------|
1538*4882a593Smuzhiyun * | type-specific stats info |
1539*4882a593Smuzhiyun * | (see htt_stats.h) |
1540*4882a593Smuzhiyun * |--------------------------------------------------------------|
1541*4882a593Smuzhiyun * Header fields:
1542*4882a593Smuzhiyun * - MSG_TYPE
1543*4882a593Smuzhiyun * Bits 7:0
1544*4882a593Smuzhiyun * Purpose: Identifies this is a extended statistics upload confirmation
1545*4882a593Smuzhiyun * message.
1546*4882a593Smuzhiyun * Value: 0x1c
1547*4882a593Smuzhiyun * - COOKIE_LSBS
1548*4882a593Smuzhiyun * Bits 31:0
1549*4882a593Smuzhiyun * Purpose: Provide a mechanism to match a target->host stats confirmation
1550*4882a593Smuzhiyun * message with its preceding host->target stats request message.
1551*4882a593Smuzhiyun * Value: LSBs of the opaque cookie specified by the host-side requestor
1552*4882a593Smuzhiyun * - COOKIE_MSBS
1553*4882a593Smuzhiyun * Bits 31:0
1554*4882a593Smuzhiyun * Purpose: Provide a mechanism to match a target->host stats confirmation
1555*4882a593Smuzhiyun * message with its preceding host->target stats request message.
1556*4882a593Smuzhiyun * Value: MSBs of the opaque cookie specified by the host-side requestor
1557*4882a593Smuzhiyun *
1558*4882a593Smuzhiyun * Stats Information Element tag-length header fields:
1559*4882a593Smuzhiyun * - STAT_TYPE
1560*4882a593Smuzhiyun * Bits 7:0
1561*4882a593Smuzhiyun * Purpose: identifies the type of statistics info held in the
1562*4882a593Smuzhiyun * following information element
1563*4882a593Smuzhiyun * Value: htt_dbg_ext_stats_type
1564*4882a593Smuzhiyun * - STATUS
1565*4882a593Smuzhiyun * Bits 10:8
1566*4882a593Smuzhiyun * Purpose: indicate whether the requested stats are present
1567*4882a593Smuzhiyun * Value: htt_dbg_ext_stats_status
1568*4882a593Smuzhiyun * - DONE
1569*4882a593Smuzhiyun * Bits 11
1570*4882a593Smuzhiyun * Purpose:
1571*4882a593Smuzhiyun * Indicates the completion of the stats entry, this will be the last
1572*4882a593Smuzhiyun * stats conf HTT segment for the requested stats type.
1573*4882a593Smuzhiyun * Value:
1574*4882a593Smuzhiyun * 0 -> the stats retrieval is ongoing
1575*4882a593Smuzhiyun * 1 -> the stats retrieval is complete
1576*4882a593Smuzhiyun * - LENGTH
1577*4882a593Smuzhiyun * Bits 31:16
1578*4882a593Smuzhiyun * Purpose: indicate the stats information size
1579*4882a593Smuzhiyun * Value: This field specifies the number of bytes of stats information
1580*4882a593Smuzhiyun * that follows the element tag-length header.
1581*4882a593Smuzhiyun * It is expected but not required that this length is a multiple of
1582*4882a593Smuzhiyun * 4 bytes.
1583*4882a593Smuzhiyun */
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun #define HTT_T2H_EXT_STATS_INFO1_DONE BIT(11)
1586*4882a593Smuzhiyun #define HTT_T2H_EXT_STATS_INFO1_LENGTH GENMASK(31, 16)
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun struct ath11k_htt_extd_stats_msg {
1589*4882a593Smuzhiyun u32 info0;
1590*4882a593Smuzhiyun u64 cookie;
1591*4882a593Smuzhiyun u32 info1;
1592*4882a593Smuzhiyun u8 data[0];
1593*4882a593Smuzhiyun } __packed;
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun struct htt_mac_addr {
1596*4882a593Smuzhiyun u32 mac_addr_l32;
1597*4882a593Smuzhiyun u32 mac_addr_h16;
1598*4882a593Smuzhiyun };
1599*4882a593Smuzhiyun
ath11k_dp_get_mac_addr(u32 addr_l32,u16 addr_h16,u8 * addr)1600*4882a593Smuzhiyun static inline void ath11k_dp_get_mac_addr(u32 addr_l32, u16 addr_h16, u8 *addr)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)) {
1603*4882a593Smuzhiyun addr_l32 = swab32(addr_l32);
1604*4882a593Smuzhiyun addr_h16 = swab16(addr_h16);
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun memcpy(addr, &addr_l32, 4);
1608*4882a593Smuzhiyun memcpy(addr + 4, &addr_h16, ETH_ALEN - 4);
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun int ath11k_dp_service_srng(struct ath11k_base *ab,
1612*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp,
1613*4882a593Smuzhiyun int budget);
1614*4882a593Smuzhiyun int ath11k_dp_htt_connect(struct ath11k_dp *dp);
1615*4882a593Smuzhiyun void ath11k_dp_vdev_tx_attach(struct ath11k *ar, struct ath11k_vif *arvif);
1616*4882a593Smuzhiyun void ath11k_dp_free(struct ath11k_base *ab);
1617*4882a593Smuzhiyun int ath11k_dp_alloc(struct ath11k_base *ab);
1618*4882a593Smuzhiyun int ath11k_dp_pdev_alloc(struct ath11k_base *ab);
1619*4882a593Smuzhiyun void ath11k_dp_pdev_pre_alloc(struct ath11k_base *ab);
1620*4882a593Smuzhiyun void ath11k_dp_pdev_free(struct ath11k_base *ab);
1621*4882a593Smuzhiyun int ath11k_dp_tx_htt_srng_setup(struct ath11k_base *ab, u32 ring_id,
1622*4882a593Smuzhiyun int mac_id, enum hal_ring_type ring_type);
1623*4882a593Smuzhiyun int ath11k_dp_peer_setup(struct ath11k *ar, int vdev_id, const u8 *addr);
1624*4882a593Smuzhiyun void ath11k_dp_peer_cleanup(struct ath11k *ar, int vdev_id, const u8 *addr);
1625*4882a593Smuzhiyun void ath11k_dp_srng_cleanup(struct ath11k_base *ab, struct dp_srng *ring);
1626*4882a593Smuzhiyun int ath11k_dp_srng_setup(struct ath11k_base *ab, struct dp_srng *ring,
1627*4882a593Smuzhiyun enum hal_ring_type type, int ring_num,
1628*4882a593Smuzhiyun int mac_id, int num_entries);
1629*4882a593Smuzhiyun void ath11k_dp_link_desc_cleanup(struct ath11k_base *ab,
1630*4882a593Smuzhiyun struct dp_link_desc_bank *desc_bank,
1631*4882a593Smuzhiyun u32 ring_type, struct dp_srng *ring);
1632*4882a593Smuzhiyun int ath11k_dp_link_desc_setup(struct ath11k_base *ab,
1633*4882a593Smuzhiyun struct dp_link_desc_bank *link_desc_banks,
1634*4882a593Smuzhiyun u32 ring_type, struct hal_srng *srng,
1635*4882a593Smuzhiyun u32 n_link_desc);
1636*4882a593Smuzhiyun void ath11k_dp_shadow_start_timer(struct ath11k_base *ab,
1637*4882a593Smuzhiyun struct hal_srng *srng,
1638*4882a593Smuzhiyun struct ath11k_hp_update_timer *update_timer);
1639*4882a593Smuzhiyun void ath11k_dp_shadow_stop_timer(struct ath11k_base *ab,
1640*4882a593Smuzhiyun struct ath11k_hp_update_timer *update_timer);
1641*4882a593Smuzhiyun void ath11k_dp_shadow_init_timer(struct ath11k_base *ab,
1642*4882a593Smuzhiyun struct ath11k_hp_update_timer *update_timer,
1643*4882a593Smuzhiyun u32 interval, u32 ring_id);
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun #endif
1646