xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath11k/dp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: BSD-3-Clause-Clear
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <crypto/hash.h>
7*4882a593Smuzhiyun #include "core.h"
8*4882a593Smuzhiyun #include "dp_tx.h"
9*4882a593Smuzhiyun #include "hal_tx.h"
10*4882a593Smuzhiyun #include "hif.h"
11*4882a593Smuzhiyun #include "debug.h"
12*4882a593Smuzhiyun #include "dp_rx.h"
13*4882a593Smuzhiyun #include "peer.h"
14*4882a593Smuzhiyun 
ath11k_dp_htt_htc_tx_complete(struct ath11k_base * ab,struct sk_buff * skb)15*4882a593Smuzhiyun static void ath11k_dp_htt_htc_tx_complete(struct ath11k_base *ab,
16*4882a593Smuzhiyun 					  struct sk_buff *skb)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	dev_kfree_skb_any(skb);
19*4882a593Smuzhiyun }
20*4882a593Smuzhiyun 
ath11k_dp_peer_cleanup(struct ath11k * ar,int vdev_id,const u8 * addr)21*4882a593Smuzhiyun void ath11k_dp_peer_cleanup(struct ath11k *ar, int vdev_id, const u8 *addr)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	struct ath11k_base *ab = ar->ab;
24*4882a593Smuzhiyun 	struct ath11k_peer *peer;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	/* TODO: Any other peer specific DP cleanup */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	spin_lock_bh(&ab->base_lock);
29*4882a593Smuzhiyun 	peer = ath11k_peer_find(ab, vdev_id, addr);
30*4882a593Smuzhiyun 	if (!peer) {
31*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to lookup peer %pM on vdev %d\n",
32*4882a593Smuzhiyun 			    addr, vdev_id);
33*4882a593Smuzhiyun 		spin_unlock_bh(&ab->base_lock);
34*4882a593Smuzhiyun 		return;
35*4882a593Smuzhiyun 	}
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	ath11k_peer_rx_tid_cleanup(ar, peer);
38*4882a593Smuzhiyun 	crypto_free_shash(peer->tfm_mmic);
39*4882a593Smuzhiyun 	spin_unlock_bh(&ab->base_lock);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
ath11k_dp_peer_setup(struct ath11k * ar,int vdev_id,const u8 * addr)42*4882a593Smuzhiyun int ath11k_dp_peer_setup(struct ath11k *ar, int vdev_id, const u8 *addr)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct ath11k_base *ab = ar->ab;
45*4882a593Smuzhiyun 	struct ath11k_peer *peer;
46*4882a593Smuzhiyun 	u32 reo_dest;
47*4882a593Smuzhiyun 	int ret = 0, tid;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/* NOTE: reo_dest ring id starts from 1 unlike mac_id which starts from 0 */
50*4882a593Smuzhiyun 	reo_dest = ar->dp.mac_id + 1;
51*4882a593Smuzhiyun 	ret = ath11k_wmi_set_peer_param(ar, addr, vdev_id,
52*4882a593Smuzhiyun 					WMI_PEER_SET_DEFAULT_ROUTING,
53*4882a593Smuzhiyun 					DP_RX_HASH_ENABLE | (reo_dest << 1));
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (ret) {
56*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to set default routing %d peer :%pM vdev_id :%d\n",
57*4882a593Smuzhiyun 			    ret, addr, vdev_id);
58*4882a593Smuzhiyun 		return ret;
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	for (tid = 0; tid <= IEEE80211_NUM_TIDS; tid++) {
62*4882a593Smuzhiyun 		ret = ath11k_peer_rx_tid_setup(ar, addr, vdev_id, tid, 1, 0,
63*4882a593Smuzhiyun 					       HAL_PN_TYPE_NONE);
64*4882a593Smuzhiyun 		if (ret) {
65*4882a593Smuzhiyun 			ath11k_warn(ab, "failed to setup rxd tid queue for tid %d: %d\n",
66*4882a593Smuzhiyun 				    tid, ret);
67*4882a593Smuzhiyun 			goto peer_clean;
68*4882a593Smuzhiyun 		}
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	ret = ath11k_peer_rx_frag_setup(ar, addr, vdev_id);
72*4882a593Smuzhiyun 	if (ret) {
73*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to setup rx defrag context\n");
74*4882a593Smuzhiyun 		return ret;
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* TODO: Setup other peer specific resource used in data path */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return 0;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun peer_clean:
82*4882a593Smuzhiyun 	spin_lock_bh(&ab->base_lock);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	peer = ath11k_peer_find(ab, vdev_id, addr);
85*4882a593Smuzhiyun 	if (!peer) {
86*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to find the peer to del rx tid\n");
87*4882a593Smuzhiyun 		spin_unlock_bh(&ab->base_lock);
88*4882a593Smuzhiyun 		return -ENOENT;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	for (; tid >= 0; tid--)
92*4882a593Smuzhiyun 		ath11k_peer_rx_tid_delete(ar, peer, tid);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	spin_unlock_bh(&ab->base_lock);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return ret;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
ath11k_dp_srng_cleanup(struct ath11k_base * ab,struct dp_srng * ring)99*4882a593Smuzhiyun void ath11k_dp_srng_cleanup(struct ath11k_base *ab, struct dp_srng *ring)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	if (!ring->vaddr_unaligned)
102*4882a593Smuzhiyun 		return;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	dma_free_coherent(ab->dev, ring->size, ring->vaddr_unaligned,
105*4882a593Smuzhiyun 			  ring->paddr_unaligned);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	ring->vaddr_unaligned = NULL;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
ath11k_dp_srng_find_ring_in_mask(int ring_num,const u8 * grp_mask)110*4882a593Smuzhiyun static int ath11k_dp_srng_find_ring_in_mask(int ring_num, const u8 *grp_mask)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	int ext_group_num;
113*4882a593Smuzhiyun 	u8 mask = 1 << ring_num;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	for (ext_group_num = 0; ext_group_num < ATH11K_EXT_IRQ_GRP_NUM_MAX;
116*4882a593Smuzhiyun 	     ext_group_num++) {
117*4882a593Smuzhiyun 		if (mask & grp_mask[ext_group_num])
118*4882a593Smuzhiyun 			return ext_group_num;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return -ENOENT;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
ath11k_dp_srng_calculate_msi_group(struct ath11k_base * ab,enum hal_ring_type type,int ring_num)124*4882a593Smuzhiyun static int ath11k_dp_srng_calculate_msi_group(struct ath11k_base *ab,
125*4882a593Smuzhiyun 					      enum hal_ring_type type, int ring_num)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	const u8 *grp_mask;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	switch (type) {
130*4882a593Smuzhiyun 	case HAL_WBM2SW_RELEASE:
131*4882a593Smuzhiyun 		if (ring_num < 3) {
132*4882a593Smuzhiyun 			grp_mask = &ab->hw_params.ring_mask->tx[0];
133*4882a593Smuzhiyun 		} else if (ring_num == 3) {
134*4882a593Smuzhiyun 			grp_mask = &ab->hw_params.ring_mask->rx_wbm_rel[0];
135*4882a593Smuzhiyun 			ring_num = 0;
136*4882a593Smuzhiyun 		} else {
137*4882a593Smuzhiyun 			return -ENOENT;
138*4882a593Smuzhiyun 		}
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	case HAL_REO_EXCEPTION:
141*4882a593Smuzhiyun 		grp_mask = &ab->hw_params.ring_mask->rx_err[0];
142*4882a593Smuzhiyun 		break;
143*4882a593Smuzhiyun 	case HAL_REO_DST:
144*4882a593Smuzhiyun 		grp_mask = &ab->hw_params.ring_mask->rx[0];
145*4882a593Smuzhiyun 		break;
146*4882a593Smuzhiyun 	case HAL_REO_STATUS:
147*4882a593Smuzhiyun 		grp_mask = &ab->hw_params.ring_mask->reo_status[0];
148*4882a593Smuzhiyun 		break;
149*4882a593Smuzhiyun 	case HAL_RXDMA_MONITOR_STATUS:
150*4882a593Smuzhiyun 	case HAL_RXDMA_MONITOR_DST:
151*4882a593Smuzhiyun 		grp_mask = &ab->hw_params.ring_mask->rx_mon_status[0];
152*4882a593Smuzhiyun 		break;
153*4882a593Smuzhiyun 	case HAL_RXDMA_DST:
154*4882a593Smuzhiyun 		grp_mask = &ab->hw_params.ring_mask->rxdma2host[0];
155*4882a593Smuzhiyun 		break;
156*4882a593Smuzhiyun 	case HAL_RXDMA_BUF:
157*4882a593Smuzhiyun 		grp_mask = &ab->hw_params.ring_mask->host2rxdma[0];
158*4882a593Smuzhiyun 		break;
159*4882a593Smuzhiyun 	case HAL_RXDMA_MONITOR_BUF:
160*4882a593Smuzhiyun 	case HAL_TCL_DATA:
161*4882a593Smuzhiyun 	case HAL_TCL_CMD:
162*4882a593Smuzhiyun 	case HAL_REO_CMD:
163*4882a593Smuzhiyun 	case HAL_SW2WBM_RELEASE:
164*4882a593Smuzhiyun 	case HAL_WBM_IDLE_LINK:
165*4882a593Smuzhiyun 	case HAL_TCL_STATUS:
166*4882a593Smuzhiyun 	case HAL_REO_REINJECT:
167*4882a593Smuzhiyun 	case HAL_CE_SRC:
168*4882a593Smuzhiyun 	case HAL_CE_DST:
169*4882a593Smuzhiyun 	case HAL_CE_DST_STATUS:
170*4882a593Smuzhiyun 	default:
171*4882a593Smuzhiyun 		return -ENOENT;
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return ath11k_dp_srng_find_ring_in_mask(ring_num, grp_mask);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
ath11k_dp_srng_msi_setup(struct ath11k_base * ab,struct hal_srng_params * ring_params,enum hal_ring_type type,int ring_num)177*4882a593Smuzhiyun static void ath11k_dp_srng_msi_setup(struct ath11k_base *ab,
178*4882a593Smuzhiyun 				     struct hal_srng_params *ring_params,
179*4882a593Smuzhiyun 				     enum hal_ring_type type, int ring_num)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	int msi_group_number, msi_data_count;
182*4882a593Smuzhiyun 	u32 msi_data_start, msi_irq_start, addr_lo, addr_hi;
183*4882a593Smuzhiyun 	int ret;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	ret = ath11k_get_user_msi_vector(ab, "DP",
186*4882a593Smuzhiyun 					 &msi_data_count, &msi_data_start,
187*4882a593Smuzhiyun 					 &msi_irq_start);
188*4882a593Smuzhiyun 	if (ret)
189*4882a593Smuzhiyun 		return;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	msi_group_number = ath11k_dp_srng_calculate_msi_group(ab, type,
192*4882a593Smuzhiyun 							      ring_num);
193*4882a593Smuzhiyun 	if (msi_group_number < 0) {
194*4882a593Smuzhiyun 		ath11k_dbg(ab, ATH11K_DBG_PCI,
195*4882a593Smuzhiyun 			   "ring not part of an ext_group; ring_type: %d,ring_num %d",
196*4882a593Smuzhiyun 			   type, ring_num);
197*4882a593Smuzhiyun 		ring_params->msi_addr = 0;
198*4882a593Smuzhiyun 		ring_params->msi_data = 0;
199*4882a593Smuzhiyun 		return;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (msi_group_number > msi_data_count) {
203*4882a593Smuzhiyun 		ath11k_dbg(ab, ATH11K_DBG_PCI,
204*4882a593Smuzhiyun 			   "multiple msi_groups share one msi, msi_group_num %d",
205*4882a593Smuzhiyun 			   msi_group_number);
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	ath11k_get_msi_address(ab, &addr_lo, &addr_hi);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	ring_params->msi_addr = addr_lo;
211*4882a593Smuzhiyun 	ring_params->msi_addr |= (dma_addr_t)(((uint64_t)addr_hi) << 32);
212*4882a593Smuzhiyun 	ring_params->msi_data = (msi_group_number % msi_data_count)
213*4882a593Smuzhiyun 		+ msi_data_start;
214*4882a593Smuzhiyun 	ring_params->flags |= HAL_SRNG_FLAGS_MSI_INTR;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
ath11k_dp_srng_setup(struct ath11k_base * ab,struct dp_srng * ring,enum hal_ring_type type,int ring_num,int mac_id,int num_entries)217*4882a593Smuzhiyun int ath11k_dp_srng_setup(struct ath11k_base *ab, struct dp_srng *ring,
218*4882a593Smuzhiyun 			 enum hal_ring_type type, int ring_num,
219*4882a593Smuzhiyun 			 int mac_id, int num_entries)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct hal_srng_params params = { 0 };
222*4882a593Smuzhiyun 	int entry_sz = ath11k_hal_srng_get_entrysize(ab, type);
223*4882a593Smuzhiyun 	int max_entries = ath11k_hal_srng_get_max_entries(ab, type);
224*4882a593Smuzhiyun 	int ret;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (max_entries < 0 || entry_sz < 0)
227*4882a593Smuzhiyun 		return -EINVAL;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (num_entries > max_entries)
230*4882a593Smuzhiyun 		num_entries = max_entries;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	ring->size = (num_entries * entry_sz) + HAL_RING_BASE_ALIGN - 1;
233*4882a593Smuzhiyun 	ring->vaddr_unaligned = dma_alloc_coherent(ab->dev, ring->size,
234*4882a593Smuzhiyun 						   &ring->paddr_unaligned,
235*4882a593Smuzhiyun 						   GFP_KERNEL);
236*4882a593Smuzhiyun 	if (!ring->vaddr_unaligned)
237*4882a593Smuzhiyun 		return -ENOMEM;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	ring->vaddr = PTR_ALIGN(ring->vaddr_unaligned, HAL_RING_BASE_ALIGN);
240*4882a593Smuzhiyun 	ring->paddr = ring->paddr_unaligned + ((unsigned long)ring->vaddr -
241*4882a593Smuzhiyun 		      (unsigned long)ring->vaddr_unaligned);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	params.ring_base_vaddr = ring->vaddr;
244*4882a593Smuzhiyun 	params.ring_base_paddr = ring->paddr;
245*4882a593Smuzhiyun 	params.num_entries = num_entries;
246*4882a593Smuzhiyun 	ath11k_dp_srng_msi_setup(ab, &params, type, ring_num + mac_id);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	switch (type) {
249*4882a593Smuzhiyun 	case HAL_REO_DST:
250*4882a593Smuzhiyun 		params.intr_batch_cntr_thres_entries =
251*4882a593Smuzhiyun 					HAL_SRNG_INT_BATCH_THRESHOLD_RX;
252*4882a593Smuzhiyun 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_RX;
253*4882a593Smuzhiyun 		break;
254*4882a593Smuzhiyun 	case HAL_RXDMA_BUF:
255*4882a593Smuzhiyun 	case HAL_RXDMA_MONITOR_BUF:
256*4882a593Smuzhiyun 	case HAL_RXDMA_MONITOR_STATUS:
257*4882a593Smuzhiyun 		params.low_threshold = num_entries >> 3;
258*4882a593Smuzhiyun 		params.flags |= HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN;
259*4882a593Smuzhiyun 		params.intr_batch_cntr_thres_entries = 0;
260*4882a593Smuzhiyun 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_RX;
261*4882a593Smuzhiyun 		break;
262*4882a593Smuzhiyun 	case HAL_WBM2SW_RELEASE:
263*4882a593Smuzhiyun 		if (ring_num < 3) {
264*4882a593Smuzhiyun 			params.intr_batch_cntr_thres_entries =
265*4882a593Smuzhiyun 					HAL_SRNG_INT_BATCH_THRESHOLD_TX;
266*4882a593Smuzhiyun 			params.intr_timer_thres_us =
267*4882a593Smuzhiyun 					HAL_SRNG_INT_TIMER_THRESHOLD_TX;
268*4882a593Smuzhiyun 			break;
269*4882a593Smuzhiyun 		}
270*4882a593Smuzhiyun 		/* follow through when ring_num >= 3 */
271*4882a593Smuzhiyun 		fallthrough;
272*4882a593Smuzhiyun 	case HAL_REO_EXCEPTION:
273*4882a593Smuzhiyun 	case HAL_REO_REINJECT:
274*4882a593Smuzhiyun 	case HAL_REO_CMD:
275*4882a593Smuzhiyun 	case HAL_REO_STATUS:
276*4882a593Smuzhiyun 	case HAL_TCL_DATA:
277*4882a593Smuzhiyun 	case HAL_TCL_CMD:
278*4882a593Smuzhiyun 	case HAL_TCL_STATUS:
279*4882a593Smuzhiyun 	case HAL_WBM_IDLE_LINK:
280*4882a593Smuzhiyun 	case HAL_SW2WBM_RELEASE:
281*4882a593Smuzhiyun 	case HAL_RXDMA_DST:
282*4882a593Smuzhiyun 	case HAL_RXDMA_MONITOR_DST:
283*4882a593Smuzhiyun 	case HAL_RXDMA_MONITOR_DESC:
284*4882a593Smuzhiyun 		params.intr_batch_cntr_thres_entries =
285*4882a593Smuzhiyun 					HAL_SRNG_INT_BATCH_THRESHOLD_OTHER;
286*4882a593Smuzhiyun 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_OTHER;
287*4882a593Smuzhiyun 		break;
288*4882a593Smuzhiyun 	case HAL_RXDMA_DIR_BUF:
289*4882a593Smuzhiyun 		break;
290*4882a593Smuzhiyun 	default:
291*4882a593Smuzhiyun 		ath11k_warn(ab, "Not a valid ring type in dp :%d\n", type);
292*4882a593Smuzhiyun 		return -EINVAL;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	ret = ath11k_hal_srng_setup(ab, type, ring_num, mac_id, &params);
296*4882a593Smuzhiyun 	if (ret < 0) {
297*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to setup srng: %d ring_id %d\n",
298*4882a593Smuzhiyun 			    ret, ring_num);
299*4882a593Smuzhiyun 		return ret;
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	ring->ring_id = ret;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
ath11k_dp_stop_shadow_timers(struct ath11k_base * ab)307*4882a593Smuzhiyun static void ath11k_dp_stop_shadow_timers(struct ath11k_base *ab)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	int i;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (!ab->hw_params.supports_shadow_regs)
312*4882a593Smuzhiyun 		return;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	for (i = 0; i < DP_TCL_NUM_RING_MAX; i++)
315*4882a593Smuzhiyun 		ath11k_dp_shadow_stop_timer(ab, &ab->dp.tx_ring_timer[i]);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	ath11k_dp_shadow_stop_timer(ab, &ab->dp.reo_cmd_timer);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
ath11k_dp_srng_common_cleanup(struct ath11k_base * ab)320*4882a593Smuzhiyun static void ath11k_dp_srng_common_cleanup(struct ath11k_base *ab)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct ath11k_dp *dp = &ab->dp;
323*4882a593Smuzhiyun 	int i;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	ath11k_dp_stop_shadow_timers(ab);
326*4882a593Smuzhiyun 	ath11k_dp_srng_cleanup(ab, &dp->wbm_desc_rel_ring);
327*4882a593Smuzhiyun 	ath11k_dp_srng_cleanup(ab, &dp->tcl_cmd_ring);
328*4882a593Smuzhiyun 	ath11k_dp_srng_cleanup(ab, &dp->tcl_status_ring);
329*4882a593Smuzhiyun 	for (i = 0; i < DP_TCL_NUM_RING_MAX; i++) {
330*4882a593Smuzhiyun 		ath11k_dp_srng_cleanup(ab, &dp->tx_ring[i].tcl_data_ring);
331*4882a593Smuzhiyun 		ath11k_dp_srng_cleanup(ab, &dp->tx_ring[i].tcl_comp_ring);
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 	ath11k_dp_srng_cleanup(ab, &dp->reo_reinject_ring);
334*4882a593Smuzhiyun 	ath11k_dp_srng_cleanup(ab, &dp->rx_rel_ring);
335*4882a593Smuzhiyun 	ath11k_dp_srng_cleanup(ab, &dp->reo_except_ring);
336*4882a593Smuzhiyun 	ath11k_dp_srng_cleanup(ab, &dp->reo_cmd_ring);
337*4882a593Smuzhiyun 	ath11k_dp_srng_cleanup(ab, &dp->reo_status_ring);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
ath11k_dp_srng_common_setup(struct ath11k_base * ab)340*4882a593Smuzhiyun static int ath11k_dp_srng_common_setup(struct ath11k_base *ab)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	struct ath11k_dp *dp = &ab->dp;
343*4882a593Smuzhiyun 	struct hal_srng *srng;
344*4882a593Smuzhiyun 	int i, ret;
345*4882a593Smuzhiyun 	u32 ring_hash_map;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	ret = ath11k_dp_srng_setup(ab, &dp->wbm_desc_rel_ring,
348*4882a593Smuzhiyun 				   HAL_SW2WBM_RELEASE, 0, 0,
349*4882a593Smuzhiyun 				   DP_WBM_RELEASE_RING_SIZE);
350*4882a593Smuzhiyun 	if (ret) {
351*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to set up wbm2sw_release ring :%d\n",
352*4882a593Smuzhiyun 			    ret);
353*4882a593Smuzhiyun 		goto err;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	ret = ath11k_dp_srng_setup(ab, &dp->tcl_cmd_ring, HAL_TCL_CMD, 0, 0,
357*4882a593Smuzhiyun 				   DP_TCL_CMD_RING_SIZE);
358*4882a593Smuzhiyun 	if (ret) {
359*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to set up tcl_cmd ring :%d\n", ret);
360*4882a593Smuzhiyun 		goto err;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	ret = ath11k_dp_srng_setup(ab, &dp->tcl_status_ring, HAL_TCL_STATUS,
364*4882a593Smuzhiyun 				   0, 0, DP_TCL_STATUS_RING_SIZE);
365*4882a593Smuzhiyun 	if (ret) {
366*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to set up tcl_status ring :%d\n", ret);
367*4882a593Smuzhiyun 		goto err;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	for (i = 0; i < DP_TCL_NUM_RING_MAX; i++) {
371*4882a593Smuzhiyun 		ret = ath11k_dp_srng_setup(ab, &dp->tx_ring[i].tcl_data_ring,
372*4882a593Smuzhiyun 					   HAL_TCL_DATA, i, 0,
373*4882a593Smuzhiyun 					   DP_TCL_DATA_RING_SIZE);
374*4882a593Smuzhiyun 		if (ret) {
375*4882a593Smuzhiyun 			ath11k_warn(ab, "failed to set up tcl_data ring (%d) :%d\n",
376*4882a593Smuzhiyun 				    i, ret);
377*4882a593Smuzhiyun 			goto err;
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		ret = ath11k_dp_srng_setup(ab, &dp->tx_ring[i].tcl_comp_ring,
381*4882a593Smuzhiyun 					   HAL_WBM2SW_RELEASE, i, 0,
382*4882a593Smuzhiyun 					   DP_TX_COMP_RING_SIZE);
383*4882a593Smuzhiyun 		if (ret) {
384*4882a593Smuzhiyun 			ath11k_warn(ab, "failed to set up tcl_comp ring ring (%d) :%d\n",
385*4882a593Smuzhiyun 				    i, ret);
386*4882a593Smuzhiyun 			goto err;
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		srng = &ab->hal.srng_list[dp->tx_ring[i].tcl_data_ring.ring_id];
390*4882a593Smuzhiyun 		ath11k_hal_tx_init_data_ring(ab, srng);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 		ath11k_dp_shadow_init_timer(ab, &dp->tx_ring_timer[i],
393*4882a593Smuzhiyun 					    ATH11K_SHADOW_DP_TIMER_INTERVAL,
394*4882a593Smuzhiyun 					    dp->tx_ring[i].tcl_data_ring.ring_id);
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	ret = ath11k_dp_srng_setup(ab, &dp->reo_reinject_ring, HAL_REO_REINJECT,
398*4882a593Smuzhiyun 				   0, 0, DP_REO_REINJECT_RING_SIZE);
399*4882a593Smuzhiyun 	if (ret) {
400*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to set up reo_reinject ring :%d\n",
401*4882a593Smuzhiyun 			    ret);
402*4882a593Smuzhiyun 		goto err;
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	ret = ath11k_dp_srng_setup(ab, &dp->rx_rel_ring, HAL_WBM2SW_RELEASE,
406*4882a593Smuzhiyun 				   3, 0, DP_RX_RELEASE_RING_SIZE);
407*4882a593Smuzhiyun 	if (ret) {
408*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to set up rx_rel ring :%d\n", ret);
409*4882a593Smuzhiyun 		goto err;
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	ret = ath11k_dp_srng_setup(ab, &dp->reo_except_ring, HAL_REO_EXCEPTION,
413*4882a593Smuzhiyun 				   0, 0, DP_REO_EXCEPTION_RING_SIZE);
414*4882a593Smuzhiyun 	if (ret) {
415*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to set up reo_exception ring :%d\n",
416*4882a593Smuzhiyun 			    ret);
417*4882a593Smuzhiyun 		goto err;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	ret = ath11k_dp_srng_setup(ab, &dp->reo_cmd_ring, HAL_REO_CMD,
421*4882a593Smuzhiyun 				   0, 0, DP_REO_CMD_RING_SIZE);
422*4882a593Smuzhiyun 	if (ret) {
423*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to set up reo_cmd ring :%d\n", ret);
424*4882a593Smuzhiyun 		goto err;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	srng = &ab->hal.srng_list[dp->reo_cmd_ring.ring_id];
428*4882a593Smuzhiyun 	ath11k_hal_reo_init_cmd_ring(ab, srng);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	ath11k_dp_shadow_init_timer(ab, &dp->reo_cmd_timer,
431*4882a593Smuzhiyun 				    ATH11K_SHADOW_CTRL_TIMER_INTERVAL,
432*4882a593Smuzhiyun 				    dp->reo_cmd_ring.ring_id);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	ret = ath11k_dp_srng_setup(ab, &dp->reo_status_ring, HAL_REO_STATUS,
435*4882a593Smuzhiyun 				   0, 0, DP_REO_STATUS_RING_SIZE);
436*4882a593Smuzhiyun 	if (ret) {
437*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to set up reo_status ring :%d\n", ret);
438*4882a593Smuzhiyun 		goto err;
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* When hash based routing of rx packet is enabled, 32 entries to map
442*4882a593Smuzhiyun 	 * the hash values to the ring will be configured. Each hash entry uses
443*4882a593Smuzhiyun 	 * three bits to map to a particular ring. The ring mapping will be
444*4882a593Smuzhiyun 	 * 0:TCL, 1:SW1, 2:SW2, 3:SW3, 4:SW4, 5:Release, 6:FW and 7:Not used.
445*4882a593Smuzhiyun 	 */
446*4882a593Smuzhiyun 	ring_hash_map = HAL_HASH_ROUTING_RING_SW1 << 0 |
447*4882a593Smuzhiyun 			HAL_HASH_ROUTING_RING_SW2 << 3 |
448*4882a593Smuzhiyun 			HAL_HASH_ROUTING_RING_SW3 << 6 |
449*4882a593Smuzhiyun 			HAL_HASH_ROUTING_RING_SW4 << 9 |
450*4882a593Smuzhiyun 			HAL_HASH_ROUTING_RING_SW1 << 12 |
451*4882a593Smuzhiyun 			HAL_HASH_ROUTING_RING_SW2 << 15 |
452*4882a593Smuzhiyun 			HAL_HASH_ROUTING_RING_SW3 << 18 |
453*4882a593Smuzhiyun 			HAL_HASH_ROUTING_RING_SW4 << 21;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	ath11k_hal_reo_hw_setup(ab, ring_hash_map);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return 0;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun err:
460*4882a593Smuzhiyun 	ath11k_dp_srng_common_cleanup(ab);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	return ret;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
ath11k_dp_scatter_idle_link_desc_cleanup(struct ath11k_base * ab)465*4882a593Smuzhiyun static void ath11k_dp_scatter_idle_link_desc_cleanup(struct ath11k_base *ab)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	struct ath11k_dp *dp = &ab->dp;
468*4882a593Smuzhiyun 	struct hal_wbm_idle_scatter_list *slist = dp->scatter_list;
469*4882a593Smuzhiyun 	int i;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	for (i = 0; i < DP_IDLE_SCATTER_BUFS_MAX; i++) {
472*4882a593Smuzhiyun 		if (!slist[i].vaddr)
473*4882a593Smuzhiyun 			continue;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 		dma_free_coherent(ab->dev, HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX,
476*4882a593Smuzhiyun 				  slist[i].vaddr, slist[i].paddr);
477*4882a593Smuzhiyun 		slist[i].vaddr = NULL;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
ath11k_dp_scatter_idle_link_desc_setup(struct ath11k_base * ab,int size,u32 n_link_desc_bank,u32 n_link_desc,u32 last_bank_sz)481*4882a593Smuzhiyun static int ath11k_dp_scatter_idle_link_desc_setup(struct ath11k_base *ab,
482*4882a593Smuzhiyun 						  int size,
483*4882a593Smuzhiyun 						  u32 n_link_desc_bank,
484*4882a593Smuzhiyun 						  u32 n_link_desc,
485*4882a593Smuzhiyun 						  u32 last_bank_sz)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	struct ath11k_dp *dp = &ab->dp;
488*4882a593Smuzhiyun 	struct dp_link_desc_bank *link_desc_banks = dp->link_desc_banks;
489*4882a593Smuzhiyun 	struct hal_wbm_idle_scatter_list *slist = dp->scatter_list;
490*4882a593Smuzhiyun 	u32 n_entries_per_buf;
491*4882a593Smuzhiyun 	int num_scatter_buf, scatter_idx;
492*4882a593Smuzhiyun 	struct hal_wbm_link_desc *scatter_buf;
493*4882a593Smuzhiyun 	int align_bytes, n_entries;
494*4882a593Smuzhiyun 	dma_addr_t paddr;
495*4882a593Smuzhiyun 	int rem_entries;
496*4882a593Smuzhiyun 	int i;
497*4882a593Smuzhiyun 	int ret = 0;
498*4882a593Smuzhiyun 	u32 end_offset;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	n_entries_per_buf = HAL_WBM_IDLE_SCATTER_BUF_SIZE /
501*4882a593Smuzhiyun 		ath11k_hal_srng_get_entrysize(ab, HAL_WBM_IDLE_LINK);
502*4882a593Smuzhiyun 	num_scatter_buf = DIV_ROUND_UP(size, HAL_WBM_IDLE_SCATTER_BUF_SIZE);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if (num_scatter_buf > DP_IDLE_SCATTER_BUFS_MAX)
505*4882a593Smuzhiyun 		return -EINVAL;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	for (i = 0; i < num_scatter_buf; i++) {
508*4882a593Smuzhiyun 		slist[i].vaddr = dma_alloc_coherent(ab->dev,
509*4882a593Smuzhiyun 						    HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX,
510*4882a593Smuzhiyun 						    &slist[i].paddr, GFP_KERNEL);
511*4882a593Smuzhiyun 		if (!slist[i].vaddr) {
512*4882a593Smuzhiyun 			ret = -ENOMEM;
513*4882a593Smuzhiyun 			goto err;
514*4882a593Smuzhiyun 		}
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	scatter_idx = 0;
518*4882a593Smuzhiyun 	scatter_buf = slist[scatter_idx].vaddr;
519*4882a593Smuzhiyun 	rem_entries = n_entries_per_buf;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	for (i = 0; i < n_link_desc_bank; i++) {
522*4882a593Smuzhiyun 		align_bytes = link_desc_banks[i].vaddr -
523*4882a593Smuzhiyun 			      link_desc_banks[i].vaddr_unaligned;
524*4882a593Smuzhiyun 		n_entries = (DP_LINK_DESC_ALLOC_SIZE_THRESH - align_bytes) /
525*4882a593Smuzhiyun 			     HAL_LINK_DESC_SIZE;
526*4882a593Smuzhiyun 		paddr = link_desc_banks[i].paddr;
527*4882a593Smuzhiyun 		while (n_entries) {
528*4882a593Smuzhiyun 			ath11k_hal_set_link_desc_addr(scatter_buf, i, paddr);
529*4882a593Smuzhiyun 			n_entries--;
530*4882a593Smuzhiyun 			paddr += HAL_LINK_DESC_SIZE;
531*4882a593Smuzhiyun 			if (rem_entries) {
532*4882a593Smuzhiyun 				rem_entries--;
533*4882a593Smuzhiyun 				scatter_buf++;
534*4882a593Smuzhiyun 				continue;
535*4882a593Smuzhiyun 			}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 			rem_entries = n_entries_per_buf;
538*4882a593Smuzhiyun 			scatter_idx++;
539*4882a593Smuzhiyun 			scatter_buf = slist[scatter_idx].vaddr;
540*4882a593Smuzhiyun 		}
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	end_offset = (scatter_buf - slist[scatter_idx].vaddr) *
544*4882a593Smuzhiyun 		     sizeof(struct hal_wbm_link_desc);
545*4882a593Smuzhiyun 	ath11k_hal_setup_link_idle_list(ab, slist, num_scatter_buf,
546*4882a593Smuzhiyun 					n_link_desc, end_offset);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	return 0;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun err:
551*4882a593Smuzhiyun 	ath11k_dp_scatter_idle_link_desc_cleanup(ab);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return ret;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun static void
ath11k_dp_link_desc_bank_free(struct ath11k_base * ab,struct dp_link_desc_bank * link_desc_banks)557*4882a593Smuzhiyun ath11k_dp_link_desc_bank_free(struct ath11k_base *ab,
558*4882a593Smuzhiyun 			      struct dp_link_desc_bank *link_desc_banks)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	int i;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	for (i = 0; i < DP_LINK_DESC_BANKS_MAX; i++) {
563*4882a593Smuzhiyun 		if (link_desc_banks[i].vaddr_unaligned) {
564*4882a593Smuzhiyun 			dma_free_coherent(ab->dev,
565*4882a593Smuzhiyun 					  link_desc_banks[i].size,
566*4882a593Smuzhiyun 					  link_desc_banks[i].vaddr_unaligned,
567*4882a593Smuzhiyun 					  link_desc_banks[i].paddr_unaligned);
568*4882a593Smuzhiyun 			link_desc_banks[i].vaddr_unaligned = NULL;
569*4882a593Smuzhiyun 		}
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
ath11k_dp_link_desc_bank_alloc(struct ath11k_base * ab,struct dp_link_desc_bank * desc_bank,int n_link_desc_bank,int last_bank_sz)573*4882a593Smuzhiyun static int ath11k_dp_link_desc_bank_alloc(struct ath11k_base *ab,
574*4882a593Smuzhiyun 					  struct dp_link_desc_bank *desc_bank,
575*4882a593Smuzhiyun 					  int n_link_desc_bank,
576*4882a593Smuzhiyun 					  int last_bank_sz)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	struct ath11k_dp *dp = &ab->dp;
579*4882a593Smuzhiyun 	int i;
580*4882a593Smuzhiyun 	int ret = 0;
581*4882a593Smuzhiyun 	int desc_sz = DP_LINK_DESC_ALLOC_SIZE_THRESH;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	for (i = 0; i < n_link_desc_bank; i++) {
584*4882a593Smuzhiyun 		if (i == (n_link_desc_bank - 1) && last_bank_sz)
585*4882a593Smuzhiyun 			desc_sz = last_bank_sz;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 		desc_bank[i].vaddr_unaligned =
588*4882a593Smuzhiyun 					dma_alloc_coherent(ab->dev, desc_sz,
589*4882a593Smuzhiyun 							   &desc_bank[i].paddr_unaligned,
590*4882a593Smuzhiyun 							   GFP_KERNEL);
591*4882a593Smuzhiyun 		if (!desc_bank[i].vaddr_unaligned) {
592*4882a593Smuzhiyun 			ret = -ENOMEM;
593*4882a593Smuzhiyun 			goto err;
594*4882a593Smuzhiyun 		}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 		desc_bank[i].vaddr = PTR_ALIGN(desc_bank[i].vaddr_unaligned,
597*4882a593Smuzhiyun 					       HAL_LINK_DESC_ALIGN);
598*4882a593Smuzhiyun 		desc_bank[i].paddr = desc_bank[i].paddr_unaligned +
599*4882a593Smuzhiyun 				     ((unsigned long)desc_bank[i].vaddr -
600*4882a593Smuzhiyun 				      (unsigned long)desc_bank[i].vaddr_unaligned);
601*4882a593Smuzhiyun 		desc_bank[i].size = desc_sz;
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	return 0;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun err:
607*4882a593Smuzhiyun 	ath11k_dp_link_desc_bank_free(ab, dp->link_desc_banks);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	return ret;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
ath11k_dp_link_desc_cleanup(struct ath11k_base * ab,struct dp_link_desc_bank * desc_bank,u32 ring_type,struct dp_srng * ring)612*4882a593Smuzhiyun void ath11k_dp_link_desc_cleanup(struct ath11k_base *ab,
613*4882a593Smuzhiyun 				 struct dp_link_desc_bank *desc_bank,
614*4882a593Smuzhiyun 				 u32 ring_type, struct dp_srng *ring)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	ath11k_dp_link_desc_bank_free(ab, desc_bank);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	if (ring_type != HAL_RXDMA_MONITOR_DESC) {
619*4882a593Smuzhiyun 		ath11k_dp_srng_cleanup(ab, ring);
620*4882a593Smuzhiyun 		ath11k_dp_scatter_idle_link_desc_cleanup(ab);
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
ath11k_wbm_idle_ring_setup(struct ath11k_base * ab,u32 * n_link_desc)624*4882a593Smuzhiyun static int ath11k_wbm_idle_ring_setup(struct ath11k_base *ab, u32 *n_link_desc)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	struct ath11k_dp *dp = &ab->dp;
627*4882a593Smuzhiyun 	u32 n_mpdu_link_desc, n_mpdu_queue_desc;
628*4882a593Smuzhiyun 	u32 n_tx_msdu_link_desc, n_rx_msdu_link_desc;
629*4882a593Smuzhiyun 	int ret = 0;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	n_mpdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_MPDUS_PER_TID_MAX) /
632*4882a593Smuzhiyun 			   HAL_NUM_MPDUS_PER_LINK_DESC;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	n_mpdu_queue_desc = n_mpdu_link_desc /
635*4882a593Smuzhiyun 			    HAL_NUM_MPDU_LINKS_PER_QUEUE_DESC;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	n_tx_msdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_FLOWS_PER_TID *
638*4882a593Smuzhiyun 			       DP_AVG_MSDUS_PER_FLOW) /
639*4882a593Smuzhiyun 			      HAL_NUM_TX_MSDUS_PER_LINK_DESC;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	n_rx_msdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_MPDUS_PER_TID_MAX *
642*4882a593Smuzhiyun 			       DP_AVG_MSDUS_PER_MPDU) /
643*4882a593Smuzhiyun 			      HAL_NUM_RX_MSDUS_PER_LINK_DESC;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	*n_link_desc = n_mpdu_link_desc + n_mpdu_queue_desc +
646*4882a593Smuzhiyun 		      n_tx_msdu_link_desc + n_rx_msdu_link_desc;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	if (*n_link_desc & (*n_link_desc - 1))
649*4882a593Smuzhiyun 		*n_link_desc = 1 << fls(*n_link_desc);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	ret = ath11k_dp_srng_setup(ab, &dp->wbm_idle_ring,
652*4882a593Smuzhiyun 				   HAL_WBM_IDLE_LINK, 0, 0, *n_link_desc);
653*4882a593Smuzhiyun 	if (ret) {
654*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to setup wbm_idle_ring: %d\n", ret);
655*4882a593Smuzhiyun 		return ret;
656*4882a593Smuzhiyun 	}
657*4882a593Smuzhiyun 	return ret;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
ath11k_dp_link_desc_setup(struct ath11k_base * ab,struct dp_link_desc_bank * link_desc_banks,u32 ring_type,struct hal_srng * srng,u32 n_link_desc)660*4882a593Smuzhiyun int ath11k_dp_link_desc_setup(struct ath11k_base *ab,
661*4882a593Smuzhiyun 			      struct dp_link_desc_bank *link_desc_banks,
662*4882a593Smuzhiyun 			      u32 ring_type, struct hal_srng *srng,
663*4882a593Smuzhiyun 			      u32 n_link_desc)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	u32 tot_mem_sz;
666*4882a593Smuzhiyun 	u32 n_link_desc_bank, last_bank_sz;
667*4882a593Smuzhiyun 	u32 entry_sz, align_bytes, n_entries;
668*4882a593Smuzhiyun 	u32 paddr;
669*4882a593Smuzhiyun 	u32 *desc;
670*4882a593Smuzhiyun 	int i, ret;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	tot_mem_sz = n_link_desc * HAL_LINK_DESC_SIZE;
673*4882a593Smuzhiyun 	tot_mem_sz += HAL_LINK_DESC_ALIGN;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	if (tot_mem_sz <= DP_LINK_DESC_ALLOC_SIZE_THRESH) {
676*4882a593Smuzhiyun 		n_link_desc_bank = 1;
677*4882a593Smuzhiyun 		last_bank_sz = tot_mem_sz;
678*4882a593Smuzhiyun 	} else {
679*4882a593Smuzhiyun 		n_link_desc_bank = tot_mem_sz /
680*4882a593Smuzhiyun 				   (DP_LINK_DESC_ALLOC_SIZE_THRESH -
681*4882a593Smuzhiyun 				    HAL_LINK_DESC_ALIGN);
682*4882a593Smuzhiyun 		last_bank_sz = tot_mem_sz %
683*4882a593Smuzhiyun 			       (DP_LINK_DESC_ALLOC_SIZE_THRESH -
684*4882a593Smuzhiyun 				HAL_LINK_DESC_ALIGN);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		if (last_bank_sz)
687*4882a593Smuzhiyun 			n_link_desc_bank += 1;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	if (n_link_desc_bank > DP_LINK_DESC_BANKS_MAX)
691*4882a593Smuzhiyun 		return -EINVAL;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	ret = ath11k_dp_link_desc_bank_alloc(ab, link_desc_banks,
694*4882a593Smuzhiyun 					     n_link_desc_bank, last_bank_sz);
695*4882a593Smuzhiyun 	if (ret)
696*4882a593Smuzhiyun 		return ret;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/* Setup link desc idle list for HW internal usage */
699*4882a593Smuzhiyun 	entry_sz = ath11k_hal_srng_get_entrysize(ab, ring_type);
700*4882a593Smuzhiyun 	tot_mem_sz = entry_sz * n_link_desc;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	/* Setup scatter desc list when the total memory requirement is more */
703*4882a593Smuzhiyun 	if (tot_mem_sz > DP_LINK_DESC_ALLOC_SIZE_THRESH &&
704*4882a593Smuzhiyun 	    ring_type != HAL_RXDMA_MONITOR_DESC) {
705*4882a593Smuzhiyun 		ret = ath11k_dp_scatter_idle_link_desc_setup(ab, tot_mem_sz,
706*4882a593Smuzhiyun 							     n_link_desc_bank,
707*4882a593Smuzhiyun 							     n_link_desc,
708*4882a593Smuzhiyun 							     last_bank_sz);
709*4882a593Smuzhiyun 		if (ret) {
710*4882a593Smuzhiyun 			ath11k_warn(ab, "failed to setup scatting idle list descriptor :%d\n",
711*4882a593Smuzhiyun 				    ret);
712*4882a593Smuzhiyun 			goto fail_desc_bank_free;
713*4882a593Smuzhiyun 		}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		return 0;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	spin_lock_bh(&srng->lock);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	ath11k_hal_srng_access_begin(ab, srng);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	for (i = 0; i < n_link_desc_bank; i++) {
723*4882a593Smuzhiyun 		align_bytes = link_desc_banks[i].vaddr -
724*4882a593Smuzhiyun 			      link_desc_banks[i].vaddr_unaligned;
725*4882a593Smuzhiyun 		n_entries = (link_desc_banks[i].size - align_bytes) /
726*4882a593Smuzhiyun 			    HAL_LINK_DESC_SIZE;
727*4882a593Smuzhiyun 		paddr = link_desc_banks[i].paddr;
728*4882a593Smuzhiyun 		while (n_entries &&
729*4882a593Smuzhiyun 		       (desc = ath11k_hal_srng_src_get_next_entry(ab, srng))) {
730*4882a593Smuzhiyun 			ath11k_hal_set_link_desc_addr((struct hal_wbm_link_desc *)desc,
731*4882a593Smuzhiyun 						      i, paddr);
732*4882a593Smuzhiyun 			n_entries--;
733*4882a593Smuzhiyun 			paddr += HAL_LINK_DESC_SIZE;
734*4882a593Smuzhiyun 		}
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	ath11k_hal_srng_access_end(ab, srng);
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	spin_unlock_bh(&srng->lock);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	return 0;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun fail_desc_bank_free:
744*4882a593Smuzhiyun 	ath11k_dp_link_desc_bank_free(ab, link_desc_banks);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	return ret;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
ath11k_dp_service_srng(struct ath11k_base * ab,struct ath11k_ext_irq_grp * irq_grp,int budget)749*4882a593Smuzhiyun int ath11k_dp_service_srng(struct ath11k_base *ab,
750*4882a593Smuzhiyun 			   struct ath11k_ext_irq_grp *irq_grp,
751*4882a593Smuzhiyun 			   int budget)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct napi_struct *napi = &irq_grp->napi;
754*4882a593Smuzhiyun 	int grp_id = irq_grp->grp_id;
755*4882a593Smuzhiyun 	int work_done = 0;
756*4882a593Smuzhiyun 	int i = 0, j;
757*4882a593Smuzhiyun 	int tot_work_done = 0;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	while (ab->hw_params.ring_mask->tx[grp_id] >> i) {
760*4882a593Smuzhiyun 		if (ab->hw_params.ring_mask->tx[grp_id] & BIT(i))
761*4882a593Smuzhiyun 			ath11k_dp_tx_completion_handler(ab, i);
762*4882a593Smuzhiyun 		i++;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	if (ab->hw_params.ring_mask->rx_err[grp_id]) {
766*4882a593Smuzhiyun 		work_done = ath11k_dp_process_rx_err(ab, napi, budget);
767*4882a593Smuzhiyun 		budget -= work_done;
768*4882a593Smuzhiyun 		tot_work_done += work_done;
769*4882a593Smuzhiyun 		if (budget <= 0)
770*4882a593Smuzhiyun 			goto done;
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	if (ab->hw_params.ring_mask->rx_wbm_rel[grp_id]) {
774*4882a593Smuzhiyun 		work_done = ath11k_dp_rx_process_wbm_err(ab,
775*4882a593Smuzhiyun 							 napi,
776*4882a593Smuzhiyun 							 budget);
777*4882a593Smuzhiyun 		budget -= work_done;
778*4882a593Smuzhiyun 		tot_work_done += work_done;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		if (budget <= 0)
781*4882a593Smuzhiyun 			goto done;
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	if (ab->hw_params.ring_mask->rx[grp_id]) {
785*4882a593Smuzhiyun 		i =  fls(ab->hw_params.ring_mask->rx[grp_id]) - 1;
786*4882a593Smuzhiyun 		work_done = ath11k_dp_process_rx(ab, i, napi,
787*4882a593Smuzhiyun 						 budget);
788*4882a593Smuzhiyun 		budget -= work_done;
789*4882a593Smuzhiyun 		tot_work_done += work_done;
790*4882a593Smuzhiyun 		if (budget <= 0)
791*4882a593Smuzhiyun 			goto done;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	if (ab->hw_params.ring_mask->rx_mon_status[grp_id]) {
795*4882a593Smuzhiyun 		for (i = 0; i < ab->num_radios; i++) {
796*4882a593Smuzhiyun 			for (j = 0; j < ab->hw_params.num_rxmda_per_pdev; j++) {
797*4882a593Smuzhiyun 				int id = i * ab->hw_params.num_rxmda_per_pdev + j;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 				if (ab->hw_params.ring_mask->rx_mon_status[grp_id] &
800*4882a593Smuzhiyun 					BIT(id)) {
801*4882a593Smuzhiyun 					work_done =
802*4882a593Smuzhiyun 					ath11k_dp_rx_process_mon_rings(ab,
803*4882a593Smuzhiyun 								       id,
804*4882a593Smuzhiyun 								       napi, budget);
805*4882a593Smuzhiyun 					budget -= work_done;
806*4882a593Smuzhiyun 					tot_work_done += work_done;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 					if (budget <= 0)
809*4882a593Smuzhiyun 						goto done;
810*4882a593Smuzhiyun 				}
811*4882a593Smuzhiyun 			}
812*4882a593Smuzhiyun 		}
813*4882a593Smuzhiyun 	}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	if (ab->hw_params.ring_mask->reo_status[grp_id])
816*4882a593Smuzhiyun 		ath11k_dp_process_reo_status(ab);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	for (i = 0; i < ab->num_radios; i++) {
819*4882a593Smuzhiyun 		for (j = 0; j < ab->hw_params.num_rxmda_per_pdev; j++) {
820*4882a593Smuzhiyun 			int id = i * ab->hw_params.num_rxmda_per_pdev + j;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 			if (ab->hw_params.ring_mask->rxdma2host[grp_id] & BIT(id)) {
823*4882a593Smuzhiyun 				work_done = ath11k_dp_process_rxdma_err(ab, id, budget);
824*4882a593Smuzhiyun 				budget -= work_done;
825*4882a593Smuzhiyun 				tot_work_done += work_done;
826*4882a593Smuzhiyun 			}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 			if (budget <= 0)
829*4882a593Smuzhiyun 				goto done;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 			if (ab->hw_params.ring_mask->host2rxdma[grp_id] & BIT(id)) {
832*4882a593Smuzhiyun 				struct ath11k *ar = ath11k_ab_to_ar(ab, id);
833*4882a593Smuzhiyun 				struct ath11k_pdev_dp *dp = &ar->dp;
834*4882a593Smuzhiyun 				struct dp_rxdma_ring *rx_ring = &dp->rx_refill_buf_ring;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 				ath11k_dp_rxbufs_replenish(ab, id, rx_ring, 0,
837*4882a593Smuzhiyun 							   HAL_RX_BUF_RBM_SW3_BM);
838*4882a593Smuzhiyun 			}
839*4882a593Smuzhiyun 		}
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 	/* TODO: Implement handler for other interrupts */
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun done:
844*4882a593Smuzhiyun 	return tot_work_done;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun EXPORT_SYMBOL(ath11k_dp_service_srng);
847*4882a593Smuzhiyun 
ath11k_dp_pdev_free(struct ath11k_base * ab)848*4882a593Smuzhiyun void ath11k_dp_pdev_free(struct ath11k_base *ab)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	struct ath11k *ar;
851*4882a593Smuzhiyun 	int i;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	del_timer_sync(&ab->mon_reap_timer);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	for (i = 0; i < ab->num_radios; i++) {
856*4882a593Smuzhiyun 		ar = ab->pdevs[i].ar;
857*4882a593Smuzhiyun 		ath11k_dp_rx_pdev_free(ab, i);
858*4882a593Smuzhiyun 		ath11k_debugfs_unregister(ar);
859*4882a593Smuzhiyun 		ath11k_dp_rx_pdev_mon_detach(ar);
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
ath11k_dp_pdev_pre_alloc(struct ath11k_base * ab)863*4882a593Smuzhiyun void ath11k_dp_pdev_pre_alloc(struct ath11k_base *ab)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct ath11k *ar;
866*4882a593Smuzhiyun 	struct ath11k_pdev_dp *dp;
867*4882a593Smuzhiyun 	int i;
868*4882a593Smuzhiyun 	int j;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	for (i = 0; i <  ab->num_radios; i++) {
871*4882a593Smuzhiyun 		ar = ab->pdevs[i].ar;
872*4882a593Smuzhiyun 		dp = &ar->dp;
873*4882a593Smuzhiyun 		dp->mac_id = i;
874*4882a593Smuzhiyun 		idr_init(&dp->rx_refill_buf_ring.bufs_idr);
875*4882a593Smuzhiyun 		spin_lock_init(&dp->rx_refill_buf_ring.idr_lock);
876*4882a593Smuzhiyun 		atomic_set(&dp->num_tx_pending, 0);
877*4882a593Smuzhiyun 		init_waitqueue_head(&dp->tx_empty_waitq);
878*4882a593Smuzhiyun 		for (j = 0; j < ab->hw_params.num_rxmda_per_pdev; j++) {
879*4882a593Smuzhiyun 			idr_init(&dp->rx_mon_status_refill_ring[j].bufs_idr);
880*4882a593Smuzhiyun 			spin_lock_init(&dp->rx_mon_status_refill_ring[j].idr_lock);
881*4882a593Smuzhiyun 		}
882*4882a593Smuzhiyun 		idr_init(&dp->rxdma_mon_buf_ring.bufs_idr);
883*4882a593Smuzhiyun 		spin_lock_init(&dp->rxdma_mon_buf_ring.idr_lock);
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun 
ath11k_dp_pdev_alloc(struct ath11k_base * ab)887*4882a593Smuzhiyun int ath11k_dp_pdev_alloc(struct ath11k_base *ab)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	struct ath11k *ar;
890*4882a593Smuzhiyun 	int ret;
891*4882a593Smuzhiyun 	int i;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	/* TODO:Per-pdev rx ring unlike tx ring which is mapped to different AC's */
894*4882a593Smuzhiyun 	for (i = 0; i < ab->num_radios; i++) {
895*4882a593Smuzhiyun 		ar = ab->pdevs[i].ar;
896*4882a593Smuzhiyun 		ret = ath11k_dp_rx_pdev_alloc(ab, i);
897*4882a593Smuzhiyun 		if (ret) {
898*4882a593Smuzhiyun 			ath11k_warn(ab, "failed to allocate pdev rx for pdev_id :%d\n",
899*4882a593Smuzhiyun 				    i);
900*4882a593Smuzhiyun 			goto err;
901*4882a593Smuzhiyun 		}
902*4882a593Smuzhiyun 		ret = ath11k_dp_rx_pdev_mon_attach(ar);
903*4882a593Smuzhiyun 		if (ret) {
904*4882a593Smuzhiyun 			ath11k_warn(ab, "failed to initialize mon pdev %d\n",
905*4882a593Smuzhiyun 				    i);
906*4882a593Smuzhiyun 			goto err;
907*4882a593Smuzhiyun 		}
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	return 0;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun err:
913*4882a593Smuzhiyun 	ath11k_dp_pdev_free(ab);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	return ret;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
ath11k_dp_htt_connect(struct ath11k_dp * dp)918*4882a593Smuzhiyun int ath11k_dp_htt_connect(struct ath11k_dp *dp)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun 	struct ath11k_htc_svc_conn_req conn_req;
921*4882a593Smuzhiyun 	struct ath11k_htc_svc_conn_resp conn_resp;
922*4882a593Smuzhiyun 	int status;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	memset(&conn_req, 0, sizeof(conn_req));
925*4882a593Smuzhiyun 	memset(&conn_resp, 0, sizeof(conn_resp));
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	conn_req.ep_ops.ep_tx_complete = ath11k_dp_htt_htc_tx_complete;
928*4882a593Smuzhiyun 	conn_req.ep_ops.ep_rx_complete = ath11k_dp_htt_htc_t2h_msg_handler;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	/* connect to control service */
931*4882a593Smuzhiyun 	conn_req.service_id = ATH11K_HTC_SVC_ID_HTT_DATA_MSG;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	status = ath11k_htc_connect_service(&dp->ab->htc, &conn_req,
934*4882a593Smuzhiyun 					    &conn_resp);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (status)
937*4882a593Smuzhiyun 		return status;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	dp->eid = conn_resp.eid;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	return 0;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
ath11k_dp_update_vdev_search(struct ath11k_vif * arvif)944*4882a593Smuzhiyun static void ath11k_dp_update_vdev_search(struct ath11k_vif *arvif)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	 /* When v2_map_support is true:for STA mode, enable address
947*4882a593Smuzhiyun 	  * search index, tcl uses ast_hash value in the descriptor.
948*4882a593Smuzhiyun 	  * When v2_map_support is false: for STA mode, dont' enable
949*4882a593Smuzhiyun 	  * address search index.
950*4882a593Smuzhiyun 	  */
951*4882a593Smuzhiyun 	switch (arvif->vdev_type) {
952*4882a593Smuzhiyun 	case WMI_VDEV_TYPE_STA:
953*4882a593Smuzhiyun 		if (arvif->ar->ab->hw_params.htt_peer_map_v2) {
954*4882a593Smuzhiyun 			arvif->hal_addr_search_flags = HAL_TX_ADDRX_EN;
955*4882a593Smuzhiyun 			arvif->search_type = HAL_TX_ADDR_SEARCH_INDEX;
956*4882a593Smuzhiyun 		} else {
957*4882a593Smuzhiyun 			arvif->hal_addr_search_flags = HAL_TX_ADDRY_EN;
958*4882a593Smuzhiyun 			arvif->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
959*4882a593Smuzhiyun 		}
960*4882a593Smuzhiyun 		break;
961*4882a593Smuzhiyun 	case WMI_VDEV_TYPE_AP:
962*4882a593Smuzhiyun 	case WMI_VDEV_TYPE_IBSS:
963*4882a593Smuzhiyun 		arvif->hal_addr_search_flags = HAL_TX_ADDRX_EN;
964*4882a593Smuzhiyun 		arvif->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
965*4882a593Smuzhiyun 		break;
966*4882a593Smuzhiyun 	case WMI_VDEV_TYPE_MONITOR:
967*4882a593Smuzhiyun 	default:
968*4882a593Smuzhiyun 		return;
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
ath11k_dp_vdev_tx_attach(struct ath11k * ar,struct ath11k_vif * arvif)972*4882a593Smuzhiyun void ath11k_dp_vdev_tx_attach(struct ath11k *ar, struct ath11k_vif *arvif)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun 	arvif->tcl_metadata |= FIELD_PREP(HTT_TCL_META_DATA_TYPE, 1) |
975*4882a593Smuzhiyun 			       FIELD_PREP(HTT_TCL_META_DATA_VDEV_ID,
976*4882a593Smuzhiyun 					  arvif->vdev_id) |
977*4882a593Smuzhiyun 			       FIELD_PREP(HTT_TCL_META_DATA_PDEV_ID,
978*4882a593Smuzhiyun 					  ar->pdev->pdev_id);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	/* set HTT extension valid bit to 0 by default */
981*4882a593Smuzhiyun 	arvif->tcl_metadata &= ~HTT_TCL_META_DATA_VALID_HTT;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	ath11k_dp_update_vdev_search(arvif);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
ath11k_dp_tx_pending_cleanup(int buf_id,void * skb,void * ctx)986*4882a593Smuzhiyun static int ath11k_dp_tx_pending_cleanup(int buf_id, void *skb, void *ctx)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	struct ath11k_base *ab = (struct ath11k_base *)ctx;
989*4882a593Smuzhiyun 	struct sk_buff *msdu = skb;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	dma_unmap_single(ab->dev, ATH11K_SKB_CB(msdu)->paddr, msdu->len,
992*4882a593Smuzhiyun 			 DMA_TO_DEVICE);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	dev_kfree_skb_any(msdu);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	return 0;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun 
ath11k_dp_free(struct ath11k_base * ab)999*4882a593Smuzhiyun void ath11k_dp_free(struct ath11k_base *ab)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	struct ath11k_dp *dp = &ab->dp;
1002*4882a593Smuzhiyun 	int i;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	ath11k_dp_link_desc_cleanup(ab, dp->link_desc_banks,
1005*4882a593Smuzhiyun 				    HAL_WBM_IDLE_LINK, &dp->wbm_idle_ring);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	ath11k_dp_srng_common_cleanup(ab);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	ath11k_dp_reo_cmd_list_cleanup(ab);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	for (i = 0; i < DP_TCL_NUM_RING_MAX; i++) {
1012*4882a593Smuzhiyun 		spin_lock_bh(&dp->tx_ring[i].tx_idr_lock);
1013*4882a593Smuzhiyun 		idr_for_each(&dp->tx_ring[i].txbuf_idr,
1014*4882a593Smuzhiyun 			     ath11k_dp_tx_pending_cleanup, ab);
1015*4882a593Smuzhiyun 		idr_destroy(&dp->tx_ring[i].txbuf_idr);
1016*4882a593Smuzhiyun 		spin_unlock_bh(&dp->tx_ring[i].tx_idr_lock);
1017*4882a593Smuzhiyun 		kfree(dp->tx_ring[i].tx_status);
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	/* Deinit any SOC level resource */
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun 
ath11k_dp_alloc(struct ath11k_base * ab)1023*4882a593Smuzhiyun int ath11k_dp_alloc(struct ath11k_base *ab)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	struct ath11k_dp *dp = &ab->dp;
1026*4882a593Smuzhiyun 	struct hal_srng *srng = NULL;
1027*4882a593Smuzhiyun 	size_t size = 0;
1028*4882a593Smuzhiyun 	u32 n_link_desc = 0;
1029*4882a593Smuzhiyun 	int ret;
1030*4882a593Smuzhiyun 	int i;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	dp->ab = ab;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dp->reo_cmd_list);
1035*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dp->reo_cmd_cache_flush_list);
1036*4882a593Smuzhiyun 	spin_lock_init(&dp->reo_cmd_lock);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	dp->reo_cmd_cache_flush_count = 0;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	ret = ath11k_wbm_idle_ring_setup(ab, &n_link_desc);
1041*4882a593Smuzhiyun 	if (ret) {
1042*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to setup wbm_idle_ring: %d\n", ret);
1043*4882a593Smuzhiyun 		return ret;
1044*4882a593Smuzhiyun 	}
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	srng = &ab->hal.srng_list[dp->wbm_idle_ring.ring_id];
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	ret = ath11k_dp_link_desc_setup(ab, dp->link_desc_banks,
1049*4882a593Smuzhiyun 					HAL_WBM_IDLE_LINK, srng, n_link_desc);
1050*4882a593Smuzhiyun 	if (ret) {
1051*4882a593Smuzhiyun 		ath11k_warn(ab, "failed to setup link desc: %d\n", ret);
1052*4882a593Smuzhiyun 		return ret;
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	ret = ath11k_dp_srng_common_setup(ab);
1056*4882a593Smuzhiyun 	if (ret)
1057*4882a593Smuzhiyun 		goto fail_link_desc_cleanup;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	size = sizeof(struct hal_wbm_release_ring) * DP_TX_COMP_RING_SIZE;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	for (i = 0; i < DP_TCL_NUM_RING_MAX; i++) {
1062*4882a593Smuzhiyun 		idr_init(&dp->tx_ring[i].txbuf_idr);
1063*4882a593Smuzhiyun 		spin_lock_init(&dp->tx_ring[i].tx_idr_lock);
1064*4882a593Smuzhiyun 		dp->tx_ring[i].tcl_data_ring_id = i;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 		dp->tx_ring[i].tx_status_head = 0;
1067*4882a593Smuzhiyun 		dp->tx_ring[i].tx_status_tail = DP_TX_COMP_RING_SIZE - 1;
1068*4882a593Smuzhiyun 		dp->tx_ring[i].tx_status = kmalloc(size, GFP_KERNEL);
1069*4882a593Smuzhiyun 		if (!dp->tx_ring[i].tx_status) {
1070*4882a593Smuzhiyun 			ret = -ENOMEM;
1071*4882a593Smuzhiyun 			goto fail_cmn_srng_cleanup;
1072*4882a593Smuzhiyun 		}
1073*4882a593Smuzhiyun 	}
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	for (i = 0; i < HAL_DSCP_TID_MAP_TBL_NUM_ENTRIES_MAX; i++)
1076*4882a593Smuzhiyun 		ath11k_hal_tx_set_dscp_tid_map(ab, i);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	/* Init any SOC level resource for DP */
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	return 0;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun fail_cmn_srng_cleanup:
1083*4882a593Smuzhiyun 	ath11k_dp_srng_common_cleanup(ab);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun fail_link_desc_cleanup:
1086*4882a593Smuzhiyun 	ath11k_dp_link_desc_cleanup(ab, dp->link_desc_banks,
1087*4882a593Smuzhiyun 				    HAL_WBM_IDLE_LINK, &dp->wbm_idle_ring);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	return ret;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
ath11k_dp_shadow_timer_handler(struct timer_list * t)1092*4882a593Smuzhiyun static void ath11k_dp_shadow_timer_handler(struct timer_list *t)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	struct ath11k_hp_update_timer *update_timer = from_timer(update_timer,
1095*4882a593Smuzhiyun 								 t, timer);
1096*4882a593Smuzhiyun 	struct ath11k_base *ab = update_timer->ab;
1097*4882a593Smuzhiyun 	struct hal_srng	*srng = &ab->hal.srng_list[update_timer->ring_id];
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	spin_lock_bh(&srng->lock);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	/* when the timer is fired, the handler checks whether there
1102*4882a593Smuzhiyun 	 * are new TX happened. The handler updates HP only when there
1103*4882a593Smuzhiyun 	 * are no TX operations during the timeout interval, and stop
1104*4882a593Smuzhiyun 	 * the timer. Timer will be started again when TX happens again.
1105*4882a593Smuzhiyun 	 */
1106*4882a593Smuzhiyun 	if (update_timer->timer_tx_num != update_timer->tx_num) {
1107*4882a593Smuzhiyun 		update_timer->timer_tx_num = update_timer->tx_num;
1108*4882a593Smuzhiyun 		mod_timer(&update_timer->timer, jiffies +
1109*4882a593Smuzhiyun 		  msecs_to_jiffies(update_timer->interval));
1110*4882a593Smuzhiyun 	} else {
1111*4882a593Smuzhiyun 		update_timer->started = false;
1112*4882a593Smuzhiyun 		ath11k_hal_srng_shadow_update_hp_tp(ab, srng);
1113*4882a593Smuzhiyun 	}
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	spin_unlock_bh(&srng->lock);
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun 
ath11k_dp_shadow_start_timer(struct ath11k_base * ab,struct hal_srng * srng,struct ath11k_hp_update_timer * update_timer)1118*4882a593Smuzhiyun void ath11k_dp_shadow_start_timer(struct ath11k_base *ab,
1119*4882a593Smuzhiyun 				  struct hal_srng *srng,
1120*4882a593Smuzhiyun 				  struct ath11k_hp_update_timer *update_timer)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	lockdep_assert_held(&srng->lock);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	if (!ab->hw_params.supports_shadow_regs)
1125*4882a593Smuzhiyun 		return;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	update_timer->tx_num++;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	if (update_timer->started)
1130*4882a593Smuzhiyun 		return;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	update_timer->started = true;
1133*4882a593Smuzhiyun 	update_timer->timer_tx_num = update_timer->tx_num;
1134*4882a593Smuzhiyun 	mod_timer(&update_timer->timer, jiffies +
1135*4882a593Smuzhiyun 		  msecs_to_jiffies(update_timer->interval));
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
ath11k_dp_shadow_stop_timer(struct ath11k_base * ab,struct ath11k_hp_update_timer * update_timer)1138*4882a593Smuzhiyun void ath11k_dp_shadow_stop_timer(struct ath11k_base *ab,
1139*4882a593Smuzhiyun 				 struct ath11k_hp_update_timer *update_timer)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	if (!ab->hw_params.supports_shadow_regs)
1142*4882a593Smuzhiyun 		return;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	if (!update_timer->init)
1145*4882a593Smuzhiyun 		return;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	del_timer_sync(&update_timer->timer);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
ath11k_dp_shadow_init_timer(struct ath11k_base * ab,struct ath11k_hp_update_timer * update_timer,u32 interval,u32 ring_id)1150*4882a593Smuzhiyun void ath11k_dp_shadow_init_timer(struct ath11k_base *ab,
1151*4882a593Smuzhiyun 				 struct ath11k_hp_update_timer *update_timer,
1152*4882a593Smuzhiyun 				 u32 interval, u32 ring_id)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun 	if (!ab->hw_params.supports_shadow_regs)
1155*4882a593Smuzhiyun 		return;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	update_timer->tx_num = 0;
1158*4882a593Smuzhiyun 	update_timer->timer_tx_num = 0;
1159*4882a593Smuzhiyun 	update_timer->ab = ab;
1160*4882a593Smuzhiyun 	update_timer->ring_id = ring_id;
1161*4882a593Smuzhiyun 	update_timer->interval = interval;
1162*4882a593Smuzhiyun 	update_timer->init = true;
1163*4882a593Smuzhiyun 	timer_setup(&update_timer->timer,
1164*4882a593Smuzhiyun 		    ath11k_dp_shadow_timer_handler, 0);
1165*4882a593Smuzhiyun }
1166