1*4882a593Smuzhiyun // SPDX-License-Identifier: BSD-3-Clause-Clear
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun #include <linux/of_device.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include "ahb.h"
12*4882a593Smuzhiyun #include "debug.h"
13*4882a593Smuzhiyun #include "hif.h"
14*4882a593Smuzhiyun #include <linux/remoteproc.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static const struct of_device_id ath11k_ahb_of_match[] = {
17*4882a593Smuzhiyun /* TODO: Should we change the compatible string to something similar
18*4882a593Smuzhiyun * to one that ath10k uses?
19*4882a593Smuzhiyun */
20*4882a593Smuzhiyun { .compatible = "qcom,ipq8074-wifi",
21*4882a593Smuzhiyun .data = (void *)ATH11K_HW_IPQ8074,
22*4882a593Smuzhiyun },
23*4882a593Smuzhiyun { .compatible = "qcom,ipq6018-wifi",
24*4882a593Smuzhiyun .data = (void *)ATH11K_HW_IPQ6018_HW10,
25*4882a593Smuzhiyun },
26*4882a593Smuzhiyun { }
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ath11k_ahb_of_match);
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const struct ath11k_bus_params ath11k_ahb_bus_params = {
32*4882a593Smuzhiyun .mhi_support = false,
33*4882a593Smuzhiyun .m3_fw_support = false,
34*4882a593Smuzhiyun .fixed_bdf_addr = true,
35*4882a593Smuzhiyun .fixed_mem_region = true,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define ATH11K_IRQ_CE0_OFFSET 4
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const char *irq_name[ATH11K_IRQ_NUM_MAX] = {
41*4882a593Smuzhiyun "misc-pulse1",
42*4882a593Smuzhiyun "misc-latch",
43*4882a593Smuzhiyun "sw-exception",
44*4882a593Smuzhiyun "watchdog",
45*4882a593Smuzhiyun "ce0",
46*4882a593Smuzhiyun "ce1",
47*4882a593Smuzhiyun "ce2",
48*4882a593Smuzhiyun "ce3",
49*4882a593Smuzhiyun "ce4",
50*4882a593Smuzhiyun "ce5",
51*4882a593Smuzhiyun "ce6",
52*4882a593Smuzhiyun "ce7",
53*4882a593Smuzhiyun "ce8",
54*4882a593Smuzhiyun "ce9",
55*4882a593Smuzhiyun "ce10",
56*4882a593Smuzhiyun "ce11",
57*4882a593Smuzhiyun "host2wbm-desc-feed",
58*4882a593Smuzhiyun "host2reo-re-injection",
59*4882a593Smuzhiyun "host2reo-command",
60*4882a593Smuzhiyun "host2rxdma-monitor-ring3",
61*4882a593Smuzhiyun "host2rxdma-monitor-ring2",
62*4882a593Smuzhiyun "host2rxdma-monitor-ring1",
63*4882a593Smuzhiyun "reo2ost-exception",
64*4882a593Smuzhiyun "wbm2host-rx-release",
65*4882a593Smuzhiyun "reo2host-status",
66*4882a593Smuzhiyun "reo2host-destination-ring4",
67*4882a593Smuzhiyun "reo2host-destination-ring3",
68*4882a593Smuzhiyun "reo2host-destination-ring2",
69*4882a593Smuzhiyun "reo2host-destination-ring1",
70*4882a593Smuzhiyun "rxdma2host-monitor-destination-mac3",
71*4882a593Smuzhiyun "rxdma2host-monitor-destination-mac2",
72*4882a593Smuzhiyun "rxdma2host-monitor-destination-mac1",
73*4882a593Smuzhiyun "ppdu-end-interrupts-mac3",
74*4882a593Smuzhiyun "ppdu-end-interrupts-mac2",
75*4882a593Smuzhiyun "ppdu-end-interrupts-mac1",
76*4882a593Smuzhiyun "rxdma2host-monitor-status-ring-mac3",
77*4882a593Smuzhiyun "rxdma2host-monitor-status-ring-mac2",
78*4882a593Smuzhiyun "rxdma2host-monitor-status-ring-mac1",
79*4882a593Smuzhiyun "host2rxdma-host-buf-ring-mac3",
80*4882a593Smuzhiyun "host2rxdma-host-buf-ring-mac2",
81*4882a593Smuzhiyun "host2rxdma-host-buf-ring-mac1",
82*4882a593Smuzhiyun "rxdma2host-destination-ring-mac3",
83*4882a593Smuzhiyun "rxdma2host-destination-ring-mac2",
84*4882a593Smuzhiyun "rxdma2host-destination-ring-mac1",
85*4882a593Smuzhiyun "host2tcl-input-ring4",
86*4882a593Smuzhiyun "host2tcl-input-ring3",
87*4882a593Smuzhiyun "host2tcl-input-ring2",
88*4882a593Smuzhiyun "host2tcl-input-ring1",
89*4882a593Smuzhiyun "wbm2host-tx-completions-ring3",
90*4882a593Smuzhiyun "wbm2host-tx-completions-ring2",
91*4882a593Smuzhiyun "wbm2host-tx-completions-ring1",
92*4882a593Smuzhiyun "tcl2host-status-ring",
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* enum ext_irq_num - irq numbers that can be used by external modules
96*4882a593Smuzhiyun * like datapath
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun enum ext_irq_num {
99*4882a593Smuzhiyun host2wbm_desc_feed = 16,
100*4882a593Smuzhiyun host2reo_re_injection,
101*4882a593Smuzhiyun host2reo_command,
102*4882a593Smuzhiyun host2rxdma_monitor_ring3,
103*4882a593Smuzhiyun host2rxdma_monitor_ring2,
104*4882a593Smuzhiyun host2rxdma_monitor_ring1,
105*4882a593Smuzhiyun reo2host_exception,
106*4882a593Smuzhiyun wbm2host_rx_release,
107*4882a593Smuzhiyun reo2host_status,
108*4882a593Smuzhiyun reo2host_destination_ring4,
109*4882a593Smuzhiyun reo2host_destination_ring3,
110*4882a593Smuzhiyun reo2host_destination_ring2,
111*4882a593Smuzhiyun reo2host_destination_ring1,
112*4882a593Smuzhiyun rxdma2host_monitor_destination_mac3,
113*4882a593Smuzhiyun rxdma2host_monitor_destination_mac2,
114*4882a593Smuzhiyun rxdma2host_monitor_destination_mac1,
115*4882a593Smuzhiyun ppdu_end_interrupts_mac3,
116*4882a593Smuzhiyun ppdu_end_interrupts_mac2,
117*4882a593Smuzhiyun ppdu_end_interrupts_mac1,
118*4882a593Smuzhiyun rxdma2host_monitor_status_ring_mac3,
119*4882a593Smuzhiyun rxdma2host_monitor_status_ring_mac2,
120*4882a593Smuzhiyun rxdma2host_monitor_status_ring_mac1,
121*4882a593Smuzhiyun host2rxdma_host_buf_ring_mac3,
122*4882a593Smuzhiyun host2rxdma_host_buf_ring_mac2,
123*4882a593Smuzhiyun host2rxdma_host_buf_ring_mac1,
124*4882a593Smuzhiyun rxdma2host_destination_ring_mac3,
125*4882a593Smuzhiyun rxdma2host_destination_ring_mac2,
126*4882a593Smuzhiyun rxdma2host_destination_ring_mac1,
127*4882a593Smuzhiyun host2tcl_input_ring4,
128*4882a593Smuzhiyun host2tcl_input_ring3,
129*4882a593Smuzhiyun host2tcl_input_ring2,
130*4882a593Smuzhiyun host2tcl_input_ring1,
131*4882a593Smuzhiyun wbm2host_tx_completions_ring3,
132*4882a593Smuzhiyun wbm2host_tx_completions_ring2,
133*4882a593Smuzhiyun wbm2host_tx_completions_ring1,
134*4882a593Smuzhiyun tcl2host_status_ring,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
ath11k_ahb_read32(struct ath11k_base * ab,u32 offset)137*4882a593Smuzhiyun static inline u32 ath11k_ahb_read32(struct ath11k_base *ab, u32 offset)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun return ioread32(ab->mem + offset);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
ath11k_ahb_write32(struct ath11k_base * ab,u32 offset,u32 value)142*4882a593Smuzhiyun static inline void ath11k_ahb_write32(struct ath11k_base *ab, u32 offset, u32 value)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun iowrite32(value, ab->mem + offset);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
ath11k_ahb_kill_tasklets(struct ath11k_base * ab)147*4882a593Smuzhiyun static void ath11k_ahb_kill_tasklets(struct ath11k_base *ab)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun int i;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
152*4882a593Smuzhiyun struct ath11k_ce_pipe *ce_pipe = &ab->ce.ce_pipe[i];
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
155*4882a593Smuzhiyun continue;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun tasklet_kill(&ce_pipe->intr_tq);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
ath11k_ahb_ext_grp_disable(struct ath11k_ext_irq_grp * irq_grp)161*4882a593Smuzhiyun static void ath11k_ahb_ext_grp_disable(struct ath11k_ext_irq_grp *irq_grp)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun int i;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun for (i = 0; i < irq_grp->num_irq; i++)
166*4882a593Smuzhiyun disable_irq_nosync(irq_grp->ab->irq_num[irq_grp->irqs[i]]);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
__ath11k_ahb_ext_irq_disable(struct ath11k_base * ab)169*4882a593Smuzhiyun static void __ath11k_ahb_ext_irq_disable(struct ath11k_base *ab)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun int i;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
174*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun ath11k_ahb_ext_grp_disable(irq_grp);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (irq_grp->napi_enabled) {
179*4882a593Smuzhiyun napi_synchronize(&irq_grp->napi);
180*4882a593Smuzhiyun napi_disable(&irq_grp->napi);
181*4882a593Smuzhiyun irq_grp->napi_enabled = false;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
ath11k_ahb_ext_grp_enable(struct ath11k_ext_irq_grp * irq_grp)186*4882a593Smuzhiyun static void ath11k_ahb_ext_grp_enable(struct ath11k_ext_irq_grp *irq_grp)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun int i;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun for (i = 0; i < irq_grp->num_irq; i++)
191*4882a593Smuzhiyun enable_irq(irq_grp->ab->irq_num[irq_grp->irqs[i]]);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
ath11k_ahb_setbit32(struct ath11k_base * ab,u8 bit,u32 offset)194*4882a593Smuzhiyun static void ath11k_ahb_setbit32(struct ath11k_base *ab, u8 bit, u32 offset)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun u32 val;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun val = ath11k_ahb_read32(ab, offset);
199*4882a593Smuzhiyun ath11k_ahb_write32(ab, offset, val | BIT(bit));
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
ath11k_ahb_clearbit32(struct ath11k_base * ab,u8 bit,u32 offset)202*4882a593Smuzhiyun static void ath11k_ahb_clearbit32(struct ath11k_base *ab, u8 bit, u32 offset)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun u32 val;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun val = ath11k_ahb_read32(ab, offset);
207*4882a593Smuzhiyun ath11k_ahb_write32(ab, offset, val & ~BIT(bit));
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
ath11k_ahb_ce_irq_enable(struct ath11k_base * ab,u16 ce_id)210*4882a593Smuzhiyun static void ath11k_ahb_ce_irq_enable(struct ath11k_base *ab, u16 ce_id)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun const struct ce_attr *ce_attr;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun ce_attr = &ab->hw_params.host_ce_config[ce_id];
215*4882a593Smuzhiyun if (ce_attr->src_nentries)
216*4882a593Smuzhiyun ath11k_ahb_setbit32(ab, ce_id, CE_HOST_IE_ADDRESS);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (ce_attr->dest_nentries) {
219*4882a593Smuzhiyun ath11k_ahb_setbit32(ab, ce_id, CE_HOST_IE_2_ADDRESS);
220*4882a593Smuzhiyun ath11k_ahb_setbit32(ab, ce_id + CE_HOST_IE_3_SHIFT,
221*4882a593Smuzhiyun CE_HOST_IE_3_ADDRESS);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
ath11k_ahb_ce_irq_disable(struct ath11k_base * ab,u16 ce_id)225*4882a593Smuzhiyun static void ath11k_ahb_ce_irq_disable(struct ath11k_base *ab, u16 ce_id)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun const struct ce_attr *ce_attr;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun ce_attr = &ab->hw_params.host_ce_config[ce_id];
230*4882a593Smuzhiyun if (ce_attr->src_nentries)
231*4882a593Smuzhiyun ath11k_ahb_clearbit32(ab, ce_id, CE_HOST_IE_ADDRESS);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (ce_attr->dest_nentries) {
234*4882a593Smuzhiyun ath11k_ahb_clearbit32(ab, ce_id, CE_HOST_IE_2_ADDRESS);
235*4882a593Smuzhiyun ath11k_ahb_clearbit32(ab, ce_id + CE_HOST_IE_3_SHIFT,
236*4882a593Smuzhiyun CE_HOST_IE_3_ADDRESS);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
ath11k_ahb_sync_ce_irqs(struct ath11k_base * ab)240*4882a593Smuzhiyun static void ath11k_ahb_sync_ce_irqs(struct ath11k_base *ab)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun int i;
243*4882a593Smuzhiyun int irq_idx;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
246*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
247*4882a593Smuzhiyun continue;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun irq_idx = ATH11K_IRQ_CE0_OFFSET + i;
250*4882a593Smuzhiyun synchronize_irq(ab->irq_num[irq_idx]);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
ath11k_ahb_sync_ext_irqs(struct ath11k_base * ab)254*4882a593Smuzhiyun static void ath11k_ahb_sync_ext_irqs(struct ath11k_base *ab)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun int i, j;
257*4882a593Smuzhiyun int irq_idx;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
260*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun for (j = 0; j < irq_grp->num_irq; j++) {
263*4882a593Smuzhiyun irq_idx = irq_grp->irqs[j];
264*4882a593Smuzhiyun synchronize_irq(ab->irq_num[irq_idx]);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
ath11k_ahb_ce_irqs_enable(struct ath11k_base * ab)269*4882a593Smuzhiyun static void ath11k_ahb_ce_irqs_enable(struct ath11k_base *ab)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun int i;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
274*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
275*4882a593Smuzhiyun continue;
276*4882a593Smuzhiyun ath11k_ahb_ce_irq_enable(ab, i);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
ath11k_ahb_ce_irqs_disable(struct ath11k_base * ab)280*4882a593Smuzhiyun static void ath11k_ahb_ce_irqs_disable(struct ath11k_base *ab)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun int i;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
285*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
286*4882a593Smuzhiyun continue;
287*4882a593Smuzhiyun ath11k_ahb_ce_irq_disable(ab, i);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
ath11k_ahb_start(struct ath11k_base * ab)291*4882a593Smuzhiyun static int ath11k_ahb_start(struct ath11k_base *ab)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun ath11k_ahb_ce_irqs_enable(ab);
294*4882a593Smuzhiyun ath11k_ce_rx_post_buf(ab);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
ath11k_ahb_ext_irq_enable(struct ath11k_base * ab)299*4882a593Smuzhiyun static void ath11k_ahb_ext_irq_enable(struct ath11k_base *ab)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun int i;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
304*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (!irq_grp->napi_enabled) {
307*4882a593Smuzhiyun napi_enable(&irq_grp->napi);
308*4882a593Smuzhiyun irq_grp->napi_enabled = true;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun ath11k_ahb_ext_grp_enable(irq_grp);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
ath11k_ahb_ext_irq_disable(struct ath11k_base * ab)314*4882a593Smuzhiyun static void ath11k_ahb_ext_irq_disable(struct ath11k_base *ab)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun __ath11k_ahb_ext_irq_disable(ab);
317*4882a593Smuzhiyun ath11k_ahb_sync_ext_irqs(ab);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
ath11k_ahb_stop(struct ath11k_base * ab)320*4882a593Smuzhiyun static void ath11k_ahb_stop(struct ath11k_base *ab)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun if (!test_bit(ATH11K_FLAG_CRASH_FLUSH, &ab->dev_flags))
323*4882a593Smuzhiyun ath11k_ahb_ce_irqs_disable(ab);
324*4882a593Smuzhiyun ath11k_ahb_sync_ce_irqs(ab);
325*4882a593Smuzhiyun ath11k_ahb_kill_tasklets(ab);
326*4882a593Smuzhiyun del_timer_sync(&ab->rx_replenish_retry);
327*4882a593Smuzhiyun ath11k_ce_cleanup_pipes(ab);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
ath11k_ahb_power_up(struct ath11k_base * ab)330*4882a593Smuzhiyun static int ath11k_ahb_power_up(struct ath11k_base *ab)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct ath11k_ahb *ab_ahb = ath11k_ahb_priv(ab);
333*4882a593Smuzhiyun int ret;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun ret = rproc_boot(ab_ahb->tgt_rproc);
336*4882a593Smuzhiyun if (ret)
337*4882a593Smuzhiyun ath11k_err(ab, "failed to boot the remote processor Q6\n");
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return ret;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
ath11k_ahb_power_down(struct ath11k_base * ab)342*4882a593Smuzhiyun static void ath11k_ahb_power_down(struct ath11k_base *ab)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct ath11k_ahb *ab_ahb = ath11k_ahb_priv(ab);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun rproc_shutdown(ab_ahb->tgt_rproc);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
ath11k_ahb_init_qmi_ce_config(struct ath11k_base * ab)349*4882a593Smuzhiyun static void ath11k_ahb_init_qmi_ce_config(struct ath11k_base *ab)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun struct ath11k_qmi_ce_cfg *cfg = &ab->qmi.ce_cfg;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun cfg->tgt_ce_len = ab->hw_params.target_ce_count;
354*4882a593Smuzhiyun cfg->tgt_ce = ab->hw_params.target_ce_config;
355*4882a593Smuzhiyun cfg->svc_to_ce_map_len = ab->hw_params.svc_to_ce_map_len;
356*4882a593Smuzhiyun cfg->svc_to_ce_map = ab->hw_params.svc_to_ce_map;
357*4882a593Smuzhiyun ab->qmi.service_ins_id = ATH11K_QMI_WLFW_SERVICE_INS_ID_V01_IPQ8074;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
ath11k_ahb_free_ext_irq(struct ath11k_base * ab)360*4882a593Smuzhiyun static void ath11k_ahb_free_ext_irq(struct ath11k_base *ab)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun int i, j;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
365*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun for (j = 0; j < irq_grp->num_irq; j++)
368*4882a593Smuzhiyun free_irq(ab->irq_num[irq_grp->irqs[j]], irq_grp);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun netif_napi_del(&irq_grp->napi);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
ath11k_ahb_free_irq(struct ath11k_base * ab)374*4882a593Smuzhiyun static void ath11k_ahb_free_irq(struct ath11k_base *ab)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun int irq_idx;
377*4882a593Smuzhiyun int i;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
380*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
381*4882a593Smuzhiyun continue;
382*4882a593Smuzhiyun irq_idx = ATH11K_IRQ_CE0_OFFSET + i;
383*4882a593Smuzhiyun free_irq(ab->irq_num[irq_idx], &ab->ce.ce_pipe[i]);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun ath11k_ahb_free_ext_irq(ab);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
ath11k_ahb_ce_tasklet(struct tasklet_struct * t)389*4882a593Smuzhiyun static void ath11k_ahb_ce_tasklet(struct tasklet_struct *t)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct ath11k_ce_pipe *ce_pipe = from_tasklet(ce_pipe, t, intr_tq);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun ath11k_ce_per_engine_service(ce_pipe->ab, ce_pipe->pipe_num);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ath11k_ahb_ce_irq_enable(ce_pipe->ab, ce_pipe->pipe_num);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
ath11k_ahb_ce_interrupt_handler(int irq,void * arg)398*4882a593Smuzhiyun static irqreturn_t ath11k_ahb_ce_interrupt_handler(int irq, void *arg)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct ath11k_ce_pipe *ce_pipe = arg;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* last interrupt received for this CE */
403*4882a593Smuzhiyun ce_pipe->timestamp = jiffies;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun ath11k_ahb_ce_irq_disable(ce_pipe->ab, ce_pipe->pipe_num);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun tasklet_schedule(&ce_pipe->intr_tq);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return IRQ_HANDLED;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
ath11k_ahb_ext_grp_napi_poll(struct napi_struct * napi,int budget)412*4882a593Smuzhiyun static int ath11k_ahb_ext_grp_napi_poll(struct napi_struct *napi, int budget)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = container_of(napi,
415*4882a593Smuzhiyun struct ath11k_ext_irq_grp,
416*4882a593Smuzhiyun napi);
417*4882a593Smuzhiyun struct ath11k_base *ab = irq_grp->ab;
418*4882a593Smuzhiyun int work_done;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun work_done = ath11k_dp_service_srng(ab, irq_grp, budget);
421*4882a593Smuzhiyun if (work_done < budget) {
422*4882a593Smuzhiyun napi_complete_done(napi, work_done);
423*4882a593Smuzhiyun ath11k_ahb_ext_grp_enable(irq_grp);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (work_done > budget)
427*4882a593Smuzhiyun work_done = budget;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return work_done;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
ath11k_ahb_ext_interrupt_handler(int irq,void * arg)432*4882a593Smuzhiyun static irqreturn_t ath11k_ahb_ext_interrupt_handler(int irq, void *arg)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = arg;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* last interrupt received for this group */
437*4882a593Smuzhiyun irq_grp->timestamp = jiffies;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun ath11k_ahb_ext_grp_disable(irq_grp);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun napi_schedule(&irq_grp->napi);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun return IRQ_HANDLED;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
ath11k_ahb_ext_irq_config(struct ath11k_base * ab)446*4882a593Smuzhiyun static int ath11k_ahb_ext_irq_config(struct ath11k_base *ab)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct ath11k_hw_params *hw = &ab->hw_params;
449*4882a593Smuzhiyun int i, j;
450*4882a593Smuzhiyun int irq;
451*4882a593Smuzhiyun int ret;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
454*4882a593Smuzhiyun struct ath11k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
455*4882a593Smuzhiyun u32 num_irq = 0;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun irq_grp->ab = ab;
458*4882a593Smuzhiyun irq_grp->grp_id = i;
459*4882a593Smuzhiyun init_dummy_netdev(&irq_grp->napi_ndev);
460*4882a593Smuzhiyun netif_napi_add(&irq_grp->napi_ndev, &irq_grp->napi,
461*4882a593Smuzhiyun ath11k_ahb_ext_grp_napi_poll, NAPI_POLL_WEIGHT);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun for (j = 0; j < ATH11K_EXT_IRQ_NUM_MAX; j++) {
464*4882a593Smuzhiyun if (ab->hw_params.ring_mask->tx[i] & BIT(j)) {
465*4882a593Smuzhiyun irq_grp->irqs[num_irq++] =
466*4882a593Smuzhiyun wbm2host_tx_completions_ring1 - j;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (ab->hw_params.ring_mask->rx[i] & BIT(j)) {
470*4882a593Smuzhiyun irq_grp->irqs[num_irq++] =
471*4882a593Smuzhiyun reo2host_destination_ring1 - j;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (ab->hw_params.ring_mask->rx_err[i] & BIT(j))
475*4882a593Smuzhiyun irq_grp->irqs[num_irq++] = reo2host_exception;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (ab->hw_params.ring_mask->rx_wbm_rel[i] & BIT(j))
478*4882a593Smuzhiyun irq_grp->irqs[num_irq++] = wbm2host_rx_release;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (ab->hw_params.ring_mask->reo_status[i] & BIT(j))
481*4882a593Smuzhiyun irq_grp->irqs[num_irq++] = reo2host_status;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (j < ab->hw_params.max_radios) {
484*4882a593Smuzhiyun if (ab->hw_params.ring_mask->rxdma2host[i] & BIT(j)) {
485*4882a593Smuzhiyun irq_grp->irqs[num_irq++] =
486*4882a593Smuzhiyun rxdma2host_destination_ring_mac1 -
487*4882a593Smuzhiyun ath11k_hw_get_mac_from_pdev_id(hw, j);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (ab->hw_params.ring_mask->host2rxdma[i] & BIT(j)) {
491*4882a593Smuzhiyun irq_grp->irqs[num_irq++] =
492*4882a593Smuzhiyun host2rxdma_host_buf_ring_mac1 -
493*4882a593Smuzhiyun ath11k_hw_get_mac_from_pdev_id(hw, j);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (ab->hw_params.ring_mask->rx_mon_status[i] & BIT(j)) {
497*4882a593Smuzhiyun irq_grp->irqs[num_irq++] =
498*4882a593Smuzhiyun ppdu_end_interrupts_mac1 -
499*4882a593Smuzhiyun ath11k_hw_get_mac_from_pdev_id(hw, j);
500*4882a593Smuzhiyun irq_grp->irqs[num_irq++] =
501*4882a593Smuzhiyun rxdma2host_monitor_status_ring_mac1 -
502*4882a593Smuzhiyun ath11k_hw_get_mac_from_pdev_id(hw, j);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun irq_grp->num_irq = num_irq;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun for (j = 0; j < irq_grp->num_irq; j++) {
509*4882a593Smuzhiyun int irq_idx = irq_grp->irqs[j];
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun irq = platform_get_irq_byname(ab->pdev,
512*4882a593Smuzhiyun irq_name[irq_idx]);
513*4882a593Smuzhiyun ab->irq_num[irq_idx] = irq;
514*4882a593Smuzhiyun irq_set_status_flags(irq, IRQ_NOAUTOEN | IRQ_DISABLE_UNLAZY);
515*4882a593Smuzhiyun ret = request_irq(irq, ath11k_ahb_ext_interrupt_handler,
516*4882a593Smuzhiyun IRQF_TRIGGER_RISING,
517*4882a593Smuzhiyun irq_name[irq_idx], irq_grp);
518*4882a593Smuzhiyun if (ret) {
519*4882a593Smuzhiyun ath11k_err(ab, "failed request_irq for %d\n",
520*4882a593Smuzhiyun irq);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun return 0;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
ath11k_ahb_config_irq(struct ath11k_base * ab)528*4882a593Smuzhiyun static int ath11k_ahb_config_irq(struct ath11k_base *ab)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun int irq, irq_idx, i;
531*4882a593Smuzhiyun int ret;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* Configure CE irqs */
534*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.ce_count; i++) {
535*4882a593Smuzhiyun struct ath11k_ce_pipe *ce_pipe = &ab->ce.ce_pipe[i];
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
538*4882a593Smuzhiyun continue;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun irq_idx = ATH11K_IRQ_CE0_OFFSET + i;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun tasklet_setup(&ce_pipe->intr_tq, ath11k_ahb_ce_tasklet);
543*4882a593Smuzhiyun irq = platform_get_irq_byname(ab->pdev, irq_name[irq_idx]);
544*4882a593Smuzhiyun ret = request_irq(irq, ath11k_ahb_ce_interrupt_handler,
545*4882a593Smuzhiyun IRQF_TRIGGER_RISING, irq_name[irq_idx],
546*4882a593Smuzhiyun ce_pipe);
547*4882a593Smuzhiyun if (ret)
548*4882a593Smuzhiyun return ret;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ab->irq_num[irq_idx] = irq;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Configure external interrupts */
554*4882a593Smuzhiyun ret = ath11k_ahb_ext_irq_config(ab);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun return ret;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
ath11k_ahb_map_service_to_pipe(struct ath11k_base * ab,u16 service_id,u8 * ul_pipe,u8 * dl_pipe)559*4882a593Smuzhiyun static int ath11k_ahb_map_service_to_pipe(struct ath11k_base *ab, u16 service_id,
560*4882a593Smuzhiyun u8 *ul_pipe, u8 *dl_pipe)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun const struct service_to_pipe *entry;
563*4882a593Smuzhiyun bool ul_set = false, dl_set = false;
564*4882a593Smuzhiyun int i;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun for (i = 0; i < ab->hw_params.svc_to_ce_map_len; i++) {
567*4882a593Smuzhiyun entry = &ab->hw_params.svc_to_ce_map[i];
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun if (__le32_to_cpu(entry->service_id) != service_id)
570*4882a593Smuzhiyun continue;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun switch (__le32_to_cpu(entry->pipedir)) {
573*4882a593Smuzhiyun case PIPEDIR_NONE:
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun case PIPEDIR_IN:
576*4882a593Smuzhiyun WARN_ON(dl_set);
577*4882a593Smuzhiyun *dl_pipe = __le32_to_cpu(entry->pipenum);
578*4882a593Smuzhiyun dl_set = true;
579*4882a593Smuzhiyun break;
580*4882a593Smuzhiyun case PIPEDIR_OUT:
581*4882a593Smuzhiyun WARN_ON(ul_set);
582*4882a593Smuzhiyun *ul_pipe = __le32_to_cpu(entry->pipenum);
583*4882a593Smuzhiyun ul_set = true;
584*4882a593Smuzhiyun break;
585*4882a593Smuzhiyun case PIPEDIR_INOUT:
586*4882a593Smuzhiyun WARN_ON(dl_set);
587*4882a593Smuzhiyun WARN_ON(ul_set);
588*4882a593Smuzhiyun *dl_pipe = __le32_to_cpu(entry->pipenum);
589*4882a593Smuzhiyun *ul_pipe = __le32_to_cpu(entry->pipenum);
590*4882a593Smuzhiyun dl_set = true;
591*4882a593Smuzhiyun ul_set = true;
592*4882a593Smuzhiyun break;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (WARN_ON(!ul_set || !dl_set))
597*4882a593Smuzhiyun return -ENOENT;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun static const struct ath11k_hif_ops ath11k_ahb_hif_ops = {
603*4882a593Smuzhiyun .start = ath11k_ahb_start,
604*4882a593Smuzhiyun .stop = ath11k_ahb_stop,
605*4882a593Smuzhiyun .read32 = ath11k_ahb_read32,
606*4882a593Smuzhiyun .write32 = ath11k_ahb_write32,
607*4882a593Smuzhiyun .irq_enable = ath11k_ahb_ext_irq_enable,
608*4882a593Smuzhiyun .irq_disable = ath11k_ahb_ext_irq_disable,
609*4882a593Smuzhiyun .map_service_to_pipe = ath11k_ahb_map_service_to_pipe,
610*4882a593Smuzhiyun .power_down = ath11k_ahb_power_down,
611*4882a593Smuzhiyun .power_up = ath11k_ahb_power_up,
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun
ath11k_core_get_rproc(struct ath11k_base * ab)614*4882a593Smuzhiyun static int ath11k_core_get_rproc(struct ath11k_base *ab)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun struct ath11k_ahb *ab_ahb = ath11k_ahb_priv(ab);
617*4882a593Smuzhiyun struct device *dev = ab->dev;
618*4882a593Smuzhiyun struct rproc *prproc;
619*4882a593Smuzhiyun phandle rproc_phandle;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "qcom,rproc", &rproc_phandle)) {
622*4882a593Smuzhiyun ath11k_err(ab, "failed to get q6_rproc handle\n");
623*4882a593Smuzhiyun return -ENOENT;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun prproc = rproc_get_by_phandle(rproc_phandle);
627*4882a593Smuzhiyun if (!prproc) {
628*4882a593Smuzhiyun ath11k_err(ab, "failed to get rproc\n");
629*4882a593Smuzhiyun return -EINVAL;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun ab_ahb->tgt_rproc = prproc;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun return 0;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
ath11k_ahb_probe(struct platform_device * pdev)636*4882a593Smuzhiyun static int ath11k_ahb_probe(struct platform_device *pdev)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct ath11k_base *ab;
639*4882a593Smuzhiyun const struct of_device_id *of_id;
640*4882a593Smuzhiyun struct resource *mem_res;
641*4882a593Smuzhiyun void __iomem *mem;
642*4882a593Smuzhiyun int ret;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun of_id = of_match_device(ath11k_ahb_of_match, &pdev->dev);
645*4882a593Smuzhiyun if (!of_id) {
646*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to find matching device tree id\n");
647*4882a593Smuzhiyun return -EINVAL;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun mem = devm_platform_get_and_ioremap_resource(pdev, 0, &mem_res);
651*4882a593Smuzhiyun if (IS_ERR(mem)) {
652*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap error\n");
653*4882a593Smuzhiyun return PTR_ERR(mem);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
657*4882a593Smuzhiyun if (ret) {
658*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to set 32-bit consistent dma\n");
659*4882a593Smuzhiyun return ret;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun ab = ath11k_core_alloc(&pdev->dev, sizeof(struct ath11k_ahb),
663*4882a593Smuzhiyun ATH11K_BUS_AHB,
664*4882a593Smuzhiyun &ath11k_ahb_bus_params);
665*4882a593Smuzhiyun if (!ab) {
666*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to allocate ath11k base\n");
667*4882a593Smuzhiyun return -ENOMEM;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun ab->hif.ops = &ath11k_ahb_hif_ops;
671*4882a593Smuzhiyun ab->pdev = pdev;
672*4882a593Smuzhiyun ab->hw_rev = (enum ath11k_hw_rev)of_id->data;
673*4882a593Smuzhiyun ab->mem = mem;
674*4882a593Smuzhiyun ab->mem_len = resource_size(mem_res);
675*4882a593Smuzhiyun platform_set_drvdata(pdev, ab);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun ret = ath11k_core_pre_init(ab);
678*4882a593Smuzhiyun if (ret)
679*4882a593Smuzhiyun goto err_core_free;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun ret = ath11k_hal_srng_init(ab);
682*4882a593Smuzhiyun if (ret)
683*4882a593Smuzhiyun goto err_core_free;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun ret = ath11k_ce_alloc_pipes(ab);
686*4882a593Smuzhiyun if (ret) {
687*4882a593Smuzhiyun ath11k_err(ab, "failed to allocate ce pipes: %d\n", ret);
688*4882a593Smuzhiyun goto err_hal_srng_deinit;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun ath11k_ahb_init_qmi_ce_config(ab);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun ret = ath11k_core_get_rproc(ab);
694*4882a593Smuzhiyun if (ret) {
695*4882a593Smuzhiyun ath11k_err(ab, "failed to get rproc: %d\n", ret);
696*4882a593Smuzhiyun goto err_ce_free;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun ret = ath11k_core_init(ab);
700*4882a593Smuzhiyun if (ret) {
701*4882a593Smuzhiyun ath11k_err(ab, "failed to init core: %d\n", ret);
702*4882a593Smuzhiyun goto err_ce_free;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun ret = ath11k_ahb_config_irq(ab);
706*4882a593Smuzhiyun if (ret) {
707*4882a593Smuzhiyun ath11k_err(ab, "failed to configure irq: %d\n", ret);
708*4882a593Smuzhiyun goto err_ce_free;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun return 0;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun err_ce_free:
714*4882a593Smuzhiyun ath11k_ce_free_pipes(ab);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun err_hal_srng_deinit:
717*4882a593Smuzhiyun ath11k_hal_srng_deinit(ab);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun err_core_free:
720*4882a593Smuzhiyun ath11k_core_free(ab);
721*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun return ret;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
ath11k_ahb_remove(struct platform_device * pdev)726*4882a593Smuzhiyun static int ath11k_ahb_remove(struct platform_device *pdev)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun struct ath11k_base *ab = platform_get_drvdata(pdev);
729*4882a593Smuzhiyun unsigned long left;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun reinit_completion(&ab->driver_recovery);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (test_bit(ATH11K_FLAG_RECOVERY, &ab->dev_flags)) {
734*4882a593Smuzhiyun left = wait_for_completion_timeout(&ab->driver_recovery,
735*4882a593Smuzhiyun ATH11K_AHB_RECOVERY_TIMEOUT);
736*4882a593Smuzhiyun if (!left)
737*4882a593Smuzhiyun ath11k_warn(ab, "failed to receive recovery response completion\n");
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun set_bit(ATH11K_FLAG_UNREGISTERING, &ab->dev_flags);
741*4882a593Smuzhiyun cancel_work_sync(&ab->restart_work);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun ath11k_core_deinit(ab);
744*4882a593Smuzhiyun ath11k_ahb_free_irq(ab);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun ath11k_hal_srng_deinit(ab);
747*4882a593Smuzhiyun ath11k_ce_free_pipes(ab);
748*4882a593Smuzhiyun ath11k_core_free(ab);
749*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun return 0;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun static struct platform_driver ath11k_ahb_driver = {
755*4882a593Smuzhiyun .driver = {
756*4882a593Smuzhiyun .name = "ath11k",
757*4882a593Smuzhiyun .of_match_table = ath11k_ahb_of_match,
758*4882a593Smuzhiyun },
759*4882a593Smuzhiyun .probe = ath11k_ahb_probe,
760*4882a593Smuzhiyun .remove = ath11k_ahb_remove,
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun
ath11k_ahb_init(void)763*4882a593Smuzhiyun static int ath11k_ahb_init(void)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun return platform_driver_register(&ath11k_ahb_driver);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun module_init(ath11k_ahb_init);
768*4882a593Smuzhiyun
ath11k_ahb_exit(void)769*4882a593Smuzhiyun static void ath11k_ahb_exit(void)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun platform_driver_unregister(&ath11k_ahb_driver);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun module_exit(ath11k_ahb_exit);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver support for Qualcomm Technologies 802.11ax WLAN AHB devices");
776*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
777