1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2005-2011 Atheros Communications Inc.
4*4882a593Smuzhiyun * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/pci.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/spinlock.h>
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "core.h"
14*4882a593Smuzhiyun #include "debug.h"
15*4882a593Smuzhiyun #include "coredump.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "targaddrs.h"
18*4882a593Smuzhiyun #include "bmi.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "hif.h"
21*4882a593Smuzhiyun #include "htc.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "ce.h"
24*4882a593Smuzhiyun #include "pci.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun enum ath10k_pci_reset_mode {
27*4882a593Smuzhiyun ATH10K_PCI_RESET_AUTO = 0,
28*4882a593Smuzhiyun ATH10K_PCI_RESET_WARM_ONLY = 1,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
32*4882a593Smuzhiyun static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
35*4882a593Smuzhiyun MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
38*4882a593Smuzhiyun MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* how long wait to wait for target to initialise, in ms */
41*4882a593Smuzhiyun #define ATH10K_PCI_TARGET_WAIT 3000
42*4882a593Smuzhiyun #define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Maximum number of bytes that can be handled atomically by
45*4882a593Smuzhiyun * diag read and write.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun #define ATH10K_DIAG_TRANSFER_LIMIT 0x5000
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define QCA99X0_PCIE_BAR0_START_REG 0x81030
50*4882a593Smuzhiyun #define QCA99X0_CPU_MEM_ADDR_REG 0x4d00c
51*4882a593Smuzhiyun #define QCA99X0_CPU_MEM_DATA_REG 0x4d010
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const struct pci_device_id ath10k_pci_id_table[] = {
54*4882a593Smuzhiyun /* PCI-E QCA988X V2 (Ubiquiti branded) */
55*4882a593Smuzhiyun { PCI_VDEVICE(UBIQUITI, QCA988X_2_0_DEVICE_ID_UBNT) },
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun { PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
58*4882a593Smuzhiyun { PCI_VDEVICE(ATHEROS, QCA6164_2_1_DEVICE_ID) }, /* PCI-E QCA6164 V2.1 */
59*4882a593Smuzhiyun { PCI_VDEVICE(ATHEROS, QCA6174_2_1_DEVICE_ID) }, /* PCI-E QCA6174 V2.1 */
60*4882a593Smuzhiyun { PCI_VDEVICE(ATHEROS, QCA99X0_2_0_DEVICE_ID) }, /* PCI-E QCA99X0 V2 */
61*4882a593Smuzhiyun { PCI_VDEVICE(ATHEROS, QCA9888_2_0_DEVICE_ID) }, /* PCI-E QCA9888 V2 */
62*4882a593Smuzhiyun { PCI_VDEVICE(ATHEROS, QCA9984_1_0_DEVICE_ID) }, /* PCI-E QCA9984 V1 */
63*4882a593Smuzhiyun { PCI_VDEVICE(ATHEROS, QCA9377_1_0_DEVICE_ID) }, /* PCI-E QCA9377 V1 */
64*4882a593Smuzhiyun { PCI_VDEVICE(ATHEROS, QCA9887_1_0_DEVICE_ID) }, /* PCI-E QCA9887 */
65*4882a593Smuzhiyun {0}
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
69*4882a593Smuzhiyun /* QCA988X pre 2.0 chips are not supported because they need some nasty
70*4882a593Smuzhiyun * hacks. ath10k doesn't have them and these devices crash horribly
71*4882a593Smuzhiyun * because of that.
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun { QCA988X_2_0_DEVICE_ID_UBNT, QCA988X_HW_2_0_CHIP_ID_REV },
74*4882a593Smuzhiyun { QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun { QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
77*4882a593Smuzhiyun { QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
78*4882a593Smuzhiyun { QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
79*4882a593Smuzhiyun { QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
80*4882a593Smuzhiyun { QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun { QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
83*4882a593Smuzhiyun { QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
84*4882a593Smuzhiyun { QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
85*4882a593Smuzhiyun { QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
86*4882a593Smuzhiyun { QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun { QCA99X0_2_0_DEVICE_ID, QCA99X0_HW_2_0_CHIP_ID_REV },
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun { QCA9984_1_0_DEVICE_ID, QCA9984_HW_1_0_CHIP_ID_REV },
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun { QCA9888_2_0_DEVICE_ID, QCA9888_HW_2_0_CHIP_ID_REV },
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun { QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_0_CHIP_ID_REV },
95*4882a593Smuzhiyun { QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_1_CHIP_ID_REV },
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun { QCA9887_1_0_DEVICE_ID, QCA9887_HW_1_0_CHIP_ID_REV },
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
101*4882a593Smuzhiyun static int ath10k_pci_cold_reset(struct ath10k *ar);
102*4882a593Smuzhiyun static int ath10k_pci_safe_chip_reset(struct ath10k *ar);
103*4882a593Smuzhiyun static int ath10k_pci_init_irq(struct ath10k *ar);
104*4882a593Smuzhiyun static int ath10k_pci_deinit_irq(struct ath10k *ar);
105*4882a593Smuzhiyun static int ath10k_pci_request_irq(struct ath10k *ar);
106*4882a593Smuzhiyun static void ath10k_pci_free_irq(struct ath10k *ar);
107*4882a593Smuzhiyun static int ath10k_pci_bmi_wait(struct ath10k *ar,
108*4882a593Smuzhiyun struct ath10k_ce_pipe *tx_pipe,
109*4882a593Smuzhiyun struct ath10k_ce_pipe *rx_pipe,
110*4882a593Smuzhiyun struct bmi_xfer *xfer);
111*4882a593Smuzhiyun static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar);
112*4882a593Smuzhiyun static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state);
113*4882a593Smuzhiyun static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
114*4882a593Smuzhiyun static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state);
115*4882a593Smuzhiyun static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state);
116*4882a593Smuzhiyun static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
117*4882a593Smuzhiyun static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const struct ce_attr pci_host_ce_config_wlan[] = {
120*4882a593Smuzhiyun /* CE0: host->target HTC control and raw streams */
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
123*4882a593Smuzhiyun .src_nentries = 16,
124*4882a593Smuzhiyun .src_sz_max = 256,
125*4882a593Smuzhiyun .dest_nentries = 0,
126*4882a593Smuzhiyun .send_cb = ath10k_pci_htc_tx_cb,
127*4882a593Smuzhiyun },
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* CE1: target->host HTT + HTC control */
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
132*4882a593Smuzhiyun .src_nentries = 0,
133*4882a593Smuzhiyun .src_sz_max = 2048,
134*4882a593Smuzhiyun .dest_nentries = 512,
135*4882a593Smuzhiyun .recv_cb = ath10k_pci_htt_htc_rx_cb,
136*4882a593Smuzhiyun },
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* CE2: target->host WMI */
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
141*4882a593Smuzhiyun .src_nentries = 0,
142*4882a593Smuzhiyun .src_sz_max = 2048,
143*4882a593Smuzhiyun .dest_nentries = 128,
144*4882a593Smuzhiyun .recv_cb = ath10k_pci_htc_rx_cb,
145*4882a593Smuzhiyun },
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* CE3: host->target WMI */
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
150*4882a593Smuzhiyun .src_nentries = 32,
151*4882a593Smuzhiyun .src_sz_max = 2048,
152*4882a593Smuzhiyun .dest_nentries = 0,
153*4882a593Smuzhiyun .send_cb = ath10k_pci_htc_tx_cb,
154*4882a593Smuzhiyun },
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* CE4: host->target HTT */
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
159*4882a593Smuzhiyun .src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
160*4882a593Smuzhiyun .src_sz_max = 256,
161*4882a593Smuzhiyun .dest_nentries = 0,
162*4882a593Smuzhiyun .send_cb = ath10k_pci_htt_tx_cb,
163*4882a593Smuzhiyun },
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* CE5: target->host HTT (HIF->HTT) */
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
168*4882a593Smuzhiyun .src_nentries = 0,
169*4882a593Smuzhiyun .src_sz_max = 512,
170*4882a593Smuzhiyun .dest_nentries = 512,
171*4882a593Smuzhiyun .recv_cb = ath10k_pci_htt_rx_cb,
172*4882a593Smuzhiyun },
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* CE6: target autonomous hif_memcpy */
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
177*4882a593Smuzhiyun .src_nentries = 0,
178*4882a593Smuzhiyun .src_sz_max = 0,
179*4882a593Smuzhiyun .dest_nentries = 0,
180*4882a593Smuzhiyun },
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* CE7: ce_diag, the Diagnostic Window */
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS | CE_ATTR_POLL,
185*4882a593Smuzhiyun .src_nentries = 2,
186*4882a593Smuzhiyun .src_sz_max = DIAG_TRANSFER_LIMIT,
187*4882a593Smuzhiyun .dest_nentries = 2,
188*4882a593Smuzhiyun },
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* CE8: target->host pktlog */
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
193*4882a593Smuzhiyun .src_nentries = 0,
194*4882a593Smuzhiyun .src_sz_max = 2048,
195*4882a593Smuzhiyun .dest_nentries = 128,
196*4882a593Smuzhiyun .recv_cb = ath10k_pci_pktlog_rx_cb,
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* CE9 target autonomous qcache memcpy */
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
202*4882a593Smuzhiyun .src_nentries = 0,
203*4882a593Smuzhiyun .src_sz_max = 0,
204*4882a593Smuzhiyun .dest_nentries = 0,
205*4882a593Smuzhiyun },
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* CE10: target autonomous hif memcpy */
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
210*4882a593Smuzhiyun .src_nentries = 0,
211*4882a593Smuzhiyun .src_sz_max = 0,
212*4882a593Smuzhiyun .dest_nentries = 0,
213*4882a593Smuzhiyun },
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* CE11: target autonomous hif memcpy */
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun .flags = CE_ATTR_FLAGS,
218*4882a593Smuzhiyun .src_nentries = 0,
219*4882a593Smuzhiyun .src_sz_max = 0,
220*4882a593Smuzhiyun .dest_nentries = 0,
221*4882a593Smuzhiyun },
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Target firmware's Copy Engine configuration. */
225*4882a593Smuzhiyun static const struct ce_pipe_config pci_target_ce_config_wlan[] = {
226*4882a593Smuzhiyun /* CE0: host->target HTC control and raw streams */
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun .pipenum = __cpu_to_le32(0),
229*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_OUT),
230*4882a593Smuzhiyun .nentries = __cpu_to_le32(32),
231*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(256),
232*4882a593Smuzhiyun .flags = __cpu_to_le32(CE_ATTR_FLAGS),
233*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
234*4882a593Smuzhiyun },
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* CE1: target->host HTT + HTC control */
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun .pipenum = __cpu_to_le32(1),
239*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_IN),
240*4882a593Smuzhiyun .nentries = __cpu_to_le32(32),
241*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(2048),
242*4882a593Smuzhiyun .flags = __cpu_to_le32(CE_ATTR_FLAGS),
243*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
244*4882a593Smuzhiyun },
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* CE2: target->host WMI */
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun .pipenum = __cpu_to_le32(2),
249*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_IN),
250*4882a593Smuzhiyun .nentries = __cpu_to_le32(64),
251*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(2048),
252*4882a593Smuzhiyun .flags = __cpu_to_le32(CE_ATTR_FLAGS),
253*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* CE3: host->target WMI */
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun .pipenum = __cpu_to_le32(3),
259*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_OUT),
260*4882a593Smuzhiyun .nentries = __cpu_to_le32(32),
261*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(2048),
262*4882a593Smuzhiyun .flags = __cpu_to_le32(CE_ATTR_FLAGS),
263*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
264*4882a593Smuzhiyun },
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* CE4: host->target HTT */
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun .pipenum = __cpu_to_le32(4),
269*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_OUT),
270*4882a593Smuzhiyun .nentries = __cpu_to_le32(256),
271*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(256),
272*4882a593Smuzhiyun .flags = __cpu_to_le32(CE_ATTR_FLAGS),
273*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
274*4882a593Smuzhiyun },
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* NB: 50% of src nentries, since tx has 2 frags */
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* CE5: target->host HTT (HIF->HTT) */
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun .pipenum = __cpu_to_le32(5),
281*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_IN),
282*4882a593Smuzhiyun .nentries = __cpu_to_le32(32),
283*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(512),
284*4882a593Smuzhiyun .flags = __cpu_to_le32(CE_ATTR_FLAGS),
285*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
286*4882a593Smuzhiyun },
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* CE6: Reserved for target autonomous hif_memcpy */
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun .pipenum = __cpu_to_le32(6),
291*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_INOUT),
292*4882a593Smuzhiyun .nentries = __cpu_to_le32(32),
293*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(4096),
294*4882a593Smuzhiyun .flags = __cpu_to_le32(CE_ATTR_FLAGS),
295*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
296*4882a593Smuzhiyun },
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* CE7 used only by Host */
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun .pipenum = __cpu_to_le32(7),
301*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_INOUT),
302*4882a593Smuzhiyun .nentries = __cpu_to_le32(0),
303*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(0),
304*4882a593Smuzhiyun .flags = __cpu_to_le32(0),
305*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
306*4882a593Smuzhiyun },
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* CE8 target->host packtlog */
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun .pipenum = __cpu_to_le32(8),
311*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_IN),
312*4882a593Smuzhiyun .nentries = __cpu_to_le32(64),
313*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(2048),
314*4882a593Smuzhiyun .flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
315*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
316*4882a593Smuzhiyun },
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* CE9 target autonomous qcache memcpy */
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun .pipenum = __cpu_to_le32(9),
321*4882a593Smuzhiyun .pipedir = __cpu_to_le32(PIPEDIR_INOUT),
322*4882a593Smuzhiyun .nentries = __cpu_to_le32(32),
323*4882a593Smuzhiyun .nbytes_max = __cpu_to_le32(2048),
324*4882a593Smuzhiyun .flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
325*4882a593Smuzhiyun .reserved = __cpu_to_le32(0),
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* It not necessary to send target wlan configuration for CE10 & CE11
329*4882a593Smuzhiyun * as these CEs are not actively used in target.
330*4882a593Smuzhiyun */
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun * Map from service/endpoint to Copy Engine.
335*4882a593Smuzhiyun * This table is derived from the CE_PCI TABLE, above.
336*4882a593Smuzhiyun * It is passed to the Target at startup for use by firmware.
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun static const struct ce_service_to_pipe pci_target_service_to_ce_map_wlan[] = {
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
341*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
342*4882a593Smuzhiyun __cpu_to_le32(3),
343*4882a593Smuzhiyun },
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
346*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
347*4882a593Smuzhiyun __cpu_to_le32(2),
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
351*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
352*4882a593Smuzhiyun __cpu_to_le32(3),
353*4882a593Smuzhiyun },
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
356*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
357*4882a593Smuzhiyun __cpu_to_le32(2),
358*4882a593Smuzhiyun },
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
361*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
362*4882a593Smuzhiyun __cpu_to_le32(3),
363*4882a593Smuzhiyun },
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
366*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
367*4882a593Smuzhiyun __cpu_to_le32(2),
368*4882a593Smuzhiyun },
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
371*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
372*4882a593Smuzhiyun __cpu_to_le32(3),
373*4882a593Smuzhiyun },
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
376*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
377*4882a593Smuzhiyun __cpu_to_le32(2),
378*4882a593Smuzhiyun },
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
381*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
382*4882a593Smuzhiyun __cpu_to_le32(3),
383*4882a593Smuzhiyun },
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
386*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
387*4882a593Smuzhiyun __cpu_to_le32(2),
388*4882a593Smuzhiyun },
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
391*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
392*4882a593Smuzhiyun __cpu_to_le32(0),
393*4882a593Smuzhiyun },
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
396*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
397*4882a593Smuzhiyun __cpu_to_le32(1),
398*4882a593Smuzhiyun },
399*4882a593Smuzhiyun { /* not used */
400*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
401*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
402*4882a593Smuzhiyun __cpu_to_le32(0),
403*4882a593Smuzhiyun },
404*4882a593Smuzhiyun { /* not used */
405*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
406*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
407*4882a593Smuzhiyun __cpu_to_le32(1),
408*4882a593Smuzhiyun },
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
411*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
412*4882a593Smuzhiyun __cpu_to_le32(4),
413*4882a593Smuzhiyun },
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun __cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
416*4882a593Smuzhiyun __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
417*4882a593Smuzhiyun __cpu_to_le32(5),
418*4882a593Smuzhiyun },
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* (Additions here) */
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun { /* must be last */
423*4882a593Smuzhiyun __cpu_to_le32(0),
424*4882a593Smuzhiyun __cpu_to_le32(0),
425*4882a593Smuzhiyun __cpu_to_le32(0),
426*4882a593Smuzhiyun },
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
ath10k_pci_is_awake(struct ath10k * ar)429*4882a593Smuzhiyun static bool ath10k_pci_is_awake(struct ath10k *ar)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
432*4882a593Smuzhiyun u32 val = ioread32(ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
433*4882a593Smuzhiyun RTC_STATE_ADDRESS);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
__ath10k_pci_wake(struct ath10k * ar)438*4882a593Smuzhiyun static void __ath10k_pci_wake(struct ath10k *ar)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun lockdep_assert_held(&ar_pci->ps_lock);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake reg refcount %lu awake %d\n",
445*4882a593Smuzhiyun ar_pci->ps_wake_refcount, ar_pci->ps_awake);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun iowrite32(PCIE_SOC_WAKE_V_MASK,
448*4882a593Smuzhiyun ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
449*4882a593Smuzhiyun PCIE_SOC_WAKE_ADDRESS);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
__ath10k_pci_sleep(struct ath10k * ar)452*4882a593Smuzhiyun static void __ath10k_pci_sleep(struct ath10k *ar)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun lockdep_assert_held(&ar_pci->ps_lock);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep reg refcount %lu awake %d\n",
459*4882a593Smuzhiyun ar_pci->ps_wake_refcount, ar_pci->ps_awake);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun iowrite32(PCIE_SOC_WAKE_RESET,
462*4882a593Smuzhiyun ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
463*4882a593Smuzhiyun PCIE_SOC_WAKE_ADDRESS);
464*4882a593Smuzhiyun ar_pci->ps_awake = false;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
ath10k_pci_wake_wait(struct ath10k * ar)467*4882a593Smuzhiyun static int ath10k_pci_wake_wait(struct ath10k *ar)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun int tot_delay = 0;
470*4882a593Smuzhiyun int curr_delay = 5;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun while (tot_delay < PCIE_WAKE_TIMEOUT) {
473*4882a593Smuzhiyun if (ath10k_pci_is_awake(ar)) {
474*4882a593Smuzhiyun if (tot_delay > PCIE_WAKE_LATE_US)
475*4882a593Smuzhiyun ath10k_warn(ar, "device wakeup took %d ms which is unusually long, otherwise it works normally.\n",
476*4882a593Smuzhiyun tot_delay / 1000);
477*4882a593Smuzhiyun return 0;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun udelay(curr_delay);
481*4882a593Smuzhiyun tot_delay += curr_delay;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (curr_delay < 50)
484*4882a593Smuzhiyun curr_delay += 5;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return -ETIMEDOUT;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
ath10k_pci_force_wake(struct ath10k * ar)490*4882a593Smuzhiyun static int ath10k_pci_force_wake(struct ath10k *ar)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
493*4882a593Smuzhiyun unsigned long flags;
494*4882a593Smuzhiyun int ret = 0;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (ar_pci->pci_ps)
497*4882a593Smuzhiyun return ret;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun spin_lock_irqsave(&ar_pci->ps_lock, flags);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (!ar_pci->ps_awake) {
502*4882a593Smuzhiyun iowrite32(PCIE_SOC_WAKE_V_MASK,
503*4882a593Smuzhiyun ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
504*4882a593Smuzhiyun PCIE_SOC_WAKE_ADDRESS);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun ret = ath10k_pci_wake_wait(ar);
507*4882a593Smuzhiyun if (ret == 0)
508*4882a593Smuzhiyun ar_pci->ps_awake = true;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return ret;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
ath10k_pci_force_sleep(struct ath10k * ar)516*4882a593Smuzhiyun static void ath10k_pci_force_sleep(struct ath10k *ar)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
519*4882a593Smuzhiyun unsigned long flags;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun spin_lock_irqsave(&ar_pci->ps_lock, flags);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun iowrite32(PCIE_SOC_WAKE_RESET,
524*4882a593Smuzhiyun ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
525*4882a593Smuzhiyun PCIE_SOC_WAKE_ADDRESS);
526*4882a593Smuzhiyun ar_pci->ps_awake = false;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
ath10k_pci_wake(struct ath10k * ar)531*4882a593Smuzhiyun static int ath10k_pci_wake(struct ath10k *ar)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
534*4882a593Smuzhiyun unsigned long flags;
535*4882a593Smuzhiyun int ret = 0;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (ar_pci->pci_ps == 0)
538*4882a593Smuzhiyun return ret;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun spin_lock_irqsave(&ar_pci->ps_lock, flags);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake refcount %lu awake %d\n",
543*4882a593Smuzhiyun ar_pci->ps_wake_refcount, ar_pci->ps_awake);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* This function can be called very frequently. To avoid excessive
546*4882a593Smuzhiyun * CPU stalls for MMIO reads use a cache var to hold the device state.
547*4882a593Smuzhiyun */
548*4882a593Smuzhiyun if (!ar_pci->ps_awake) {
549*4882a593Smuzhiyun __ath10k_pci_wake(ar);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun ret = ath10k_pci_wake_wait(ar);
552*4882a593Smuzhiyun if (ret == 0)
553*4882a593Smuzhiyun ar_pci->ps_awake = true;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (ret == 0) {
557*4882a593Smuzhiyun ar_pci->ps_wake_refcount++;
558*4882a593Smuzhiyun WARN_ON(ar_pci->ps_wake_refcount == 0);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun return ret;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
ath10k_pci_sleep(struct ath10k * ar)566*4882a593Smuzhiyun static void ath10k_pci_sleep(struct ath10k *ar)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
569*4882a593Smuzhiyun unsigned long flags;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (ar_pci->pci_ps == 0)
572*4882a593Smuzhiyun return;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun spin_lock_irqsave(&ar_pci->ps_lock, flags);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep refcount %lu awake %d\n",
577*4882a593Smuzhiyun ar_pci->ps_wake_refcount, ar_pci->ps_awake);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun if (WARN_ON(ar_pci->ps_wake_refcount == 0))
580*4882a593Smuzhiyun goto skip;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun ar_pci->ps_wake_refcount--;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun mod_timer(&ar_pci->ps_timer, jiffies +
585*4882a593Smuzhiyun msecs_to_jiffies(ATH10K_PCI_SLEEP_GRACE_PERIOD_MSEC));
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun skip:
588*4882a593Smuzhiyun spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
ath10k_pci_ps_timer(struct timer_list * t)591*4882a593Smuzhiyun static void ath10k_pci_ps_timer(struct timer_list *t)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun struct ath10k_pci *ar_pci = from_timer(ar_pci, t, ps_timer);
594*4882a593Smuzhiyun struct ath10k *ar = ar_pci->ar;
595*4882a593Smuzhiyun unsigned long flags;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun spin_lock_irqsave(&ar_pci->ps_lock, flags);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps timer refcount %lu awake %d\n",
600*4882a593Smuzhiyun ar_pci->ps_wake_refcount, ar_pci->ps_awake);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (ar_pci->ps_wake_refcount > 0)
603*4882a593Smuzhiyun goto skip;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun __ath10k_pci_sleep(ar);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun skip:
608*4882a593Smuzhiyun spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
ath10k_pci_sleep_sync(struct ath10k * ar)611*4882a593Smuzhiyun static void ath10k_pci_sleep_sync(struct ath10k *ar)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
614*4882a593Smuzhiyun unsigned long flags;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun if (ar_pci->pci_ps == 0) {
617*4882a593Smuzhiyun ath10k_pci_force_sleep(ar);
618*4882a593Smuzhiyun return;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun del_timer_sync(&ar_pci->ps_timer);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun spin_lock_irqsave(&ar_pci->ps_lock, flags);
624*4882a593Smuzhiyun WARN_ON(ar_pci->ps_wake_refcount > 0);
625*4882a593Smuzhiyun __ath10k_pci_sleep(ar);
626*4882a593Smuzhiyun spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
ath10k_bus_pci_write32(struct ath10k * ar,u32 offset,u32 value)629*4882a593Smuzhiyun static void ath10k_bus_pci_write32(struct ath10k *ar, u32 offset, u32 value)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
632*4882a593Smuzhiyun int ret;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (unlikely(offset + sizeof(value) > ar_pci->mem_len)) {
635*4882a593Smuzhiyun ath10k_warn(ar, "refusing to write mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
636*4882a593Smuzhiyun offset, offset + sizeof(value), ar_pci->mem_len);
637*4882a593Smuzhiyun return;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun ret = ath10k_pci_wake(ar);
641*4882a593Smuzhiyun if (ret) {
642*4882a593Smuzhiyun ath10k_warn(ar, "failed to wake target for write32 of 0x%08x at 0x%08x: %d\n",
643*4882a593Smuzhiyun value, offset, ret);
644*4882a593Smuzhiyun return;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun iowrite32(value, ar_pci->mem + offset);
648*4882a593Smuzhiyun ath10k_pci_sleep(ar);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
ath10k_bus_pci_read32(struct ath10k * ar,u32 offset)651*4882a593Smuzhiyun static u32 ath10k_bus_pci_read32(struct ath10k *ar, u32 offset)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
654*4882a593Smuzhiyun u32 val;
655*4882a593Smuzhiyun int ret;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (unlikely(offset + sizeof(val) > ar_pci->mem_len)) {
658*4882a593Smuzhiyun ath10k_warn(ar, "refusing to read mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
659*4882a593Smuzhiyun offset, offset + sizeof(val), ar_pci->mem_len);
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun ret = ath10k_pci_wake(ar);
664*4882a593Smuzhiyun if (ret) {
665*4882a593Smuzhiyun ath10k_warn(ar, "failed to wake target for read32 at 0x%08x: %d\n",
666*4882a593Smuzhiyun offset, ret);
667*4882a593Smuzhiyun return 0xffffffff;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun val = ioread32(ar_pci->mem + offset);
671*4882a593Smuzhiyun ath10k_pci_sleep(ar);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return val;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
ath10k_pci_write32(struct ath10k * ar,u32 offset,u32 value)676*4882a593Smuzhiyun inline void ath10k_pci_write32(struct ath10k *ar, u32 offset, u32 value)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun struct ath10k_ce *ce = ath10k_ce_priv(ar);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun ce->bus_ops->write32(ar, offset, value);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
ath10k_pci_read32(struct ath10k * ar,u32 offset)683*4882a593Smuzhiyun inline u32 ath10k_pci_read32(struct ath10k *ar, u32 offset)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun struct ath10k_ce *ce = ath10k_ce_priv(ar);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun return ce->bus_ops->read32(ar, offset);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
ath10k_pci_soc_read32(struct ath10k * ar,u32 addr)690*4882a593Smuzhiyun u32 ath10k_pci_soc_read32(struct ath10k *ar, u32 addr)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun return ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
ath10k_pci_soc_write32(struct ath10k * ar,u32 addr,u32 val)695*4882a593Smuzhiyun void ath10k_pci_soc_write32(struct ath10k *ar, u32 addr, u32 val)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + addr, val);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
ath10k_pci_reg_read32(struct ath10k * ar,u32 addr)700*4882a593Smuzhiyun u32 ath10k_pci_reg_read32(struct ath10k *ar, u32 addr)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun return ath10k_pci_read32(ar, PCIE_LOCAL_BASE_ADDRESS + addr);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
ath10k_pci_reg_write32(struct ath10k * ar,u32 addr,u32 val)705*4882a593Smuzhiyun void ath10k_pci_reg_write32(struct ath10k *ar, u32 addr, u32 val)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun ath10k_pci_write32(ar, PCIE_LOCAL_BASE_ADDRESS + addr, val);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
ath10k_pci_irq_pending(struct ath10k * ar)710*4882a593Smuzhiyun bool ath10k_pci_irq_pending(struct ath10k *ar)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun u32 cause;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* Check if the shared legacy irq is for us */
715*4882a593Smuzhiyun cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
716*4882a593Smuzhiyun PCIE_INTR_CAUSE_ADDRESS);
717*4882a593Smuzhiyun if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
718*4882a593Smuzhiyun return true;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return false;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
ath10k_pci_disable_and_clear_legacy_irq(struct ath10k * ar)723*4882a593Smuzhiyun void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun /* IMPORTANT: INTR_CLR register has to be set after
726*4882a593Smuzhiyun * INTR_ENABLE is set to 0, otherwise interrupt can not be
727*4882a593Smuzhiyun * really cleared.
728*4882a593Smuzhiyun */
729*4882a593Smuzhiyun ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
730*4882a593Smuzhiyun 0);
731*4882a593Smuzhiyun ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
732*4882a593Smuzhiyun PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* IMPORTANT: this extra read transaction is required to
735*4882a593Smuzhiyun * flush the posted write buffer.
736*4882a593Smuzhiyun */
737*4882a593Smuzhiyun (void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
738*4882a593Smuzhiyun PCIE_INTR_ENABLE_ADDRESS);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
ath10k_pci_enable_legacy_irq(struct ath10k * ar)741*4882a593Smuzhiyun void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
744*4882a593Smuzhiyun PCIE_INTR_ENABLE_ADDRESS,
745*4882a593Smuzhiyun PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun /* IMPORTANT: this extra read transaction is required to
748*4882a593Smuzhiyun * flush the posted write buffer.
749*4882a593Smuzhiyun */
750*4882a593Smuzhiyun (void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
751*4882a593Smuzhiyun PCIE_INTR_ENABLE_ADDRESS);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
ath10k_pci_get_irq_method(struct ath10k * ar)754*4882a593Smuzhiyun static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_MSI)
759*4882a593Smuzhiyun return "msi";
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun return "legacy";
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
__ath10k_pci_rx_post_buf(struct ath10k_pci_pipe * pipe)764*4882a593Smuzhiyun static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun struct ath10k *ar = pipe->hif_ce_state;
767*4882a593Smuzhiyun struct ath10k_ce *ce = ath10k_ce_priv(ar);
768*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
769*4882a593Smuzhiyun struct sk_buff *skb;
770*4882a593Smuzhiyun dma_addr_t paddr;
771*4882a593Smuzhiyun int ret;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun skb = dev_alloc_skb(pipe->buf_sz);
774*4882a593Smuzhiyun if (!skb)
775*4882a593Smuzhiyun return -ENOMEM;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun paddr = dma_map_single(ar->dev, skb->data,
780*4882a593Smuzhiyun skb->len + skb_tailroom(skb),
781*4882a593Smuzhiyun DMA_FROM_DEVICE);
782*4882a593Smuzhiyun if (unlikely(dma_mapping_error(ar->dev, paddr))) {
783*4882a593Smuzhiyun ath10k_warn(ar, "failed to dma map pci rx buf\n");
784*4882a593Smuzhiyun dev_kfree_skb_any(skb);
785*4882a593Smuzhiyun return -EIO;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun ATH10K_SKB_RXCB(skb)->paddr = paddr;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun spin_lock_bh(&ce->ce_lock);
791*4882a593Smuzhiyun ret = ce_pipe->ops->ce_rx_post_buf(ce_pipe, skb, paddr);
792*4882a593Smuzhiyun spin_unlock_bh(&ce->ce_lock);
793*4882a593Smuzhiyun if (ret) {
794*4882a593Smuzhiyun dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
795*4882a593Smuzhiyun DMA_FROM_DEVICE);
796*4882a593Smuzhiyun dev_kfree_skb_any(skb);
797*4882a593Smuzhiyun return ret;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun return 0;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe * pipe)803*4882a593Smuzhiyun static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct ath10k *ar = pipe->hif_ce_state;
806*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
807*4882a593Smuzhiyun struct ath10k_ce *ce = ath10k_ce_priv(ar);
808*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
809*4882a593Smuzhiyun int ret, num;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (pipe->buf_sz == 0)
812*4882a593Smuzhiyun return;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (!ce_pipe->dest_ring)
815*4882a593Smuzhiyun return;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun spin_lock_bh(&ce->ce_lock);
818*4882a593Smuzhiyun num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
819*4882a593Smuzhiyun spin_unlock_bh(&ce->ce_lock);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun while (num >= 0) {
822*4882a593Smuzhiyun ret = __ath10k_pci_rx_post_buf(pipe);
823*4882a593Smuzhiyun if (ret) {
824*4882a593Smuzhiyun if (ret == -ENOSPC)
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
827*4882a593Smuzhiyun mod_timer(&ar_pci->rx_post_retry, jiffies +
828*4882a593Smuzhiyun ATH10K_PCI_RX_POST_RETRY_MS);
829*4882a593Smuzhiyun break;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun num--;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
ath10k_pci_rx_post(struct ath10k * ar)835*4882a593Smuzhiyun void ath10k_pci_rx_post(struct ath10k *ar)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
838*4882a593Smuzhiyun int i;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun for (i = 0; i < CE_COUNT; i++)
841*4882a593Smuzhiyun ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
ath10k_pci_rx_replenish_retry(struct timer_list * t)844*4882a593Smuzhiyun void ath10k_pci_rx_replenish_retry(struct timer_list *t)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun struct ath10k_pci *ar_pci = from_timer(ar_pci, t, rx_post_retry);
847*4882a593Smuzhiyun struct ath10k *ar = ar_pci->ar;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun ath10k_pci_rx_post(ar);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
ath10k_pci_qca988x_targ_cpu_to_ce_addr(struct ath10k * ar,u32 addr)852*4882a593Smuzhiyun static u32 ath10k_pci_qca988x_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun u32 val = 0, region = addr & 0xfffff;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun val = (ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS)
857*4882a593Smuzhiyun & 0x7ff) << 21;
858*4882a593Smuzhiyun val |= 0x100000 | region;
859*4882a593Smuzhiyun return val;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /* Refactor from ath10k_pci_qca988x_targ_cpu_to_ce_addr.
863*4882a593Smuzhiyun * Support to access target space below 1M for qca6174 and qca9377.
864*4882a593Smuzhiyun * If target space is below 1M, the bit[20] of converted CE addr is 0.
865*4882a593Smuzhiyun * Otherwise bit[20] of converted CE addr is 1.
866*4882a593Smuzhiyun */
ath10k_pci_qca6174_targ_cpu_to_ce_addr(struct ath10k * ar,u32 addr)867*4882a593Smuzhiyun static u32 ath10k_pci_qca6174_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun u32 val = 0, region = addr & 0xfffff;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun val = (ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS)
872*4882a593Smuzhiyun & 0x7ff) << 21;
873*4882a593Smuzhiyun val |= ((addr >= 0x100000) ? 0x100000 : 0) | region;
874*4882a593Smuzhiyun return val;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
ath10k_pci_qca99x0_targ_cpu_to_ce_addr(struct ath10k * ar,u32 addr)877*4882a593Smuzhiyun static u32 ath10k_pci_qca99x0_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun u32 val = 0, region = addr & 0xfffff;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
882*4882a593Smuzhiyun val |= 0x100000 | region;
883*4882a593Smuzhiyun return val;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
ath10k_pci_targ_cpu_to_ce_addr(struct ath10k * ar,u32 addr)886*4882a593Smuzhiyun static u32 ath10k_pci_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun if (WARN_ON_ONCE(!ar_pci->targ_cpu_to_ce_addr))
891*4882a593Smuzhiyun return -ENOTSUPP;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun return ar_pci->targ_cpu_to_ce_addr(ar, addr);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /*
897*4882a593Smuzhiyun * Diagnostic read/write access is provided for startup/config/debug usage.
898*4882a593Smuzhiyun * Caller must guarantee proper alignment, when applicable, and single user
899*4882a593Smuzhiyun * at any moment.
900*4882a593Smuzhiyun */
ath10k_pci_diag_read_mem(struct ath10k * ar,u32 address,void * data,int nbytes)901*4882a593Smuzhiyun static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
902*4882a593Smuzhiyun int nbytes)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
905*4882a593Smuzhiyun int ret = 0;
906*4882a593Smuzhiyun u32 *buf;
907*4882a593Smuzhiyun unsigned int completed_nbytes, alloc_nbytes, remaining_bytes;
908*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_diag;
909*4882a593Smuzhiyun /* Host buffer address in CE space */
910*4882a593Smuzhiyun u32 ce_data;
911*4882a593Smuzhiyun dma_addr_t ce_data_base = 0;
912*4882a593Smuzhiyun void *data_buf;
913*4882a593Smuzhiyun int i;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun mutex_lock(&ar_pci->ce_diag_mutex);
916*4882a593Smuzhiyun ce_diag = ar_pci->ce_diag;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /*
919*4882a593Smuzhiyun * Allocate a temporary bounce buffer to hold caller's data
920*4882a593Smuzhiyun * to be DMA'ed from Target. This guarantees
921*4882a593Smuzhiyun * 1) 4-byte alignment
922*4882a593Smuzhiyun * 2) Buffer in DMA-able space
923*4882a593Smuzhiyun */
924*4882a593Smuzhiyun alloc_nbytes = min_t(unsigned int, nbytes, DIAG_TRANSFER_LIMIT);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun data_buf = dma_alloc_coherent(ar->dev, alloc_nbytes, &ce_data_base,
927*4882a593Smuzhiyun GFP_ATOMIC);
928*4882a593Smuzhiyun if (!data_buf) {
929*4882a593Smuzhiyun ret = -ENOMEM;
930*4882a593Smuzhiyun goto done;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* The address supplied by the caller is in the
934*4882a593Smuzhiyun * Target CPU virtual address space.
935*4882a593Smuzhiyun *
936*4882a593Smuzhiyun * In order to use this address with the diagnostic CE,
937*4882a593Smuzhiyun * convert it from Target CPU virtual address space
938*4882a593Smuzhiyun * to CE address space
939*4882a593Smuzhiyun */
940*4882a593Smuzhiyun address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun remaining_bytes = nbytes;
943*4882a593Smuzhiyun ce_data = ce_data_base;
944*4882a593Smuzhiyun while (remaining_bytes) {
945*4882a593Smuzhiyun nbytes = min_t(unsigned int, remaining_bytes,
946*4882a593Smuzhiyun DIAG_TRANSFER_LIMIT);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun ret = ath10k_ce_rx_post_buf(ce_diag, &ce_data, ce_data);
949*4882a593Smuzhiyun if (ret != 0)
950*4882a593Smuzhiyun goto done;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* Request CE to send from Target(!) address to Host buffer */
953*4882a593Smuzhiyun ret = ath10k_ce_send(ce_diag, NULL, (u32)address, nbytes, 0, 0);
954*4882a593Smuzhiyun if (ret)
955*4882a593Smuzhiyun goto done;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun i = 0;
958*4882a593Smuzhiyun while (ath10k_ce_completed_send_next(ce_diag, NULL) != 0) {
959*4882a593Smuzhiyun udelay(DIAG_ACCESS_CE_WAIT_US);
960*4882a593Smuzhiyun i += DIAG_ACCESS_CE_WAIT_US;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun if (i > DIAG_ACCESS_CE_TIMEOUT_US) {
963*4882a593Smuzhiyun ret = -EBUSY;
964*4882a593Smuzhiyun goto done;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun i = 0;
969*4882a593Smuzhiyun while (ath10k_ce_completed_recv_next(ce_diag, (void **)&buf,
970*4882a593Smuzhiyun &completed_nbytes) != 0) {
971*4882a593Smuzhiyun udelay(DIAG_ACCESS_CE_WAIT_US);
972*4882a593Smuzhiyun i += DIAG_ACCESS_CE_WAIT_US;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (i > DIAG_ACCESS_CE_TIMEOUT_US) {
975*4882a593Smuzhiyun ret = -EBUSY;
976*4882a593Smuzhiyun goto done;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (nbytes != completed_nbytes) {
981*4882a593Smuzhiyun ret = -EIO;
982*4882a593Smuzhiyun goto done;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (*buf != ce_data) {
986*4882a593Smuzhiyun ret = -EIO;
987*4882a593Smuzhiyun goto done;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun remaining_bytes -= nbytes;
991*4882a593Smuzhiyun memcpy(data, data_buf, nbytes);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun address += nbytes;
994*4882a593Smuzhiyun data += nbytes;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun done:
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (data_buf)
1000*4882a593Smuzhiyun dma_free_coherent(ar->dev, alloc_nbytes, data_buf,
1001*4882a593Smuzhiyun ce_data_base);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun mutex_unlock(&ar_pci->ce_diag_mutex);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun return ret;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
ath10k_pci_diag_read32(struct ath10k * ar,u32 address,u32 * value)1008*4882a593Smuzhiyun static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun __le32 val = 0;
1011*4882a593Smuzhiyun int ret;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
1014*4882a593Smuzhiyun *value = __le32_to_cpu(val);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun return ret;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
__ath10k_pci_diag_read_hi(struct ath10k * ar,void * dest,u32 src,u32 len)1019*4882a593Smuzhiyun static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
1020*4882a593Smuzhiyun u32 src, u32 len)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun u32 host_addr, addr;
1023*4882a593Smuzhiyun int ret;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun host_addr = host_interest_item_address(src);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
1028*4882a593Smuzhiyun if (ret != 0) {
1029*4882a593Smuzhiyun ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
1030*4882a593Smuzhiyun src, ret);
1031*4882a593Smuzhiyun return ret;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
1035*4882a593Smuzhiyun if (ret != 0) {
1036*4882a593Smuzhiyun ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
1037*4882a593Smuzhiyun addr, len, ret);
1038*4882a593Smuzhiyun return ret;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun return 0;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun #define ath10k_pci_diag_read_hi(ar, dest, src, len) \
1045*4882a593Smuzhiyun __ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
1046*4882a593Smuzhiyun
ath10k_pci_diag_write_mem(struct ath10k * ar,u32 address,const void * data,int nbytes)1047*4882a593Smuzhiyun int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
1048*4882a593Smuzhiyun const void *data, int nbytes)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1051*4882a593Smuzhiyun int ret = 0;
1052*4882a593Smuzhiyun u32 *buf;
1053*4882a593Smuzhiyun unsigned int completed_nbytes, alloc_nbytes, remaining_bytes;
1054*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_diag;
1055*4882a593Smuzhiyun void *data_buf;
1056*4882a593Smuzhiyun dma_addr_t ce_data_base = 0;
1057*4882a593Smuzhiyun int i;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun mutex_lock(&ar_pci->ce_diag_mutex);
1060*4882a593Smuzhiyun ce_diag = ar_pci->ce_diag;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /*
1063*4882a593Smuzhiyun * Allocate a temporary bounce buffer to hold caller's data
1064*4882a593Smuzhiyun * to be DMA'ed to Target. This guarantees
1065*4882a593Smuzhiyun * 1) 4-byte alignment
1066*4882a593Smuzhiyun * 2) Buffer in DMA-able space
1067*4882a593Smuzhiyun */
1068*4882a593Smuzhiyun alloc_nbytes = min_t(unsigned int, nbytes, DIAG_TRANSFER_LIMIT);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun data_buf = dma_alloc_coherent(ar->dev, alloc_nbytes, &ce_data_base,
1071*4882a593Smuzhiyun GFP_ATOMIC);
1072*4882a593Smuzhiyun if (!data_buf) {
1073*4882a593Smuzhiyun ret = -ENOMEM;
1074*4882a593Smuzhiyun goto done;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /*
1078*4882a593Smuzhiyun * The address supplied by the caller is in the
1079*4882a593Smuzhiyun * Target CPU virtual address space.
1080*4882a593Smuzhiyun *
1081*4882a593Smuzhiyun * In order to use this address with the diagnostic CE,
1082*4882a593Smuzhiyun * convert it from
1083*4882a593Smuzhiyun * Target CPU virtual address space
1084*4882a593Smuzhiyun * to
1085*4882a593Smuzhiyun * CE address space
1086*4882a593Smuzhiyun */
1087*4882a593Smuzhiyun address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun remaining_bytes = nbytes;
1090*4882a593Smuzhiyun while (remaining_bytes) {
1091*4882a593Smuzhiyun /* FIXME: check cast */
1092*4882a593Smuzhiyun nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* Copy caller's data to allocated DMA buf */
1095*4882a593Smuzhiyun memcpy(data_buf, data, nbytes);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* Set up to receive directly into Target(!) address */
1098*4882a593Smuzhiyun ret = ath10k_ce_rx_post_buf(ce_diag, &address, address);
1099*4882a593Smuzhiyun if (ret != 0)
1100*4882a593Smuzhiyun goto done;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /*
1103*4882a593Smuzhiyun * Request CE to send caller-supplied data that
1104*4882a593Smuzhiyun * was copied to bounce buffer to Target(!) address.
1105*4882a593Smuzhiyun */
1106*4882a593Smuzhiyun ret = ath10k_ce_send(ce_diag, NULL, ce_data_base, nbytes, 0, 0);
1107*4882a593Smuzhiyun if (ret != 0)
1108*4882a593Smuzhiyun goto done;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun i = 0;
1111*4882a593Smuzhiyun while (ath10k_ce_completed_send_next(ce_diag, NULL) != 0) {
1112*4882a593Smuzhiyun udelay(DIAG_ACCESS_CE_WAIT_US);
1113*4882a593Smuzhiyun i += DIAG_ACCESS_CE_WAIT_US;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (i > DIAG_ACCESS_CE_TIMEOUT_US) {
1116*4882a593Smuzhiyun ret = -EBUSY;
1117*4882a593Smuzhiyun goto done;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun i = 0;
1122*4882a593Smuzhiyun while (ath10k_ce_completed_recv_next(ce_diag, (void **)&buf,
1123*4882a593Smuzhiyun &completed_nbytes) != 0) {
1124*4882a593Smuzhiyun udelay(DIAG_ACCESS_CE_WAIT_US);
1125*4882a593Smuzhiyun i += DIAG_ACCESS_CE_WAIT_US;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun if (i > DIAG_ACCESS_CE_TIMEOUT_US) {
1128*4882a593Smuzhiyun ret = -EBUSY;
1129*4882a593Smuzhiyun goto done;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun if (nbytes != completed_nbytes) {
1134*4882a593Smuzhiyun ret = -EIO;
1135*4882a593Smuzhiyun goto done;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if (*buf != address) {
1139*4882a593Smuzhiyun ret = -EIO;
1140*4882a593Smuzhiyun goto done;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun remaining_bytes -= nbytes;
1144*4882a593Smuzhiyun address += nbytes;
1145*4882a593Smuzhiyun data += nbytes;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun done:
1149*4882a593Smuzhiyun if (data_buf) {
1150*4882a593Smuzhiyun dma_free_coherent(ar->dev, alloc_nbytes, data_buf,
1151*4882a593Smuzhiyun ce_data_base);
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun if (ret != 0)
1155*4882a593Smuzhiyun ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
1156*4882a593Smuzhiyun address, ret);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun mutex_unlock(&ar_pci->ce_diag_mutex);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun return ret;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
ath10k_pci_diag_write32(struct ath10k * ar,u32 address,u32 value)1163*4882a593Smuzhiyun static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun __le32 val = __cpu_to_le32(value);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* Called by lower (CE) layer when a send to Target completes. */
ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe * ce_state)1171*4882a593Smuzhiyun static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun struct ath10k *ar = ce_state->ar;
1174*4882a593Smuzhiyun struct sk_buff_head list;
1175*4882a593Smuzhiyun struct sk_buff *skb;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun __skb_queue_head_init(&list);
1178*4882a593Smuzhiyun while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1179*4882a593Smuzhiyun /* no need to call tx completion for NULL pointers */
1180*4882a593Smuzhiyun if (skb == NULL)
1181*4882a593Smuzhiyun continue;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun __skb_queue_tail(&list, skb);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun while ((skb = __skb_dequeue(&list)))
1187*4882a593Smuzhiyun ath10k_htc_tx_completion_handler(ar, skb);
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
ath10k_pci_process_rx_cb(struct ath10k_ce_pipe * ce_state,void (* callback)(struct ath10k * ar,struct sk_buff * skb))1190*4882a593Smuzhiyun static void ath10k_pci_process_rx_cb(struct ath10k_ce_pipe *ce_state,
1191*4882a593Smuzhiyun void (*callback)(struct ath10k *ar,
1192*4882a593Smuzhiyun struct sk_buff *skb))
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun struct ath10k *ar = ce_state->ar;
1195*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1196*4882a593Smuzhiyun struct ath10k_pci_pipe *pipe_info = &ar_pci->pipe_info[ce_state->id];
1197*4882a593Smuzhiyun struct sk_buff *skb;
1198*4882a593Smuzhiyun struct sk_buff_head list;
1199*4882a593Smuzhiyun void *transfer_context;
1200*4882a593Smuzhiyun unsigned int nbytes, max_nbytes;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun __skb_queue_head_init(&list);
1203*4882a593Smuzhiyun while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
1204*4882a593Smuzhiyun &nbytes) == 0) {
1205*4882a593Smuzhiyun skb = transfer_context;
1206*4882a593Smuzhiyun max_nbytes = skb->len + skb_tailroom(skb);
1207*4882a593Smuzhiyun dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1208*4882a593Smuzhiyun max_nbytes, DMA_FROM_DEVICE);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun if (unlikely(max_nbytes < nbytes)) {
1211*4882a593Smuzhiyun ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
1212*4882a593Smuzhiyun nbytes, max_nbytes);
1213*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1214*4882a593Smuzhiyun continue;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun skb_put(skb, nbytes);
1218*4882a593Smuzhiyun __skb_queue_tail(&list, skb);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun while ((skb = __skb_dequeue(&list))) {
1222*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
1223*4882a593Smuzhiyun ce_state->id, skb->len);
1224*4882a593Smuzhiyun ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
1225*4882a593Smuzhiyun skb->data, skb->len);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun callback(ar, skb);
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun ath10k_pci_rx_post_pipe(pipe_info);
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
ath10k_pci_process_htt_rx_cb(struct ath10k_ce_pipe * ce_state,void (* callback)(struct ath10k * ar,struct sk_buff * skb))1233*4882a593Smuzhiyun static void ath10k_pci_process_htt_rx_cb(struct ath10k_ce_pipe *ce_state,
1234*4882a593Smuzhiyun void (*callback)(struct ath10k *ar,
1235*4882a593Smuzhiyun struct sk_buff *skb))
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun struct ath10k *ar = ce_state->ar;
1238*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1239*4882a593Smuzhiyun struct ath10k_pci_pipe *pipe_info = &ar_pci->pipe_info[ce_state->id];
1240*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_pipe = pipe_info->ce_hdl;
1241*4882a593Smuzhiyun struct sk_buff *skb;
1242*4882a593Smuzhiyun struct sk_buff_head list;
1243*4882a593Smuzhiyun void *transfer_context;
1244*4882a593Smuzhiyun unsigned int nbytes, max_nbytes, nentries;
1245*4882a593Smuzhiyun int orig_len;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /* No need to aquire ce_lock for CE5, since this is the only place CE5
1248*4882a593Smuzhiyun * is processed other than init and deinit. Before releasing CE5
1249*4882a593Smuzhiyun * buffers, interrupts are disabled. Thus CE5 access is serialized.
1250*4882a593Smuzhiyun */
1251*4882a593Smuzhiyun __skb_queue_head_init(&list);
1252*4882a593Smuzhiyun while (ath10k_ce_completed_recv_next_nolock(ce_state, &transfer_context,
1253*4882a593Smuzhiyun &nbytes) == 0) {
1254*4882a593Smuzhiyun skb = transfer_context;
1255*4882a593Smuzhiyun max_nbytes = skb->len + skb_tailroom(skb);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun if (unlikely(max_nbytes < nbytes)) {
1258*4882a593Smuzhiyun ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
1259*4882a593Smuzhiyun nbytes, max_nbytes);
1260*4882a593Smuzhiyun continue;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun dma_sync_single_for_cpu(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1264*4882a593Smuzhiyun max_nbytes, DMA_FROM_DEVICE);
1265*4882a593Smuzhiyun skb_put(skb, nbytes);
1266*4882a593Smuzhiyun __skb_queue_tail(&list, skb);
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun nentries = skb_queue_len(&list);
1270*4882a593Smuzhiyun while ((skb = __skb_dequeue(&list))) {
1271*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
1272*4882a593Smuzhiyun ce_state->id, skb->len);
1273*4882a593Smuzhiyun ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
1274*4882a593Smuzhiyun skb->data, skb->len);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun orig_len = skb->len;
1277*4882a593Smuzhiyun callback(ar, skb);
1278*4882a593Smuzhiyun skb_push(skb, orig_len - skb->len);
1279*4882a593Smuzhiyun skb_reset_tail_pointer(skb);
1280*4882a593Smuzhiyun skb_trim(skb, 0);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun /*let device gain the buffer again*/
1283*4882a593Smuzhiyun dma_sync_single_for_device(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1284*4882a593Smuzhiyun skb->len + skb_tailroom(skb),
1285*4882a593Smuzhiyun DMA_FROM_DEVICE);
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun ath10k_ce_rx_update_write_idx(ce_pipe, nentries);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /* Called by lower (CE) layer when data is received from the Target. */
ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe * ce_state)1291*4882a593Smuzhiyun static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe * ce_state)1296*4882a593Smuzhiyun static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun /* CE4 polling needs to be done whenever CE pipe which transports
1299*4882a593Smuzhiyun * HTT Rx (target->host) is processed.
1300*4882a593Smuzhiyun */
1301*4882a593Smuzhiyun ath10k_ce_per_engine_service(ce_state->ar, 4);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /* Called by lower (CE) layer when data is received from the Target.
1307*4882a593Smuzhiyun * Only 10.4 firmware uses separate CE to transfer pktlog data.
1308*4882a593Smuzhiyun */
ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe * ce_state)1309*4882a593Smuzhiyun static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun ath10k_pci_process_rx_cb(ce_state,
1312*4882a593Smuzhiyun ath10k_htt_rx_pktlog_completion_handler);
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun /* Called by lower (CE) layer when a send to HTT Target completes. */
ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe * ce_state)1316*4882a593Smuzhiyun static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun struct ath10k *ar = ce_state->ar;
1319*4882a593Smuzhiyun struct sk_buff *skb;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1322*4882a593Smuzhiyun /* no need to call tx completion for NULL pointers */
1323*4882a593Smuzhiyun if (!skb)
1324*4882a593Smuzhiyun continue;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
1327*4882a593Smuzhiyun skb->len, DMA_TO_DEVICE);
1328*4882a593Smuzhiyun ath10k_htt_hif_tx_complete(ar, skb);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
ath10k_pci_htt_rx_deliver(struct ath10k * ar,struct sk_buff * skb)1332*4882a593Smuzhiyun static void ath10k_pci_htt_rx_deliver(struct ath10k *ar, struct sk_buff *skb)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun skb_pull(skb, sizeof(struct ath10k_htc_hdr));
1335*4882a593Smuzhiyun ath10k_htt_t2h_msg_handler(ar, skb);
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* Called by lower (CE) layer when HTT data is received from the Target. */
ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe * ce_state)1339*4882a593Smuzhiyun static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun /* CE4 polling needs to be done whenever CE pipe which transports
1342*4882a593Smuzhiyun * HTT Rx (target->host) is processed.
1343*4882a593Smuzhiyun */
1344*4882a593Smuzhiyun ath10k_ce_per_engine_service(ce_state->ar, 4);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun ath10k_pci_process_htt_rx_cb(ce_state, ath10k_pci_htt_rx_deliver);
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
ath10k_pci_hif_tx_sg(struct ath10k * ar,u8 pipe_id,struct ath10k_hif_sg_item * items,int n_items)1349*4882a593Smuzhiyun int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
1350*4882a593Smuzhiyun struct ath10k_hif_sg_item *items, int n_items)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1353*4882a593Smuzhiyun struct ath10k_ce *ce = ath10k_ce_priv(ar);
1354*4882a593Smuzhiyun struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
1355*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
1356*4882a593Smuzhiyun struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
1357*4882a593Smuzhiyun unsigned int nentries_mask;
1358*4882a593Smuzhiyun unsigned int sw_index;
1359*4882a593Smuzhiyun unsigned int write_index;
1360*4882a593Smuzhiyun int err, i = 0;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun spin_lock_bh(&ce->ce_lock);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun nentries_mask = src_ring->nentries_mask;
1365*4882a593Smuzhiyun sw_index = src_ring->sw_index;
1366*4882a593Smuzhiyun write_index = src_ring->write_index;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun if (unlikely(CE_RING_DELTA(nentries_mask,
1369*4882a593Smuzhiyun write_index, sw_index - 1) < n_items)) {
1370*4882a593Smuzhiyun err = -ENOBUFS;
1371*4882a593Smuzhiyun goto err;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun for (i = 0; i < n_items - 1; i++) {
1375*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI,
1376*4882a593Smuzhiyun "pci tx item %d paddr %pad len %d n_items %d\n",
1377*4882a593Smuzhiyun i, &items[i].paddr, items[i].len, n_items);
1378*4882a593Smuzhiyun ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1379*4882a593Smuzhiyun items[i].vaddr, items[i].len);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun err = ath10k_ce_send_nolock(ce_pipe,
1382*4882a593Smuzhiyun items[i].transfer_context,
1383*4882a593Smuzhiyun items[i].paddr,
1384*4882a593Smuzhiyun items[i].len,
1385*4882a593Smuzhiyun items[i].transfer_id,
1386*4882a593Smuzhiyun CE_SEND_FLAG_GATHER);
1387*4882a593Smuzhiyun if (err)
1388*4882a593Smuzhiyun goto err;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /* `i` is equal to `n_items -1` after for() */
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI,
1394*4882a593Smuzhiyun "pci tx item %d paddr %pad len %d n_items %d\n",
1395*4882a593Smuzhiyun i, &items[i].paddr, items[i].len, n_items);
1396*4882a593Smuzhiyun ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1397*4882a593Smuzhiyun items[i].vaddr, items[i].len);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun err = ath10k_ce_send_nolock(ce_pipe,
1400*4882a593Smuzhiyun items[i].transfer_context,
1401*4882a593Smuzhiyun items[i].paddr,
1402*4882a593Smuzhiyun items[i].len,
1403*4882a593Smuzhiyun items[i].transfer_id,
1404*4882a593Smuzhiyun 0);
1405*4882a593Smuzhiyun if (err)
1406*4882a593Smuzhiyun goto err;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun spin_unlock_bh(&ce->ce_lock);
1409*4882a593Smuzhiyun return 0;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun err:
1412*4882a593Smuzhiyun for (; i > 0; i--)
1413*4882a593Smuzhiyun __ath10k_ce_send_revert(ce_pipe);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun spin_unlock_bh(&ce->ce_lock);
1416*4882a593Smuzhiyun return err;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
ath10k_pci_hif_diag_read(struct ath10k * ar,u32 address,void * buf,size_t buf_len)1419*4882a593Smuzhiyun int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
1420*4882a593Smuzhiyun size_t buf_len)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
ath10k_pci_hif_get_free_queue_number(struct ath10k * ar,u8 pipe)1425*4882a593Smuzhiyun u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
ath10k_pci_dump_registers(struct ath10k * ar,struct ath10k_fw_crash_data * crash_data)1434*4882a593Smuzhiyun static void ath10k_pci_dump_registers(struct ath10k *ar,
1435*4882a593Smuzhiyun struct ath10k_fw_crash_data *crash_data)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun __le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
1438*4882a593Smuzhiyun int i, ret;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun lockdep_assert_held(&ar->dump_mutex);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun ret = ath10k_pci_diag_read_hi(ar, ®_dump_values[0],
1443*4882a593Smuzhiyun hi_failure_state,
1444*4882a593Smuzhiyun REG_DUMP_COUNT_QCA988X * sizeof(__le32));
1445*4882a593Smuzhiyun if (ret) {
1446*4882a593Smuzhiyun ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
1447*4882a593Smuzhiyun return;
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun ath10k_err(ar, "firmware register dump:\n");
1453*4882a593Smuzhiyun for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
1454*4882a593Smuzhiyun ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
1455*4882a593Smuzhiyun i,
1456*4882a593Smuzhiyun __le32_to_cpu(reg_dump_values[i]),
1457*4882a593Smuzhiyun __le32_to_cpu(reg_dump_values[i + 1]),
1458*4882a593Smuzhiyun __le32_to_cpu(reg_dump_values[i + 2]),
1459*4882a593Smuzhiyun __le32_to_cpu(reg_dump_values[i + 3]));
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun if (!crash_data)
1462*4882a593Smuzhiyun return;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1465*4882a593Smuzhiyun crash_data->registers[i] = reg_dump_values[i];
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
ath10k_pci_dump_memory_section(struct ath10k * ar,const struct ath10k_mem_region * mem_region,u8 * buf,size_t buf_len)1468*4882a593Smuzhiyun static int ath10k_pci_dump_memory_section(struct ath10k *ar,
1469*4882a593Smuzhiyun const struct ath10k_mem_region *mem_region,
1470*4882a593Smuzhiyun u8 *buf, size_t buf_len)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun const struct ath10k_mem_section *cur_section, *next_section;
1473*4882a593Smuzhiyun unsigned int count, section_size, skip_size;
1474*4882a593Smuzhiyun int ret, i, j;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun if (!mem_region || !buf)
1477*4882a593Smuzhiyun return 0;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun cur_section = &mem_region->section_table.sections[0];
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun if (mem_region->start > cur_section->start) {
1482*4882a593Smuzhiyun ath10k_warn(ar, "incorrect memdump region 0x%x with section start address 0x%x.\n",
1483*4882a593Smuzhiyun mem_region->start, cur_section->start);
1484*4882a593Smuzhiyun return 0;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun skip_size = cur_section->start - mem_region->start;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* fill the gap between the first register section and register
1490*4882a593Smuzhiyun * start address
1491*4882a593Smuzhiyun */
1492*4882a593Smuzhiyun for (i = 0; i < skip_size; i++) {
1493*4882a593Smuzhiyun *buf = ATH10K_MAGIC_NOT_COPIED;
1494*4882a593Smuzhiyun buf++;
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun count = 0;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun for (i = 0; cur_section != NULL; i++) {
1500*4882a593Smuzhiyun section_size = cur_section->end - cur_section->start;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun if (section_size <= 0) {
1503*4882a593Smuzhiyun ath10k_warn(ar, "incorrect ramdump format with start address 0x%x and stop address 0x%x\n",
1504*4882a593Smuzhiyun cur_section->start,
1505*4882a593Smuzhiyun cur_section->end);
1506*4882a593Smuzhiyun break;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if ((i + 1) == mem_region->section_table.size) {
1510*4882a593Smuzhiyun /* last section */
1511*4882a593Smuzhiyun next_section = NULL;
1512*4882a593Smuzhiyun skip_size = 0;
1513*4882a593Smuzhiyun } else {
1514*4882a593Smuzhiyun next_section = cur_section + 1;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (cur_section->end > next_section->start) {
1517*4882a593Smuzhiyun ath10k_warn(ar, "next ramdump section 0x%x is smaller than current end address 0x%x\n",
1518*4882a593Smuzhiyun next_section->start,
1519*4882a593Smuzhiyun cur_section->end);
1520*4882a593Smuzhiyun break;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun skip_size = next_section->start - cur_section->end;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun if (buf_len < (skip_size + section_size)) {
1527*4882a593Smuzhiyun ath10k_warn(ar, "ramdump buffer is too small: %zu\n", buf_len);
1528*4882a593Smuzhiyun break;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun buf_len -= skip_size + section_size;
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun /* read section to dest memory */
1534*4882a593Smuzhiyun ret = ath10k_pci_diag_read_mem(ar, cur_section->start,
1535*4882a593Smuzhiyun buf, section_size);
1536*4882a593Smuzhiyun if (ret) {
1537*4882a593Smuzhiyun ath10k_warn(ar, "failed to read ramdump from section 0x%x: %d\n",
1538*4882a593Smuzhiyun cur_section->start, ret);
1539*4882a593Smuzhiyun break;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun buf += section_size;
1543*4882a593Smuzhiyun count += section_size;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun /* fill in the gap between this section and the next */
1546*4882a593Smuzhiyun for (j = 0; j < skip_size; j++) {
1547*4882a593Smuzhiyun *buf = ATH10K_MAGIC_NOT_COPIED;
1548*4882a593Smuzhiyun buf++;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun count += skip_size;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun if (!next_section)
1554*4882a593Smuzhiyun /* this was the last section */
1555*4882a593Smuzhiyun break;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun cur_section = next_section;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun return count;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
ath10k_pci_set_ram_config(struct ath10k * ar,u32 config)1563*4882a593Smuzhiyun static int ath10k_pci_set_ram_config(struct ath10k *ar, u32 config)
1564*4882a593Smuzhiyun {
1565*4882a593Smuzhiyun u32 val;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
1568*4882a593Smuzhiyun FW_RAM_CONFIG_ADDRESS, config);
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
1571*4882a593Smuzhiyun FW_RAM_CONFIG_ADDRESS);
1572*4882a593Smuzhiyun if (val != config) {
1573*4882a593Smuzhiyun ath10k_warn(ar, "failed to set RAM config from 0x%x to 0x%x\n",
1574*4882a593Smuzhiyun val, config);
1575*4882a593Smuzhiyun return -EIO;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun return 0;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun /* Always returns the length */
ath10k_pci_dump_memory_sram(struct ath10k * ar,const struct ath10k_mem_region * region,u8 * buf)1582*4882a593Smuzhiyun static int ath10k_pci_dump_memory_sram(struct ath10k *ar,
1583*4882a593Smuzhiyun const struct ath10k_mem_region *region,
1584*4882a593Smuzhiyun u8 *buf)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1587*4882a593Smuzhiyun u32 base_addr, i;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun base_addr = ioread32(ar_pci->mem + QCA99X0_PCIE_BAR0_START_REG);
1590*4882a593Smuzhiyun base_addr += region->start;
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun for (i = 0; i < region->len; i += 4) {
1593*4882a593Smuzhiyun iowrite32(base_addr + i, ar_pci->mem + QCA99X0_CPU_MEM_ADDR_REG);
1594*4882a593Smuzhiyun *(u32 *)(buf + i) = ioread32(ar_pci->mem + QCA99X0_CPU_MEM_DATA_REG);
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun return region->len;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun /* if an error happened returns < 0, otherwise the length */
ath10k_pci_dump_memory_reg(struct ath10k * ar,const struct ath10k_mem_region * region,u8 * buf)1601*4882a593Smuzhiyun static int ath10k_pci_dump_memory_reg(struct ath10k *ar,
1602*4882a593Smuzhiyun const struct ath10k_mem_region *region,
1603*4882a593Smuzhiyun u8 *buf)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1606*4882a593Smuzhiyun u32 i;
1607*4882a593Smuzhiyun int ret;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun mutex_lock(&ar->conf_mutex);
1610*4882a593Smuzhiyun if (ar->state != ATH10K_STATE_ON) {
1611*4882a593Smuzhiyun ath10k_warn(ar, "Skipping pci_dump_memory_reg invalid state\n");
1612*4882a593Smuzhiyun ret = -EIO;
1613*4882a593Smuzhiyun goto done;
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun for (i = 0; i < region->len; i += 4)
1617*4882a593Smuzhiyun *(u32 *)(buf + i) = ioread32(ar_pci->mem + region->start + i);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun ret = region->len;
1620*4882a593Smuzhiyun done:
1621*4882a593Smuzhiyun mutex_unlock(&ar->conf_mutex);
1622*4882a593Smuzhiyun return ret;
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun /* if an error happened returns < 0, otherwise the length */
ath10k_pci_dump_memory_generic(struct ath10k * ar,const struct ath10k_mem_region * current_region,u8 * buf)1626*4882a593Smuzhiyun static int ath10k_pci_dump_memory_generic(struct ath10k *ar,
1627*4882a593Smuzhiyun const struct ath10k_mem_region *current_region,
1628*4882a593Smuzhiyun u8 *buf)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun int ret;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun if (current_region->section_table.size > 0)
1633*4882a593Smuzhiyun /* Copy each section individually. */
1634*4882a593Smuzhiyun return ath10k_pci_dump_memory_section(ar,
1635*4882a593Smuzhiyun current_region,
1636*4882a593Smuzhiyun buf,
1637*4882a593Smuzhiyun current_region->len);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun /* No individiual memory sections defined so we can
1640*4882a593Smuzhiyun * copy the entire memory region.
1641*4882a593Smuzhiyun */
1642*4882a593Smuzhiyun ret = ath10k_pci_diag_read_mem(ar,
1643*4882a593Smuzhiyun current_region->start,
1644*4882a593Smuzhiyun buf,
1645*4882a593Smuzhiyun current_region->len);
1646*4882a593Smuzhiyun if (ret) {
1647*4882a593Smuzhiyun ath10k_warn(ar, "failed to copy ramdump region %s: %d\n",
1648*4882a593Smuzhiyun current_region->name, ret);
1649*4882a593Smuzhiyun return ret;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun return current_region->len;
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun
ath10k_pci_dump_memory(struct ath10k * ar,struct ath10k_fw_crash_data * crash_data)1655*4882a593Smuzhiyun static void ath10k_pci_dump_memory(struct ath10k *ar,
1656*4882a593Smuzhiyun struct ath10k_fw_crash_data *crash_data)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun const struct ath10k_hw_mem_layout *mem_layout;
1659*4882a593Smuzhiyun const struct ath10k_mem_region *current_region;
1660*4882a593Smuzhiyun struct ath10k_dump_ram_data_hdr *hdr;
1661*4882a593Smuzhiyun u32 count, shift;
1662*4882a593Smuzhiyun size_t buf_len;
1663*4882a593Smuzhiyun int ret, i;
1664*4882a593Smuzhiyun u8 *buf;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun lockdep_assert_held(&ar->dump_mutex);
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun if (!crash_data)
1669*4882a593Smuzhiyun return;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun mem_layout = ath10k_coredump_get_mem_layout(ar);
1672*4882a593Smuzhiyun if (!mem_layout)
1673*4882a593Smuzhiyun return;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun current_region = &mem_layout->region_table.regions[0];
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun buf = crash_data->ramdump_buf;
1678*4882a593Smuzhiyun buf_len = crash_data->ramdump_buf_len;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun memset(buf, 0, buf_len);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun for (i = 0; i < mem_layout->region_table.size; i++) {
1683*4882a593Smuzhiyun count = 0;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun if (current_region->len > buf_len) {
1686*4882a593Smuzhiyun ath10k_warn(ar, "memory region %s size %d is larger that remaining ramdump buffer size %zu\n",
1687*4882a593Smuzhiyun current_region->name,
1688*4882a593Smuzhiyun current_region->len,
1689*4882a593Smuzhiyun buf_len);
1690*4882a593Smuzhiyun break;
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* To get IRAM dump, the host driver needs to switch target
1694*4882a593Smuzhiyun * ram config from DRAM to IRAM.
1695*4882a593Smuzhiyun */
1696*4882a593Smuzhiyun if (current_region->type == ATH10K_MEM_REGION_TYPE_IRAM1 ||
1697*4882a593Smuzhiyun current_region->type == ATH10K_MEM_REGION_TYPE_IRAM2) {
1698*4882a593Smuzhiyun shift = current_region->start >> 20;
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun ret = ath10k_pci_set_ram_config(ar, shift);
1701*4882a593Smuzhiyun if (ret) {
1702*4882a593Smuzhiyun ath10k_warn(ar, "failed to switch ram config to IRAM for section %s: %d\n",
1703*4882a593Smuzhiyun current_region->name, ret);
1704*4882a593Smuzhiyun break;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun /* Reserve space for the header. */
1709*4882a593Smuzhiyun hdr = (void *)buf;
1710*4882a593Smuzhiyun buf += sizeof(*hdr);
1711*4882a593Smuzhiyun buf_len -= sizeof(*hdr);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun switch (current_region->type) {
1714*4882a593Smuzhiyun case ATH10K_MEM_REGION_TYPE_IOSRAM:
1715*4882a593Smuzhiyun count = ath10k_pci_dump_memory_sram(ar, current_region, buf);
1716*4882a593Smuzhiyun break;
1717*4882a593Smuzhiyun case ATH10K_MEM_REGION_TYPE_IOREG:
1718*4882a593Smuzhiyun ret = ath10k_pci_dump_memory_reg(ar, current_region, buf);
1719*4882a593Smuzhiyun if (ret < 0)
1720*4882a593Smuzhiyun break;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun count = ret;
1723*4882a593Smuzhiyun break;
1724*4882a593Smuzhiyun default:
1725*4882a593Smuzhiyun ret = ath10k_pci_dump_memory_generic(ar, current_region, buf);
1726*4882a593Smuzhiyun if (ret < 0)
1727*4882a593Smuzhiyun break;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun count = ret;
1730*4882a593Smuzhiyun break;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun hdr->region_type = cpu_to_le32(current_region->type);
1734*4882a593Smuzhiyun hdr->start = cpu_to_le32(current_region->start);
1735*4882a593Smuzhiyun hdr->length = cpu_to_le32(count);
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun if (count == 0)
1738*4882a593Smuzhiyun /* Note: the header remains, just with zero length. */
1739*4882a593Smuzhiyun break;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun buf += count;
1742*4882a593Smuzhiyun buf_len -= count;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun current_region++;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun
ath10k_pci_fw_dump_work(struct work_struct * work)1748*4882a593Smuzhiyun static void ath10k_pci_fw_dump_work(struct work_struct *work)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun struct ath10k_pci *ar_pci = container_of(work, struct ath10k_pci,
1751*4882a593Smuzhiyun dump_work);
1752*4882a593Smuzhiyun struct ath10k_fw_crash_data *crash_data;
1753*4882a593Smuzhiyun struct ath10k *ar = ar_pci->ar;
1754*4882a593Smuzhiyun char guid[UUID_STRING_LEN + 1];
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun mutex_lock(&ar->dump_mutex);
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun spin_lock_bh(&ar->data_lock);
1759*4882a593Smuzhiyun ar->stats.fw_crash_counter++;
1760*4882a593Smuzhiyun spin_unlock_bh(&ar->data_lock);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun crash_data = ath10k_coredump_new(ar);
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun if (crash_data)
1765*4882a593Smuzhiyun scnprintf(guid, sizeof(guid), "%pUl", &crash_data->guid);
1766*4882a593Smuzhiyun else
1767*4882a593Smuzhiyun scnprintf(guid, sizeof(guid), "n/a");
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun ath10k_err(ar, "firmware crashed! (guid %s)\n", guid);
1770*4882a593Smuzhiyun ath10k_print_driver_info(ar);
1771*4882a593Smuzhiyun ath10k_pci_dump_registers(ar, crash_data);
1772*4882a593Smuzhiyun ath10k_ce_dump_registers(ar, crash_data);
1773*4882a593Smuzhiyun ath10k_pci_dump_memory(ar, crash_data);
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun mutex_unlock(&ar->dump_mutex);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun queue_work(ar->workqueue, &ar->restart_work);
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun
ath10k_pci_fw_crashed_dump(struct ath10k * ar)1780*4882a593Smuzhiyun static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1781*4882a593Smuzhiyun {
1782*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun queue_work(ar->workqueue, &ar_pci->dump_work);
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
ath10k_pci_hif_send_complete_check(struct ath10k * ar,u8 pipe,int force)1787*4882a593Smuzhiyun void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
1788*4882a593Smuzhiyun int force)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun if (!force) {
1795*4882a593Smuzhiyun int resources;
1796*4882a593Smuzhiyun /*
1797*4882a593Smuzhiyun * Decide whether to actually poll for completions, or just
1798*4882a593Smuzhiyun * wait for a later chance.
1799*4882a593Smuzhiyun * If there seem to be plenty of resources left, then just wait
1800*4882a593Smuzhiyun * since checking involves reading a CE register, which is a
1801*4882a593Smuzhiyun * relatively expensive operation.
1802*4882a593Smuzhiyun */
1803*4882a593Smuzhiyun resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /*
1806*4882a593Smuzhiyun * If at least 50% of the total resources are still available,
1807*4882a593Smuzhiyun * don't bother checking again yet.
1808*4882a593Smuzhiyun */
1809*4882a593Smuzhiyun if (resources > (ar_pci->attr[pipe].src_nentries >> 1))
1810*4882a593Smuzhiyun return;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun ath10k_ce_per_engine_service(ar, pipe);
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun
ath10k_pci_rx_retry_sync(struct ath10k * ar)1815*4882a593Smuzhiyun static void ath10k_pci_rx_retry_sync(struct ath10k *ar)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun del_timer_sync(&ar_pci->rx_post_retry);
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
ath10k_pci_hif_map_service_to_pipe(struct ath10k * ar,u16 service_id,u8 * ul_pipe,u8 * dl_pipe)1822*4882a593Smuzhiyun int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar, u16 service_id,
1823*4882a593Smuzhiyun u8 *ul_pipe, u8 *dl_pipe)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1826*4882a593Smuzhiyun const struct ce_service_to_pipe *entry;
1827*4882a593Smuzhiyun bool ul_set = false, dl_set = false;
1828*4882a593Smuzhiyun int i;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pci_target_service_to_ce_map_wlan); i++) {
1833*4882a593Smuzhiyun entry = &ar_pci->serv_to_pipe[i];
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun if (__le32_to_cpu(entry->service_id) != service_id)
1836*4882a593Smuzhiyun continue;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun switch (__le32_to_cpu(entry->pipedir)) {
1839*4882a593Smuzhiyun case PIPEDIR_NONE:
1840*4882a593Smuzhiyun break;
1841*4882a593Smuzhiyun case PIPEDIR_IN:
1842*4882a593Smuzhiyun WARN_ON(dl_set);
1843*4882a593Smuzhiyun *dl_pipe = __le32_to_cpu(entry->pipenum);
1844*4882a593Smuzhiyun dl_set = true;
1845*4882a593Smuzhiyun break;
1846*4882a593Smuzhiyun case PIPEDIR_OUT:
1847*4882a593Smuzhiyun WARN_ON(ul_set);
1848*4882a593Smuzhiyun *ul_pipe = __le32_to_cpu(entry->pipenum);
1849*4882a593Smuzhiyun ul_set = true;
1850*4882a593Smuzhiyun break;
1851*4882a593Smuzhiyun case PIPEDIR_INOUT:
1852*4882a593Smuzhiyun WARN_ON(dl_set);
1853*4882a593Smuzhiyun WARN_ON(ul_set);
1854*4882a593Smuzhiyun *dl_pipe = __le32_to_cpu(entry->pipenum);
1855*4882a593Smuzhiyun *ul_pipe = __le32_to_cpu(entry->pipenum);
1856*4882a593Smuzhiyun dl_set = true;
1857*4882a593Smuzhiyun ul_set = true;
1858*4882a593Smuzhiyun break;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun if (!ul_set || !dl_set)
1863*4882a593Smuzhiyun return -ENOENT;
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun return 0;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
ath10k_pci_hif_get_default_pipe(struct ath10k * ar,u8 * ul_pipe,u8 * dl_pipe)1868*4882a593Smuzhiyun void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
1869*4882a593Smuzhiyun u8 *ul_pipe, u8 *dl_pipe)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun (void)ath10k_pci_hif_map_service_to_pipe(ar,
1874*4882a593Smuzhiyun ATH10K_HTC_SVC_ID_RSVD_CTRL,
1875*4882a593Smuzhiyun ul_pipe, dl_pipe);
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
ath10k_pci_irq_msi_fw_mask(struct ath10k * ar)1878*4882a593Smuzhiyun void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1879*4882a593Smuzhiyun {
1880*4882a593Smuzhiyun u32 val;
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun switch (ar->hw_rev) {
1883*4882a593Smuzhiyun case ATH10K_HW_QCA988X:
1884*4882a593Smuzhiyun case ATH10K_HW_QCA9887:
1885*4882a593Smuzhiyun case ATH10K_HW_QCA6174:
1886*4882a593Smuzhiyun case ATH10K_HW_QCA9377:
1887*4882a593Smuzhiyun val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
1888*4882a593Smuzhiyun CORE_CTRL_ADDRESS);
1889*4882a593Smuzhiyun val &= ~CORE_CTRL_PCIE_REG_31_MASK;
1890*4882a593Smuzhiyun ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
1891*4882a593Smuzhiyun CORE_CTRL_ADDRESS, val);
1892*4882a593Smuzhiyun break;
1893*4882a593Smuzhiyun case ATH10K_HW_QCA99X0:
1894*4882a593Smuzhiyun case ATH10K_HW_QCA9984:
1895*4882a593Smuzhiyun case ATH10K_HW_QCA9888:
1896*4882a593Smuzhiyun case ATH10K_HW_QCA4019:
1897*4882a593Smuzhiyun /* TODO: Find appropriate register configuration for QCA99X0
1898*4882a593Smuzhiyun * to mask irq/MSI.
1899*4882a593Smuzhiyun */
1900*4882a593Smuzhiyun break;
1901*4882a593Smuzhiyun case ATH10K_HW_WCN3990:
1902*4882a593Smuzhiyun break;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun
ath10k_pci_irq_msi_fw_unmask(struct ath10k * ar)1906*4882a593Smuzhiyun static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
1907*4882a593Smuzhiyun {
1908*4882a593Smuzhiyun u32 val;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun switch (ar->hw_rev) {
1911*4882a593Smuzhiyun case ATH10K_HW_QCA988X:
1912*4882a593Smuzhiyun case ATH10K_HW_QCA9887:
1913*4882a593Smuzhiyun case ATH10K_HW_QCA6174:
1914*4882a593Smuzhiyun case ATH10K_HW_QCA9377:
1915*4882a593Smuzhiyun val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
1916*4882a593Smuzhiyun CORE_CTRL_ADDRESS);
1917*4882a593Smuzhiyun val |= CORE_CTRL_PCIE_REG_31_MASK;
1918*4882a593Smuzhiyun ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
1919*4882a593Smuzhiyun CORE_CTRL_ADDRESS, val);
1920*4882a593Smuzhiyun break;
1921*4882a593Smuzhiyun case ATH10K_HW_QCA99X0:
1922*4882a593Smuzhiyun case ATH10K_HW_QCA9984:
1923*4882a593Smuzhiyun case ATH10K_HW_QCA9888:
1924*4882a593Smuzhiyun case ATH10K_HW_QCA4019:
1925*4882a593Smuzhiyun /* TODO: Find appropriate register configuration for QCA99X0
1926*4882a593Smuzhiyun * to unmask irq/MSI.
1927*4882a593Smuzhiyun */
1928*4882a593Smuzhiyun break;
1929*4882a593Smuzhiyun case ATH10K_HW_WCN3990:
1930*4882a593Smuzhiyun break;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun
ath10k_pci_irq_disable(struct ath10k * ar)1934*4882a593Smuzhiyun static void ath10k_pci_irq_disable(struct ath10k *ar)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun ath10k_ce_disable_interrupts(ar);
1937*4882a593Smuzhiyun ath10k_pci_disable_and_clear_legacy_irq(ar);
1938*4882a593Smuzhiyun ath10k_pci_irq_msi_fw_mask(ar);
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun
ath10k_pci_irq_sync(struct ath10k * ar)1941*4882a593Smuzhiyun static void ath10k_pci_irq_sync(struct ath10k *ar)
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun synchronize_irq(ar_pci->pdev->irq);
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun
ath10k_pci_irq_enable(struct ath10k * ar)1948*4882a593Smuzhiyun static void ath10k_pci_irq_enable(struct ath10k *ar)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun ath10k_ce_enable_interrupts(ar);
1951*4882a593Smuzhiyun ath10k_pci_enable_legacy_irq(ar);
1952*4882a593Smuzhiyun ath10k_pci_irq_msi_fw_unmask(ar);
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun
ath10k_pci_hif_start(struct ath10k * ar)1955*4882a593Smuzhiyun static int ath10k_pci_hif_start(struct ath10k *ar)
1956*4882a593Smuzhiyun {
1957*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun napi_enable(&ar->napi);
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun ath10k_pci_irq_enable(ar);
1964*4882a593Smuzhiyun ath10k_pci_rx_post(ar);
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
1967*4882a593Smuzhiyun ar_pci->link_ctl);
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun return 0;
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun
ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe * pci_pipe)1972*4882a593Smuzhiyun static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1973*4882a593Smuzhiyun {
1974*4882a593Smuzhiyun struct ath10k *ar;
1975*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_pipe;
1976*4882a593Smuzhiyun struct ath10k_ce_ring *ce_ring;
1977*4882a593Smuzhiyun struct sk_buff *skb;
1978*4882a593Smuzhiyun int i;
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun ar = pci_pipe->hif_ce_state;
1981*4882a593Smuzhiyun ce_pipe = pci_pipe->ce_hdl;
1982*4882a593Smuzhiyun ce_ring = ce_pipe->dest_ring;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun if (!ce_ring)
1985*4882a593Smuzhiyun return;
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun if (!pci_pipe->buf_sz)
1988*4882a593Smuzhiyun return;
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun for (i = 0; i < ce_ring->nentries; i++) {
1991*4882a593Smuzhiyun skb = ce_ring->per_transfer_context[i];
1992*4882a593Smuzhiyun if (!skb)
1993*4882a593Smuzhiyun continue;
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun ce_ring->per_transfer_context[i] = NULL;
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1998*4882a593Smuzhiyun skb->len + skb_tailroom(skb),
1999*4882a593Smuzhiyun DMA_FROM_DEVICE);
2000*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun
ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe * pci_pipe)2004*4882a593Smuzhiyun static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
2005*4882a593Smuzhiyun {
2006*4882a593Smuzhiyun struct ath10k *ar;
2007*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_pipe;
2008*4882a593Smuzhiyun struct ath10k_ce_ring *ce_ring;
2009*4882a593Smuzhiyun struct sk_buff *skb;
2010*4882a593Smuzhiyun int i;
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun ar = pci_pipe->hif_ce_state;
2013*4882a593Smuzhiyun ce_pipe = pci_pipe->ce_hdl;
2014*4882a593Smuzhiyun ce_ring = ce_pipe->src_ring;
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun if (!ce_ring)
2017*4882a593Smuzhiyun return;
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun if (!pci_pipe->buf_sz)
2020*4882a593Smuzhiyun return;
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun for (i = 0; i < ce_ring->nentries; i++) {
2023*4882a593Smuzhiyun skb = ce_ring->per_transfer_context[i];
2024*4882a593Smuzhiyun if (!skb)
2025*4882a593Smuzhiyun continue;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun ce_ring->per_transfer_context[i] = NULL;
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun ath10k_htc_tx_completion_handler(ar, skb);
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun }
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun /*
2034*4882a593Smuzhiyun * Cleanup residual buffers for device shutdown:
2035*4882a593Smuzhiyun * buffers that were enqueued for receive
2036*4882a593Smuzhiyun * buffers that were to be sent
2037*4882a593Smuzhiyun * Note: Buffers that had completed but which were
2038*4882a593Smuzhiyun * not yet processed are on a completion queue. They
2039*4882a593Smuzhiyun * are handled when the completion thread shuts down.
2040*4882a593Smuzhiyun */
ath10k_pci_buffer_cleanup(struct ath10k * ar)2041*4882a593Smuzhiyun static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
2042*4882a593Smuzhiyun {
2043*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2044*4882a593Smuzhiyun int pipe_num;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
2047*4882a593Smuzhiyun struct ath10k_pci_pipe *pipe_info;
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun pipe_info = &ar_pci->pipe_info[pipe_num];
2050*4882a593Smuzhiyun ath10k_pci_rx_pipe_cleanup(pipe_info);
2051*4882a593Smuzhiyun ath10k_pci_tx_pipe_cleanup(pipe_info);
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun
ath10k_pci_ce_deinit(struct ath10k * ar)2055*4882a593Smuzhiyun void ath10k_pci_ce_deinit(struct ath10k *ar)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun int i;
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun for (i = 0; i < CE_COUNT; i++)
2060*4882a593Smuzhiyun ath10k_ce_deinit_pipe(ar, i);
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun
ath10k_pci_flush(struct ath10k * ar)2063*4882a593Smuzhiyun void ath10k_pci_flush(struct ath10k *ar)
2064*4882a593Smuzhiyun {
2065*4882a593Smuzhiyun ath10k_pci_rx_retry_sync(ar);
2066*4882a593Smuzhiyun ath10k_pci_buffer_cleanup(ar);
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun
ath10k_pci_hif_stop(struct ath10k * ar)2069*4882a593Smuzhiyun static void ath10k_pci_hif_stop(struct ath10k *ar)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2072*4882a593Smuzhiyun unsigned long flags;
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun ath10k_pci_irq_disable(ar);
2077*4882a593Smuzhiyun ath10k_pci_irq_sync(ar);
2078*4882a593Smuzhiyun napi_synchronize(&ar->napi);
2079*4882a593Smuzhiyun napi_disable(&ar->napi);
2080*4882a593Smuzhiyun cancel_work_sync(&ar_pci->dump_work);
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun /* Most likely the device has HTT Rx ring configured. The only way to
2083*4882a593Smuzhiyun * prevent the device from accessing (and possible corrupting) host
2084*4882a593Smuzhiyun * memory is to reset the chip now.
2085*4882a593Smuzhiyun *
2086*4882a593Smuzhiyun * There's also no known way of masking MSI interrupts on the device.
2087*4882a593Smuzhiyun * For ranged MSI the CE-related interrupts can be masked. However
2088*4882a593Smuzhiyun * regardless how many MSI interrupts are assigned the first one
2089*4882a593Smuzhiyun * is always used for firmware indications (crashes) and cannot be
2090*4882a593Smuzhiyun * masked. To prevent the device from asserting the interrupt reset it
2091*4882a593Smuzhiyun * before proceeding with cleanup.
2092*4882a593Smuzhiyun */
2093*4882a593Smuzhiyun ath10k_pci_safe_chip_reset(ar);
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun ath10k_pci_flush(ar);
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun spin_lock_irqsave(&ar_pci->ps_lock, flags);
2098*4882a593Smuzhiyun WARN_ON(ar_pci->ps_wake_refcount > 0);
2099*4882a593Smuzhiyun spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
ath10k_pci_hif_exchange_bmi_msg(struct ath10k * ar,void * req,u32 req_len,void * resp,u32 * resp_len)2102*4882a593Smuzhiyun int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
2103*4882a593Smuzhiyun void *req, u32 req_len,
2104*4882a593Smuzhiyun void *resp, u32 *resp_len)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2107*4882a593Smuzhiyun struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
2108*4882a593Smuzhiyun struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
2109*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
2110*4882a593Smuzhiyun struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
2111*4882a593Smuzhiyun dma_addr_t req_paddr = 0;
2112*4882a593Smuzhiyun dma_addr_t resp_paddr = 0;
2113*4882a593Smuzhiyun struct bmi_xfer xfer = {};
2114*4882a593Smuzhiyun void *treq, *tresp = NULL;
2115*4882a593Smuzhiyun int ret = 0;
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun might_sleep();
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun if (resp && !resp_len)
2120*4882a593Smuzhiyun return -EINVAL;
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun if (resp && resp_len && *resp_len == 0)
2123*4882a593Smuzhiyun return -EINVAL;
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun treq = kmemdup(req, req_len, GFP_KERNEL);
2126*4882a593Smuzhiyun if (!treq)
2127*4882a593Smuzhiyun return -ENOMEM;
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
2130*4882a593Smuzhiyun ret = dma_mapping_error(ar->dev, req_paddr);
2131*4882a593Smuzhiyun if (ret) {
2132*4882a593Smuzhiyun ret = -EIO;
2133*4882a593Smuzhiyun goto err_dma;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun if (resp && resp_len) {
2137*4882a593Smuzhiyun tresp = kzalloc(*resp_len, GFP_KERNEL);
2138*4882a593Smuzhiyun if (!tresp) {
2139*4882a593Smuzhiyun ret = -ENOMEM;
2140*4882a593Smuzhiyun goto err_req;
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
2144*4882a593Smuzhiyun DMA_FROM_DEVICE);
2145*4882a593Smuzhiyun ret = dma_mapping_error(ar->dev, resp_paddr);
2146*4882a593Smuzhiyun if (ret) {
2147*4882a593Smuzhiyun ret = -EIO;
2148*4882a593Smuzhiyun goto err_req;
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun xfer.wait_for_resp = true;
2152*4882a593Smuzhiyun xfer.resp_len = 0;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
2158*4882a593Smuzhiyun if (ret)
2159*4882a593Smuzhiyun goto err_resp;
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun ret = ath10k_pci_bmi_wait(ar, ce_tx, ce_rx, &xfer);
2162*4882a593Smuzhiyun if (ret) {
2163*4882a593Smuzhiyun dma_addr_t unused_buffer;
2164*4882a593Smuzhiyun unsigned int unused_nbytes;
2165*4882a593Smuzhiyun unsigned int unused_id;
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
2168*4882a593Smuzhiyun &unused_nbytes, &unused_id);
2169*4882a593Smuzhiyun } else {
2170*4882a593Smuzhiyun /* non-zero means we did not time out */
2171*4882a593Smuzhiyun ret = 0;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun err_resp:
2175*4882a593Smuzhiyun if (resp) {
2176*4882a593Smuzhiyun dma_addr_t unused_buffer;
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
2179*4882a593Smuzhiyun dma_unmap_single(ar->dev, resp_paddr,
2180*4882a593Smuzhiyun *resp_len, DMA_FROM_DEVICE);
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun err_req:
2183*4882a593Smuzhiyun dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun if (ret == 0 && resp_len) {
2186*4882a593Smuzhiyun *resp_len = min(*resp_len, xfer.resp_len);
2187*4882a593Smuzhiyun memcpy(resp, tresp, *resp_len);
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun err_dma:
2190*4882a593Smuzhiyun kfree(treq);
2191*4882a593Smuzhiyun kfree(tresp);
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun return ret;
2194*4882a593Smuzhiyun }
2195*4882a593Smuzhiyun
ath10k_pci_bmi_send_done(struct ath10k_ce_pipe * ce_state)2196*4882a593Smuzhiyun static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
2197*4882a593Smuzhiyun {
2198*4882a593Smuzhiyun struct bmi_xfer *xfer;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer))
2201*4882a593Smuzhiyun return;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun xfer->tx_done = true;
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun
ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe * ce_state)2206*4882a593Smuzhiyun static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
2207*4882a593Smuzhiyun {
2208*4882a593Smuzhiyun struct ath10k *ar = ce_state->ar;
2209*4882a593Smuzhiyun struct bmi_xfer *xfer;
2210*4882a593Smuzhiyun unsigned int nbytes;
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer,
2213*4882a593Smuzhiyun &nbytes))
2214*4882a593Smuzhiyun return;
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun if (WARN_ON_ONCE(!xfer))
2217*4882a593Smuzhiyun return;
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun if (!xfer->wait_for_resp) {
2220*4882a593Smuzhiyun ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
2221*4882a593Smuzhiyun return;
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun xfer->resp_len = nbytes;
2225*4882a593Smuzhiyun xfer->rx_done = true;
2226*4882a593Smuzhiyun }
2227*4882a593Smuzhiyun
ath10k_pci_bmi_wait(struct ath10k * ar,struct ath10k_ce_pipe * tx_pipe,struct ath10k_ce_pipe * rx_pipe,struct bmi_xfer * xfer)2228*4882a593Smuzhiyun static int ath10k_pci_bmi_wait(struct ath10k *ar,
2229*4882a593Smuzhiyun struct ath10k_ce_pipe *tx_pipe,
2230*4882a593Smuzhiyun struct ath10k_ce_pipe *rx_pipe,
2231*4882a593Smuzhiyun struct bmi_xfer *xfer)
2232*4882a593Smuzhiyun {
2233*4882a593Smuzhiyun unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;
2234*4882a593Smuzhiyun unsigned long started = jiffies;
2235*4882a593Smuzhiyun unsigned long dur;
2236*4882a593Smuzhiyun int ret;
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun while (time_before_eq(jiffies, timeout)) {
2239*4882a593Smuzhiyun ath10k_pci_bmi_send_done(tx_pipe);
2240*4882a593Smuzhiyun ath10k_pci_bmi_recv_data(rx_pipe);
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp)) {
2243*4882a593Smuzhiyun ret = 0;
2244*4882a593Smuzhiyun goto out;
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun schedule();
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun ret = -ETIMEDOUT;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun out:
2253*4882a593Smuzhiyun dur = jiffies - started;
2254*4882a593Smuzhiyun if (dur > HZ)
2255*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BMI,
2256*4882a593Smuzhiyun "bmi cmd took %lu jiffies hz %d ret %d\n",
2257*4882a593Smuzhiyun dur, HZ, ret);
2258*4882a593Smuzhiyun return ret;
2259*4882a593Smuzhiyun }
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun /*
2262*4882a593Smuzhiyun * Send an interrupt to the device to wake up the Target CPU
2263*4882a593Smuzhiyun * so it has an opportunity to notice any changed state.
2264*4882a593Smuzhiyun */
ath10k_pci_wake_target_cpu(struct ath10k * ar)2265*4882a593Smuzhiyun static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
2266*4882a593Smuzhiyun {
2267*4882a593Smuzhiyun u32 addr, val;
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun addr = SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS;
2270*4882a593Smuzhiyun val = ath10k_pci_read32(ar, addr);
2271*4882a593Smuzhiyun val |= CORE_CTRL_CPU_INTR_MASK;
2272*4882a593Smuzhiyun ath10k_pci_write32(ar, addr, val);
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun return 0;
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun
ath10k_pci_get_num_banks(struct ath10k * ar)2277*4882a593Smuzhiyun static int ath10k_pci_get_num_banks(struct ath10k *ar)
2278*4882a593Smuzhiyun {
2279*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun switch (ar_pci->pdev->device) {
2282*4882a593Smuzhiyun case QCA988X_2_0_DEVICE_ID_UBNT:
2283*4882a593Smuzhiyun case QCA988X_2_0_DEVICE_ID:
2284*4882a593Smuzhiyun case QCA99X0_2_0_DEVICE_ID:
2285*4882a593Smuzhiyun case QCA9888_2_0_DEVICE_ID:
2286*4882a593Smuzhiyun case QCA9984_1_0_DEVICE_ID:
2287*4882a593Smuzhiyun case QCA9887_1_0_DEVICE_ID:
2288*4882a593Smuzhiyun return 1;
2289*4882a593Smuzhiyun case QCA6164_2_1_DEVICE_ID:
2290*4882a593Smuzhiyun case QCA6174_2_1_DEVICE_ID:
2291*4882a593Smuzhiyun switch (MS(ar->bus_param.chip_id, SOC_CHIP_ID_REV)) {
2292*4882a593Smuzhiyun case QCA6174_HW_1_0_CHIP_ID_REV:
2293*4882a593Smuzhiyun case QCA6174_HW_1_1_CHIP_ID_REV:
2294*4882a593Smuzhiyun case QCA6174_HW_2_1_CHIP_ID_REV:
2295*4882a593Smuzhiyun case QCA6174_HW_2_2_CHIP_ID_REV:
2296*4882a593Smuzhiyun return 3;
2297*4882a593Smuzhiyun case QCA6174_HW_1_3_CHIP_ID_REV:
2298*4882a593Smuzhiyun return 2;
2299*4882a593Smuzhiyun case QCA6174_HW_3_0_CHIP_ID_REV:
2300*4882a593Smuzhiyun case QCA6174_HW_3_1_CHIP_ID_REV:
2301*4882a593Smuzhiyun case QCA6174_HW_3_2_CHIP_ID_REV:
2302*4882a593Smuzhiyun return 9;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun break;
2305*4882a593Smuzhiyun case QCA9377_1_0_DEVICE_ID:
2306*4882a593Smuzhiyun return 9;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun ath10k_warn(ar, "unknown number of banks, assuming 1\n");
2310*4882a593Smuzhiyun return 1;
2311*4882a593Smuzhiyun }
2312*4882a593Smuzhiyun
ath10k_bus_get_num_banks(struct ath10k * ar)2313*4882a593Smuzhiyun static int ath10k_bus_get_num_banks(struct ath10k *ar)
2314*4882a593Smuzhiyun {
2315*4882a593Smuzhiyun struct ath10k_ce *ce = ath10k_ce_priv(ar);
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun return ce->bus_ops->get_num_banks(ar);
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun
ath10k_pci_init_config(struct ath10k * ar)2320*4882a593Smuzhiyun int ath10k_pci_init_config(struct ath10k *ar)
2321*4882a593Smuzhiyun {
2322*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2323*4882a593Smuzhiyun u32 interconnect_targ_addr;
2324*4882a593Smuzhiyun u32 pcie_state_targ_addr = 0;
2325*4882a593Smuzhiyun u32 pipe_cfg_targ_addr = 0;
2326*4882a593Smuzhiyun u32 svc_to_pipe_map = 0;
2327*4882a593Smuzhiyun u32 pcie_config_flags = 0;
2328*4882a593Smuzhiyun u32 ealloc_value;
2329*4882a593Smuzhiyun u32 ealloc_targ_addr;
2330*4882a593Smuzhiyun u32 flag2_value;
2331*4882a593Smuzhiyun u32 flag2_targ_addr;
2332*4882a593Smuzhiyun int ret = 0;
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun /* Download to Target the CE Config and the service-to-CE map */
2335*4882a593Smuzhiyun interconnect_targ_addr =
2336*4882a593Smuzhiyun host_interest_item_address(HI_ITEM(hi_interconnect_state));
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun /* Supply Target-side CE configuration */
2339*4882a593Smuzhiyun ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
2340*4882a593Smuzhiyun &pcie_state_targ_addr);
2341*4882a593Smuzhiyun if (ret != 0) {
2342*4882a593Smuzhiyun ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
2343*4882a593Smuzhiyun return ret;
2344*4882a593Smuzhiyun }
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun if (pcie_state_targ_addr == 0) {
2347*4882a593Smuzhiyun ret = -EIO;
2348*4882a593Smuzhiyun ath10k_err(ar, "Invalid pcie state addr\n");
2349*4882a593Smuzhiyun return ret;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2353*4882a593Smuzhiyun offsetof(struct pcie_state,
2354*4882a593Smuzhiyun pipe_cfg_addr)),
2355*4882a593Smuzhiyun &pipe_cfg_targ_addr);
2356*4882a593Smuzhiyun if (ret != 0) {
2357*4882a593Smuzhiyun ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
2358*4882a593Smuzhiyun return ret;
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun if (pipe_cfg_targ_addr == 0) {
2362*4882a593Smuzhiyun ret = -EIO;
2363*4882a593Smuzhiyun ath10k_err(ar, "Invalid pipe cfg addr\n");
2364*4882a593Smuzhiyun return ret;
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
2368*4882a593Smuzhiyun ar_pci->pipe_config,
2369*4882a593Smuzhiyun sizeof(struct ce_pipe_config) *
2370*4882a593Smuzhiyun NUM_TARGET_CE_CONFIG_WLAN);
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun if (ret != 0) {
2373*4882a593Smuzhiyun ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
2374*4882a593Smuzhiyun return ret;
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2378*4882a593Smuzhiyun offsetof(struct pcie_state,
2379*4882a593Smuzhiyun svc_to_pipe_map)),
2380*4882a593Smuzhiyun &svc_to_pipe_map);
2381*4882a593Smuzhiyun if (ret != 0) {
2382*4882a593Smuzhiyun ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
2383*4882a593Smuzhiyun return ret;
2384*4882a593Smuzhiyun }
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun if (svc_to_pipe_map == 0) {
2387*4882a593Smuzhiyun ret = -EIO;
2388*4882a593Smuzhiyun ath10k_err(ar, "Invalid svc_to_pipe map\n");
2389*4882a593Smuzhiyun return ret;
2390*4882a593Smuzhiyun }
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
2393*4882a593Smuzhiyun ar_pci->serv_to_pipe,
2394*4882a593Smuzhiyun sizeof(pci_target_service_to_ce_map_wlan));
2395*4882a593Smuzhiyun if (ret != 0) {
2396*4882a593Smuzhiyun ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
2397*4882a593Smuzhiyun return ret;
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2401*4882a593Smuzhiyun offsetof(struct pcie_state,
2402*4882a593Smuzhiyun config_flags)),
2403*4882a593Smuzhiyun &pcie_config_flags);
2404*4882a593Smuzhiyun if (ret != 0) {
2405*4882a593Smuzhiyun ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
2406*4882a593Smuzhiyun return ret;
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
2412*4882a593Smuzhiyun offsetof(struct pcie_state,
2413*4882a593Smuzhiyun config_flags)),
2414*4882a593Smuzhiyun pcie_config_flags);
2415*4882a593Smuzhiyun if (ret != 0) {
2416*4882a593Smuzhiyun ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
2417*4882a593Smuzhiyun return ret;
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun /* configure early allocation */
2421*4882a593Smuzhiyun ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
2424*4882a593Smuzhiyun if (ret != 0) {
2425*4882a593Smuzhiyun ath10k_err(ar, "Failed to get early alloc val: %d\n", ret);
2426*4882a593Smuzhiyun return ret;
2427*4882a593Smuzhiyun }
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun /* first bank is switched to IRAM */
2430*4882a593Smuzhiyun ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
2431*4882a593Smuzhiyun HI_EARLY_ALLOC_MAGIC_MASK);
2432*4882a593Smuzhiyun ealloc_value |= ((ath10k_bus_get_num_banks(ar) <<
2433*4882a593Smuzhiyun HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
2434*4882a593Smuzhiyun HI_EARLY_ALLOC_IRAM_BANKS_MASK);
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
2437*4882a593Smuzhiyun if (ret != 0) {
2438*4882a593Smuzhiyun ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
2439*4882a593Smuzhiyun return ret;
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun /* Tell Target to proceed with initialization */
2443*4882a593Smuzhiyun flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
2446*4882a593Smuzhiyun if (ret != 0) {
2447*4882a593Smuzhiyun ath10k_err(ar, "Failed to get option val: %d\n", ret);
2448*4882a593Smuzhiyun return ret;
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun flag2_value |= HI_OPTION_EARLY_CFG_DONE;
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
2454*4882a593Smuzhiyun if (ret != 0) {
2455*4882a593Smuzhiyun ath10k_err(ar, "Failed to set option val: %d\n", ret);
2456*4882a593Smuzhiyun return ret;
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun return 0;
2460*4882a593Smuzhiyun }
2461*4882a593Smuzhiyun
ath10k_pci_override_ce_config(struct ath10k * ar)2462*4882a593Smuzhiyun static void ath10k_pci_override_ce_config(struct ath10k *ar)
2463*4882a593Smuzhiyun {
2464*4882a593Smuzhiyun struct ce_attr *attr;
2465*4882a593Smuzhiyun struct ce_pipe_config *config;
2466*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun /* For QCA6174 we're overriding the Copy Engine 5 configuration,
2469*4882a593Smuzhiyun * since it is currently used for other feature.
2470*4882a593Smuzhiyun */
2471*4882a593Smuzhiyun
2472*4882a593Smuzhiyun /* Override Host's Copy Engine 5 configuration */
2473*4882a593Smuzhiyun attr = &ar_pci->attr[5];
2474*4882a593Smuzhiyun attr->src_sz_max = 0;
2475*4882a593Smuzhiyun attr->dest_nentries = 0;
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun /* Override Target firmware's Copy Engine configuration */
2478*4882a593Smuzhiyun config = &ar_pci->pipe_config[5];
2479*4882a593Smuzhiyun config->pipedir = __cpu_to_le32(PIPEDIR_OUT);
2480*4882a593Smuzhiyun config->nbytes_max = __cpu_to_le32(2048);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun /* Map from service/endpoint to Copy Engine */
2483*4882a593Smuzhiyun ar_pci->serv_to_pipe[15].pipenum = __cpu_to_le32(1);
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun
ath10k_pci_alloc_pipes(struct ath10k * ar)2486*4882a593Smuzhiyun int ath10k_pci_alloc_pipes(struct ath10k *ar)
2487*4882a593Smuzhiyun {
2488*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2489*4882a593Smuzhiyun struct ath10k_pci_pipe *pipe;
2490*4882a593Smuzhiyun struct ath10k_ce *ce = ath10k_ce_priv(ar);
2491*4882a593Smuzhiyun int i, ret;
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun for (i = 0; i < CE_COUNT; i++) {
2494*4882a593Smuzhiyun pipe = &ar_pci->pipe_info[i];
2495*4882a593Smuzhiyun pipe->ce_hdl = &ce->ce_states[i];
2496*4882a593Smuzhiyun pipe->pipe_num = i;
2497*4882a593Smuzhiyun pipe->hif_ce_state = ar;
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun ret = ath10k_ce_alloc_pipe(ar, i, &ar_pci->attr[i]);
2500*4882a593Smuzhiyun if (ret) {
2501*4882a593Smuzhiyun ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
2502*4882a593Smuzhiyun i, ret);
2503*4882a593Smuzhiyun return ret;
2504*4882a593Smuzhiyun }
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun /* Last CE is Diagnostic Window */
2507*4882a593Smuzhiyun if (i == CE_DIAG_PIPE) {
2508*4882a593Smuzhiyun ar_pci->ce_diag = pipe->ce_hdl;
2509*4882a593Smuzhiyun continue;
2510*4882a593Smuzhiyun }
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun pipe->buf_sz = (size_t)(ar_pci->attr[i].src_sz_max);
2513*4882a593Smuzhiyun }
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun return 0;
2516*4882a593Smuzhiyun }
2517*4882a593Smuzhiyun
ath10k_pci_free_pipes(struct ath10k * ar)2518*4882a593Smuzhiyun void ath10k_pci_free_pipes(struct ath10k *ar)
2519*4882a593Smuzhiyun {
2520*4882a593Smuzhiyun int i;
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun for (i = 0; i < CE_COUNT; i++)
2523*4882a593Smuzhiyun ath10k_ce_free_pipe(ar, i);
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun
ath10k_pci_init_pipes(struct ath10k * ar)2526*4882a593Smuzhiyun int ath10k_pci_init_pipes(struct ath10k *ar)
2527*4882a593Smuzhiyun {
2528*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2529*4882a593Smuzhiyun int i, ret;
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun for (i = 0; i < CE_COUNT; i++) {
2532*4882a593Smuzhiyun ret = ath10k_ce_init_pipe(ar, i, &ar_pci->attr[i]);
2533*4882a593Smuzhiyun if (ret) {
2534*4882a593Smuzhiyun ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
2535*4882a593Smuzhiyun i, ret);
2536*4882a593Smuzhiyun return ret;
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun
2540*4882a593Smuzhiyun return 0;
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun
ath10k_pci_has_fw_crashed(struct ath10k * ar)2543*4882a593Smuzhiyun static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
2544*4882a593Smuzhiyun {
2545*4882a593Smuzhiyun return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
2546*4882a593Smuzhiyun FW_IND_EVENT_PENDING;
2547*4882a593Smuzhiyun }
2548*4882a593Smuzhiyun
ath10k_pci_fw_crashed_clear(struct ath10k * ar)2549*4882a593Smuzhiyun static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
2550*4882a593Smuzhiyun {
2551*4882a593Smuzhiyun u32 val;
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
2554*4882a593Smuzhiyun val &= ~FW_IND_EVENT_PENDING;
2555*4882a593Smuzhiyun ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
2556*4882a593Smuzhiyun }
2557*4882a593Smuzhiyun
ath10k_pci_has_device_gone(struct ath10k * ar)2558*4882a593Smuzhiyun static bool ath10k_pci_has_device_gone(struct ath10k *ar)
2559*4882a593Smuzhiyun {
2560*4882a593Smuzhiyun u32 val;
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
2563*4882a593Smuzhiyun return (val == 0xffffffff);
2564*4882a593Smuzhiyun }
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun /* this function effectively clears target memory controller assert line */
ath10k_pci_warm_reset_si0(struct ath10k * ar)2567*4882a593Smuzhiyun static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
2568*4882a593Smuzhiyun {
2569*4882a593Smuzhiyun u32 val;
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
2572*4882a593Smuzhiyun ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
2573*4882a593Smuzhiyun val | SOC_RESET_CONTROL_SI0_RST_MASK);
2574*4882a593Smuzhiyun val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun msleep(10);
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
2579*4882a593Smuzhiyun ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
2580*4882a593Smuzhiyun val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
2581*4882a593Smuzhiyun val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun msleep(10);
2584*4882a593Smuzhiyun }
2585*4882a593Smuzhiyun
ath10k_pci_warm_reset_cpu(struct ath10k * ar)2586*4882a593Smuzhiyun static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
2587*4882a593Smuzhiyun {
2588*4882a593Smuzhiyun u32 val;
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
2593*4882a593Smuzhiyun ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
2594*4882a593Smuzhiyun val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
2595*4882a593Smuzhiyun }
2596*4882a593Smuzhiyun
ath10k_pci_warm_reset_ce(struct ath10k * ar)2597*4882a593Smuzhiyun static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
2598*4882a593Smuzhiyun {
2599*4882a593Smuzhiyun u32 val;
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
2604*4882a593Smuzhiyun val | SOC_RESET_CONTROL_CE_RST_MASK);
2605*4882a593Smuzhiyun msleep(10);
2606*4882a593Smuzhiyun ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
2607*4882a593Smuzhiyun val & ~SOC_RESET_CONTROL_CE_RST_MASK);
2608*4882a593Smuzhiyun }
2609*4882a593Smuzhiyun
ath10k_pci_warm_reset_clear_lf(struct ath10k * ar)2610*4882a593Smuzhiyun static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
2611*4882a593Smuzhiyun {
2612*4882a593Smuzhiyun u32 val;
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun val = ath10k_pci_soc_read32(ar, SOC_LF_TIMER_CONTROL0_ADDRESS);
2615*4882a593Smuzhiyun ath10k_pci_soc_write32(ar, SOC_LF_TIMER_CONTROL0_ADDRESS,
2616*4882a593Smuzhiyun val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
2617*4882a593Smuzhiyun }
2618*4882a593Smuzhiyun
ath10k_pci_warm_reset(struct ath10k * ar)2619*4882a593Smuzhiyun static int ath10k_pci_warm_reset(struct ath10k *ar)
2620*4882a593Smuzhiyun {
2621*4882a593Smuzhiyun int ret;
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun spin_lock_bh(&ar->data_lock);
2626*4882a593Smuzhiyun ar->stats.fw_warm_reset_counter++;
2627*4882a593Smuzhiyun spin_unlock_bh(&ar->data_lock);
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun ath10k_pci_irq_disable(ar);
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun /* Make sure the target CPU is not doing anything dangerous, e.g. if it
2632*4882a593Smuzhiyun * were to access copy engine while host performs copy engine reset
2633*4882a593Smuzhiyun * then it is possible for the device to confuse pci-e controller to
2634*4882a593Smuzhiyun * the point of bringing host system to a complete stop (i.e. hang).
2635*4882a593Smuzhiyun */
2636*4882a593Smuzhiyun ath10k_pci_warm_reset_si0(ar);
2637*4882a593Smuzhiyun ath10k_pci_warm_reset_cpu(ar);
2638*4882a593Smuzhiyun ath10k_pci_init_pipes(ar);
2639*4882a593Smuzhiyun ath10k_pci_wait_for_target_init(ar);
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun ath10k_pci_warm_reset_clear_lf(ar);
2642*4882a593Smuzhiyun ath10k_pci_warm_reset_ce(ar);
2643*4882a593Smuzhiyun ath10k_pci_warm_reset_cpu(ar);
2644*4882a593Smuzhiyun ath10k_pci_init_pipes(ar);
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun ret = ath10k_pci_wait_for_target_init(ar);
2647*4882a593Smuzhiyun if (ret) {
2648*4882a593Smuzhiyun ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
2649*4882a593Smuzhiyun return ret;
2650*4882a593Smuzhiyun }
2651*4882a593Smuzhiyun
2652*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun return 0;
2655*4882a593Smuzhiyun }
2656*4882a593Smuzhiyun
ath10k_pci_qca99x0_soft_chip_reset(struct ath10k * ar)2657*4882a593Smuzhiyun static int ath10k_pci_qca99x0_soft_chip_reset(struct ath10k *ar)
2658*4882a593Smuzhiyun {
2659*4882a593Smuzhiyun ath10k_pci_irq_disable(ar);
2660*4882a593Smuzhiyun return ath10k_pci_qca99x0_chip_reset(ar);
2661*4882a593Smuzhiyun }
2662*4882a593Smuzhiyun
ath10k_pci_safe_chip_reset(struct ath10k * ar)2663*4882a593Smuzhiyun static int ath10k_pci_safe_chip_reset(struct ath10k *ar)
2664*4882a593Smuzhiyun {
2665*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun if (!ar_pci->pci_soft_reset)
2668*4882a593Smuzhiyun return -ENOTSUPP;
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun return ar_pci->pci_soft_reset(ar);
2671*4882a593Smuzhiyun }
2672*4882a593Smuzhiyun
ath10k_pci_qca988x_chip_reset(struct ath10k * ar)2673*4882a593Smuzhiyun static int ath10k_pci_qca988x_chip_reset(struct ath10k *ar)
2674*4882a593Smuzhiyun {
2675*4882a593Smuzhiyun int i, ret;
2676*4882a593Smuzhiyun u32 val;
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot 988x chip reset\n");
2679*4882a593Smuzhiyun
2680*4882a593Smuzhiyun /* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
2681*4882a593Smuzhiyun * It is thus preferred to use warm reset which is safer but may not be
2682*4882a593Smuzhiyun * able to recover the device from all possible fail scenarios.
2683*4882a593Smuzhiyun *
2684*4882a593Smuzhiyun * Warm reset doesn't always work on first try so attempt it a few
2685*4882a593Smuzhiyun * times before giving up.
2686*4882a593Smuzhiyun */
2687*4882a593Smuzhiyun for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
2688*4882a593Smuzhiyun ret = ath10k_pci_warm_reset(ar);
2689*4882a593Smuzhiyun if (ret) {
2690*4882a593Smuzhiyun ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
2691*4882a593Smuzhiyun i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
2692*4882a593Smuzhiyun ret);
2693*4882a593Smuzhiyun continue;
2694*4882a593Smuzhiyun }
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun /* FIXME: Sometimes copy engine doesn't recover after warm
2697*4882a593Smuzhiyun * reset. In most cases this needs cold reset. In some of these
2698*4882a593Smuzhiyun * cases the device is in such a state that a cold reset may
2699*4882a593Smuzhiyun * lock up the host.
2700*4882a593Smuzhiyun *
2701*4882a593Smuzhiyun * Reading any host interest register via copy engine is
2702*4882a593Smuzhiyun * sufficient to verify if device is capable of booting
2703*4882a593Smuzhiyun * firmware blob.
2704*4882a593Smuzhiyun */
2705*4882a593Smuzhiyun ret = ath10k_pci_init_pipes(ar);
2706*4882a593Smuzhiyun if (ret) {
2707*4882a593Smuzhiyun ath10k_warn(ar, "failed to init copy engine: %d\n",
2708*4882a593Smuzhiyun ret);
2709*4882a593Smuzhiyun continue;
2710*4882a593Smuzhiyun }
2711*4882a593Smuzhiyun
2712*4882a593Smuzhiyun ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
2713*4882a593Smuzhiyun &val);
2714*4882a593Smuzhiyun if (ret) {
2715*4882a593Smuzhiyun ath10k_warn(ar, "failed to poke copy engine: %d\n",
2716*4882a593Smuzhiyun ret);
2717*4882a593Smuzhiyun continue;
2718*4882a593Smuzhiyun }
2719*4882a593Smuzhiyun
2720*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
2721*4882a593Smuzhiyun return 0;
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
2725*4882a593Smuzhiyun ath10k_warn(ar, "refusing cold reset as requested\n");
2726*4882a593Smuzhiyun return -EPERM;
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun ret = ath10k_pci_cold_reset(ar);
2730*4882a593Smuzhiyun if (ret) {
2731*4882a593Smuzhiyun ath10k_warn(ar, "failed to cold reset: %d\n", ret);
2732*4882a593Smuzhiyun return ret;
2733*4882a593Smuzhiyun }
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun ret = ath10k_pci_wait_for_target_init(ar);
2736*4882a593Smuzhiyun if (ret) {
2737*4882a593Smuzhiyun ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
2738*4882a593Smuzhiyun ret);
2739*4882a593Smuzhiyun return ret;
2740*4882a593Smuzhiyun }
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca988x chip reset complete (cold)\n");
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun return 0;
2745*4882a593Smuzhiyun }
2746*4882a593Smuzhiyun
ath10k_pci_qca6174_chip_reset(struct ath10k * ar)2747*4882a593Smuzhiyun static int ath10k_pci_qca6174_chip_reset(struct ath10k *ar)
2748*4882a593Smuzhiyun {
2749*4882a593Smuzhiyun int ret;
2750*4882a593Smuzhiyun
2751*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset\n");
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun /* FIXME: QCA6174 requires cold + warm reset to work. */
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun ret = ath10k_pci_cold_reset(ar);
2756*4882a593Smuzhiyun if (ret) {
2757*4882a593Smuzhiyun ath10k_warn(ar, "failed to cold reset: %d\n", ret);
2758*4882a593Smuzhiyun return ret;
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun
2761*4882a593Smuzhiyun ret = ath10k_pci_wait_for_target_init(ar);
2762*4882a593Smuzhiyun if (ret) {
2763*4882a593Smuzhiyun ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
2764*4882a593Smuzhiyun ret);
2765*4882a593Smuzhiyun return ret;
2766*4882a593Smuzhiyun }
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun ret = ath10k_pci_warm_reset(ar);
2769*4882a593Smuzhiyun if (ret) {
2770*4882a593Smuzhiyun ath10k_warn(ar, "failed to warm reset: %d\n", ret);
2771*4882a593Smuzhiyun return ret;
2772*4882a593Smuzhiyun }
2773*4882a593Smuzhiyun
2774*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset complete (cold)\n");
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun return 0;
2777*4882a593Smuzhiyun }
2778*4882a593Smuzhiyun
ath10k_pci_qca99x0_chip_reset(struct ath10k * ar)2779*4882a593Smuzhiyun static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar)
2780*4882a593Smuzhiyun {
2781*4882a593Smuzhiyun int ret;
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset\n");
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun ret = ath10k_pci_cold_reset(ar);
2786*4882a593Smuzhiyun if (ret) {
2787*4882a593Smuzhiyun ath10k_warn(ar, "failed to cold reset: %d\n", ret);
2788*4882a593Smuzhiyun return ret;
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun
2791*4882a593Smuzhiyun ret = ath10k_pci_wait_for_target_init(ar);
2792*4882a593Smuzhiyun if (ret) {
2793*4882a593Smuzhiyun ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
2794*4882a593Smuzhiyun ret);
2795*4882a593Smuzhiyun return ret;
2796*4882a593Smuzhiyun }
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset complete (cold)\n");
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun return 0;
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun
ath10k_pci_chip_reset(struct ath10k * ar)2803*4882a593Smuzhiyun static int ath10k_pci_chip_reset(struct ath10k *ar)
2804*4882a593Smuzhiyun {
2805*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun if (WARN_ON(!ar_pci->pci_hard_reset))
2808*4882a593Smuzhiyun return -ENOTSUPP;
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun return ar_pci->pci_hard_reset(ar);
2811*4882a593Smuzhiyun }
2812*4882a593Smuzhiyun
ath10k_pci_hif_power_up(struct ath10k * ar,enum ath10k_firmware_mode fw_mode)2813*4882a593Smuzhiyun static int ath10k_pci_hif_power_up(struct ath10k *ar,
2814*4882a593Smuzhiyun enum ath10k_firmware_mode fw_mode)
2815*4882a593Smuzhiyun {
2816*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2817*4882a593Smuzhiyun int ret;
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun pcie_capability_read_word(ar_pci->pdev, PCI_EXP_LNKCTL,
2822*4882a593Smuzhiyun &ar_pci->link_ctl);
2823*4882a593Smuzhiyun pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
2824*4882a593Smuzhiyun ar_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun /*
2827*4882a593Smuzhiyun * Bring the target up cleanly.
2828*4882a593Smuzhiyun *
2829*4882a593Smuzhiyun * The target may be in an undefined state with an AUX-powered Target
2830*4882a593Smuzhiyun * and a Host in WoW mode. If the Host crashes, loses power, or is
2831*4882a593Smuzhiyun * restarted (without unloading the driver) then the Target is left
2832*4882a593Smuzhiyun * (aux) powered and running. On a subsequent driver load, the Target
2833*4882a593Smuzhiyun * is in an unexpected state. We try to catch that here in order to
2834*4882a593Smuzhiyun * reset the Target and retry the probe.
2835*4882a593Smuzhiyun */
2836*4882a593Smuzhiyun ret = ath10k_pci_chip_reset(ar);
2837*4882a593Smuzhiyun if (ret) {
2838*4882a593Smuzhiyun if (ath10k_pci_has_fw_crashed(ar)) {
2839*4882a593Smuzhiyun ath10k_warn(ar, "firmware crashed during chip reset\n");
2840*4882a593Smuzhiyun ath10k_pci_fw_crashed_clear(ar);
2841*4882a593Smuzhiyun ath10k_pci_fw_crashed_dump(ar);
2842*4882a593Smuzhiyun }
2843*4882a593Smuzhiyun
2844*4882a593Smuzhiyun ath10k_err(ar, "failed to reset chip: %d\n", ret);
2845*4882a593Smuzhiyun goto err_sleep;
2846*4882a593Smuzhiyun }
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun ret = ath10k_pci_init_pipes(ar);
2849*4882a593Smuzhiyun if (ret) {
2850*4882a593Smuzhiyun ath10k_err(ar, "failed to initialize CE: %d\n", ret);
2851*4882a593Smuzhiyun goto err_sleep;
2852*4882a593Smuzhiyun }
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun ret = ath10k_pci_init_config(ar);
2855*4882a593Smuzhiyun if (ret) {
2856*4882a593Smuzhiyun ath10k_err(ar, "failed to setup init config: %d\n", ret);
2857*4882a593Smuzhiyun goto err_ce;
2858*4882a593Smuzhiyun }
2859*4882a593Smuzhiyun
2860*4882a593Smuzhiyun ret = ath10k_pci_wake_target_cpu(ar);
2861*4882a593Smuzhiyun if (ret) {
2862*4882a593Smuzhiyun ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
2863*4882a593Smuzhiyun goto err_ce;
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun return 0;
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun err_ce:
2869*4882a593Smuzhiyun ath10k_pci_ce_deinit(ar);
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun err_sleep:
2872*4882a593Smuzhiyun return ret;
2873*4882a593Smuzhiyun }
2874*4882a593Smuzhiyun
ath10k_pci_hif_power_down(struct ath10k * ar)2875*4882a593Smuzhiyun void ath10k_pci_hif_power_down(struct ath10k *ar)
2876*4882a593Smuzhiyun {
2877*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun /* Currently hif_power_up performs effectively a reset and hif_stop
2880*4882a593Smuzhiyun * resets the chip as well so there's no point in resetting here.
2881*4882a593Smuzhiyun */
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun
ath10k_pci_hif_suspend(struct ath10k * ar)2884*4882a593Smuzhiyun static int ath10k_pci_hif_suspend(struct ath10k *ar)
2885*4882a593Smuzhiyun {
2886*4882a593Smuzhiyun /* Nothing to do; the important stuff is in the driver suspend. */
2887*4882a593Smuzhiyun return 0;
2888*4882a593Smuzhiyun }
2889*4882a593Smuzhiyun
ath10k_pci_suspend(struct ath10k * ar)2890*4882a593Smuzhiyun static int ath10k_pci_suspend(struct ath10k *ar)
2891*4882a593Smuzhiyun {
2892*4882a593Smuzhiyun /* The grace timer can still be counting down and ar->ps_awake be true.
2893*4882a593Smuzhiyun * It is known that the device may be asleep after resuming regardless
2894*4882a593Smuzhiyun * of the SoC powersave state before suspending. Hence make sure the
2895*4882a593Smuzhiyun * device is asleep before proceeding.
2896*4882a593Smuzhiyun */
2897*4882a593Smuzhiyun ath10k_pci_sleep_sync(ar);
2898*4882a593Smuzhiyun
2899*4882a593Smuzhiyun return 0;
2900*4882a593Smuzhiyun }
2901*4882a593Smuzhiyun
ath10k_pci_hif_resume(struct ath10k * ar)2902*4882a593Smuzhiyun static int ath10k_pci_hif_resume(struct ath10k *ar)
2903*4882a593Smuzhiyun {
2904*4882a593Smuzhiyun /* Nothing to do; the important stuff is in the driver resume. */
2905*4882a593Smuzhiyun return 0;
2906*4882a593Smuzhiyun }
2907*4882a593Smuzhiyun
ath10k_pci_resume(struct ath10k * ar)2908*4882a593Smuzhiyun static int ath10k_pci_resume(struct ath10k *ar)
2909*4882a593Smuzhiyun {
2910*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2911*4882a593Smuzhiyun struct pci_dev *pdev = ar_pci->pdev;
2912*4882a593Smuzhiyun u32 val;
2913*4882a593Smuzhiyun int ret = 0;
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun ret = ath10k_pci_force_wake(ar);
2916*4882a593Smuzhiyun if (ret) {
2917*4882a593Smuzhiyun ath10k_err(ar, "failed to wake up target: %d\n", ret);
2918*4882a593Smuzhiyun return ret;
2919*4882a593Smuzhiyun }
2920*4882a593Smuzhiyun
2921*4882a593Smuzhiyun /* Suspend/Resume resets the PCI configuration space, so we have to
2922*4882a593Smuzhiyun * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
2923*4882a593Smuzhiyun * from interfering with C3 CPU state. pci_restore_state won't help
2924*4882a593Smuzhiyun * here since it only restores the first 64 bytes pci config header.
2925*4882a593Smuzhiyun */
2926*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x40, &val);
2927*4882a593Smuzhiyun if ((val & 0x0000ff00) != 0)
2928*4882a593Smuzhiyun pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun return ret;
2931*4882a593Smuzhiyun }
2932*4882a593Smuzhiyun
ath10k_pci_validate_cal(void * data,size_t size)2933*4882a593Smuzhiyun static bool ath10k_pci_validate_cal(void *data, size_t size)
2934*4882a593Smuzhiyun {
2935*4882a593Smuzhiyun __le16 *cal_words = data;
2936*4882a593Smuzhiyun u16 checksum = 0;
2937*4882a593Smuzhiyun size_t i;
2938*4882a593Smuzhiyun
2939*4882a593Smuzhiyun if (size % 2 != 0)
2940*4882a593Smuzhiyun return false;
2941*4882a593Smuzhiyun
2942*4882a593Smuzhiyun for (i = 0; i < size / 2; i++)
2943*4882a593Smuzhiyun checksum ^= le16_to_cpu(cal_words[i]);
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun return checksum == 0xffff;
2946*4882a593Smuzhiyun }
2947*4882a593Smuzhiyun
ath10k_pci_enable_eeprom(struct ath10k * ar)2948*4882a593Smuzhiyun static void ath10k_pci_enable_eeprom(struct ath10k *ar)
2949*4882a593Smuzhiyun {
2950*4882a593Smuzhiyun /* Enable SI clock */
2951*4882a593Smuzhiyun ath10k_pci_soc_write32(ar, CLOCK_CONTROL_OFFSET, 0x0);
2952*4882a593Smuzhiyun
2953*4882a593Smuzhiyun /* Configure GPIOs for I2C operation */
2954*4882a593Smuzhiyun ath10k_pci_write32(ar,
2955*4882a593Smuzhiyun GPIO_BASE_ADDRESS + GPIO_PIN0_OFFSET +
2956*4882a593Smuzhiyun 4 * QCA9887_1_0_I2C_SDA_GPIO_PIN,
2957*4882a593Smuzhiyun SM(QCA9887_1_0_I2C_SDA_PIN_CONFIG,
2958*4882a593Smuzhiyun GPIO_PIN0_CONFIG) |
2959*4882a593Smuzhiyun SM(1, GPIO_PIN0_PAD_PULL));
2960*4882a593Smuzhiyun
2961*4882a593Smuzhiyun ath10k_pci_write32(ar,
2962*4882a593Smuzhiyun GPIO_BASE_ADDRESS + GPIO_PIN0_OFFSET +
2963*4882a593Smuzhiyun 4 * QCA9887_1_0_SI_CLK_GPIO_PIN,
2964*4882a593Smuzhiyun SM(QCA9887_1_0_SI_CLK_PIN_CONFIG, GPIO_PIN0_CONFIG) |
2965*4882a593Smuzhiyun SM(1, GPIO_PIN0_PAD_PULL));
2966*4882a593Smuzhiyun
2967*4882a593Smuzhiyun ath10k_pci_write32(ar,
2968*4882a593Smuzhiyun GPIO_BASE_ADDRESS +
2969*4882a593Smuzhiyun QCA9887_1_0_GPIO_ENABLE_W1TS_LOW_ADDRESS,
2970*4882a593Smuzhiyun 1u << QCA9887_1_0_SI_CLK_GPIO_PIN);
2971*4882a593Smuzhiyun
2972*4882a593Smuzhiyun /* In Swift ASIC - EEPROM clock will be (110MHz/512) = 214KHz */
2973*4882a593Smuzhiyun ath10k_pci_write32(ar,
2974*4882a593Smuzhiyun SI_BASE_ADDRESS + SI_CONFIG_OFFSET,
2975*4882a593Smuzhiyun SM(1, SI_CONFIG_ERR_INT) |
2976*4882a593Smuzhiyun SM(1, SI_CONFIG_BIDIR_OD_DATA) |
2977*4882a593Smuzhiyun SM(1, SI_CONFIG_I2C) |
2978*4882a593Smuzhiyun SM(1, SI_CONFIG_POS_SAMPLE) |
2979*4882a593Smuzhiyun SM(1, SI_CONFIG_INACTIVE_DATA) |
2980*4882a593Smuzhiyun SM(1, SI_CONFIG_INACTIVE_CLK) |
2981*4882a593Smuzhiyun SM(8, SI_CONFIG_DIVIDER));
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun
ath10k_pci_read_eeprom(struct ath10k * ar,u16 addr,u8 * out)2984*4882a593Smuzhiyun static int ath10k_pci_read_eeprom(struct ath10k *ar, u16 addr, u8 *out)
2985*4882a593Smuzhiyun {
2986*4882a593Smuzhiyun u32 reg;
2987*4882a593Smuzhiyun int wait_limit;
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun /* set device select byte and for the read operation */
2990*4882a593Smuzhiyun reg = QCA9887_EEPROM_SELECT_READ |
2991*4882a593Smuzhiyun SM(addr, QCA9887_EEPROM_ADDR_LO) |
2992*4882a593Smuzhiyun SM(addr >> 8, QCA9887_EEPROM_ADDR_HI);
2993*4882a593Smuzhiyun ath10k_pci_write32(ar, SI_BASE_ADDRESS + SI_TX_DATA0_OFFSET, reg);
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun /* write transmit data, transfer length, and START bit */
2996*4882a593Smuzhiyun ath10k_pci_write32(ar, SI_BASE_ADDRESS + SI_CS_OFFSET,
2997*4882a593Smuzhiyun SM(1, SI_CS_START) | SM(1, SI_CS_RX_CNT) |
2998*4882a593Smuzhiyun SM(4, SI_CS_TX_CNT));
2999*4882a593Smuzhiyun
3000*4882a593Smuzhiyun /* wait max 1 sec */
3001*4882a593Smuzhiyun wait_limit = 100000;
3002*4882a593Smuzhiyun
3003*4882a593Smuzhiyun /* wait for SI_CS_DONE_INT */
3004*4882a593Smuzhiyun do {
3005*4882a593Smuzhiyun reg = ath10k_pci_read32(ar, SI_BASE_ADDRESS + SI_CS_OFFSET);
3006*4882a593Smuzhiyun if (MS(reg, SI_CS_DONE_INT))
3007*4882a593Smuzhiyun break;
3008*4882a593Smuzhiyun
3009*4882a593Smuzhiyun wait_limit--;
3010*4882a593Smuzhiyun udelay(10);
3011*4882a593Smuzhiyun } while (wait_limit > 0);
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun if (!MS(reg, SI_CS_DONE_INT)) {
3014*4882a593Smuzhiyun ath10k_err(ar, "timeout while reading device EEPROM at %04x\n",
3015*4882a593Smuzhiyun addr);
3016*4882a593Smuzhiyun return -ETIMEDOUT;
3017*4882a593Smuzhiyun }
3018*4882a593Smuzhiyun
3019*4882a593Smuzhiyun /* clear SI_CS_DONE_INT */
3020*4882a593Smuzhiyun ath10k_pci_write32(ar, SI_BASE_ADDRESS + SI_CS_OFFSET, reg);
3021*4882a593Smuzhiyun
3022*4882a593Smuzhiyun if (MS(reg, SI_CS_DONE_ERR)) {
3023*4882a593Smuzhiyun ath10k_err(ar, "failed to read device EEPROM at %04x\n", addr);
3024*4882a593Smuzhiyun return -EIO;
3025*4882a593Smuzhiyun }
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun /* extract receive data */
3028*4882a593Smuzhiyun reg = ath10k_pci_read32(ar, SI_BASE_ADDRESS + SI_RX_DATA0_OFFSET);
3029*4882a593Smuzhiyun *out = reg;
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun return 0;
3032*4882a593Smuzhiyun }
3033*4882a593Smuzhiyun
ath10k_pci_hif_fetch_cal_eeprom(struct ath10k * ar,void ** data,size_t * data_len)3034*4882a593Smuzhiyun static int ath10k_pci_hif_fetch_cal_eeprom(struct ath10k *ar, void **data,
3035*4882a593Smuzhiyun size_t *data_len)
3036*4882a593Smuzhiyun {
3037*4882a593Smuzhiyun u8 *caldata = NULL;
3038*4882a593Smuzhiyun size_t calsize, i;
3039*4882a593Smuzhiyun int ret;
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun if (!QCA_REV_9887(ar))
3042*4882a593Smuzhiyun return -EOPNOTSUPP;
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun calsize = ar->hw_params.cal_data_len;
3045*4882a593Smuzhiyun caldata = kmalloc(calsize, GFP_KERNEL);
3046*4882a593Smuzhiyun if (!caldata)
3047*4882a593Smuzhiyun return -ENOMEM;
3048*4882a593Smuzhiyun
3049*4882a593Smuzhiyun ath10k_pci_enable_eeprom(ar);
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun for (i = 0; i < calsize; i++) {
3052*4882a593Smuzhiyun ret = ath10k_pci_read_eeprom(ar, i, &caldata[i]);
3053*4882a593Smuzhiyun if (ret)
3054*4882a593Smuzhiyun goto err_free;
3055*4882a593Smuzhiyun }
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun if (!ath10k_pci_validate_cal(caldata, calsize))
3058*4882a593Smuzhiyun goto err_free;
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun *data = caldata;
3061*4882a593Smuzhiyun *data_len = calsize;
3062*4882a593Smuzhiyun
3063*4882a593Smuzhiyun return 0;
3064*4882a593Smuzhiyun
3065*4882a593Smuzhiyun err_free:
3066*4882a593Smuzhiyun kfree(caldata);
3067*4882a593Smuzhiyun
3068*4882a593Smuzhiyun return -EINVAL;
3069*4882a593Smuzhiyun }
3070*4882a593Smuzhiyun
3071*4882a593Smuzhiyun static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
3072*4882a593Smuzhiyun .tx_sg = ath10k_pci_hif_tx_sg,
3073*4882a593Smuzhiyun .diag_read = ath10k_pci_hif_diag_read,
3074*4882a593Smuzhiyun .diag_write = ath10k_pci_diag_write_mem,
3075*4882a593Smuzhiyun .exchange_bmi_msg = ath10k_pci_hif_exchange_bmi_msg,
3076*4882a593Smuzhiyun .start = ath10k_pci_hif_start,
3077*4882a593Smuzhiyun .stop = ath10k_pci_hif_stop,
3078*4882a593Smuzhiyun .map_service_to_pipe = ath10k_pci_hif_map_service_to_pipe,
3079*4882a593Smuzhiyun .get_default_pipe = ath10k_pci_hif_get_default_pipe,
3080*4882a593Smuzhiyun .send_complete_check = ath10k_pci_hif_send_complete_check,
3081*4882a593Smuzhiyun .get_free_queue_number = ath10k_pci_hif_get_free_queue_number,
3082*4882a593Smuzhiyun .power_up = ath10k_pci_hif_power_up,
3083*4882a593Smuzhiyun .power_down = ath10k_pci_hif_power_down,
3084*4882a593Smuzhiyun .read32 = ath10k_pci_read32,
3085*4882a593Smuzhiyun .write32 = ath10k_pci_write32,
3086*4882a593Smuzhiyun .suspend = ath10k_pci_hif_suspend,
3087*4882a593Smuzhiyun .resume = ath10k_pci_hif_resume,
3088*4882a593Smuzhiyun .fetch_cal_eeprom = ath10k_pci_hif_fetch_cal_eeprom,
3089*4882a593Smuzhiyun };
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun /*
3092*4882a593Smuzhiyun * Top-level interrupt handler for all PCI interrupts from a Target.
3093*4882a593Smuzhiyun * When a block of MSI interrupts is allocated, this top-level handler
3094*4882a593Smuzhiyun * is not used; instead, we directly call the correct sub-handler.
3095*4882a593Smuzhiyun */
ath10k_pci_interrupt_handler(int irq,void * arg)3096*4882a593Smuzhiyun static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
3097*4882a593Smuzhiyun {
3098*4882a593Smuzhiyun struct ath10k *ar = arg;
3099*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3100*4882a593Smuzhiyun int ret;
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun if (ath10k_pci_has_device_gone(ar))
3103*4882a593Smuzhiyun return IRQ_NONE;
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun ret = ath10k_pci_force_wake(ar);
3106*4882a593Smuzhiyun if (ret) {
3107*4882a593Smuzhiyun ath10k_warn(ar, "failed to wake device up on irq: %d\n", ret);
3108*4882a593Smuzhiyun return IRQ_NONE;
3109*4882a593Smuzhiyun }
3110*4882a593Smuzhiyun
3111*4882a593Smuzhiyun if ((ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_LEGACY) &&
3112*4882a593Smuzhiyun !ath10k_pci_irq_pending(ar))
3113*4882a593Smuzhiyun return IRQ_NONE;
3114*4882a593Smuzhiyun
3115*4882a593Smuzhiyun ath10k_pci_disable_and_clear_legacy_irq(ar);
3116*4882a593Smuzhiyun ath10k_pci_irq_msi_fw_mask(ar);
3117*4882a593Smuzhiyun napi_schedule(&ar->napi);
3118*4882a593Smuzhiyun
3119*4882a593Smuzhiyun return IRQ_HANDLED;
3120*4882a593Smuzhiyun }
3121*4882a593Smuzhiyun
ath10k_pci_napi_poll(struct napi_struct * ctx,int budget)3122*4882a593Smuzhiyun static int ath10k_pci_napi_poll(struct napi_struct *ctx, int budget)
3123*4882a593Smuzhiyun {
3124*4882a593Smuzhiyun struct ath10k *ar = container_of(ctx, struct ath10k, napi);
3125*4882a593Smuzhiyun int done = 0;
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun if (ath10k_pci_has_fw_crashed(ar)) {
3128*4882a593Smuzhiyun ath10k_pci_fw_crashed_clear(ar);
3129*4882a593Smuzhiyun ath10k_pci_fw_crashed_dump(ar);
3130*4882a593Smuzhiyun napi_complete(ctx);
3131*4882a593Smuzhiyun return done;
3132*4882a593Smuzhiyun }
3133*4882a593Smuzhiyun
3134*4882a593Smuzhiyun ath10k_ce_per_engine_service_any(ar);
3135*4882a593Smuzhiyun
3136*4882a593Smuzhiyun done = ath10k_htt_txrx_compl_task(ar, budget);
3137*4882a593Smuzhiyun
3138*4882a593Smuzhiyun if (done < budget) {
3139*4882a593Smuzhiyun napi_complete_done(ctx, done);
3140*4882a593Smuzhiyun /* In case of MSI, it is possible that interrupts are received
3141*4882a593Smuzhiyun * while NAPI poll is inprogress. So pending interrupts that are
3142*4882a593Smuzhiyun * received after processing all copy engine pipes by NAPI poll
3143*4882a593Smuzhiyun * will not be handled again. This is causing failure to
3144*4882a593Smuzhiyun * complete boot sequence in x86 platform. So before enabling
3145*4882a593Smuzhiyun * interrupts safer to check for pending interrupts for
3146*4882a593Smuzhiyun * immediate servicing.
3147*4882a593Smuzhiyun */
3148*4882a593Smuzhiyun if (ath10k_ce_interrupt_summary(ar)) {
3149*4882a593Smuzhiyun napi_reschedule(ctx);
3150*4882a593Smuzhiyun goto out;
3151*4882a593Smuzhiyun }
3152*4882a593Smuzhiyun ath10k_pci_enable_legacy_irq(ar);
3153*4882a593Smuzhiyun ath10k_pci_irq_msi_fw_unmask(ar);
3154*4882a593Smuzhiyun }
3155*4882a593Smuzhiyun
3156*4882a593Smuzhiyun out:
3157*4882a593Smuzhiyun return done;
3158*4882a593Smuzhiyun }
3159*4882a593Smuzhiyun
ath10k_pci_request_irq_msi(struct ath10k * ar)3160*4882a593Smuzhiyun static int ath10k_pci_request_irq_msi(struct ath10k *ar)
3161*4882a593Smuzhiyun {
3162*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3163*4882a593Smuzhiyun int ret;
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun ret = request_irq(ar_pci->pdev->irq,
3166*4882a593Smuzhiyun ath10k_pci_interrupt_handler,
3167*4882a593Smuzhiyun IRQF_SHARED, "ath10k_pci", ar);
3168*4882a593Smuzhiyun if (ret) {
3169*4882a593Smuzhiyun ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
3170*4882a593Smuzhiyun ar_pci->pdev->irq, ret);
3171*4882a593Smuzhiyun return ret;
3172*4882a593Smuzhiyun }
3173*4882a593Smuzhiyun
3174*4882a593Smuzhiyun return 0;
3175*4882a593Smuzhiyun }
3176*4882a593Smuzhiyun
ath10k_pci_request_irq_legacy(struct ath10k * ar)3177*4882a593Smuzhiyun static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
3178*4882a593Smuzhiyun {
3179*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3180*4882a593Smuzhiyun int ret;
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun ret = request_irq(ar_pci->pdev->irq,
3183*4882a593Smuzhiyun ath10k_pci_interrupt_handler,
3184*4882a593Smuzhiyun IRQF_SHARED, "ath10k_pci", ar);
3185*4882a593Smuzhiyun if (ret) {
3186*4882a593Smuzhiyun ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
3187*4882a593Smuzhiyun ar_pci->pdev->irq, ret);
3188*4882a593Smuzhiyun return ret;
3189*4882a593Smuzhiyun }
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun return 0;
3192*4882a593Smuzhiyun }
3193*4882a593Smuzhiyun
ath10k_pci_request_irq(struct ath10k * ar)3194*4882a593Smuzhiyun static int ath10k_pci_request_irq(struct ath10k *ar)
3195*4882a593Smuzhiyun {
3196*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun switch (ar_pci->oper_irq_mode) {
3199*4882a593Smuzhiyun case ATH10K_PCI_IRQ_LEGACY:
3200*4882a593Smuzhiyun return ath10k_pci_request_irq_legacy(ar);
3201*4882a593Smuzhiyun case ATH10K_PCI_IRQ_MSI:
3202*4882a593Smuzhiyun return ath10k_pci_request_irq_msi(ar);
3203*4882a593Smuzhiyun default:
3204*4882a593Smuzhiyun return -EINVAL;
3205*4882a593Smuzhiyun }
3206*4882a593Smuzhiyun }
3207*4882a593Smuzhiyun
ath10k_pci_free_irq(struct ath10k * ar)3208*4882a593Smuzhiyun static void ath10k_pci_free_irq(struct ath10k *ar)
3209*4882a593Smuzhiyun {
3210*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun free_irq(ar_pci->pdev->irq, ar);
3213*4882a593Smuzhiyun }
3214*4882a593Smuzhiyun
ath10k_pci_init_napi(struct ath10k * ar)3215*4882a593Smuzhiyun void ath10k_pci_init_napi(struct ath10k *ar)
3216*4882a593Smuzhiyun {
3217*4882a593Smuzhiyun netif_napi_add(&ar->napi_dev, &ar->napi, ath10k_pci_napi_poll,
3218*4882a593Smuzhiyun ATH10K_NAPI_BUDGET);
3219*4882a593Smuzhiyun }
3220*4882a593Smuzhiyun
ath10k_pci_init_irq(struct ath10k * ar)3221*4882a593Smuzhiyun static int ath10k_pci_init_irq(struct ath10k *ar)
3222*4882a593Smuzhiyun {
3223*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3224*4882a593Smuzhiyun int ret;
3225*4882a593Smuzhiyun
3226*4882a593Smuzhiyun ath10k_pci_init_napi(ar);
3227*4882a593Smuzhiyun
3228*4882a593Smuzhiyun if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
3229*4882a593Smuzhiyun ath10k_info(ar, "limiting irq mode to: %d\n",
3230*4882a593Smuzhiyun ath10k_pci_irq_mode);
3231*4882a593Smuzhiyun
3232*4882a593Smuzhiyun /* Try MSI */
3233*4882a593Smuzhiyun if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
3234*4882a593Smuzhiyun ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_MSI;
3235*4882a593Smuzhiyun ret = pci_enable_msi(ar_pci->pdev);
3236*4882a593Smuzhiyun if (ret == 0)
3237*4882a593Smuzhiyun return 0;
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun /* fall-through */
3240*4882a593Smuzhiyun }
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun /* Try legacy irq
3243*4882a593Smuzhiyun *
3244*4882a593Smuzhiyun * A potential race occurs here: The CORE_BASE write
3245*4882a593Smuzhiyun * depends on target correctly decoding AXI address but
3246*4882a593Smuzhiyun * host won't know when target writes BAR to CORE_CTRL.
3247*4882a593Smuzhiyun * This write might get lost if target has NOT written BAR.
3248*4882a593Smuzhiyun * For now, fix the race by repeating the write in below
3249*4882a593Smuzhiyun * synchronization checking.
3250*4882a593Smuzhiyun */
3251*4882a593Smuzhiyun ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_LEGACY;
3252*4882a593Smuzhiyun
3253*4882a593Smuzhiyun ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
3254*4882a593Smuzhiyun PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);
3255*4882a593Smuzhiyun
3256*4882a593Smuzhiyun return 0;
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun
ath10k_pci_deinit_irq_legacy(struct ath10k * ar)3259*4882a593Smuzhiyun static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
3260*4882a593Smuzhiyun {
3261*4882a593Smuzhiyun ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
3262*4882a593Smuzhiyun 0);
3263*4882a593Smuzhiyun }
3264*4882a593Smuzhiyun
ath10k_pci_deinit_irq(struct ath10k * ar)3265*4882a593Smuzhiyun static int ath10k_pci_deinit_irq(struct ath10k *ar)
3266*4882a593Smuzhiyun {
3267*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3268*4882a593Smuzhiyun
3269*4882a593Smuzhiyun switch (ar_pci->oper_irq_mode) {
3270*4882a593Smuzhiyun case ATH10K_PCI_IRQ_LEGACY:
3271*4882a593Smuzhiyun ath10k_pci_deinit_irq_legacy(ar);
3272*4882a593Smuzhiyun break;
3273*4882a593Smuzhiyun default:
3274*4882a593Smuzhiyun pci_disable_msi(ar_pci->pdev);
3275*4882a593Smuzhiyun break;
3276*4882a593Smuzhiyun }
3277*4882a593Smuzhiyun
3278*4882a593Smuzhiyun return 0;
3279*4882a593Smuzhiyun }
3280*4882a593Smuzhiyun
ath10k_pci_wait_for_target_init(struct ath10k * ar)3281*4882a593Smuzhiyun int ath10k_pci_wait_for_target_init(struct ath10k *ar)
3282*4882a593Smuzhiyun {
3283*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3284*4882a593Smuzhiyun unsigned long timeout;
3285*4882a593Smuzhiyun u32 val;
3286*4882a593Smuzhiyun
3287*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);
3290*4882a593Smuzhiyun
3291*4882a593Smuzhiyun do {
3292*4882a593Smuzhiyun val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
3293*4882a593Smuzhiyun
3294*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
3295*4882a593Smuzhiyun val);
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun /* target should never return this */
3298*4882a593Smuzhiyun if (val == 0xffffffff)
3299*4882a593Smuzhiyun continue;
3300*4882a593Smuzhiyun
3301*4882a593Smuzhiyun /* the device has crashed so don't bother trying anymore */
3302*4882a593Smuzhiyun if (val & FW_IND_EVENT_PENDING)
3303*4882a593Smuzhiyun break;
3304*4882a593Smuzhiyun
3305*4882a593Smuzhiyun if (val & FW_IND_INITIALIZED)
3306*4882a593Smuzhiyun break;
3307*4882a593Smuzhiyun
3308*4882a593Smuzhiyun if (ar_pci->oper_irq_mode == ATH10K_PCI_IRQ_LEGACY)
3309*4882a593Smuzhiyun /* Fix potential race by repeating CORE_BASE writes */
3310*4882a593Smuzhiyun ath10k_pci_enable_legacy_irq(ar);
3311*4882a593Smuzhiyun
3312*4882a593Smuzhiyun mdelay(10);
3313*4882a593Smuzhiyun } while (time_before(jiffies, timeout));
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun ath10k_pci_disable_and_clear_legacy_irq(ar);
3316*4882a593Smuzhiyun ath10k_pci_irq_msi_fw_mask(ar);
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun if (val == 0xffffffff) {
3319*4882a593Smuzhiyun ath10k_err(ar, "failed to read device register, device is gone\n");
3320*4882a593Smuzhiyun return -EIO;
3321*4882a593Smuzhiyun }
3322*4882a593Smuzhiyun
3323*4882a593Smuzhiyun if (val & FW_IND_EVENT_PENDING) {
3324*4882a593Smuzhiyun ath10k_warn(ar, "device has crashed during init\n");
3325*4882a593Smuzhiyun return -ECOMM;
3326*4882a593Smuzhiyun }
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun if (!(val & FW_IND_INITIALIZED)) {
3329*4882a593Smuzhiyun ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
3330*4882a593Smuzhiyun val);
3331*4882a593Smuzhiyun return -ETIMEDOUT;
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun
3334*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
3335*4882a593Smuzhiyun return 0;
3336*4882a593Smuzhiyun }
3337*4882a593Smuzhiyun
ath10k_pci_cold_reset(struct ath10k * ar)3338*4882a593Smuzhiyun static int ath10k_pci_cold_reset(struct ath10k *ar)
3339*4882a593Smuzhiyun {
3340*4882a593Smuzhiyun u32 val;
3341*4882a593Smuzhiyun
3342*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun spin_lock_bh(&ar->data_lock);
3345*4882a593Smuzhiyun
3346*4882a593Smuzhiyun ar->stats.fw_cold_reset_counter++;
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun spin_unlock_bh(&ar->data_lock);
3349*4882a593Smuzhiyun
3350*4882a593Smuzhiyun /* Put Target, including PCIe, into RESET. */
3351*4882a593Smuzhiyun val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
3352*4882a593Smuzhiyun val |= 1;
3353*4882a593Smuzhiyun ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
3354*4882a593Smuzhiyun
3355*4882a593Smuzhiyun /* After writing into SOC_GLOBAL_RESET to put device into
3356*4882a593Smuzhiyun * reset and pulling out of reset pcie may not be stable
3357*4882a593Smuzhiyun * for any immediate pcie register access and cause bus error,
3358*4882a593Smuzhiyun * add delay before any pcie access request to fix this issue.
3359*4882a593Smuzhiyun */
3360*4882a593Smuzhiyun msleep(20);
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun /* Pull Target, including PCIe, out of RESET. */
3363*4882a593Smuzhiyun val &= ~1;
3364*4882a593Smuzhiyun ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
3365*4882a593Smuzhiyun
3366*4882a593Smuzhiyun msleep(20);
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun return 0;
3371*4882a593Smuzhiyun }
3372*4882a593Smuzhiyun
ath10k_pci_claim(struct ath10k * ar)3373*4882a593Smuzhiyun static int ath10k_pci_claim(struct ath10k *ar)
3374*4882a593Smuzhiyun {
3375*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3376*4882a593Smuzhiyun struct pci_dev *pdev = ar_pci->pdev;
3377*4882a593Smuzhiyun int ret;
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun pci_set_drvdata(pdev, ar);
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun ret = pci_enable_device(pdev);
3382*4882a593Smuzhiyun if (ret) {
3383*4882a593Smuzhiyun ath10k_err(ar, "failed to enable pci device: %d\n", ret);
3384*4882a593Smuzhiyun return ret;
3385*4882a593Smuzhiyun }
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun ret = pci_request_region(pdev, BAR_NUM, "ath");
3388*4882a593Smuzhiyun if (ret) {
3389*4882a593Smuzhiyun ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
3390*4882a593Smuzhiyun ret);
3391*4882a593Smuzhiyun goto err_device;
3392*4882a593Smuzhiyun }
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun /* Target expects 32 bit DMA. Enforce it. */
3395*4882a593Smuzhiyun ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3396*4882a593Smuzhiyun if (ret) {
3397*4882a593Smuzhiyun ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
3398*4882a593Smuzhiyun goto err_region;
3399*4882a593Smuzhiyun }
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
3402*4882a593Smuzhiyun if (ret) {
3403*4882a593Smuzhiyun ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
3404*4882a593Smuzhiyun ret);
3405*4882a593Smuzhiyun goto err_region;
3406*4882a593Smuzhiyun }
3407*4882a593Smuzhiyun
3408*4882a593Smuzhiyun pci_set_master(pdev);
3409*4882a593Smuzhiyun
3410*4882a593Smuzhiyun /* Arrange for access to Target SoC registers. */
3411*4882a593Smuzhiyun ar_pci->mem_len = pci_resource_len(pdev, BAR_NUM);
3412*4882a593Smuzhiyun ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
3413*4882a593Smuzhiyun if (!ar_pci->mem) {
3414*4882a593Smuzhiyun ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
3415*4882a593Smuzhiyun ret = -EIO;
3416*4882a593Smuzhiyun goto err_master;
3417*4882a593Smuzhiyun }
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%pK\n", ar_pci->mem);
3420*4882a593Smuzhiyun return 0;
3421*4882a593Smuzhiyun
3422*4882a593Smuzhiyun err_master:
3423*4882a593Smuzhiyun pci_clear_master(pdev);
3424*4882a593Smuzhiyun
3425*4882a593Smuzhiyun err_region:
3426*4882a593Smuzhiyun pci_release_region(pdev, BAR_NUM);
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun err_device:
3429*4882a593Smuzhiyun pci_disable_device(pdev);
3430*4882a593Smuzhiyun
3431*4882a593Smuzhiyun return ret;
3432*4882a593Smuzhiyun }
3433*4882a593Smuzhiyun
ath10k_pci_release(struct ath10k * ar)3434*4882a593Smuzhiyun static void ath10k_pci_release(struct ath10k *ar)
3435*4882a593Smuzhiyun {
3436*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3437*4882a593Smuzhiyun struct pci_dev *pdev = ar_pci->pdev;
3438*4882a593Smuzhiyun
3439*4882a593Smuzhiyun pci_iounmap(pdev, ar_pci->mem);
3440*4882a593Smuzhiyun pci_release_region(pdev, BAR_NUM);
3441*4882a593Smuzhiyun pci_clear_master(pdev);
3442*4882a593Smuzhiyun pci_disable_device(pdev);
3443*4882a593Smuzhiyun }
3444*4882a593Smuzhiyun
ath10k_pci_chip_is_supported(u32 dev_id,u32 chip_id)3445*4882a593Smuzhiyun static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
3446*4882a593Smuzhiyun {
3447*4882a593Smuzhiyun const struct ath10k_pci_supp_chip *supp_chip;
3448*4882a593Smuzhiyun int i;
3449*4882a593Smuzhiyun u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);
3450*4882a593Smuzhiyun
3451*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
3452*4882a593Smuzhiyun supp_chip = &ath10k_pci_supp_chips[i];
3453*4882a593Smuzhiyun
3454*4882a593Smuzhiyun if (supp_chip->dev_id == dev_id &&
3455*4882a593Smuzhiyun supp_chip->rev_id == rev_id)
3456*4882a593Smuzhiyun return true;
3457*4882a593Smuzhiyun }
3458*4882a593Smuzhiyun
3459*4882a593Smuzhiyun return false;
3460*4882a593Smuzhiyun }
3461*4882a593Smuzhiyun
ath10k_pci_setup_resource(struct ath10k * ar)3462*4882a593Smuzhiyun int ath10k_pci_setup_resource(struct ath10k *ar)
3463*4882a593Smuzhiyun {
3464*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3465*4882a593Smuzhiyun struct ath10k_ce *ce = ath10k_ce_priv(ar);
3466*4882a593Smuzhiyun int ret;
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun spin_lock_init(&ce->ce_lock);
3469*4882a593Smuzhiyun spin_lock_init(&ar_pci->ps_lock);
3470*4882a593Smuzhiyun mutex_init(&ar_pci->ce_diag_mutex);
3471*4882a593Smuzhiyun
3472*4882a593Smuzhiyun INIT_WORK(&ar_pci->dump_work, ath10k_pci_fw_dump_work);
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun timer_setup(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry, 0);
3475*4882a593Smuzhiyun
3476*4882a593Smuzhiyun ar_pci->attr = kmemdup(pci_host_ce_config_wlan,
3477*4882a593Smuzhiyun sizeof(pci_host_ce_config_wlan),
3478*4882a593Smuzhiyun GFP_KERNEL);
3479*4882a593Smuzhiyun if (!ar_pci->attr)
3480*4882a593Smuzhiyun return -ENOMEM;
3481*4882a593Smuzhiyun
3482*4882a593Smuzhiyun ar_pci->pipe_config = kmemdup(pci_target_ce_config_wlan,
3483*4882a593Smuzhiyun sizeof(pci_target_ce_config_wlan),
3484*4882a593Smuzhiyun GFP_KERNEL);
3485*4882a593Smuzhiyun if (!ar_pci->pipe_config) {
3486*4882a593Smuzhiyun ret = -ENOMEM;
3487*4882a593Smuzhiyun goto err_free_attr;
3488*4882a593Smuzhiyun }
3489*4882a593Smuzhiyun
3490*4882a593Smuzhiyun ar_pci->serv_to_pipe = kmemdup(pci_target_service_to_ce_map_wlan,
3491*4882a593Smuzhiyun sizeof(pci_target_service_to_ce_map_wlan),
3492*4882a593Smuzhiyun GFP_KERNEL);
3493*4882a593Smuzhiyun if (!ar_pci->serv_to_pipe) {
3494*4882a593Smuzhiyun ret = -ENOMEM;
3495*4882a593Smuzhiyun goto err_free_pipe_config;
3496*4882a593Smuzhiyun }
3497*4882a593Smuzhiyun
3498*4882a593Smuzhiyun if (QCA_REV_6174(ar) || QCA_REV_9377(ar))
3499*4882a593Smuzhiyun ath10k_pci_override_ce_config(ar);
3500*4882a593Smuzhiyun
3501*4882a593Smuzhiyun ret = ath10k_pci_alloc_pipes(ar);
3502*4882a593Smuzhiyun if (ret) {
3503*4882a593Smuzhiyun ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
3504*4882a593Smuzhiyun ret);
3505*4882a593Smuzhiyun goto err_free_serv_to_pipe;
3506*4882a593Smuzhiyun }
3507*4882a593Smuzhiyun
3508*4882a593Smuzhiyun return 0;
3509*4882a593Smuzhiyun
3510*4882a593Smuzhiyun err_free_serv_to_pipe:
3511*4882a593Smuzhiyun kfree(ar_pci->serv_to_pipe);
3512*4882a593Smuzhiyun err_free_pipe_config:
3513*4882a593Smuzhiyun kfree(ar_pci->pipe_config);
3514*4882a593Smuzhiyun err_free_attr:
3515*4882a593Smuzhiyun kfree(ar_pci->attr);
3516*4882a593Smuzhiyun return ret;
3517*4882a593Smuzhiyun }
3518*4882a593Smuzhiyun
ath10k_pci_release_resource(struct ath10k * ar)3519*4882a593Smuzhiyun void ath10k_pci_release_resource(struct ath10k *ar)
3520*4882a593Smuzhiyun {
3521*4882a593Smuzhiyun struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
3522*4882a593Smuzhiyun
3523*4882a593Smuzhiyun ath10k_pci_rx_retry_sync(ar);
3524*4882a593Smuzhiyun netif_napi_del(&ar->napi);
3525*4882a593Smuzhiyun ath10k_pci_ce_deinit(ar);
3526*4882a593Smuzhiyun ath10k_pci_free_pipes(ar);
3527*4882a593Smuzhiyun kfree(ar_pci->attr);
3528*4882a593Smuzhiyun kfree(ar_pci->pipe_config);
3529*4882a593Smuzhiyun kfree(ar_pci->serv_to_pipe);
3530*4882a593Smuzhiyun }
3531*4882a593Smuzhiyun
3532*4882a593Smuzhiyun static const struct ath10k_bus_ops ath10k_pci_bus_ops = {
3533*4882a593Smuzhiyun .read32 = ath10k_bus_pci_read32,
3534*4882a593Smuzhiyun .write32 = ath10k_bus_pci_write32,
3535*4882a593Smuzhiyun .get_num_banks = ath10k_pci_get_num_banks,
3536*4882a593Smuzhiyun };
3537*4882a593Smuzhiyun
ath10k_pci_probe(struct pci_dev * pdev,const struct pci_device_id * pci_dev)3538*4882a593Smuzhiyun static int ath10k_pci_probe(struct pci_dev *pdev,
3539*4882a593Smuzhiyun const struct pci_device_id *pci_dev)
3540*4882a593Smuzhiyun {
3541*4882a593Smuzhiyun int ret = 0;
3542*4882a593Smuzhiyun struct ath10k *ar;
3543*4882a593Smuzhiyun struct ath10k_pci *ar_pci;
3544*4882a593Smuzhiyun enum ath10k_hw_rev hw_rev;
3545*4882a593Smuzhiyun struct ath10k_bus_params bus_params = {};
3546*4882a593Smuzhiyun bool pci_ps, is_qca988x = false;
3547*4882a593Smuzhiyun int (*pci_soft_reset)(struct ath10k *ar);
3548*4882a593Smuzhiyun int (*pci_hard_reset)(struct ath10k *ar);
3549*4882a593Smuzhiyun u32 (*targ_cpu_to_ce_addr)(struct ath10k *ar, u32 addr);
3550*4882a593Smuzhiyun
3551*4882a593Smuzhiyun switch (pci_dev->device) {
3552*4882a593Smuzhiyun case QCA988X_2_0_DEVICE_ID_UBNT:
3553*4882a593Smuzhiyun case QCA988X_2_0_DEVICE_ID:
3554*4882a593Smuzhiyun hw_rev = ATH10K_HW_QCA988X;
3555*4882a593Smuzhiyun pci_ps = false;
3556*4882a593Smuzhiyun is_qca988x = true;
3557*4882a593Smuzhiyun pci_soft_reset = ath10k_pci_warm_reset;
3558*4882a593Smuzhiyun pci_hard_reset = ath10k_pci_qca988x_chip_reset;
3559*4882a593Smuzhiyun targ_cpu_to_ce_addr = ath10k_pci_qca988x_targ_cpu_to_ce_addr;
3560*4882a593Smuzhiyun break;
3561*4882a593Smuzhiyun case QCA9887_1_0_DEVICE_ID:
3562*4882a593Smuzhiyun hw_rev = ATH10K_HW_QCA9887;
3563*4882a593Smuzhiyun pci_ps = false;
3564*4882a593Smuzhiyun pci_soft_reset = ath10k_pci_warm_reset;
3565*4882a593Smuzhiyun pci_hard_reset = ath10k_pci_qca988x_chip_reset;
3566*4882a593Smuzhiyun targ_cpu_to_ce_addr = ath10k_pci_qca988x_targ_cpu_to_ce_addr;
3567*4882a593Smuzhiyun break;
3568*4882a593Smuzhiyun case QCA6164_2_1_DEVICE_ID:
3569*4882a593Smuzhiyun case QCA6174_2_1_DEVICE_ID:
3570*4882a593Smuzhiyun hw_rev = ATH10K_HW_QCA6174;
3571*4882a593Smuzhiyun pci_ps = true;
3572*4882a593Smuzhiyun pci_soft_reset = ath10k_pci_warm_reset;
3573*4882a593Smuzhiyun pci_hard_reset = ath10k_pci_qca6174_chip_reset;
3574*4882a593Smuzhiyun targ_cpu_to_ce_addr = ath10k_pci_qca6174_targ_cpu_to_ce_addr;
3575*4882a593Smuzhiyun break;
3576*4882a593Smuzhiyun case QCA99X0_2_0_DEVICE_ID:
3577*4882a593Smuzhiyun hw_rev = ATH10K_HW_QCA99X0;
3578*4882a593Smuzhiyun pci_ps = false;
3579*4882a593Smuzhiyun pci_soft_reset = ath10k_pci_qca99x0_soft_chip_reset;
3580*4882a593Smuzhiyun pci_hard_reset = ath10k_pci_qca99x0_chip_reset;
3581*4882a593Smuzhiyun targ_cpu_to_ce_addr = ath10k_pci_qca99x0_targ_cpu_to_ce_addr;
3582*4882a593Smuzhiyun break;
3583*4882a593Smuzhiyun case QCA9984_1_0_DEVICE_ID:
3584*4882a593Smuzhiyun hw_rev = ATH10K_HW_QCA9984;
3585*4882a593Smuzhiyun pci_ps = false;
3586*4882a593Smuzhiyun pci_soft_reset = ath10k_pci_qca99x0_soft_chip_reset;
3587*4882a593Smuzhiyun pci_hard_reset = ath10k_pci_qca99x0_chip_reset;
3588*4882a593Smuzhiyun targ_cpu_to_ce_addr = ath10k_pci_qca99x0_targ_cpu_to_ce_addr;
3589*4882a593Smuzhiyun break;
3590*4882a593Smuzhiyun case QCA9888_2_0_DEVICE_ID:
3591*4882a593Smuzhiyun hw_rev = ATH10K_HW_QCA9888;
3592*4882a593Smuzhiyun pci_ps = false;
3593*4882a593Smuzhiyun pci_soft_reset = ath10k_pci_qca99x0_soft_chip_reset;
3594*4882a593Smuzhiyun pci_hard_reset = ath10k_pci_qca99x0_chip_reset;
3595*4882a593Smuzhiyun targ_cpu_to_ce_addr = ath10k_pci_qca99x0_targ_cpu_to_ce_addr;
3596*4882a593Smuzhiyun break;
3597*4882a593Smuzhiyun case QCA9377_1_0_DEVICE_ID:
3598*4882a593Smuzhiyun hw_rev = ATH10K_HW_QCA9377;
3599*4882a593Smuzhiyun pci_ps = true;
3600*4882a593Smuzhiyun pci_soft_reset = ath10k_pci_warm_reset;
3601*4882a593Smuzhiyun pci_hard_reset = ath10k_pci_qca6174_chip_reset;
3602*4882a593Smuzhiyun targ_cpu_to_ce_addr = ath10k_pci_qca6174_targ_cpu_to_ce_addr;
3603*4882a593Smuzhiyun break;
3604*4882a593Smuzhiyun default:
3605*4882a593Smuzhiyun WARN_ON(1);
3606*4882a593Smuzhiyun return -ENOTSUPP;
3607*4882a593Smuzhiyun }
3608*4882a593Smuzhiyun
3609*4882a593Smuzhiyun ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev, ATH10K_BUS_PCI,
3610*4882a593Smuzhiyun hw_rev, &ath10k_pci_hif_ops);
3611*4882a593Smuzhiyun if (!ar) {
3612*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to allocate core\n");
3613*4882a593Smuzhiyun return -ENOMEM;
3614*4882a593Smuzhiyun }
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_BOOT, "pci probe %04x:%04x %04x:%04x\n",
3617*4882a593Smuzhiyun pdev->vendor, pdev->device,
3618*4882a593Smuzhiyun pdev->subsystem_vendor, pdev->subsystem_device);
3619*4882a593Smuzhiyun
3620*4882a593Smuzhiyun ar_pci = ath10k_pci_priv(ar);
3621*4882a593Smuzhiyun ar_pci->pdev = pdev;
3622*4882a593Smuzhiyun ar_pci->dev = &pdev->dev;
3623*4882a593Smuzhiyun ar_pci->ar = ar;
3624*4882a593Smuzhiyun ar->dev_id = pci_dev->device;
3625*4882a593Smuzhiyun ar_pci->pci_ps = pci_ps;
3626*4882a593Smuzhiyun ar_pci->ce.bus_ops = &ath10k_pci_bus_ops;
3627*4882a593Smuzhiyun ar_pci->pci_soft_reset = pci_soft_reset;
3628*4882a593Smuzhiyun ar_pci->pci_hard_reset = pci_hard_reset;
3629*4882a593Smuzhiyun ar_pci->targ_cpu_to_ce_addr = targ_cpu_to_ce_addr;
3630*4882a593Smuzhiyun ar->ce_priv = &ar_pci->ce;
3631*4882a593Smuzhiyun
3632*4882a593Smuzhiyun ar->id.vendor = pdev->vendor;
3633*4882a593Smuzhiyun ar->id.device = pdev->device;
3634*4882a593Smuzhiyun ar->id.subsystem_vendor = pdev->subsystem_vendor;
3635*4882a593Smuzhiyun ar->id.subsystem_device = pdev->subsystem_device;
3636*4882a593Smuzhiyun
3637*4882a593Smuzhiyun timer_setup(&ar_pci->ps_timer, ath10k_pci_ps_timer, 0);
3638*4882a593Smuzhiyun
3639*4882a593Smuzhiyun ret = ath10k_pci_setup_resource(ar);
3640*4882a593Smuzhiyun if (ret) {
3641*4882a593Smuzhiyun ath10k_err(ar, "failed to setup resource: %d\n", ret);
3642*4882a593Smuzhiyun goto err_core_destroy;
3643*4882a593Smuzhiyun }
3644*4882a593Smuzhiyun
3645*4882a593Smuzhiyun ret = ath10k_pci_claim(ar);
3646*4882a593Smuzhiyun if (ret) {
3647*4882a593Smuzhiyun ath10k_err(ar, "failed to claim device: %d\n", ret);
3648*4882a593Smuzhiyun goto err_free_pipes;
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun
3651*4882a593Smuzhiyun ret = ath10k_pci_force_wake(ar);
3652*4882a593Smuzhiyun if (ret) {
3653*4882a593Smuzhiyun ath10k_warn(ar, "failed to wake up device : %d\n", ret);
3654*4882a593Smuzhiyun goto err_sleep;
3655*4882a593Smuzhiyun }
3656*4882a593Smuzhiyun
3657*4882a593Smuzhiyun ath10k_pci_ce_deinit(ar);
3658*4882a593Smuzhiyun ath10k_pci_irq_disable(ar);
3659*4882a593Smuzhiyun
3660*4882a593Smuzhiyun ret = ath10k_pci_init_irq(ar);
3661*4882a593Smuzhiyun if (ret) {
3662*4882a593Smuzhiyun ath10k_err(ar, "failed to init irqs: %d\n", ret);
3663*4882a593Smuzhiyun goto err_sleep;
3664*4882a593Smuzhiyun }
3665*4882a593Smuzhiyun
3666*4882a593Smuzhiyun ath10k_info(ar, "pci irq %s oper_irq_mode %d irq_mode %d reset_mode %d\n",
3667*4882a593Smuzhiyun ath10k_pci_get_irq_method(ar), ar_pci->oper_irq_mode,
3668*4882a593Smuzhiyun ath10k_pci_irq_mode, ath10k_pci_reset_mode);
3669*4882a593Smuzhiyun
3670*4882a593Smuzhiyun ret = ath10k_pci_request_irq(ar);
3671*4882a593Smuzhiyun if (ret) {
3672*4882a593Smuzhiyun ath10k_warn(ar, "failed to request irqs: %d\n", ret);
3673*4882a593Smuzhiyun goto err_deinit_irq;
3674*4882a593Smuzhiyun }
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun bus_params.dev_type = ATH10K_DEV_TYPE_LL;
3677*4882a593Smuzhiyun bus_params.link_can_suspend = true;
3678*4882a593Smuzhiyun /* Read CHIP_ID before reset to catch QCA9880-AR1A v1 devices that
3679*4882a593Smuzhiyun * fall off the bus during chip_reset. These chips have the same pci
3680*4882a593Smuzhiyun * device id as the QCA9880 BR4A or 2R4E. So that's why the check.
3681*4882a593Smuzhiyun */
3682*4882a593Smuzhiyun if (is_qca988x) {
3683*4882a593Smuzhiyun bus_params.chip_id =
3684*4882a593Smuzhiyun ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
3685*4882a593Smuzhiyun if (bus_params.chip_id != 0xffffffff) {
3686*4882a593Smuzhiyun if (!ath10k_pci_chip_is_supported(pdev->device,
3687*4882a593Smuzhiyun bus_params.chip_id)) {
3688*4882a593Smuzhiyun ret = -ENODEV;
3689*4882a593Smuzhiyun goto err_unsupported;
3690*4882a593Smuzhiyun }
3691*4882a593Smuzhiyun }
3692*4882a593Smuzhiyun }
3693*4882a593Smuzhiyun
3694*4882a593Smuzhiyun ret = ath10k_pci_chip_reset(ar);
3695*4882a593Smuzhiyun if (ret) {
3696*4882a593Smuzhiyun ath10k_err(ar, "failed to reset chip: %d\n", ret);
3697*4882a593Smuzhiyun goto err_free_irq;
3698*4882a593Smuzhiyun }
3699*4882a593Smuzhiyun
3700*4882a593Smuzhiyun bus_params.chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
3701*4882a593Smuzhiyun if (bus_params.chip_id == 0xffffffff) {
3702*4882a593Smuzhiyun ret = -ENODEV;
3703*4882a593Smuzhiyun goto err_unsupported;
3704*4882a593Smuzhiyun }
3705*4882a593Smuzhiyun
3706*4882a593Smuzhiyun if (!ath10k_pci_chip_is_supported(pdev->device, bus_params.chip_id)) {
3707*4882a593Smuzhiyun ret = -ENODEV;
3708*4882a593Smuzhiyun goto err_unsupported;
3709*4882a593Smuzhiyun }
3710*4882a593Smuzhiyun
3711*4882a593Smuzhiyun ret = ath10k_core_register(ar, &bus_params);
3712*4882a593Smuzhiyun if (ret) {
3713*4882a593Smuzhiyun ath10k_err(ar, "failed to register driver core: %d\n", ret);
3714*4882a593Smuzhiyun goto err_free_irq;
3715*4882a593Smuzhiyun }
3716*4882a593Smuzhiyun
3717*4882a593Smuzhiyun return 0;
3718*4882a593Smuzhiyun
3719*4882a593Smuzhiyun err_unsupported:
3720*4882a593Smuzhiyun ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
3721*4882a593Smuzhiyun pdev->device, bus_params.chip_id);
3722*4882a593Smuzhiyun
3723*4882a593Smuzhiyun err_free_irq:
3724*4882a593Smuzhiyun ath10k_pci_free_irq(ar);
3725*4882a593Smuzhiyun
3726*4882a593Smuzhiyun err_deinit_irq:
3727*4882a593Smuzhiyun ath10k_pci_release_resource(ar);
3728*4882a593Smuzhiyun
3729*4882a593Smuzhiyun err_sleep:
3730*4882a593Smuzhiyun ath10k_pci_sleep_sync(ar);
3731*4882a593Smuzhiyun ath10k_pci_release(ar);
3732*4882a593Smuzhiyun
3733*4882a593Smuzhiyun err_free_pipes:
3734*4882a593Smuzhiyun ath10k_pci_free_pipes(ar);
3735*4882a593Smuzhiyun
3736*4882a593Smuzhiyun err_core_destroy:
3737*4882a593Smuzhiyun ath10k_core_destroy(ar);
3738*4882a593Smuzhiyun
3739*4882a593Smuzhiyun return ret;
3740*4882a593Smuzhiyun }
3741*4882a593Smuzhiyun
ath10k_pci_remove(struct pci_dev * pdev)3742*4882a593Smuzhiyun static void ath10k_pci_remove(struct pci_dev *pdev)
3743*4882a593Smuzhiyun {
3744*4882a593Smuzhiyun struct ath10k *ar = pci_get_drvdata(pdev);
3745*4882a593Smuzhiyun
3746*4882a593Smuzhiyun ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun if (!ar)
3749*4882a593Smuzhiyun return;
3750*4882a593Smuzhiyun
3751*4882a593Smuzhiyun ath10k_core_unregister(ar);
3752*4882a593Smuzhiyun ath10k_pci_free_irq(ar);
3753*4882a593Smuzhiyun ath10k_pci_deinit_irq(ar);
3754*4882a593Smuzhiyun ath10k_pci_release_resource(ar);
3755*4882a593Smuzhiyun ath10k_pci_sleep_sync(ar);
3756*4882a593Smuzhiyun ath10k_pci_release(ar);
3757*4882a593Smuzhiyun ath10k_core_destroy(ar);
3758*4882a593Smuzhiyun }
3759*4882a593Smuzhiyun
3760*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);
3761*4882a593Smuzhiyun
ath10k_pci_pm_suspend(struct device * dev)3762*4882a593Smuzhiyun static __maybe_unused int ath10k_pci_pm_suspend(struct device *dev)
3763*4882a593Smuzhiyun {
3764*4882a593Smuzhiyun struct ath10k *ar = dev_get_drvdata(dev);
3765*4882a593Smuzhiyun int ret;
3766*4882a593Smuzhiyun
3767*4882a593Smuzhiyun ret = ath10k_pci_suspend(ar);
3768*4882a593Smuzhiyun if (ret)
3769*4882a593Smuzhiyun ath10k_warn(ar, "failed to suspend hif: %d\n", ret);
3770*4882a593Smuzhiyun
3771*4882a593Smuzhiyun return ret;
3772*4882a593Smuzhiyun }
3773*4882a593Smuzhiyun
ath10k_pci_pm_resume(struct device * dev)3774*4882a593Smuzhiyun static __maybe_unused int ath10k_pci_pm_resume(struct device *dev)
3775*4882a593Smuzhiyun {
3776*4882a593Smuzhiyun struct ath10k *ar = dev_get_drvdata(dev);
3777*4882a593Smuzhiyun int ret;
3778*4882a593Smuzhiyun
3779*4882a593Smuzhiyun ret = ath10k_pci_resume(ar);
3780*4882a593Smuzhiyun if (ret)
3781*4882a593Smuzhiyun ath10k_warn(ar, "failed to resume hif: %d\n", ret);
3782*4882a593Smuzhiyun
3783*4882a593Smuzhiyun return ret;
3784*4882a593Smuzhiyun }
3785*4882a593Smuzhiyun
3786*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ath10k_pci_pm_ops,
3787*4882a593Smuzhiyun ath10k_pci_pm_suspend,
3788*4882a593Smuzhiyun ath10k_pci_pm_resume);
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun static struct pci_driver ath10k_pci_driver = {
3791*4882a593Smuzhiyun .name = "ath10k_pci",
3792*4882a593Smuzhiyun .id_table = ath10k_pci_id_table,
3793*4882a593Smuzhiyun .probe = ath10k_pci_probe,
3794*4882a593Smuzhiyun .remove = ath10k_pci_remove,
3795*4882a593Smuzhiyun #ifdef CONFIG_PM
3796*4882a593Smuzhiyun .driver.pm = &ath10k_pci_pm_ops,
3797*4882a593Smuzhiyun #endif
3798*4882a593Smuzhiyun };
3799*4882a593Smuzhiyun
ath10k_pci_init(void)3800*4882a593Smuzhiyun static int __init ath10k_pci_init(void)
3801*4882a593Smuzhiyun {
3802*4882a593Smuzhiyun int ret;
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun ret = pci_register_driver(&ath10k_pci_driver);
3805*4882a593Smuzhiyun if (ret)
3806*4882a593Smuzhiyun printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
3807*4882a593Smuzhiyun ret);
3808*4882a593Smuzhiyun
3809*4882a593Smuzhiyun ret = ath10k_ahb_init();
3810*4882a593Smuzhiyun if (ret)
3811*4882a593Smuzhiyun printk(KERN_ERR "ahb init failed: %d\n", ret);
3812*4882a593Smuzhiyun
3813*4882a593Smuzhiyun return ret;
3814*4882a593Smuzhiyun }
3815*4882a593Smuzhiyun module_init(ath10k_pci_init);
3816*4882a593Smuzhiyun
ath10k_pci_exit(void)3817*4882a593Smuzhiyun static void __exit ath10k_pci_exit(void)
3818*4882a593Smuzhiyun {
3819*4882a593Smuzhiyun pci_unregister_driver(&ath10k_pci_driver);
3820*4882a593Smuzhiyun ath10k_ahb_exit();
3821*4882a593Smuzhiyun }
3822*4882a593Smuzhiyun
3823*4882a593Smuzhiyun module_exit(ath10k_pci_exit);
3824*4882a593Smuzhiyun
3825*4882a593Smuzhiyun MODULE_AUTHOR("Qualcomm Atheros");
3826*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver support for Qualcomm Atheros 802.11ac WLAN PCIe/AHB devices");
3827*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
3828*4882a593Smuzhiyun
3829*4882a593Smuzhiyun /* QCA988x 2.0 firmware files */
3830*4882a593Smuzhiyun MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
3831*4882a593Smuzhiyun MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
3832*4882a593Smuzhiyun MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API4_FILE);
3833*4882a593Smuzhiyun MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3834*4882a593Smuzhiyun MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);
3835*4882a593Smuzhiyun MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3836*4882a593Smuzhiyun
3837*4882a593Smuzhiyun /* QCA9887 1.0 firmware files */
3838*4882a593Smuzhiyun MODULE_FIRMWARE(QCA9887_HW_1_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3839*4882a593Smuzhiyun MODULE_FIRMWARE(QCA9887_HW_1_0_FW_DIR "/" QCA9887_HW_1_0_BOARD_DATA_FILE);
3840*4882a593Smuzhiyun MODULE_FIRMWARE(QCA9887_HW_1_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3841*4882a593Smuzhiyun
3842*4882a593Smuzhiyun /* QCA6174 2.1 firmware files */
3843*4882a593Smuzhiyun MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API4_FILE);
3844*4882a593Smuzhiyun MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API5_FILE);
3845*4882a593Smuzhiyun MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" QCA6174_HW_2_1_BOARD_DATA_FILE);
3846*4882a593Smuzhiyun MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3847*4882a593Smuzhiyun
3848*4882a593Smuzhiyun /* QCA6174 3.1 firmware files */
3849*4882a593Smuzhiyun MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API4_FILE);
3850*4882a593Smuzhiyun MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3851*4882a593Smuzhiyun MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API6_FILE);
3852*4882a593Smuzhiyun MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" QCA6174_HW_3_0_BOARD_DATA_FILE);
3853*4882a593Smuzhiyun MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3854*4882a593Smuzhiyun
3855*4882a593Smuzhiyun /* QCA9377 1.0 firmware files */
3856*4882a593Smuzhiyun MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" ATH10K_FW_API6_FILE);
3857*4882a593Smuzhiyun MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3858*4882a593Smuzhiyun MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" QCA9377_HW_1_0_BOARD_DATA_FILE);
3859