xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath10k/hw.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2005-2011 Atheros Communications Inc.
4*4882a593Smuzhiyun  * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
5*4882a593Smuzhiyun  * Copyright (c) 2018 The Linux Foundation. All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _HW_H_
9*4882a593Smuzhiyun #define _HW_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "targaddrs.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun enum ath10k_bus {
14*4882a593Smuzhiyun 	ATH10K_BUS_PCI,
15*4882a593Smuzhiyun 	ATH10K_BUS_AHB,
16*4882a593Smuzhiyun 	ATH10K_BUS_SDIO,
17*4882a593Smuzhiyun 	ATH10K_BUS_USB,
18*4882a593Smuzhiyun 	ATH10K_BUS_SNOC,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define ATH10K_FW_DIR			"ath10k"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define QCA988X_2_0_DEVICE_ID_UBNT   (0x11ac)
24*4882a593Smuzhiyun #define QCA988X_2_0_DEVICE_ID   (0x003c)
25*4882a593Smuzhiyun #define QCA6164_2_1_DEVICE_ID   (0x0041)
26*4882a593Smuzhiyun #define QCA6174_2_1_DEVICE_ID   (0x003e)
27*4882a593Smuzhiyun #define QCA6174_3_2_DEVICE_ID   (0x0042)
28*4882a593Smuzhiyun #define QCA99X0_2_0_DEVICE_ID   (0x0040)
29*4882a593Smuzhiyun #define QCA9888_2_0_DEVICE_ID	(0x0056)
30*4882a593Smuzhiyun #define QCA9984_1_0_DEVICE_ID	(0x0046)
31*4882a593Smuzhiyun #define QCA9377_1_0_DEVICE_ID   (0x0042)
32*4882a593Smuzhiyun #define QCA9887_1_0_DEVICE_ID   (0x0050)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* QCA988X 1.0 definitions (unsupported) */
35*4882a593Smuzhiyun #define QCA988X_HW_1_0_CHIP_ID_REV	0x0
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* QCA988X 2.0 definitions */
38*4882a593Smuzhiyun #define QCA988X_HW_2_0_VERSION		0x4100016c
39*4882a593Smuzhiyun #define QCA988X_HW_2_0_CHIP_ID_REV	0x2
40*4882a593Smuzhiyun #define QCA988X_HW_2_0_FW_DIR		ATH10K_FW_DIR "/QCA988X/hw2.0"
41*4882a593Smuzhiyun #define QCA988X_HW_2_0_BOARD_DATA_FILE	"board.bin"
42*4882a593Smuzhiyun #define QCA988X_HW_2_0_PATCH_LOAD_ADDR	0x1234
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* QCA9887 1.0 definitions */
45*4882a593Smuzhiyun #define QCA9887_HW_1_0_VERSION		0x4100016d
46*4882a593Smuzhiyun #define QCA9887_HW_1_0_CHIP_ID_REV	0
47*4882a593Smuzhiyun #define QCA9887_HW_1_0_FW_DIR		ATH10K_FW_DIR "/QCA9887/hw1.0"
48*4882a593Smuzhiyun #define QCA9887_HW_1_0_BOARD_DATA_FILE	"board.bin"
49*4882a593Smuzhiyun #define QCA9887_HW_1_0_PATCH_LOAD_ADDR	0x1234
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* QCA6174 target BMI version signatures */
52*4882a593Smuzhiyun #define QCA6174_HW_1_0_VERSION		0x05000000
53*4882a593Smuzhiyun #define QCA6174_HW_1_1_VERSION		0x05000001
54*4882a593Smuzhiyun #define QCA6174_HW_1_3_VERSION		0x05000003
55*4882a593Smuzhiyun #define QCA6174_HW_2_1_VERSION		0x05010000
56*4882a593Smuzhiyun #define QCA6174_HW_3_0_VERSION		0x05020000
57*4882a593Smuzhiyun #define QCA6174_HW_3_2_VERSION		0x05030000
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* QCA9377 target BMI version signatures */
60*4882a593Smuzhiyun #define QCA9377_HW_1_0_DEV_VERSION	0x05020000
61*4882a593Smuzhiyun #define QCA9377_HW_1_1_DEV_VERSION	0x05020001
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun enum qca6174_pci_rev {
64*4882a593Smuzhiyun 	QCA6174_PCI_REV_1_1 = 0x11,
65*4882a593Smuzhiyun 	QCA6174_PCI_REV_1_3 = 0x13,
66*4882a593Smuzhiyun 	QCA6174_PCI_REV_2_0 = 0x20,
67*4882a593Smuzhiyun 	QCA6174_PCI_REV_3_0 = 0x30,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun enum qca6174_chip_id_rev {
71*4882a593Smuzhiyun 	QCA6174_HW_1_0_CHIP_ID_REV = 0,
72*4882a593Smuzhiyun 	QCA6174_HW_1_1_CHIP_ID_REV = 1,
73*4882a593Smuzhiyun 	QCA6174_HW_1_3_CHIP_ID_REV = 2,
74*4882a593Smuzhiyun 	QCA6174_HW_2_1_CHIP_ID_REV = 4,
75*4882a593Smuzhiyun 	QCA6174_HW_2_2_CHIP_ID_REV = 5,
76*4882a593Smuzhiyun 	QCA6174_HW_3_0_CHIP_ID_REV = 8,
77*4882a593Smuzhiyun 	QCA6174_HW_3_1_CHIP_ID_REV = 9,
78*4882a593Smuzhiyun 	QCA6174_HW_3_2_CHIP_ID_REV = 10,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun enum qca9377_chip_id_rev {
82*4882a593Smuzhiyun 	QCA9377_HW_1_0_CHIP_ID_REV = 0x0,
83*4882a593Smuzhiyun 	QCA9377_HW_1_1_CHIP_ID_REV = 0x1,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define QCA6174_HW_2_1_FW_DIR		ATH10K_FW_DIR "/QCA6174/hw2.1"
87*4882a593Smuzhiyun #define QCA6174_HW_2_1_BOARD_DATA_FILE	"board.bin"
88*4882a593Smuzhiyun #define QCA6174_HW_2_1_PATCH_LOAD_ADDR	0x1234
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define QCA6174_HW_3_0_FW_DIR		ATH10K_FW_DIR "/QCA6174/hw3.0"
91*4882a593Smuzhiyun #define QCA6174_HW_3_0_BOARD_DATA_FILE	"board.bin"
92*4882a593Smuzhiyun #define QCA6174_HW_3_0_PATCH_LOAD_ADDR	0x1234
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* QCA99X0 1.0 definitions (unsupported) */
95*4882a593Smuzhiyun #define QCA99X0_HW_1_0_CHIP_ID_REV     0x0
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* QCA99X0 2.0 definitions */
98*4882a593Smuzhiyun #define QCA99X0_HW_2_0_DEV_VERSION     0x01000000
99*4882a593Smuzhiyun #define QCA99X0_HW_2_0_CHIP_ID_REV     0x1
100*4882a593Smuzhiyun #define QCA99X0_HW_2_0_FW_DIR          ATH10K_FW_DIR "/QCA99X0/hw2.0"
101*4882a593Smuzhiyun #define QCA99X0_HW_2_0_BOARD_DATA_FILE "board.bin"
102*4882a593Smuzhiyun #define QCA99X0_HW_2_0_PATCH_LOAD_ADDR	0x1234
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* QCA9984 1.0 defines */
105*4882a593Smuzhiyun #define QCA9984_HW_1_0_DEV_VERSION	0x1000000
106*4882a593Smuzhiyun #define QCA9984_HW_DEV_TYPE		0xa
107*4882a593Smuzhiyun #define QCA9984_HW_1_0_CHIP_ID_REV	0x0
108*4882a593Smuzhiyun #define QCA9984_HW_1_0_FW_DIR		ATH10K_FW_DIR "/QCA9984/hw1.0"
109*4882a593Smuzhiyun #define QCA9984_HW_1_0_BOARD_DATA_FILE "board.bin"
110*4882a593Smuzhiyun #define QCA9984_HW_1_0_EBOARD_DATA_FILE "eboard.bin"
111*4882a593Smuzhiyun #define QCA9984_HW_1_0_PATCH_LOAD_ADDR	0x1234
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* QCA9888 2.0 defines */
114*4882a593Smuzhiyun #define QCA9888_HW_2_0_DEV_VERSION	0x1000000
115*4882a593Smuzhiyun #define QCA9888_HW_DEV_TYPE		0xc
116*4882a593Smuzhiyun #define QCA9888_HW_2_0_CHIP_ID_REV	0x0
117*4882a593Smuzhiyun #define QCA9888_HW_2_0_FW_DIR		ATH10K_FW_DIR "/QCA9888/hw2.0"
118*4882a593Smuzhiyun #define QCA9888_HW_2_0_BOARD_DATA_FILE "board.bin"
119*4882a593Smuzhiyun #define QCA9888_HW_2_0_PATCH_LOAD_ADDR	0x1234
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* QCA9377 1.0 definitions */
122*4882a593Smuzhiyun #define QCA9377_HW_1_0_FW_DIR          ATH10K_FW_DIR "/QCA9377/hw1.0"
123*4882a593Smuzhiyun #define QCA9377_HW_1_0_BOARD_DATA_FILE "board.bin"
124*4882a593Smuzhiyun #define QCA9377_HW_1_0_PATCH_LOAD_ADDR	0x1234
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* QCA4019 1.0 definitions */
127*4882a593Smuzhiyun #define QCA4019_HW_1_0_DEV_VERSION     0x01000000
128*4882a593Smuzhiyun #define QCA4019_HW_1_0_FW_DIR          ATH10K_FW_DIR "/QCA4019/hw1.0"
129*4882a593Smuzhiyun #define QCA4019_HW_1_0_BOARD_DATA_FILE "board.bin"
130*4882a593Smuzhiyun #define QCA4019_HW_1_0_PATCH_LOAD_ADDR  0x1234
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* WCN3990 1.0 definitions */
133*4882a593Smuzhiyun #define WCN3990_HW_1_0_DEV_VERSION	ATH10K_HW_WCN3990
134*4882a593Smuzhiyun #define WCN3990_HW_1_0_FW_DIR		ATH10K_FW_DIR "/WCN3990/hw1.0"
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define ATH10K_FW_FILE_BASE		"firmware"
137*4882a593Smuzhiyun #define ATH10K_FW_API_MAX		6
138*4882a593Smuzhiyun #define ATH10K_FW_API_MIN		2
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define ATH10K_FW_API2_FILE		"firmware-2.bin"
141*4882a593Smuzhiyun #define ATH10K_FW_API3_FILE		"firmware-3.bin"
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* added support for ATH10K_FW_IE_WMI_OP_VERSION */
144*4882a593Smuzhiyun #define ATH10K_FW_API4_FILE		"firmware-4.bin"
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* HTT id conflict fix for management frames over HTT */
147*4882a593Smuzhiyun #define ATH10K_FW_API5_FILE		"firmware-5.bin"
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* the firmware-6.bin blob */
150*4882a593Smuzhiyun #define ATH10K_FW_API6_FILE		"firmware-6.bin"
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define ATH10K_FW_UTF_FILE		"utf.bin"
153*4882a593Smuzhiyun #define ATH10K_FW_UTF_API2_FILE		"utf-2.bin"
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define ATH10K_FW_UTF_FILE_BASE		"utf"
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* includes also the null byte */
158*4882a593Smuzhiyun #define ATH10K_FIRMWARE_MAGIC               "QCA-ATH10K"
159*4882a593Smuzhiyun #define ATH10K_BOARD_MAGIC                  "QCA-ATH10K-BOARD"
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define ATH10K_BOARD_API2_FILE         "board-2.bin"
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define REG_DUMP_COUNT_QCA988X 60
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun struct ath10k_fw_ie {
166*4882a593Smuzhiyun 	__le32 id;
167*4882a593Smuzhiyun 	__le32 len;
168*4882a593Smuzhiyun 	u8 data[];
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun enum ath10k_fw_ie_type {
172*4882a593Smuzhiyun 	ATH10K_FW_IE_FW_VERSION = 0,
173*4882a593Smuzhiyun 	ATH10K_FW_IE_TIMESTAMP = 1,
174*4882a593Smuzhiyun 	ATH10K_FW_IE_FEATURES = 2,
175*4882a593Smuzhiyun 	ATH10K_FW_IE_FW_IMAGE = 3,
176*4882a593Smuzhiyun 	ATH10K_FW_IE_OTP_IMAGE = 4,
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* WMI "operations" interface version, 32 bit value. Supported from
179*4882a593Smuzhiyun 	 * FW API 4 and above.
180*4882a593Smuzhiyun 	 */
181*4882a593Smuzhiyun 	ATH10K_FW_IE_WMI_OP_VERSION = 5,
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* HTT "operations" interface version, 32 bit value. Supported from
184*4882a593Smuzhiyun 	 * FW API 5 and above.
185*4882a593Smuzhiyun 	 */
186*4882a593Smuzhiyun 	ATH10K_FW_IE_HTT_OP_VERSION = 6,
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* Code swap image for firmware binary */
189*4882a593Smuzhiyun 	ATH10K_FW_IE_FW_CODE_SWAP_IMAGE = 7,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun enum ath10k_fw_wmi_op_version {
193*4882a593Smuzhiyun 	ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
196*4882a593Smuzhiyun 	ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
197*4882a593Smuzhiyun 	ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
198*4882a593Smuzhiyun 	ATH10K_FW_WMI_OP_VERSION_TLV = 4,
199*4882a593Smuzhiyun 	ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
200*4882a593Smuzhiyun 	ATH10K_FW_WMI_OP_VERSION_10_4 = 6,
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* keep last */
203*4882a593Smuzhiyun 	ATH10K_FW_WMI_OP_VERSION_MAX,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun enum ath10k_fw_htt_op_version {
207*4882a593Smuzhiyun 	ATH10K_FW_HTT_OP_VERSION_UNSET = 0,
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	ATH10K_FW_HTT_OP_VERSION_MAIN = 1,
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* also used in 10.2 and 10.2.4 branches */
212*4882a593Smuzhiyun 	ATH10K_FW_HTT_OP_VERSION_10_1 = 2,
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	ATH10K_FW_HTT_OP_VERSION_TLV = 3,
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	ATH10K_FW_HTT_OP_VERSION_10_4 = 4,
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* keep last */
219*4882a593Smuzhiyun 	ATH10K_FW_HTT_OP_VERSION_MAX,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun enum ath10k_bd_ie_type {
223*4882a593Smuzhiyun 	/* contains sub IEs of enum ath10k_bd_ie_board_type */
224*4882a593Smuzhiyun 	ATH10K_BD_IE_BOARD = 0,
225*4882a593Smuzhiyun 	ATH10K_BD_IE_BOARD_EXT = 1,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun enum ath10k_bd_ie_board_type {
229*4882a593Smuzhiyun 	ATH10K_BD_IE_BOARD_NAME = 0,
230*4882a593Smuzhiyun 	ATH10K_BD_IE_BOARD_DATA = 1,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun enum ath10k_hw_rev {
234*4882a593Smuzhiyun 	ATH10K_HW_QCA988X,
235*4882a593Smuzhiyun 	ATH10K_HW_QCA6174,
236*4882a593Smuzhiyun 	ATH10K_HW_QCA99X0,
237*4882a593Smuzhiyun 	ATH10K_HW_QCA9888,
238*4882a593Smuzhiyun 	ATH10K_HW_QCA9984,
239*4882a593Smuzhiyun 	ATH10K_HW_QCA9377,
240*4882a593Smuzhiyun 	ATH10K_HW_QCA4019,
241*4882a593Smuzhiyun 	ATH10K_HW_QCA9887,
242*4882a593Smuzhiyun 	ATH10K_HW_WCN3990,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun struct ath10k_hw_regs {
246*4882a593Smuzhiyun 	u32 rtc_soc_base_address;
247*4882a593Smuzhiyun 	u32 rtc_wmac_base_address;
248*4882a593Smuzhiyun 	u32 soc_core_base_address;
249*4882a593Smuzhiyun 	u32 wlan_mac_base_address;
250*4882a593Smuzhiyun 	u32 ce_wrapper_base_address;
251*4882a593Smuzhiyun 	u32 ce0_base_address;
252*4882a593Smuzhiyun 	u32 ce1_base_address;
253*4882a593Smuzhiyun 	u32 ce2_base_address;
254*4882a593Smuzhiyun 	u32 ce3_base_address;
255*4882a593Smuzhiyun 	u32 ce4_base_address;
256*4882a593Smuzhiyun 	u32 ce5_base_address;
257*4882a593Smuzhiyun 	u32 ce6_base_address;
258*4882a593Smuzhiyun 	u32 ce7_base_address;
259*4882a593Smuzhiyun 	u32 ce8_base_address;
260*4882a593Smuzhiyun 	u32 ce9_base_address;
261*4882a593Smuzhiyun 	u32 ce10_base_address;
262*4882a593Smuzhiyun 	u32 ce11_base_address;
263*4882a593Smuzhiyun 	u32 soc_reset_control_si0_rst_mask;
264*4882a593Smuzhiyun 	u32 soc_reset_control_ce_rst_mask;
265*4882a593Smuzhiyun 	u32 soc_chip_id_address;
266*4882a593Smuzhiyun 	u32 scratch_3_address;
267*4882a593Smuzhiyun 	u32 fw_indicator_address;
268*4882a593Smuzhiyun 	u32 pcie_local_base_address;
269*4882a593Smuzhiyun 	u32 ce_wrap_intr_sum_host_msi_lsb;
270*4882a593Smuzhiyun 	u32 ce_wrap_intr_sum_host_msi_mask;
271*4882a593Smuzhiyun 	u32 pcie_intr_fw_mask;
272*4882a593Smuzhiyun 	u32 pcie_intr_ce_mask_all;
273*4882a593Smuzhiyun 	u32 pcie_intr_clr_address;
274*4882a593Smuzhiyun 	u32 cpu_pll_init_address;
275*4882a593Smuzhiyun 	u32 cpu_speed_address;
276*4882a593Smuzhiyun 	u32 core_clk_div_address;
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun extern const struct ath10k_hw_regs qca988x_regs;
280*4882a593Smuzhiyun extern const struct ath10k_hw_regs qca6174_regs;
281*4882a593Smuzhiyun extern const struct ath10k_hw_regs qca99x0_regs;
282*4882a593Smuzhiyun extern const struct ath10k_hw_regs qca4019_regs;
283*4882a593Smuzhiyun extern const struct ath10k_hw_regs wcn3990_regs;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun struct ath10k_hw_ce_regs_addr_map {
286*4882a593Smuzhiyun 	u32 msb;
287*4882a593Smuzhiyun 	u32 lsb;
288*4882a593Smuzhiyun 	u32 mask;
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun struct ath10k_hw_ce_ctrl1 {
292*4882a593Smuzhiyun 	u32 addr;
293*4882a593Smuzhiyun 	u32 hw_mask;
294*4882a593Smuzhiyun 	u32 sw_mask;
295*4882a593Smuzhiyun 	u32 hw_wr_mask;
296*4882a593Smuzhiyun 	u32 sw_wr_mask;
297*4882a593Smuzhiyun 	u32 reset_mask;
298*4882a593Smuzhiyun 	u32 reset;
299*4882a593Smuzhiyun 	struct ath10k_hw_ce_regs_addr_map *src_ring;
300*4882a593Smuzhiyun 	struct ath10k_hw_ce_regs_addr_map *dst_ring;
301*4882a593Smuzhiyun 	struct ath10k_hw_ce_regs_addr_map *dmax; };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun struct ath10k_hw_ce_cmd_halt {
304*4882a593Smuzhiyun 	u32 status_reset;
305*4882a593Smuzhiyun 	u32 msb;
306*4882a593Smuzhiyun 	u32 mask;
307*4882a593Smuzhiyun 	struct ath10k_hw_ce_regs_addr_map *status; };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun struct ath10k_hw_ce_host_ie {
310*4882a593Smuzhiyun 	u32 copy_complete_reset;
311*4882a593Smuzhiyun 	struct ath10k_hw_ce_regs_addr_map *copy_complete; };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun struct ath10k_hw_ce_host_wm_regs {
314*4882a593Smuzhiyun 	u32 dstr_lmask;
315*4882a593Smuzhiyun 	u32 dstr_hmask;
316*4882a593Smuzhiyun 	u32 srcr_lmask;
317*4882a593Smuzhiyun 	u32 srcr_hmask;
318*4882a593Smuzhiyun 	u32 cc_mask;
319*4882a593Smuzhiyun 	u32 wm_mask;
320*4882a593Smuzhiyun 	u32 addr;
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun struct ath10k_hw_ce_misc_regs {
324*4882a593Smuzhiyun 	u32 axi_err;
325*4882a593Smuzhiyun 	u32 dstr_add_err;
326*4882a593Smuzhiyun 	u32 srcr_len_err;
327*4882a593Smuzhiyun 	u32 dstr_mlen_vio;
328*4882a593Smuzhiyun 	u32 dstr_overflow;
329*4882a593Smuzhiyun 	u32 srcr_overflow;
330*4882a593Smuzhiyun 	u32 err_mask;
331*4882a593Smuzhiyun 	u32 addr;
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun struct ath10k_hw_ce_dst_src_wm_regs {
335*4882a593Smuzhiyun 	u32 addr;
336*4882a593Smuzhiyun 	u32 low_rst;
337*4882a593Smuzhiyun 	u32 high_rst;
338*4882a593Smuzhiyun 	struct ath10k_hw_ce_regs_addr_map *wm_low;
339*4882a593Smuzhiyun 	struct ath10k_hw_ce_regs_addr_map *wm_high; };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun struct ath10k_hw_ce_ctrl1_upd {
342*4882a593Smuzhiyun 	u32 shift;
343*4882a593Smuzhiyun 	u32 mask;
344*4882a593Smuzhiyun 	u32 enable;
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun struct ath10k_hw_ce_regs {
348*4882a593Smuzhiyun 	u32 sr_base_addr_lo;
349*4882a593Smuzhiyun 	u32 sr_base_addr_hi;
350*4882a593Smuzhiyun 	u32 sr_size_addr;
351*4882a593Smuzhiyun 	u32 dr_base_addr_lo;
352*4882a593Smuzhiyun 	u32 dr_base_addr_hi;
353*4882a593Smuzhiyun 	u32 dr_size_addr;
354*4882a593Smuzhiyun 	u32 ce_cmd_addr;
355*4882a593Smuzhiyun 	u32 misc_ie_addr;
356*4882a593Smuzhiyun 	u32 sr_wr_index_addr;
357*4882a593Smuzhiyun 	u32 dst_wr_index_addr;
358*4882a593Smuzhiyun 	u32 current_srri_addr;
359*4882a593Smuzhiyun 	u32 current_drri_addr;
360*4882a593Smuzhiyun 	u32 ddr_addr_for_rri_low;
361*4882a593Smuzhiyun 	u32 ddr_addr_for_rri_high;
362*4882a593Smuzhiyun 	u32 ce_rri_low;
363*4882a593Smuzhiyun 	u32 ce_rri_high;
364*4882a593Smuzhiyun 	u32 host_ie_addr;
365*4882a593Smuzhiyun 	struct ath10k_hw_ce_host_wm_regs *wm_regs;
366*4882a593Smuzhiyun 	struct ath10k_hw_ce_misc_regs *misc_regs;
367*4882a593Smuzhiyun 	struct ath10k_hw_ce_ctrl1 *ctrl1_regs;
368*4882a593Smuzhiyun 	struct ath10k_hw_ce_cmd_halt *cmd_halt;
369*4882a593Smuzhiyun 	struct ath10k_hw_ce_host_ie *host_ie;
370*4882a593Smuzhiyun 	struct ath10k_hw_ce_dst_src_wm_regs *wm_srcr;
371*4882a593Smuzhiyun 	struct ath10k_hw_ce_dst_src_wm_regs *wm_dstr;
372*4882a593Smuzhiyun 	struct ath10k_hw_ce_ctrl1_upd *upd;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun struct ath10k_hw_values {
376*4882a593Smuzhiyun 	u32 rtc_state_val_on;
377*4882a593Smuzhiyun 	u8 ce_count;
378*4882a593Smuzhiyun 	u8 msi_assign_ce_max;
379*4882a593Smuzhiyun 	u8 num_target_ce_config_wlan;
380*4882a593Smuzhiyun 	u16 ce_desc_meta_data_mask;
381*4882a593Smuzhiyun 	u8 ce_desc_meta_data_lsb;
382*4882a593Smuzhiyun 	u32 rfkill_pin;
383*4882a593Smuzhiyun 	u32 rfkill_cfg;
384*4882a593Smuzhiyun 	bool rfkill_on_level;
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun extern const struct ath10k_hw_values qca988x_values;
388*4882a593Smuzhiyun extern const struct ath10k_hw_values qca6174_values;
389*4882a593Smuzhiyun extern const struct ath10k_hw_values qca99x0_values;
390*4882a593Smuzhiyun extern const struct ath10k_hw_values qca9888_values;
391*4882a593Smuzhiyun extern const struct ath10k_hw_values qca4019_values;
392*4882a593Smuzhiyun extern const struct ath10k_hw_values wcn3990_values;
393*4882a593Smuzhiyun extern const struct ath10k_hw_ce_regs wcn3990_ce_regs;
394*4882a593Smuzhiyun extern const struct ath10k_hw_ce_regs qcax_ce_regs;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
397*4882a593Smuzhiyun 				u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun int ath10k_hw_diag_fast_download(struct ath10k *ar,
400*4882a593Smuzhiyun 				 u32 address,
401*4882a593Smuzhiyun 				 const void *buffer,
402*4882a593Smuzhiyun 				 u32 length);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
405*4882a593Smuzhiyun #define QCA_REV_9887(ar) ((ar)->hw_rev == ATH10K_HW_QCA9887)
406*4882a593Smuzhiyun #define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
407*4882a593Smuzhiyun #define QCA_REV_99X0(ar) ((ar)->hw_rev == ATH10K_HW_QCA99X0)
408*4882a593Smuzhiyun #define QCA_REV_9888(ar) ((ar)->hw_rev == ATH10K_HW_QCA9888)
409*4882a593Smuzhiyun #define QCA_REV_9984(ar) ((ar)->hw_rev == ATH10K_HW_QCA9984)
410*4882a593Smuzhiyun #define QCA_REV_9377(ar) ((ar)->hw_rev == ATH10K_HW_QCA9377)
411*4882a593Smuzhiyun #define QCA_REV_40XX(ar) ((ar)->hw_rev == ATH10K_HW_QCA4019)
412*4882a593Smuzhiyun #define QCA_REV_WCN3990(ar) ((ar)->hw_rev == ATH10K_HW_WCN3990)
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /* Known peculiarities:
415*4882a593Smuzhiyun  *  - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
416*4882a593Smuzhiyun  *  - raw have FCS, nwifi doesn't
417*4882a593Smuzhiyun  *  - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
418*4882a593Smuzhiyun  *    param, llc/snap) are aligned to 4byte boundaries each
419*4882a593Smuzhiyun  */
420*4882a593Smuzhiyun enum ath10k_hw_txrx_mode {
421*4882a593Smuzhiyun 	ATH10K_HW_TXRX_RAW = 0,
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Native Wifi decap mode is used to align IP frames to 4-byte
424*4882a593Smuzhiyun 	 * boundaries and avoid a very expensive re-alignment in mac80211.
425*4882a593Smuzhiyun 	 */
426*4882a593Smuzhiyun 	ATH10K_HW_TXRX_NATIVE_WIFI = 1,
427*4882a593Smuzhiyun 	ATH10K_HW_TXRX_ETHERNET = 2,
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
430*4882a593Smuzhiyun 	ATH10K_HW_TXRX_MGMT = 3,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun enum ath10k_mcast2ucast_mode {
434*4882a593Smuzhiyun 	ATH10K_MCAST2UCAST_DISABLED = 0,
435*4882a593Smuzhiyun 	ATH10K_MCAST2UCAST_ENABLED = 1,
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun enum ath10k_hw_rate_ofdm {
439*4882a593Smuzhiyun 	ATH10K_HW_RATE_OFDM_48M = 0,
440*4882a593Smuzhiyun 	ATH10K_HW_RATE_OFDM_24M,
441*4882a593Smuzhiyun 	ATH10K_HW_RATE_OFDM_12M,
442*4882a593Smuzhiyun 	ATH10K_HW_RATE_OFDM_6M,
443*4882a593Smuzhiyun 	ATH10K_HW_RATE_OFDM_54M,
444*4882a593Smuzhiyun 	ATH10K_HW_RATE_OFDM_36M,
445*4882a593Smuzhiyun 	ATH10K_HW_RATE_OFDM_18M,
446*4882a593Smuzhiyun 	ATH10K_HW_RATE_OFDM_9M,
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun enum ath10k_hw_rate_cck {
450*4882a593Smuzhiyun 	ATH10K_HW_RATE_CCK_LP_11M = 0,
451*4882a593Smuzhiyun 	ATH10K_HW_RATE_CCK_LP_5_5M,
452*4882a593Smuzhiyun 	ATH10K_HW_RATE_CCK_LP_2M,
453*4882a593Smuzhiyun 	ATH10K_HW_RATE_CCK_LP_1M,
454*4882a593Smuzhiyun 	ATH10K_HW_RATE_CCK_SP_11M,
455*4882a593Smuzhiyun 	ATH10K_HW_RATE_CCK_SP_5_5M,
456*4882a593Smuzhiyun 	ATH10K_HW_RATE_CCK_SP_2M,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun enum ath10k_hw_rate_rev2_cck {
460*4882a593Smuzhiyun 	ATH10K_HW_RATE_REV2_CCK_LP_1M = 1,
461*4882a593Smuzhiyun 	ATH10K_HW_RATE_REV2_CCK_LP_2M,
462*4882a593Smuzhiyun 	ATH10K_HW_RATE_REV2_CCK_LP_5_5M,
463*4882a593Smuzhiyun 	ATH10K_HW_RATE_REV2_CCK_LP_11M,
464*4882a593Smuzhiyun 	ATH10K_HW_RATE_REV2_CCK_SP_2M,
465*4882a593Smuzhiyun 	ATH10K_HW_RATE_REV2_CCK_SP_5_5M,
466*4882a593Smuzhiyun 	ATH10K_HW_RATE_REV2_CCK_SP_11M,
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun enum ath10k_hw_cc_wraparound_type {
470*4882a593Smuzhiyun 	ATH10K_HW_CC_WRAP_DISABLED = 0,
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* This type is when the HW chip has a quirky Cycle Counter
473*4882a593Smuzhiyun 	 * wraparound which resets to 0x7fffffff instead of 0. All
474*4882a593Smuzhiyun 	 * other CC related counters (e.g. Rx Clear Count) are divided
475*4882a593Smuzhiyun 	 * by 2 so they never wraparound themselves.
476*4882a593Smuzhiyun 	 */
477*4882a593Smuzhiyun 	ATH10K_HW_CC_WRAP_SHIFTED_ALL = 1,
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* Each hw counter wrapsaround independently. When the
480*4882a593Smuzhiyun 	 * counter overflows the repestive counter is right shifted
481*4882a593Smuzhiyun 	 * by 1, i.e reset to 0x7fffffff, and other counters will be
482*4882a593Smuzhiyun 	 * running unaffected. In this type of wraparound, it should
483*4882a593Smuzhiyun 	 * be possible to report accurate Rx busy time unlike the
484*4882a593Smuzhiyun 	 * first type.
485*4882a593Smuzhiyun 	 */
486*4882a593Smuzhiyun 	ATH10K_HW_CC_WRAP_SHIFTED_EACH = 2,
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun enum ath10k_hw_refclk_speed {
490*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_UNKNOWN = -1,
491*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_48_MHZ = 0,
492*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_19_2_MHZ = 1,
493*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_24_MHZ = 2,
494*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_26_MHZ = 3,
495*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_37_4_MHZ = 4,
496*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_38_4_MHZ = 5,
497*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_40_MHZ = 6,
498*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_52_MHZ = 7,
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* must be the last one */
501*4882a593Smuzhiyun 	ATH10K_HW_REFCLK_COUNT,
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun struct ath10k_hw_clk_params {
505*4882a593Smuzhiyun 	u32 refclk;
506*4882a593Smuzhiyun 	u32 div;
507*4882a593Smuzhiyun 	u32 rnfrac;
508*4882a593Smuzhiyun 	u32 settle_time;
509*4882a593Smuzhiyun 	u32 refdiv;
510*4882a593Smuzhiyun 	u32 outdiv;
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun struct ath10k_hw_params {
514*4882a593Smuzhiyun 	u32 id;
515*4882a593Smuzhiyun 	u16 dev_id;
516*4882a593Smuzhiyun 	enum ath10k_bus bus;
517*4882a593Smuzhiyun 	const char *name;
518*4882a593Smuzhiyun 	u32 patch_load_addr;
519*4882a593Smuzhiyun 	int uart_pin;
520*4882a593Smuzhiyun 	u32 otp_exe_param;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* Type of hw cycle counter wraparound logic, for more info
523*4882a593Smuzhiyun 	 * refer enum ath10k_hw_cc_wraparound_type.
524*4882a593Smuzhiyun 	 */
525*4882a593Smuzhiyun 	enum ath10k_hw_cc_wraparound_type cc_wraparound_type;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* Some of chip expects fragment descriptor to be continuous
528*4882a593Smuzhiyun 	 * memory for any TX operation. Set continuous_frag_desc flag
529*4882a593Smuzhiyun 	 * for the hardware which have such requirement.
530*4882a593Smuzhiyun 	 */
531*4882a593Smuzhiyun 	bool continuous_frag_desc;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	/* CCK hardware rate table mapping for the newer chipsets
534*4882a593Smuzhiyun 	 * like QCA99X0, QCA4019 got revised. The CCK h/w rate values
535*4882a593Smuzhiyun 	 * are in a proper order with respect to the rate/preamble
536*4882a593Smuzhiyun 	 */
537*4882a593Smuzhiyun 	bool cck_rate_map_rev2;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	u32 channel_counters_freq_hz;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* Mgmt tx descriptors threshold for limiting probe response
542*4882a593Smuzhiyun 	 * frames.
543*4882a593Smuzhiyun 	 */
544*4882a593Smuzhiyun 	u32 max_probe_resp_desc_thres;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	u32 tx_chain_mask;
547*4882a593Smuzhiyun 	u32 rx_chain_mask;
548*4882a593Smuzhiyun 	u32 max_spatial_stream;
549*4882a593Smuzhiyun 	u32 cal_data_len;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	struct ath10k_hw_params_fw {
552*4882a593Smuzhiyun 		const char *dir;
553*4882a593Smuzhiyun 		const char *board;
554*4882a593Smuzhiyun 		size_t board_size;
555*4882a593Smuzhiyun 		const char *eboard;
556*4882a593Smuzhiyun 		size_t ext_board_size;
557*4882a593Smuzhiyun 		size_t board_ext_size;
558*4882a593Smuzhiyun 	} fw;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* qca99x0 family chips deliver broadcast/multicast management
561*4882a593Smuzhiyun 	 * frames encrypted and expect software do decryption.
562*4882a593Smuzhiyun 	 */
563*4882a593Smuzhiyun 	bool sw_decrypt_mcast_mgmt;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	const struct ath10k_hw_ops *hw_ops;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/* Number of bytes used for alignment in rx_hdr_status of rx desc. */
568*4882a593Smuzhiyun 	int decap_align_bytes;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	/* hw specific clock control parameters */
571*4882a593Smuzhiyun 	const struct ath10k_hw_clk_params *hw_clk;
572*4882a593Smuzhiyun 	int target_cpu_freq;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* Number of bytes to be discarded for each FFT sample */
575*4882a593Smuzhiyun 	int spectral_bin_discard;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* The board may have a restricted NSS for 160 or 80+80 vs what it
578*4882a593Smuzhiyun 	 * can do for 80Mhz.
579*4882a593Smuzhiyun 	 */
580*4882a593Smuzhiyun 	int vht160_mcs_rx_highest;
581*4882a593Smuzhiyun 	int vht160_mcs_tx_highest;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/* Number of ciphers supported (i.e First N) in cipher_suites array */
584*4882a593Smuzhiyun 	int n_cipher_suites;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	u32 num_peers;
587*4882a593Smuzhiyun 	u32 ast_skid_limit;
588*4882a593Smuzhiyun 	u32 num_wds_entries;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/* Targets supporting physical addressing capability above 32-bits */
591*4882a593Smuzhiyun 	bool target_64bit;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Target rx ring fill level */
594*4882a593Smuzhiyun 	u32 rx_ring_fill_level;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* target supporting shadow register for ce write */
597*4882a593Smuzhiyun 	bool shadow_reg_support;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* target supporting retention restore on ddr */
600*4882a593Smuzhiyun 	bool rri_on_ddr;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	/* Number of bytes to be the offset for each FFT sample */
603*4882a593Smuzhiyun 	int spectral_bin_offset;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	/* targets which require hw filter reset during boot up,
606*4882a593Smuzhiyun 	 * to avoid it sending spurious acks.
607*4882a593Smuzhiyun 	 */
608*4882a593Smuzhiyun 	bool hw_filter_reset_required;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* target supporting fw download via diag ce */
611*4882a593Smuzhiyun 	bool fw_diag_ce_download;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* target supporting fw download via large size BMI */
614*4882a593Smuzhiyun 	bool bmi_large_size_download;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* need to set uart pin if disable uart print, workaround for a
617*4882a593Smuzhiyun 	 * firmware bug
618*4882a593Smuzhiyun 	 */
619*4882a593Smuzhiyun 	bool uart_pin_workaround;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* Workaround for the credit size calculation */
622*4882a593Smuzhiyun 	bool credit_size_workaround;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* tx stats support over pktlog */
625*4882a593Smuzhiyun 	bool tx_stats_over_pktlog;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* provides bitrates for sta_statistics using WMI_TLV_PEER_STATS_INFO_EVENTID */
628*4882a593Smuzhiyun 	bool supports_peer_stats_info;
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun struct htt_rx_desc;
632*4882a593Smuzhiyun struct htt_resp;
633*4882a593Smuzhiyun struct htt_data_tx_completion_ext;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /* Defines needed for Rx descriptor abstraction */
636*4882a593Smuzhiyun struct ath10k_hw_ops {
637*4882a593Smuzhiyun 	int (*rx_desc_get_l3_pad_bytes)(struct htt_rx_desc *rxd);
638*4882a593Smuzhiyun 	void (*set_coverage_class)(struct ath10k *ar, s16 value);
639*4882a593Smuzhiyun 	int (*enable_pll_clk)(struct ath10k *ar);
640*4882a593Smuzhiyun 	bool (*rx_desc_get_msdu_limit_error)(struct htt_rx_desc *rxd);
641*4882a593Smuzhiyun 	int (*tx_data_rssi_pad_bytes)(struct htt_resp *htt);
642*4882a593Smuzhiyun 	int (*is_rssi_enable)(struct htt_resp *resp);
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun extern const struct ath10k_hw_ops qca988x_ops;
646*4882a593Smuzhiyun extern const struct ath10k_hw_ops qca99x0_ops;
647*4882a593Smuzhiyun extern const struct ath10k_hw_ops qca6174_ops;
648*4882a593Smuzhiyun extern const struct ath10k_hw_ops qca6174_sdio_ops;
649*4882a593Smuzhiyun extern const struct ath10k_hw_ops wcn3990_ops;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun extern const struct ath10k_hw_clk_params qca6174_clk[];
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static inline int
ath10k_rx_desc_get_l3_pad_bytes(struct ath10k_hw_params * hw,struct htt_rx_desc * rxd)654*4882a593Smuzhiyun ath10k_rx_desc_get_l3_pad_bytes(struct ath10k_hw_params *hw,
655*4882a593Smuzhiyun 				struct htt_rx_desc *rxd)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun 	if (hw->hw_ops->rx_desc_get_l3_pad_bytes)
658*4882a593Smuzhiyun 		return hw->hw_ops->rx_desc_get_l3_pad_bytes(rxd);
659*4882a593Smuzhiyun 	return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun static inline bool
ath10k_rx_desc_msdu_limit_error(struct ath10k_hw_params * hw,struct htt_rx_desc * rxd)663*4882a593Smuzhiyun ath10k_rx_desc_msdu_limit_error(struct ath10k_hw_params *hw,
664*4882a593Smuzhiyun 				struct htt_rx_desc *rxd)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	if (hw->hw_ops->rx_desc_get_msdu_limit_error)
667*4882a593Smuzhiyun 		return hw->hw_ops->rx_desc_get_msdu_limit_error(rxd);
668*4882a593Smuzhiyun 	return false;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun static inline int
ath10k_tx_data_rssi_get_pad_bytes(struct ath10k_hw_params * hw,struct htt_resp * htt)672*4882a593Smuzhiyun ath10k_tx_data_rssi_get_pad_bytes(struct ath10k_hw_params *hw,
673*4882a593Smuzhiyun 				  struct htt_resp *htt)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	if (hw->hw_ops->tx_data_rssi_pad_bytes)
676*4882a593Smuzhiyun 		return hw->hw_ops->tx_data_rssi_pad_bytes(htt);
677*4882a593Smuzhiyun 	return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun static inline int
ath10k_is_rssi_enable(struct ath10k_hw_params * hw,struct htt_resp * resp)681*4882a593Smuzhiyun ath10k_is_rssi_enable(struct ath10k_hw_params *hw,
682*4882a593Smuzhiyun 		      struct htt_resp *resp)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	if (hw->hw_ops->is_rssi_enable)
685*4882a593Smuzhiyun 		return hw->hw_ops->is_rssi_enable(resp);
686*4882a593Smuzhiyun 	return 0;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun /* Target specific defines for MAIN firmware */
690*4882a593Smuzhiyun #define TARGET_NUM_VDEVS			8
691*4882a593Smuzhiyun #define TARGET_NUM_PEER_AST			2
692*4882a593Smuzhiyun #define TARGET_NUM_WDS_ENTRIES			32
693*4882a593Smuzhiyun #define TARGET_DMA_BURST_SIZE			0
694*4882a593Smuzhiyun #define TARGET_MAC_AGGR_DELIM			0
695*4882a593Smuzhiyun #define TARGET_AST_SKID_LIMIT			16
696*4882a593Smuzhiyun #define TARGET_NUM_STATIONS			16
697*4882a593Smuzhiyun #define TARGET_NUM_PEERS			((TARGET_NUM_STATIONS) + \
698*4882a593Smuzhiyun 						 (TARGET_NUM_VDEVS))
699*4882a593Smuzhiyun #define TARGET_NUM_OFFLOAD_PEERS		0
700*4882a593Smuzhiyun #define TARGET_NUM_OFFLOAD_REORDER_BUFS         0
701*4882a593Smuzhiyun #define TARGET_NUM_PEER_KEYS			2
702*4882a593Smuzhiyun #define TARGET_NUM_TIDS				((TARGET_NUM_PEERS) * 2)
703*4882a593Smuzhiyun #define TARGET_TX_CHAIN_MASK			(BIT(0) | BIT(1) | BIT(2))
704*4882a593Smuzhiyun #define TARGET_RX_CHAIN_MASK			(BIT(0) | BIT(1) | BIT(2))
705*4882a593Smuzhiyun #define TARGET_RX_TIMEOUT_LO_PRI		100
706*4882a593Smuzhiyun #define TARGET_RX_TIMEOUT_HI_PRI		40
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun #define TARGET_SCAN_MAX_PENDING_REQS		4
709*4882a593Smuzhiyun #define TARGET_BMISS_OFFLOAD_MAX_VDEV		3
710*4882a593Smuzhiyun #define TARGET_ROAM_OFFLOAD_MAX_VDEV		3
711*4882a593Smuzhiyun #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES	8
712*4882a593Smuzhiyun #define TARGET_GTK_OFFLOAD_MAX_VDEV		3
713*4882a593Smuzhiyun #define TARGET_NUM_MCAST_GROUPS			0
714*4882a593Smuzhiyun #define TARGET_NUM_MCAST_TABLE_ELEMS		0
715*4882a593Smuzhiyun #define TARGET_MCAST2UCAST_MODE			ATH10K_MCAST2UCAST_DISABLED
716*4882a593Smuzhiyun #define TARGET_TX_DBG_LOG_SIZE			1024
717*4882a593Smuzhiyun #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
718*4882a593Smuzhiyun #define TARGET_VOW_CONFIG			0
719*4882a593Smuzhiyun #define TARGET_NUM_MSDU_DESC			(1024 + 400)
720*4882a593Smuzhiyun #define TARGET_MAX_FRAG_ENTRIES			0
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun /* Target specific defines for 10.X firmware */
723*4882a593Smuzhiyun #define TARGET_10X_NUM_VDEVS			16
724*4882a593Smuzhiyun #define TARGET_10X_NUM_PEER_AST			2
725*4882a593Smuzhiyun #define TARGET_10X_NUM_WDS_ENTRIES		32
726*4882a593Smuzhiyun #define TARGET_10X_DMA_BURST_SIZE		0
727*4882a593Smuzhiyun #define TARGET_10X_MAC_AGGR_DELIM		0
728*4882a593Smuzhiyun #define TARGET_10X_AST_SKID_LIMIT		128
729*4882a593Smuzhiyun #define TARGET_10X_NUM_STATIONS			128
730*4882a593Smuzhiyun #define TARGET_10X_TX_STATS_NUM_STATIONS	118
731*4882a593Smuzhiyun #define TARGET_10X_NUM_PEERS			((TARGET_10X_NUM_STATIONS) + \
732*4882a593Smuzhiyun 						 (TARGET_10X_NUM_VDEVS))
733*4882a593Smuzhiyun #define TARGET_10X_TX_STATS_NUM_PEERS		((TARGET_10X_TX_STATS_NUM_STATIONS) + \
734*4882a593Smuzhiyun 						 (TARGET_10X_NUM_VDEVS))
735*4882a593Smuzhiyun #define TARGET_10X_NUM_OFFLOAD_PEERS		0
736*4882a593Smuzhiyun #define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS	0
737*4882a593Smuzhiyun #define TARGET_10X_NUM_PEER_KEYS		2
738*4882a593Smuzhiyun #define TARGET_10X_NUM_TIDS_MAX			256
739*4882a593Smuzhiyun #define TARGET_10X_NUM_TIDS			min((TARGET_10X_NUM_TIDS_MAX), \
740*4882a593Smuzhiyun 						    (TARGET_10X_NUM_PEERS) * 2)
741*4882a593Smuzhiyun #define TARGET_10X_TX_STATS_NUM_TIDS		min((TARGET_10X_NUM_TIDS_MAX), \
742*4882a593Smuzhiyun 						    (TARGET_10X_TX_STATS_NUM_PEERS) * 2)
743*4882a593Smuzhiyun #define TARGET_10X_TX_CHAIN_MASK		(BIT(0) | BIT(1) | BIT(2))
744*4882a593Smuzhiyun #define TARGET_10X_RX_CHAIN_MASK		(BIT(0) | BIT(1) | BIT(2))
745*4882a593Smuzhiyun #define TARGET_10X_RX_TIMEOUT_LO_PRI		100
746*4882a593Smuzhiyun #define TARGET_10X_RX_TIMEOUT_HI_PRI		40
747*4882a593Smuzhiyun #define TARGET_10X_SCAN_MAX_PENDING_REQS	4
748*4882a593Smuzhiyun #define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV	2
749*4882a593Smuzhiyun #define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV	2
750*4882a593Smuzhiyun #define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES	8
751*4882a593Smuzhiyun #define TARGET_10X_GTK_OFFLOAD_MAX_VDEV		3
752*4882a593Smuzhiyun #define TARGET_10X_NUM_MCAST_GROUPS		0
753*4882a593Smuzhiyun #define TARGET_10X_NUM_MCAST_TABLE_ELEMS	0
754*4882a593Smuzhiyun #define TARGET_10X_MCAST2UCAST_MODE		ATH10K_MCAST2UCAST_DISABLED
755*4882a593Smuzhiyun #define TARGET_10X_TX_DBG_LOG_SIZE		1024
756*4882a593Smuzhiyun #define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
757*4882a593Smuzhiyun #define TARGET_10X_VOW_CONFIG			0
758*4882a593Smuzhiyun #define TARGET_10X_NUM_MSDU_DESC		(1024 + 400)
759*4882a593Smuzhiyun #define TARGET_10X_MAX_FRAG_ENTRIES		0
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun /* 10.2 parameters */
762*4882a593Smuzhiyun #define TARGET_10_2_DMA_BURST_SIZE		0
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun /* Target specific defines for WMI-TLV firmware */
765*4882a593Smuzhiyun #define TARGET_TLV_NUM_VDEVS			4
766*4882a593Smuzhiyun #define TARGET_TLV_NUM_STATIONS			32
767*4882a593Smuzhiyun #define TARGET_TLV_NUM_PEERS			33
768*4882a593Smuzhiyun #define TARGET_TLV_NUM_TDLS_VDEVS		1
769*4882a593Smuzhiyun #define TARGET_TLV_NUM_TIDS			((TARGET_TLV_NUM_PEERS) * 2)
770*4882a593Smuzhiyun #define TARGET_TLV_NUM_MSDU_DESC		(1024 + 32)
771*4882a593Smuzhiyun #define TARGET_TLV_NUM_MSDU_DESC_HL		1024
772*4882a593Smuzhiyun #define TARGET_TLV_NUM_WOW_PATTERNS		22
773*4882a593Smuzhiyun #define TARGET_TLV_MGMT_NUM_MSDU_DESC		(50)
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun /* Target specific defines for WMI-HL-1.0 firmware */
776*4882a593Smuzhiyun #define TARGET_HL_TLV_NUM_PEERS			33
777*4882a593Smuzhiyun #define TARGET_HL_TLV_AST_SKID_LIMIT		16
778*4882a593Smuzhiyun #define TARGET_HL_TLV_NUM_WDS_ENTRIES		2
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun /* Target specific defines for QCA9377 high latency firmware */
781*4882a593Smuzhiyun #define TARGET_QCA9377_HL_NUM_PEERS		15
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun /* Diagnostic Window */
784*4882a593Smuzhiyun #define CE_DIAG_PIPE	7
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun #define NUM_TARGET_CE_CONFIG_WLAN ar->hw_values->num_target_ce_config_wlan
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun /* Target specific defines for 10.4 firmware */
789*4882a593Smuzhiyun #define TARGET_10_4_NUM_VDEVS			16
790*4882a593Smuzhiyun #define TARGET_10_4_NUM_STATIONS		32
791*4882a593Smuzhiyun #define TARGET_10_4_NUM_PEERS			((TARGET_10_4_NUM_STATIONS) + \
792*4882a593Smuzhiyun 						 (TARGET_10_4_NUM_VDEVS))
793*4882a593Smuzhiyun #define TARGET_10_4_ACTIVE_PEERS		0
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun #define TARGET_10_4_NUM_QCACHE_PEERS_MAX	512
796*4882a593Smuzhiyun #define TARGET_10_4_QCACHE_ACTIVE_PEERS		50
797*4882a593Smuzhiyun #define TARGET_10_4_QCACHE_ACTIVE_PEERS_PFC	35
798*4882a593Smuzhiyun #define TARGET_10_4_NUM_OFFLOAD_PEERS		0
799*4882a593Smuzhiyun #define TARGET_10_4_NUM_OFFLOAD_REORDER_BUFFS	0
800*4882a593Smuzhiyun #define TARGET_10_4_NUM_PEER_KEYS		2
801*4882a593Smuzhiyun #define TARGET_10_4_TGT_NUM_TIDS		((TARGET_10_4_NUM_PEERS) * 2)
802*4882a593Smuzhiyun #define TARGET_10_4_NUM_MSDU_DESC		(1024 + 400)
803*4882a593Smuzhiyun #define TARGET_10_4_NUM_MSDU_DESC_PFC		2500
804*4882a593Smuzhiyun #define TARGET_10_4_AST_SKID_LIMIT		32
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun /* 100 ms for video, best-effort, and background */
807*4882a593Smuzhiyun #define TARGET_10_4_RX_TIMEOUT_LO_PRI		100
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /* 40 ms for voice */
810*4882a593Smuzhiyun #define TARGET_10_4_RX_TIMEOUT_HI_PRI		40
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun #define TARGET_10_4_RX_DECAP_MODE		ATH10K_HW_TXRX_NATIVE_WIFI
813*4882a593Smuzhiyun #define TARGET_10_4_SCAN_MAX_REQS		4
814*4882a593Smuzhiyun #define TARGET_10_4_BMISS_OFFLOAD_MAX_VDEV	3
815*4882a593Smuzhiyun #define TARGET_10_4_ROAM_OFFLOAD_MAX_VDEV	3
816*4882a593Smuzhiyun #define TARGET_10_4_ROAM_OFFLOAD_MAX_PROFILES   8
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun /* Note: mcast to ucast is disabled by default */
819*4882a593Smuzhiyun #define TARGET_10_4_NUM_MCAST_GROUPS		0
820*4882a593Smuzhiyun #define TARGET_10_4_NUM_MCAST_TABLE_ELEMS	0
821*4882a593Smuzhiyun #define TARGET_10_4_MCAST2UCAST_MODE		0
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun #define TARGET_10_4_TX_DBG_LOG_SIZE		1024
824*4882a593Smuzhiyun #define TARGET_10_4_NUM_WDS_ENTRIES		32
825*4882a593Smuzhiyun #define TARGET_10_4_DMA_BURST_SIZE		1
826*4882a593Smuzhiyun #define TARGET_10_4_MAC_AGGR_DELIM		0
827*4882a593Smuzhiyun #define TARGET_10_4_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
828*4882a593Smuzhiyun #define TARGET_10_4_VOW_CONFIG			0
829*4882a593Smuzhiyun #define TARGET_10_4_GTK_OFFLOAD_MAX_VDEV	3
830*4882a593Smuzhiyun #define TARGET_10_4_11AC_TX_MAX_FRAGS		2
831*4882a593Smuzhiyun #define TARGET_10_4_MAX_PEER_EXT_STATS		16
832*4882a593Smuzhiyun #define TARGET_10_4_SMART_ANT_CAP		0
833*4882a593Smuzhiyun #define TARGET_10_4_BK_MIN_FREE			0
834*4882a593Smuzhiyun #define TARGET_10_4_BE_MIN_FREE			0
835*4882a593Smuzhiyun #define TARGET_10_4_VI_MIN_FREE			0
836*4882a593Smuzhiyun #define TARGET_10_4_VO_MIN_FREE			0
837*4882a593Smuzhiyun #define TARGET_10_4_RX_BATCH_MODE		1
838*4882a593Smuzhiyun #define TARGET_10_4_THERMAL_THROTTLING_CONFIG	0
839*4882a593Smuzhiyun #define TARGET_10_4_ATF_CONFIG			0
840*4882a593Smuzhiyun #define TARGET_10_4_IPHDR_PAD_CONFIG		1
841*4882a593Smuzhiyun #define TARGET_10_4_QWRAP_CONFIG		0
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun /* TDLS config */
844*4882a593Smuzhiyun #define TARGET_10_4_NUM_TDLS_VDEVS		1
845*4882a593Smuzhiyun #define TARGET_10_4_NUM_TDLS_BUFFER_STA		1
846*4882a593Smuzhiyun #define TARGET_10_4_NUM_TDLS_SLEEP_STA		1
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun /* Maximum number of Copy Engine's supported */
849*4882a593Smuzhiyun #define CE_COUNT_MAX 12
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun /* Number of Copy Engines supported */
852*4882a593Smuzhiyun #define CE_COUNT ar->hw_values->ce_count
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun /*
855*4882a593Smuzhiyun  * Granted MSIs are assigned as follows:
856*4882a593Smuzhiyun  * Firmware uses the first
857*4882a593Smuzhiyun  * Remaining MSIs, if any, are used by Copy Engines
858*4882a593Smuzhiyun  * This mapping is known to both Target firmware and Host software.
859*4882a593Smuzhiyun  * It may be changed as long as Host and Target are kept in sync.
860*4882a593Smuzhiyun  */
861*4882a593Smuzhiyun /* MSI for firmware (errors, etc.) */
862*4882a593Smuzhiyun #define MSI_ASSIGN_FW		0
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun /* MSIs for Copy Engines */
865*4882a593Smuzhiyun #define MSI_ASSIGN_CE_INITIAL	1
866*4882a593Smuzhiyun #define MSI_ASSIGN_CE_MAX	ar->hw_values->msi_assign_ce_max
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun /* as of IP3.7.1 */
869*4882a593Smuzhiyun #define RTC_STATE_V_ON				ar->hw_values->rtc_state_val_on
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun #define RTC_STATE_V_LSB				0
872*4882a593Smuzhiyun #define RTC_STATE_V_MASK			0x00000007
873*4882a593Smuzhiyun #define RTC_STATE_ADDRESS			0x0000
874*4882a593Smuzhiyun #define PCIE_SOC_WAKE_V_MASK			0x00000001
875*4882a593Smuzhiyun #define PCIE_SOC_WAKE_ADDRESS			0x0004
876*4882a593Smuzhiyun #define PCIE_SOC_WAKE_RESET			0x00000000
877*4882a593Smuzhiyun #define SOC_GLOBAL_RESET_ADDRESS		0x0008
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun #define RTC_SOC_BASE_ADDRESS			ar->regs->rtc_soc_base_address
880*4882a593Smuzhiyun #define RTC_WMAC_BASE_ADDRESS			ar->regs->rtc_wmac_base_address
881*4882a593Smuzhiyun #define MAC_COEX_BASE_ADDRESS			0x00006000
882*4882a593Smuzhiyun #define BT_COEX_BASE_ADDRESS			0x00007000
883*4882a593Smuzhiyun #define SOC_PCIE_BASE_ADDRESS			0x00008000
884*4882a593Smuzhiyun #define SOC_CORE_BASE_ADDRESS			ar->regs->soc_core_base_address
885*4882a593Smuzhiyun #define WLAN_UART_BASE_ADDRESS			0x0000c000
886*4882a593Smuzhiyun #define WLAN_SI_BASE_ADDRESS			0x00010000
887*4882a593Smuzhiyun #define WLAN_GPIO_BASE_ADDRESS			0x00014000
888*4882a593Smuzhiyun #define WLAN_ANALOG_INTF_BASE_ADDRESS		0x0001c000
889*4882a593Smuzhiyun #define WLAN_MAC_BASE_ADDRESS			ar->regs->wlan_mac_base_address
890*4882a593Smuzhiyun #define EFUSE_BASE_ADDRESS			0x00030000
891*4882a593Smuzhiyun #define FPGA_REG_BASE_ADDRESS			0x00039000
892*4882a593Smuzhiyun #define WLAN_UART2_BASE_ADDRESS			0x00054c00
893*4882a593Smuzhiyun #define CE_WRAPPER_BASE_ADDRESS			ar->regs->ce_wrapper_base_address
894*4882a593Smuzhiyun #define CE0_BASE_ADDRESS			ar->regs->ce0_base_address
895*4882a593Smuzhiyun #define CE1_BASE_ADDRESS			ar->regs->ce1_base_address
896*4882a593Smuzhiyun #define CE2_BASE_ADDRESS			ar->regs->ce2_base_address
897*4882a593Smuzhiyun #define CE3_BASE_ADDRESS			ar->regs->ce3_base_address
898*4882a593Smuzhiyun #define CE4_BASE_ADDRESS			ar->regs->ce4_base_address
899*4882a593Smuzhiyun #define CE5_BASE_ADDRESS			ar->regs->ce5_base_address
900*4882a593Smuzhiyun #define CE6_BASE_ADDRESS			ar->regs->ce6_base_address
901*4882a593Smuzhiyun #define CE7_BASE_ADDRESS			ar->regs->ce7_base_address
902*4882a593Smuzhiyun #define DBI_BASE_ADDRESS			0x00060000
903*4882a593Smuzhiyun #define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS	0x0006c000
904*4882a593Smuzhiyun #define PCIE_LOCAL_BASE_ADDRESS		ar->regs->pcie_local_base_address
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun #define SOC_RESET_CONTROL_ADDRESS		0x00000000
907*4882a593Smuzhiyun #define SOC_RESET_CONTROL_OFFSET		0x00000000
908*4882a593Smuzhiyun #define SOC_RESET_CONTROL_SI0_RST_MASK		ar->regs->soc_reset_control_si0_rst_mask
909*4882a593Smuzhiyun #define SOC_RESET_CONTROL_CE_RST_MASK		ar->regs->soc_reset_control_ce_rst_mask
910*4882a593Smuzhiyun #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK	0x00000040
911*4882a593Smuzhiyun #define SOC_CPU_CLOCK_OFFSET			0x00000020
912*4882a593Smuzhiyun #define SOC_CPU_CLOCK_STANDARD_LSB		0
913*4882a593Smuzhiyun #define SOC_CPU_CLOCK_STANDARD_MASK		0x00000003
914*4882a593Smuzhiyun #define SOC_CLOCK_CONTROL_OFFSET		0x00000028
915*4882a593Smuzhiyun #define SOC_CLOCK_CONTROL_SI0_CLK_MASK		0x00000001
916*4882a593Smuzhiyun #define SOC_SYSTEM_SLEEP_OFFSET			0x000000c4
917*4882a593Smuzhiyun #define SOC_LPO_CAL_OFFSET			0x000000e0
918*4882a593Smuzhiyun #define SOC_LPO_CAL_ENABLE_LSB			20
919*4882a593Smuzhiyun #define SOC_LPO_CAL_ENABLE_MASK			0x00100000
920*4882a593Smuzhiyun #define SOC_LF_TIMER_CONTROL0_ADDRESS		0x00000050
921*4882a593Smuzhiyun #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK	0x00000004
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun #define SOC_CHIP_ID_ADDRESS			ar->regs->soc_chip_id_address
924*4882a593Smuzhiyun #define SOC_CHIP_ID_REV_LSB			8
925*4882a593Smuzhiyun #define SOC_CHIP_ID_REV_MASK			0x00000f00
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun #define WLAN_RESET_CONTROL_COLD_RST_MASK	0x00000008
928*4882a593Smuzhiyun #define WLAN_RESET_CONTROL_WARM_RST_MASK	0x00000004
929*4882a593Smuzhiyun #define WLAN_SYSTEM_SLEEP_DISABLE_LSB		0
930*4882a593Smuzhiyun #define WLAN_SYSTEM_SLEEP_DISABLE_MASK		0x00000001
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun #define WLAN_GPIO_PIN0_ADDRESS			0x00000028
933*4882a593Smuzhiyun #define WLAN_GPIO_PIN0_CONFIG_LSB		11
934*4882a593Smuzhiyun #define WLAN_GPIO_PIN0_CONFIG_MASK		0x00007800
935*4882a593Smuzhiyun #define WLAN_GPIO_PIN0_PAD_PULL_LSB		5
936*4882a593Smuzhiyun #define WLAN_GPIO_PIN0_PAD_PULL_MASK		0x00000060
937*4882a593Smuzhiyun #define WLAN_GPIO_PIN1_ADDRESS			0x0000002c
938*4882a593Smuzhiyun #define WLAN_GPIO_PIN1_CONFIG_MASK		0x00007800
939*4882a593Smuzhiyun #define WLAN_GPIO_PIN10_ADDRESS			0x00000050
940*4882a593Smuzhiyun #define WLAN_GPIO_PIN11_ADDRESS			0x00000054
941*4882a593Smuzhiyun #define WLAN_GPIO_PIN12_ADDRESS			0x00000058
942*4882a593Smuzhiyun #define WLAN_GPIO_PIN13_ADDRESS			0x0000005c
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun #define CLOCK_GPIO_OFFSET			0xffffffff
945*4882a593Smuzhiyun #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB		0
946*4882a593Smuzhiyun #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK		0
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun #define SI_CONFIG_OFFSET			0x00000000
949*4882a593Smuzhiyun #define SI_CONFIG_ERR_INT_LSB			19
950*4882a593Smuzhiyun #define SI_CONFIG_ERR_INT_MASK			0x00080000
951*4882a593Smuzhiyun #define SI_CONFIG_BIDIR_OD_DATA_LSB		18
952*4882a593Smuzhiyun #define SI_CONFIG_BIDIR_OD_DATA_MASK		0x00040000
953*4882a593Smuzhiyun #define SI_CONFIG_I2C_LSB			16
954*4882a593Smuzhiyun #define SI_CONFIG_I2C_MASK			0x00010000
955*4882a593Smuzhiyun #define SI_CONFIG_POS_SAMPLE_LSB		7
956*4882a593Smuzhiyun #define SI_CONFIG_POS_SAMPLE_MASK		0x00000080
957*4882a593Smuzhiyun #define SI_CONFIG_INACTIVE_DATA_LSB		5
958*4882a593Smuzhiyun #define SI_CONFIG_INACTIVE_DATA_MASK		0x00000020
959*4882a593Smuzhiyun #define SI_CONFIG_INACTIVE_CLK_LSB		4
960*4882a593Smuzhiyun #define SI_CONFIG_INACTIVE_CLK_MASK		0x00000010
961*4882a593Smuzhiyun #define SI_CONFIG_DIVIDER_LSB			0
962*4882a593Smuzhiyun #define SI_CONFIG_DIVIDER_MASK			0x0000000f
963*4882a593Smuzhiyun #define SI_CS_OFFSET				0x00000004
964*4882a593Smuzhiyun #define SI_CS_DONE_ERR_LSB			10
965*4882a593Smuzhiyun #define SI_CS_DONE_ERR_MASK			0x00000400
966*4882a593Smuzhiyun #define SI_CS_DONE_INT_LSB			9
967*4882a593Smuzhiyun #define SI_CS_DONE_INT_MASK			0x00000200
968*4882a593Smuzhiyun #define SI_CS_START_LSB				8
969*4882a593Smuzhiyun #define SI_CS_START_MASK			0x00000100
970*4882a593Smuzhiyun #define SI_CS_RX_CNT_LSB			4
971*4882a593Smuzhiyun #define SI_CS_RX_CNT_MASK			0x000000f0
972*4882a593Smuzhiyun #define SI_CS_TX_CNT_LSB			0
973*4882a593Smuzhiyun #define SI_CS_TX_CNT_MASK			0x0000000f
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun #define SI_TX_DATA0_OFFSET			0x00000008
976*4882a593Smuzhiyun #define SI_TX_DATA1_OFFSET			0x0000000c
977*4882a593Smuzhiyun #define SI_RX_DATA0_OFFSET			0x00000010
978*4882a593Smuzhiyun #define SI_RX_DATA1_OFFSET			0x00000014
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun #define CORE_CTRL_CPU_INTR_MASK			0x00002000
981*4882a593Smuzhiyun #define CORE_CTRL_PCIE_REG_31_MASK		0x00000800
982*4882a593Smuzhiyun #define CORE_CTRL_ADDRESS			0x0000
983*4882a593Smuzhiyun #define PCIE_INTR_ENABLE_ADDRESS		0x0008
984*4882a593Smuzhiyun #define PCIE_INTR_CAUSE_ADDRESS			0x000c
985*4882a593Smuzhiyun #define PCIE_INTR_CLR_ADDRESS			ar->regs->pcie_intr_clr_address
986*4882a593Smuzhiyun #define SCRATCH_3_ADDRESS			ar->regs->scratch_3_address
987*4882a593Smuzhiyun #define CPU_INTR_ADDRESS			0x0010
988*4882a593Smuzhiyun #define FW_RAM_CONFIG_ADDRESS			0x0018
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun #define CCNT_TO_MSEC(ar, x) ((x) / ar->hw_params.channel_counters_freq_hz)
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun /* Firmware indications to the Host via SCRATCH_3 register. */
993*4882a593Smuzhiyun #define FW_INDICATOR_ADDRESS			ar->regs->fw_indicator_address
994*4882a593Smuzhiyun #define FW_IND_EVENT_PENDING			1
995*4882a593Smuzhiyun #define FW_IND_INITIALIZED			2
996*4882a593Smuzhiyun #define FW_IND_HOST_READY			0x80000000
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun /* HOST_REG interrupt from firmware */
999*4882a593Smuzhiyun #define PCIE_INTR_FIRMWARE_MASK			ar->regs->pcie_intr_fw_mask
1000*4882a593Smuzhiyun #define PCIE_INTR_CE_MASK_ALL			ar->regs->pcie_intr_ce_mask_all
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun #define DRAM_BASE_ADDRESS			0x00400000
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun #define PCIE_BAR_REG_ADDRESS			0x40030
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun #define MISSING 0
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun #define SYSTEM_SLEEP_OFFSET			SOC_SYSTEM_SLEEP_OFFSET
1009*4882a593Smuzhiyun #define WLAN_SYSTEM_SLEEP_OFFSET		SOC_SYSTEM_SLEEP_OFFSET
1010*4882a593Smuzhiyun #define WLAN_RESET_CONTROL_OFFSET		SOC_RESET_CONTROL_OFFSET
1011*4882a593Smuzhiyun #define CLOCK_CONTROL_OFFSET			SOC_CLOCK_CONTROL_OFFSET
1012*4882a593Smuzhiyun #define CLOCK_CONTROL_SI0_CLK_MASK		SOC_CLOCK_CONTROL_SI0_CLK_MASK
1013*4882a593Smuzhiyun #define RESET_CONTROL_MBOX_RST_MASK		MISSING
1014*4882a593Smuzhiyun #define RESET_CONTROL_SI0_RST_MASK		SOC_RESET_CONTROL_SI0_RST_MASK
1015*4882a593Smuzhiyun #define GPIO_BASE_ADDRESS			WLAN_GPIO_BASE_ADDRESS
1016*4882a593Smuzhiyun #define GPIO_PIN0_OFFSET			WLAN_GPIO_PIN0_ADDRESS
1017*4882a593Smuzhiyun #define GPIO_PIN1_OFFSET			WLAN_GPIO_PIN1_ADDRESS
1018*4882a593Smuzhiyun #define GPIO_PIN0_CONFIG_LSB			WLAN_GPIO_PIN0_CONFIG_LSB
1019*4882a593Smuzhiyun #define GPIO_PIN0_CONFIG_MASK			WLAN_GPIO_PIN0_CONFIG_MASK
1020*4882a593Smuzhiyun #define GPIO_PIN0_PAD_PULL_LSB			WLAN_GPIO_PIN0_PAD_PULL_LSB
1021*4882a593Smuzhiyun #define GPIO_PIN0_PAD_PULL_MASK			WLAN_GPIO_PIN0_PAD_PULL_MASK
1022*4882a593Smuzhiyun #define GPIO_PIN1_CONFIG_MASK			WLAN_GPIO_PIN1_CONFIG_MASK
1023*4882a593Smuzhiyun #define SI_BASE_ADDRESS				WLAN_SI_BASE_ADDRESS
1024*4882a593Smuzhiyun #define SCRATCH_BASE_ADDRESS			SOC_CORE_BASE_ADDRESS
1025*4882a593Smuzhiyun #define LOCAL_SCRATCH_OFFSET			0x18
1026*4882a593Smuzhiyun #define CPU_CLOCK_OFFSET			SOC_CPU_CLOCK_OFFSET
1027*4882a593Smuzhiyun #define LPO_CAL_OFFSET				SOC_LPO_CAL_OFFSET
1028*4882a593Smuzhiyun #define GPIO_PIN10_OFFSET			WLAN_GPIO_PIN10_ADDRESS
1029*4882a593Smuzhiyun #define GPIO_PIN11_OFFSET			WLAN_GPIO_PIN11_ADDRESS
1030*4882a593Smuzhiyun #define GPIO_PIN12_OFFSET			WLAN_GPIO_PIN12_ADDRESS
1031*4882a593Smuzhiyun #define GPIO_PIN13_OFFSET			WLAN_GPIO_PIN13_ADDRESS
1032*4882a593Smuzhiyun #define CPU_CLOCK_STANDARD_LSB			SOC_CPU_CLOCK_STANDARD_LSB
1033*4882a593Smuzhiyun #define CPU_CLOCK_STANDARD_MASK			SOC_CPU_CLOCK_STANDARD_MASK
1034*4882a593Smuzhiyun #define LPO_CAL_ENABLE_LSB			SOC_LPO_CAL_ENABLE_LSB
1035*4882a593Smuzhiyun #define LPO_CAL_ENABLE_MASK			SOC_LPO_CAL_ENABLE_MASK
1036*4882a593Smuzhiyun #define ANALOG_INTF_BASE_ADDRESS		WLAN_ANALOG_INTF_BASE_ADDRESS
1037*4882a593Smuzhiyun #define MBOX_BASE_ADDRESS			MISSING
1038*4882a593Smuzhiyun #define INT_STATUS_ENABLE_ERROR_LSB		MISSING
1039*4882a593Smuzhiyun #define INT_STATUS_ENABLE_ERROR_MASK		MISSING
1040*4882a593Smuzhiyun #define INT_STATUS_ENABLE_CPU_LSB		MISSING
1041*4882a593Smuzhiyun #define INT_STATUS_ENABLE_CPU_MASK		MISSING
1042*4882a593Smuzhiyun #define INT_STATUS_ENABLE_COUNTER_LSB		MISSING
1043*4882a593Smuzhiyun #define INT_STATUS_ENABLE_COUNTER_MASK		MISSING
1044*4882a593Smuzhiyun #define INT_STATUS_ENABLE_MBOX_DATA_LSB		MISSING
1045*4882a593Smuzhiyun #define INT_STATUS_ENABLE_MBOX_DATA_MASK	MISSING
1046*4882a593Smuzhiyun #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB	MISSING
1047*4882a593Smuzhiyun #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK	MISSING
1048*4882a593Smuzhiyun #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB	MISSING
1049*4882a593Smuzhiyun #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK	MISSING
1050*4882a593Smuzhiyun #define COUNTER_INT_STATUS_ENABLE_BIT_LSB	MISSING
1051*4882a593Smuzhiyun #define COUNTER_INT_STATUS_ENABLE_BIT_MASK	MISSING
1052*4882a593Smuzhiyun #define INT_STATUS_ENABLE_ADDRESS		MISSING
1053*4882a593Smuzhiyun #define CPU_INT_STATUS_ENABLE_BIT_LSB		MISSING
1054*4882a593Smuzhiyun #define CPU_INT_STATUS_ENABLE_BIT_MASK		MISSING
1055*4882a593Smuzhiyun #define HOST_INT_STATUS_ADDRESS			MISSING
1056*4882a593Smuzhiyun #define CPU_INT_STATUS_ADDRESS			MISSING
1057*4882a593Smuzhiyun #define ERROR_INT_STATUS_ADDRESS		MISSING
1058*4882a593Smuzhiyun #define ERROR_INT_STATUS_WAKEUP_MASK		MISSING
1059*4882a593Smuzhiyun #define ERROR_INT_STATUS_WAKEUP_LSB		MISSING
1060*4882a593Smuzhiyun #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK	MISSING
1061*4882a593Smuzhiyun #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB	MISSING
1062*4882a593Smuzhiyun #define ERROR_INT_STATUS_TX_OVERFLOW_MASK	MISSING
1063*4882a593Smuzhiyun #define ERROR_INT_STATUS_TX_OVERFLOW_LSB	MISSING
1064*4882a593Smuzhiyun #define COUNT_DEC_ADDRESS			MISSING
1065*4882a593Smuzhiyun #define HOST_INT_STATUS_CPU_MASK		MISSING
1066*4882a593Smuzhiyun #define HOST_INT_STATUS_CPU_LSB			MISSING
1067*4882a593Smuzhiyun #define HOST_INT_STATUS_ERROR_MASK		MISSING
1068*4882a593Smuzhiyun #define HOST_INT_STATUS_ERROR_LSB		MISSING
1069*4882a593Smuzhiyun #define HOST_INT_STATUS_COUNTER_MASK		MISSING
1070*4882a593Smuzhiyun #define HOST_INT_STATUS_COUNTER_LSB		MISSING
1071*4882a593Smuzhiyun #define RX_LOOKAHEAD_VALID_ADDRESS		MISSING
1072*4882a593Smuzhiyun #define WINDOW_DATA_ADDRESS			MISSING
1073*4882a593Smuzhiyun #define WINDOW_READ_ADDR_ADDRESS		MISSING
1074*4882a593Smuzhiyun #define WINDOW_WRITE_ADDR_ADDRESS		MISSING
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun #define QCA9887_1_0_I2C_SDA_GPIO_PIN		5
1077*4882a593Smuzhiyun #define QCA9887_1_0_I2C_SDA_PIN_CONFIG		3
1078*4882a593Smuzhiyun #define QCA9887_1_0_SI_CLK_GPIO_PIN		17
1079*4882a593Smuzhiyun #define QCA9887_1_0_SI_CLK_PIN_CONFIG		3
1080*4882a593Smuzhiyun #define QCA9887_1_0_GPIO_ENABLE_W1TS_LOW_ADDRESS 0x00000010
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun #define QCA9887_EEPROM_SELECT_READ		0xa10000a0
1083*4882a593Smuzhiyun #define QCA9887_EEPROM_ADDR_HI_MASK		0x0000ff00
1084*4882a593Smuzhiyun #define QCA9887_EEPROM_ADDR_HI_LSB		8
1085*4882a593Smuzhiyun #define QCA9887_EEPROM_ADDR_LO_MASK		0x00ff0000
1086*4882a593Smuzhiyun #define QCA9887_EEPROM_ADDR_LO_LSB		16
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun #define MBOX_RESET_CONTROL_ADDRESS		0x00000000
1089*4882a593Smuzhiyun #define MBOX_HOST_INT_STATUS_ADDRESS		0x00000800
1090*4882a593Smuzhiyun #define MBOX_HOST_INT_STATUS_ERROR_LSB		7
1091*4882a593Smuzhiyun #define MBOX_HOST_INT_STATUS_ERROR_MASK		0x00000080
1092*4882a593Smuzhiyun #define MBOX_HOST_INT_STATUS_CPU_LSB		6
1093*4882a593Smuzhiyun #define MBOX_HOST_INT_STATUS_CPU_MASK		0x00000040
1094*4882a593Smuzhiyun #define MBOX_HOST_INT_STATUS_COUNTER_LSB	4
1095*4882a593Smuzhiyun #define MBOX_HOST_INT_STATUS_COUNTER_MASK	0x00000010
1096*4882a593Smuzhiyun #define MBOX_CPU_INT_STATUS_ADDRESS		0x00000801
1097*4882a593Smuzhiyun #define MBOX_ERROR_INT_STATUS_ADDRESS		0x00000802
1098*4882a593Smuzhiyun #define MBOX_ERROR_INT_STATUS_WAKEUP_LSB	2
1099*4882a593Smuzhiyun #define MBOX_ERROR_INT_STATUS_WAKEUP_MASK	0x00000004
1100*4882a593Smuzhiyun #define MBOX_ERROR_INT_STATUS_RX_UNDERFLOW_LSB	1
1101*4882a593Smuzhiyun #define MBOX_ERROR_INT_STATUS_RX_UNDERFLOW_MASK	0x00000002
1102*4882a593Smuzhiyun #define MBOX_ERROR_INT_STATUS_TX_OVERFLOW_LSB	0
1103*4882a593Smuzhiyun #define MBOX_ERROR_INT_STATUS_TX_OVERFLOW_MASK	0x00000001
1104*4882a593Smuzhiyun #define MBOX_COUNTER_INT_STATUS_ADDRESS		0x00000803
1105*4882a593Smuzhiyun #define MBOX_COUNTER_INT_STATUS_COUNTER_LSB	0
1106*4882a593Smuzhiyun #define MBOX_COUNTER_INT_STATUS_COUNTER_MASK	0x000000ff
1107*4882a593Smuzhiyun #define MBOX_RX_LOOKAHEAD_VALID_ADDRESS		0x00000805
1108*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_ADDRESS		0x00000828
1109*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_ERROR_LSB	7
1110*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_ERROR_MASK	0x00000080
1111*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_CPU_LSB		6
1112*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_CPU_MASK		0x00000040
1113*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_INT_LSB		5
1114*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_INT_MASK		0x00000020
1115*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_COUNTER_LSB	4
1116*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_COUNTER_MASK	0x00000010
1117*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_MBOX_DATA_LSB	0
1118*4882a593Smuzhiyun #define MBOX_INT_STATUS_ENABLE_MBOX_DATA_MASK	0x0000000f
1119*4882a593Smuzhiyun #define MBOX_CPU_INT_STATUS_ENABLE_ADDRESS	0x00000819
1120*4882a593Smuzhiyun #define MBOX_CPU_INT_STATUS_ENABLE_BIT_LSB	0
1121*4882a593Smuzhiyun #define MBOX_CPU_INT_STATUS_ENABLE_BIT_MASK	0x000000ff
1122*4882a593Smuzhiyun #define MBOX_CPU_STATUS_ENABLE_ASSERT_MASK 0x00000001
1123*4882a593Smuzhiyun #define MBOX_ERROR_STATUS_ENABLE_ADDRESS	0x0000081a
1124*4882a593Smuzhiyun #define MBOX_ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB  1
1125*4882a593Smuzhiyun #define MBOX_ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK 0x00000002
1126*4882a593Smuzhiyun #define MBOX_ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB   0
1127*4882a593Smuzhiyun #define MBOX_ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK  0x00000001
1128*4882a593Smuzhiyun #define MBOX_COUNTER_INT_STATUS_ENABLE_ADDRESS	0x0000081b
1129*4882a593Smuzhiyun #define MBOX_COUNTER_INT_STATUS_ENABLE_BIT_LSB	0
1130*4882a593Smuzhiyun #define MBOX_COUNTER_INT_STATUS_ENABLE_BIT_MASK	0x000000ff
1131*4882a593Smuzhiyun #define MBOX_COUNT_ADDRESS			0x00000820
1132*4882a593Smuzhiyun #define MBOX_COUNT_DEC_ADDRESS			0x00000840
1133*4882a593Smuzhiyun #define MBOX_WINDOW_DATA_ADDRESS		0x00000874
1134*4882a593Smuzhiyun #define MBOX_WINDOW_WRITE_ADDR_ADDRESS		0x00000878
1135*4882a593Smuzhiyun #define MBOX_WINDOW_READ_ADDR_ADDRESS		0x0000087c
1136*4882a593Smuzhiyun #define MBOX_CPU_DBG_SEL_ADDRESS		0x00000883
1137*4882a593Smuzhiyun #define MBOX_CPU_DBG_ADDRESS			0x00000884
1138*4882a593Smuzhiyun #define MBOX_RTC_BASE_ADDRESS			0x00000000
1139*4882a593Smuzhiyun #define MBOX_GPIO_BASE_ADDRESS			0x00005000
1140*4882a593Smuzhiyun #define MBOX_MBOX_BASE_ADDRESS			0x00008000
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun #define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun /* Register definitions for first generation ath10k cards. These cards include
1145*4882a593Smuzhiyun  * a mac thich has a register allocation similar to ath9k and at least some
1146*4882a593Smuzhiyun  * registers including the ones relevant for modifying the coverage class are
1147*4882a593Smuzhiyun  * identical to the ath9k definitions.
1148*4882a593Smuzhiyun  * These registers are usually managed by the ath10k firmware. However by
1149*4882a593Smuzhiyun  * overriding them it is possible to support coverage class modifications.
1150*4882a593Smuzhiyun  */
1151*4882a593Smuzhiyun #define WAVE1_PCU_ACK_CTS_TIMEOUT		0x8014
1152*4882a593Smuzhiyun #define WAVE1_PCU_ACK_CTS_TIMEOUT_MAX		0x00003FFF
1153*4882a593Smuzhiyun #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_MASK	0x00003FFF
1154*4882a593Smuzhiyun #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_LSB	0
1155*4882a593Smuzhiyun #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_MASK	0x3FFF0000
1156*4882a593Smuzhiyun #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_LSB	16
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun #define WAVE1_PCU_GBL_IFS_SLOT			0x1070
1159*4882a593Smuzhiyun #define WAVE1_PCU_GBL_IFS_SLOT_MASK		0x0000FFFF
1160*4882a593Smuzhiyun #define WAVE1_PCU_GBL_IFS_SLOT_MAX		0x0000FFFF
1161*4882a593Smuzhiyun #define WAVE1_PCU_GBL_IFS_SLOT_LSB		0
1162*4882a593Smuzhiyun #define WAVE1_PCU_GBL_IFS_SLOT_RESV0		0xFFFF0000
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun #define WAVE1_PHYCLK				0x801C
1165*4882a593Smuzhiyun #define WAVE1_PHYCLK_USEC_MASK			0x0000007F
1166*4882a593Smuzhiyun #define WAVE1_PHYCLK_USEC_LSB			0
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun /* qca6174 PLL offset/mask */
1169*4882a593Smuzhiyun #define SOC_CORE_CLK_CTRL_OFFSET		0x00000114
1170*4882a593Smuzhiyun #define SOC_CORE_CLK_CTRL_DIV_LSB		0
1171*4882a593Smuzhiyun #define SOC_CORE_CLK_CTRL_DIV_MASK		0x00000007
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun #define EFUSE_OFFSET				0x0000032c
1174*4882a593Smuzhiyun #define EFUSE_XTAL_SEL_LSB			8
1175*4882a593Smuzhiyun #define EFUSE_XTAL_SEL_MASK			0x00000700
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun #define BB_PLL_CONFIG_OFFSET			0x000002f4
1178*4882a593Smuzhiyun #define BB_PLL_CONFIG_FRAC_LSB			0
1179*4882a593Smuzhiyun #define BB_PLL_CONFIG_FRAC_MASK			0x0003ffff
1180*4882a593Smuzhiyun #define BB_PLL_CONFIG_OUTDIV_LSB		18
1181*4882a593Smuzhiyun #define BB_PLL_CONFIG_OUTDIV_MASK		0x001c0000
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun #define WLAN_PLL_SETTLE_OFFSET			0x0018
1184*4882a593Smuzhiyun #define WLAN_PLL_SETTLE_TIME_LSB		0
1185*4882a593Smuzhiyun #define WLAN_PLL_SETTLE_TIME_MASK		0x000007ff
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun #define WLAN_PLL_CONTROL_OFFSET			0x0014
1188*4882a593Smuzhiyun #define WLAN_PLL_CONTROL_DIV_LSB		0
1189*4882a593Smuzhiyun #define WLAN_PLL_CONTROL_DIV_MASK		0x000003ff
1190*4882a593Smuzhiyun #define WLAN_PLL_CONTROL_REFDIV_LSB		10
1191*4882a593Smuzhiyun #define WLAN_PLL_CONTROL_REFDIV_MASK		0x00003c00
1192*4882a593Smuzhiyun #define WLAN_PLL_CONTROL_BYPASS_LSB		16
1193*4882a593Smuzhiyun #define WLAN_PLL_CONTROL_BYPASS_MASK		0x00010000
1194*4882a593Smuzhiyun #define WLAN_PLL_CONTROL_NOPWD_LSB		18
1195*4882a593Smuzhiyun #define WLAN_PLL_CONTROL_NOPWD_MASK		0x00040000
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun #define RTC_SYNC_STATUS_OFFSET			0x0244
1198*4882a593Smuzhiyun #define RTC_SYNC_STATUS_PLL_CHANGING_LSB	5
1199*4882a593Smuzhiyun #define RTC_SYNC_STATUS_PLL_CHANGING_MASK	0x00000020
1200*4882a593Smuzhiyun /* qca6174 PLL offset/mask end */
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun /* CPU_ADDR_MSB is a register, bit[3:0] is to specify which memory
1203*4882a593Smuzhiyun  * region is accessed. The memory region size is 1M.
1204*4882a593Smuzhiyun  * If host wants to access 0xX12345 at target, then CPU_ADDR_MSB[3:0]
1205*4882a593Smuzhiyun  * is 0xX.
1206*4882a593Smuzhiyun  * The following MACROs are defined to get the 0xX and the size limit.
1207*4882a593Smuzhiyun  */
1208*4882a593Smuzhiyun #define CPU_ADDR_MSB_REGION_MASK	GENMASK(23, 20)
1209*4882a593Smuzhiyun #define CPU_ADDR_MSB_REGION_VAL(X)	FIELD_GET(CPU_ADDR_MSB_REGION_MASK, X)
1210*4882a593Smuzhiyun #define REGION_ACCESS_SIZE_LIMIT	0x100000
1211*4882a593Smuzhiyun #define REGION_ACCESS_SIZE_MASK		(REGION_ACCESS_SIZE_LIMIT - 1)
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun #endif /* _HW_H_ */
1214