xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath10k/htt.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2005-2011 Atheros Communications Inc.
4*4882a593Smuzhiyun  * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
5*4882a593Smuzhiyun  * Copyright (c) 2018, The Linux Foundation. All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _HTT_H_
9*4882a593Smuzhiyun #define _HTT_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/bug.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/dmapool.h>
14*4882a593Smuzhiyun #include <linux/hashtable.h>
15*4882a593Smuzhiyun #include <linux/kfifo.h>
16*4882a593Smuzhiyun #include <net/mac80211.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "htc.h"
19*4882a593Smuzhiyun #include "hw.h"
20*4882a593Smuzhiyun #include "rx_desc.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun enum htt_dbg_stats_type {
23*4882a593Smuzhiyun 	HTT_DBG_STATS_WAL_PDEV_TXRX = 1 << 0,
24*4882a593Smuzhiyun 	HTT_DBG_STATS_RX_REORDER    = 1 << 1,
25*4882a593Smuzhiyun 	HTT_DBG_STATS_RX_RATE_INFO  = 1 << 2,
26*4882a593Smuzhiyun 	HTT_DBG_STATS_TX_PPDU_LOG   = 1 << 3,
27*4882a593Smuzhiyun 	HTT_DBG_STATS_TX_RATE_INFO  = 1 << 4,
28*4882a593Smuzhiyun 	/* bits 5-23 currently reserved */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	HTT_DBG_NUM_STATS /* keep this last */
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun enum htt_h2t_msg_type { /* host-to-target */
34*4882a593Smuzhiyun 	HTT_H2T_MSG_TYPE_VERSION_REQ        = 0,
35*4882a593Smuzhiyun 	HTT_H2T_MSG_TYPE_TX_FRM             = 1,
36*4882a593Smuzhiyun 	HTT_H2T_MSG_TYPE_RX_RING_CFG        = 2,
37*4882a593Smuzhiyun 	HTT_H2T_MSG_TYPE_STATS_REQ          = 3,
38*4882a593Smuzhiyun 	HTT_H2T_MSG_TYPE_SYNC               = 4,
39*4882a593Smuzhiyun 	HTT_H2T_MSG_TYPE_AGGR_CFG           = 5,
40*4882a593Smuzhiyun 	HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 6,
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/* This command is used for sending management frames in HTT < 3.0.
43*4882a593Smuzhiyun 	 * HTT >= 3.0 uses TX_FRM for everything.
44*4882a593Smuzhiyun 	 */
45*4882a593Smuzhiyun 	HTT_H2T_MSG_TYPE_MGMT_TX            = 7,
46*4882a593Smuzhiyun 	HTT_H2T_MSG_TYPE_TX_FETCH_RESP      = 11,
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	HTT_H2T_NUM_MSGS /* keep this last */
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct htt_cmd_hdr {
52*4882a593Smuzhiyun 	u8 msg_type;
53*4882a593Smuzhiyun } __packed;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct htt_ver_req {
56*4882a593Smuzhiyun 	u8 pad[sizeof(u32) - sizeof(struct htt_cmd_hdr)];
57*4882a593Smuzhiyun } __packed;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun  * HTT tx MSDU descriptor
61*4882a593Smuzhiyun  *
62*4882a593Smuzhiyun  * The HTT tx MSDU descriptor is created by the host HTT SW for each
63*4882a593Smuzhiyun  * tx MSDU.  The HTT tx MSDU descriptor contains the information that
64*4882a593Smuzhiyun  * the target firmware needs for the FW's tx processing, particularly
65*4882a593Smuzhiyun  * for creating the HW msdu descriptor.
66*4882a593Smuzhiyun  * The same HTT tx descriptor is used for HL and LL systems, though
67*4882a593Smuzhiyun  * a few fields within the tx descriptor are used only by LL or
68*4882a593Smuzhiyun  * only by HL.
69*4882a593Smuzhiyun  * The HTT tx descriptor is defined in two manners: by a struct with
70*4882a593Smuzhiyun  * bitfields, and by a series of [dword offset, bit mask, bit shift]
71*4882a593Smuzhiyun  * definitions.
72*4882a593Smuzhiyun  * The target should use the struct def, for simplicitly and clarity,
73*4882a593Smuzhiyun  * but the host shall use the bit-mast + bit-shift defs, to be endian-
74*4882a593Smuzhiyun  * neutral.  Specifically, the host shall use the get/set macros built
75*4882a593Smuzhiyun  * around the mask + shift defs.
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun struct htt_data_tx_desc_frag {
78*4882a593Smuzhiyun 	union {
79*4882a593Smuzhiyun 		struct double_word_addr {
80*4882a593Smuzhiyun 			__le32 paddr;
81*4882a593Smuzhiyun 			__le32 len;
82*4882a593Smuzhiyun 		} __packed dword_addr;
83*4882a593Smuzhiyun 		struct triple_word_addr {
84*4882a593Smuzhiyun 			__le32 paddr_lo;
85*4882a593Smuzhiyun 			__le16 paddr_hi;
86*4882a593Smuzhiyun 			__le16 len_16;
87*4882a593Smuzhiyun 		} __packed tword_addr;
88*4882a593Smuzhiyun 	} __packed;
89*4882a593Smuzhiyun } __packed;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct htt_msdu_ext_desc {
92*4882a593Smuzhiyun 	__le32 tso_flag[3];
93*4882a593Smuzhiyun 	__le16 ip_identification;
94*4882a593Smuzhiyun 	u8 flags;
95*4882a593Smuzhiyun 	u8 reserved;
96*4882a593Smuzhiyun 	struct htt_data_tx_desc_frag frags[6];
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun struct htt_msdu_ext_desc_64 {
100*4882a593Smuzhiyun 	__le32 tso_flag[5];
101*4882a593Smuzhiyun 	__le16 ip_identification;
102*4882a593Smuzhiyun 	u8 flags;
103*4882a593Smuzhiyun 	u8 reserved;
104*4882a593Smuzhiyun 	struct htt_data_tx_desc_frag frags[6];
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define	HTT_MSDU_EXT_DESC_FLAG_IPV4_CSUM_ENABLE		BIT(0)
108*4882a593Smuzhiyun #define	HTT_MSDU_EXT_DESC_FLAG_UDP_IPV4_CSUM_ENABLE	BIT(1)
109*4882a593Smuzhiyun #define	HTT_MSDU_EXT_DESC_FLAG_UDP_IPV6_CSUM_ENABLE	BIT(2)
110*4882a593Smuzhiyun #define	HTT_MSDU_EXT_DESC_FLAG_TCP_IPV4_CSUM_ENABLE	BIT(3)
111*4882a593Smuzhiyun #define	HTT_MSDU_EXT_DESC_FLAG_TCP_IPV6_CSUM_ENABLE	BIT(4)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define HTT_MSDU_CHECKSUM_ENABLE (HTT_MSDU_EXT_DESC_FLAG_IPV4_CSUM_ENABLE \
114*4882a593Smuzhiyun 				 | HTT_MSDU_EXT_DESC_FLAG_UDP_IPV4_CSUM_ENABLE \
115*4882a593Smuzhiyun 				 | HTT_MSDU_EXT_DESC_FLAG_UDP_IPV6_CSUM_ENABLE \
116*4882a593Smuzhiyun 				 | HTT_MSDU_EXT_DESC_FLAG_TCP_IPV4_CSUM_ENABLE \
117*4882a593Smuzhiyun 				 | HTT_MSDU_EXT_DESC_FLAG_TCP_IPV6_CSUM_ENABLE)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define HTT_MSDU_EXT_DESC_FLAG_IPV4_CSUM_ENABLE_64		BIT(16)
120*4882a593Smuzhiyun #define HTT_MSDU_EXT_DESC_FLAG_UDP_IPV4_CSUM_ENABLE_64		BIT(17)
121*4882a593Smuzhiyun #define HTT_MSDU_EXT_DESC_FLAG_UDP_IPV6_CSUM_ENABLE_64		BIT(18)
122*4882a593Smuzhiyun #define HTT_MSDU_EXT_DESC_FLAG_TCP_IPV4_CSUM_ENABLE_64		BIT(19)
123*4882a593Smuzhiyun #define HTT_MSDU_EXT_DESC_FLAG_TCP_IPV6_CSUM_ENABLE_64		BIT(20)
124*4882a593Smuzhiyun #define HTT_MSDU_EXT_DESC_FLAG_PARTIAL_CSUM_ENABLE_64		BIT(21)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define HTT_MSDU_CHECKSUM_ENABLE_64  (HTT_MSDU_EXT_DESC_FLAG_IPV4_CSUM_ENABLE_64 \
127*4882a593Smuzhiyun 				     | HTT_MSDU_EXT_DESC_FLAG_UDP_IPV4_CSUM_ENABLE_64 \
128*4882a593Smuzhiyun 				     | HTT_MSDU_EXT_DESC_FLAG_UDP_IPV6_CSUM_ENABLE_64 \
129*4882a593Smuzhiyun 				     | HTT_MSDU_EXT_DESC_FLAG_TCP_IPV4_CSUM_ENABLE_64 \
130*4882a593Smuzhiyun 				     | HTT_MSDU_EXT_DESC_FLAG_TCP_IPV6_CSUM_ENABLE_64)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun enum htt_data_tx_desc_flags0 {
133*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS0_MAC_HDR_PRESENT = 1 << 0,
134*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS0_NO_AGGR         = 1 << 1,
135*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS0_NO_ENCRYPT      = 1 << 2,
136*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS0_NO_CLASSIFY     = 1 << 3,
137*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS0_RSVD0           = 1 << 4
138*4882a593Smuzhiyun #define HTT_DATA_TX_DESC_FLAGS0_PKT_TYPE_MASK 0xE0
139*4882a593Smuzhiyun #define HTT_DATA_TX_DESC_FLAGS0_PKT_TYPE_LSB 5
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun enum htt_data_tx_desc_flags1 {
143*4882a593Smuzhiyun #define HTT_DATA_TX_DESC_FLAGS1_VDEV_ID_BITS 6
144*4882a593Smuzhiyun #define HTT_DATA_TX_DESC_FLAGS1_VDEV_ID_MASK 0x003F
145*4882a593Smuzhiyun #define HTT_DATA_TX_DESC_FLAGS1_VDEV_ID_LSB  0
146*4882a593Smuzhiyun #define HTT_DATA_TX_DESC_FLAGS1_EXT_TID_BITS 5
147*4882a593Smuzhiyun #define HTT_DATA_TX_DESC_FLAGS1_EXT_TID_MASK 0x07C0
148*4882a593Smuzhiyun #define HTT_DATA_TX_DESC_FLAGS1_EXT_TID_LSB  6
149*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS1_POSTPONED        = 1 << 11,
150*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS1_MORE_IN_BATCH    = 1 << 12,
151*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS1_CKSUM_L3_OFFLOAD = 1 << 13,
152*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS1_CKSUM_L4_OFFLOAD = 1 << 14,
153*4882a593Smuzhiyun 	HTT_DATA_TX_DESC_FLAGS1_TX_COMPLETE      = 1 << 15
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define HTT_TX_CREDIT_DELTA_ABS_M      0xffff0000
157*4882a593Smuzhiyun #define HTT_TX_CREDIT_DELTA_ABS_S      16
158*4882a593Smuzhiyun #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
159*4882a593Smuzhiyun 	    (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define HTT_TX_CREDIT_SIGN_BIT_M       0x00000100
162*4882a593Smuzhiyun #define HTT_TX_CREDIT_SIGN_BIT_S       8
163*4882a593Smuzhiyun #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
164*4882a593Smuzhiyun 	    (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun enum htt_data_tx_ext_tid {
167*4882a593Smuzhiyun 	HTT_DATA_TX_EXT_TID_NON_QOS_MCAST_BCAST = 16,
168*4882a593Smuzhiyun 	HTT_DATA_TX_EXT_TID_MGMT                = 17,
169*4882a593Smuzhiyun 	HTT_DATA_TX_EXT_TID_INVALID             = 31
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define HTT_INVALID_PEERID 0xFFFF
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun  * htt_data_tx_desc - used for data tx path
176*4882a593Smuzhiyun  *
177*4882a593Smuzhiyun  * Note: vdev_id irrelevant for pkt_type == raw and no_classify == 1.
178*4882a593Smuzhiyun  *       ext_tid: for qos-data frames (0-15), see %HTT_DATA_TX_EXT_TID_
179*4882a593Smuzhiyun  *                for special kinds of tids
180*4882a593Smuzhiyun  *       postponed: only for HL hosts. indicates if this is a resend
181*4882a593Smuzhiyun  *                  (HL hosts manage queues on the host )
182*4882a593Smuzhiyun  *       more_in_batch: only for HL hosts. indicates if more packets are
183*4882a593Smuzhiyun  *                      pending. this allows target to wait and aggregate
184*4882a593Smuzhiyun  *       freq: 0 means home channel of given vdev. intended for offchannel
185*4882a593Smuzhiyun  */
186*4882a593Smuzhiyun struct htt_data_tx_desc {
187*4882a593Smuzhiyun 	u8 flags0; /* %HTT_DATA_TX_DESC_FLAGS0_ */
188*4882a593Smuzhiyun 	__le16 flags1; /* %HTT_DATA_TX_DESC_FLAGS1_ */
189*4882a593Smuzhiyun 	__le16 len;
190*4882a593Smuzhiyun 	__le16 id;
191*4882a593Smuzhiyun 	__le32 frags_paddr;
192*4882a593Smuzhiyun 	union {
193*4882a593Smuzhiyun 		__le32 peerid;
194*4882a593Smuzhiyun 		struct {
195*4882a593Smuzhiyun 			__le16 peerid;
196*4882a593Smuzhiyun 			__le16 freq;
197*4882a593Smuzhiyun 		} __packed offchan_tx;
198*4882a593Smuzhiyun 	} __packed;
199*4882a593Smuzhiyun 	u8 prefetch[0]; /* start of frame, for FW classification engine */
200*4882a593Smuzhiyun } __packed;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun struct htt_data_tx_desc_64 {
203*4882a593Smuzhiyun 	u8 flags0; /* %HTT_DATA_TX_DESC_FLAGS0_ */
204*4882a593Smuzhiyun 	__le16 flags1; /* %HTT_DATA_TX_DESC_FLAGS1_ */
205*4882a593Smuzhiyun 	__le16 len;
206*4882a593Smuzhiyun 	__le16 id;
207*4882a593Smuzhiyun 	__le64 frags_paddr;
208*4882a593Smuzhiyun 	union {
209*4882a593Smuzhiyun 		__le32 peerid;
210*4882a593Smuzhiyun 		struct {
211*4882a593Smuzhiyun 			__le16 peerid;
212*4882a593Smuzhiyun 			__le16 freq;
213*4882a593Smuzhiyun 		} __packed offchan_tx;
214*4882a593Smuzhiyun 	} __packed;
215*4882a593Smuzhiyun 	u8 prefetch[0]; /* start of frame, for FW classification engine */
216*4882a593Smuzhiyun } __packed;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun enum htt_rx_ring_flags {
219*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_MAC80211_HDR = 1 << 0,
220*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_MSDU_PAYLOAD = 1 << 1,
221*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_PPDU_START   = 1 << 2,
222*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_PPDU_END     = 1 << 3,
223*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_MPDU_START   = 1 << 4,
224*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_MPDU_END     = 1 << 5,
225*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_MSDU_START   = 1 << 6,
226*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_MSDU_END     = 1 << 7,
227*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_RX_ATTENTION = 1 << 8,
228*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_FRAG_INFO    = 1 << 9,
229*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_UNICAST_RX   = 1 << 10,
230*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_MULTICAST_RX = 1 << 11,
231*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_CTRL_RX      = 1 << 12,
232*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_MGMT_RX      = 1 << 13,
233*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_NULL_RX      = 1 << 14,
234*4882a593Smuzhiyun 	HTT_RX_RING_FLAGS_PHY_DATA_RX  = 1 << 15
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #define HTT_RX_RING_SIZE_MIN 128
238*4882a593Smuzhiyun #define HTT_RX_RING_SIZE_MAX 2048
239*4882a593Smuzhiyun #define HTT_RX_RING_SIZE HTT_RX_RING_SIZE_MAX
240*4882a593Smuzhiyun #define HTT_RX_RING_FILL_LEVEL (((HTT_RX_RING_SIZE) / 2) - 1)
241*4882a593Smuzhiyun #define HTT_RX_RING_FILL_LEVEL_DUAL_MAC (HTT_RX_RING_SIZE - 1)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun struct htt_rx_ring_setup_ring32 {
244*4882a593Smuzhiyun 	__le32 fw_idx_shadow_reg_paddr;
245*4882a593Smuzhiyun 	__le32 rx_ring_base_paddr;
246*4882a593Smuzhiyun 	__le16 rx_ring_len; /* in 4-byte words */
247*4882a593Smuzhiyun 	__le16 rx_ring_bufsize; /* rx skb size - in bytes */
248*4882a593Smuzhiyun 	__le16 flags; /* %HTT_RX_RING_FLAGS_ */
249*4882a593Smuzhiyun 	__le16 fw_idx_init_val;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* the following offsets are in 4-byte units */
252*4882a593Smuzhiyun 	__le16 mac80211_hdr_offset;
253*4882a593Smuzhiyun 	__le16 msdu_payload_offset;
254*4882a593Smuzhiyun 	__le16 ppdu_start_offset;
255*4882a593Smuzhiyun 	__le16 ppdu_end_offset;
256*4882a593Smuzhiyun 	__le16 mpdu_start_offset;
257*4882a593Smuzhiyun 	__le16 mpdu_end_offset;
258*4882a593Smuzhiyun 	__le16 msdu_start_offset;
259*4882a593Smuzhiyun 	__le16 msdu_end_offset;
260*4882a593Smuzhiyun 	__le16 rx_attention_offset;
261*4882a593Smuzhiyun 	__le16 frag_info_offset;
262*4882a593Smuzhiyun } __packed;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun struct htt_rx_ring_setup_ring64 {
265*4882a593Smuzhiyun 	__le64 fw_idx_shadow_reg_paddr;
266*4882a593Smuzhiyun 	__le64 rx_ring_base_paddr;
267*4882a593Smuzhiyun 	__le16 rx_ring_len; /* in 4-byte words */
268*4882a593Smuzhiyun 	__le16 rx_ring_bufsize; /* rx skb size - in bytes */
269*4882a593Smuzhiyun 	__le16 flags; /* %HTT_RX_RING_FLAGS_ */
270*4882a593Smuzhiyun 	__le16 fw_idx_init_val;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* the following offsets are in 4-byte units */
273*4882a593Smuzhiyun 	__le16 mac80211_hdr_offset;
274*4882a593Smuzhiyun 	__le16 msdu_payload_offset;
275*4882a593Smuzhiyun 	__le16 ppdu_start_offset;
276*4882a593Smuzhiyun 	__le16 ppdu_end_offset;
277*4882a593Smuzhiyun 	__le16 mpdu_start_offset;
278*4882a593Smuzhiyun 	__le16 mpdu_end_offset;
279*4882a593Smuzhiyun 	__le16 msdu_start_offset;
280*4882a593Smuzhiyun 	__le16 msdu_end_offset;
281*4882a593Smuzhiyun 	__le16 rx_attention_offset;
282*4882a593Smuzhiyun 	__le16 frag_info_offset;
283*4882a593Smuzhiyun } __packed;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun struct htt_rx_ring_setup_hdr {
286*4882a593Smuzhiyun 	u8 num_rings; /* supported values: 1, 2 */
287*4882a593Smuzhiyun 	__le16 rsvd0;
288*4882a593Smuzhiyun } __packed;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun struct htt_rx_ring_setup_32 {
291*4882a593Smuzhiyun 	struct htt_rx_ring_setup_hdr hdr;
292*4882a593Smuzhiyun 	struct htt_rx_ring_setup_ring32 rings[];
293*4882a593Smuzhiyun } __packed;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun struct htt_rx_ring_setup_64 {
296*4882a593Smuzhiyun 	struct htt_rx_ring_setup_hdr hdr;
297*4882a593Smuzhiyun 	struct htt_rx_ring_setup_ring64 rings[];
298*4882a593Smuzhiyun } __packed;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun  * htt_stats_req - request target to send specified statistics
302*4882a593Smuzhiyun  *
303*4882a593Smuzhiyun  * @msg_type: hardcoded %HTT_H2T_MSG_TYPE_STATS_REQ
304*4882a593Smuzhiyun  * @upload_types: see %htt_dbg_stats_type. this is 24bit field actually
305*4882a593Smuzhiyun  *	so make sure its little-endian.
306*4882a593Smuzhiyun  * @reset_types: see %htt_dbg_stats_type. this is 24bit field actually
307*4882a593Smuzhiyun  *	so make sure its little-endian.
308*4882a593Smuzhiyun  * @cfg_val: stat_type specific configuration
309*4882a593Smuzhiyun  * @stat_type: see %htt_dbg_stats_type
310*4882a593Smuzhiyun  * @cookie_lsb: used for confirmation message from target->host
311*4882a593Smuzhiyun  * @cookie_msb: ditto as %cookie
312*4882a593Smuzhiyun  */
313*4882a593Smuzhiyun struct htt_stats_req {
314*4882a593Smuzhiyun 	u8 upload_types[3];
315*4882a593Smuzhiyun 	u8 rsvd0;
316*4882a593Smuzhiyun 	u8 reset_types[3];
317*4882a593Smuzhiyun 	struct {
318*4882a593Smuzhiyun 		u8 mpdu_bytes;
319*4882a593Smuzhiyun 		u8 mpdu_num_msdus;
320*4882a593Smuzhiyun 		u8 msdu_bytes;
321*4882a593Smuzhiyun 	} __packed;
322*4882a593Smuzhiyun 	u8 stat_type;
323*4882a593Smuzhiyun 	__le32 cookie_lsb;
324*4882a593Smuzhiyun 	__le32 cookie_msb;
325*4882a593Smuzhiyun } __packed;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define HTT_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
328*4882a593Smuzhiyun #define HTT_STATS_BIT_MASK GENMASK(16, 0)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /*
331*4882a593Smuzhiyun  * htt_oob_sync_req - request out-of-band sync
332*4882a593Smuzhiyun  *
333*4882a593Smuzhiyun  * The HTT SYNC tells the target to suspend processing of subsequent
334*4882a593Smuzhiyun  * HTT host-to-target messages until some other target agent locally
335*4882a593Smuzhiyun  * informs the target HTT FW that the current sync counter is equal to
336*4882a593Smuzhiyun  * or greater than (in a modulo sense) the sync counter specified in
337*4882a593Smuzhiyun  * the SYNC message.
338*4882a593Smuzhiyun  *
339*4882a593Smuzhiyun  * This allows other host-target components to synchronize their operation
340*4882a593Smuzhiyun  * with HTT, e.g. to ensure that tx frames don't get transmitted until a
341*4882a593Smuzhiyun  * security key has been downloaded to and activated by the target.
342*4882a593Smuzhiyun  * In the absence of any explicit synchronization counter value
343*4882a593Smuzhiyun  * specification, the target HTT FW will use zero as the default current
344*4882a593Smuzhiyun  * sync value.
345*4882a593Smuzhiyun  *
346*4882a593Smuzhiyun  * The HTT target FW will suspend its host->target message processing as long
347*4882a593Smuzhiyun  * as 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128.
348*4882a593Smuzhiyun  */
349*4882a593Smuzhiyun struct htt_oob_sync_req {
350*4882a593Smuzhiyun 	u8 sync_count;
351*4882a593Smuzhiyun 	__le16 rsvd0;
352*4882a593Smuzhiyun } __packed;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun struct htt_aggr_conf {
355*4882a593Smuzhiyun 	u8 max_num_ampdu_subframes;
356*4882a593Smuzhiyun 	/* amsdu_subframes is limited by 0x1F mask */
357*4882a593Smuzhiyun 	u8 max_num_amsdu_subframes;
358*4882a593Smuzhiyun } __packed;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun struct htt_aggr_conf_v2 {
361*4882a593Smuzhiyun 	u8 max_num_ampdu_subframes;
362*4882a593Smuzhiyun 	/* amsdu_subframes is limited by 0x1F mask */
363*4882a593Smuzhiyun 	u8 max_num_amsdu_subframes;
364*4882a593Smuzhiyun 	u8 reserved;
365*4882a593Smuzhiyun } __packed;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
368*4882a593Smuzhiyun struct htt_mgmt_tx_desc_qca99x0 {
369*4882a593Smuzhiyun 	__le32 rate;
370*4882a593Smuzhiyun } __packed;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun struct htt_mgmt_tx_desc {
373*4882a593Smuzhiyun 	u8 pad[sizeof(u32) - sizeof(struct htt_cmd_hdr)];
374*4882a593Smuzhiyun 	__le32 msdu_paddr;
375*4882a593Smuzhiyun 	__le32 desc_id;
376*4882a593Smuzhiyun 	__le32 len;
377*4882a593Smuzhiyun 	__le32 vdev_id;
378*4882a593Smuzhiyun 	u8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN];
379*4882a593Smuzhiyun 	union {
380*4882a593Smuzhiyun 		struct htt_mgmt_tx_desc_qca99x0 qca99x0;
381*4882a593Smuzhiyun 	} __packed;
382*4882a593Smuzhiyun } __packed;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun enum htt_mgmt_tx_status {
385*4882a593Smuzhiyun 	HTT_MGMT_TX_STATUS_OK    = 0,
386*4882a593Smuzhiyun 	HTT_MGMT_TX_STATUS_RETRY = 1,
387*4882a593Smuzhiyun 	HTT_MGMT_TX_STATUS_DROP  = 2
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /*=== target -> host messages ===============================================*/
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun enum htt_main_t2h_msg_type {
393*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_VERSION_CONF             = 0x0,
394*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_RX_IND                   = 0x1,
395*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_RX_FLUSH                 = 0x2,
396*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_PEER_MAP                 = 0x3,
397*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_PEER_UNMAP               = 0x4,
398*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_RX_ADDBA                 = 0x5,
399*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_RX_DELBA                 = 0x6,
400*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_TX_COMPL_IND             = 0x7,
401*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_PKTLOG                   = 0x8,
402*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_STATS_CONF               = 0x9,
403*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_RX_FRAG_IND              = 0xa,
404*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_SEC_IND                  = 0xb,
405*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_TX_INSPECT_IND           = 0xd,
406*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_MGMT_TX_COMPL_IND        = 0xe,
407*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND     = 0xf,
408*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_RX_PN_IND                = 0x10,
409*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND   = 0x11,
410*4882a593Smuzhiyun 	HTT_MAIN_T2H_MSG_TYPE_TEST,
411*4882a593Smuzhiyun 	/* keep this last */
412*4882a593Smuzhiyun 	HTT_MAIN_T2H_NUM_MSGS
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun enum htt_10x_t2h_msg_type {
416*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_VERSION_CONF              = 0x0,
417*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_RX_IND                    = 0x1,
418*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_RX_FLUSH                  = 0x2,
419*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_PEER_MAP                  = 0x3,
420*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_PEER_UNMAP                = 0x4,
421*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_RX_ADDBA                  = 0x5,
422*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_RX_DELBA                  = 0x6,
423*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_TX_COMPL_IND              = 0x7,
424*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_PKTLOG                    = 0x8,
425*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_STATS_CONF                = 0x9,
426*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_RX_FRAG_IND               = 0xa,
427*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_SEC_IND                   = 0xb,
428*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_RC_UPDATE_IND             = 0xc,
429*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_TX_INSPECT_IND            = 0xd,
430*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_TEST                      = 0xe,
431*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_CHAN_CHANGE               = 0xf,
432*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_AGGR_CONF                 = 0x11,
433*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_STATS_NOUPLOAD            = 0x12,
434*4882a593Smuzhiyun 	HTT_10X_T2H_MSG_TYPE_MGMT_TX_COMPL_IND         = 0x13,
435*4882a593Smuzhiyun 	/* keep this last */
436*4882a593Smuzhiyun 	HTT_10X_T2H_NUM_MSGS
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun enum htt_tlv_t2h_msg_type {
440*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_VERSION_CONF              = 0x0,
441*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RX_IND                    = 0x1,
442*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RX_FLUSH                  = 0x2,
443*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_PEER_MAP                  = 0x3,
444*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_PEER_UNMAP                = 0x4,
445*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RX_ADDBA                  = 0x5,
446*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RX_DELBA                  = 0x6,
447*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_TX_COMPL_IND              = 0x7,
448*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_PKTLOG                    = 0x8,
449*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_STATS_CONF                = 0x9,
450*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RX_FRAG_IND               = 0xa,
451*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_SEC_IND                   = 0xb,
452*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RC_UPDATE_IND             = 0xc, /* deprecated */
453*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_TX_INSPECT_IND            = 0xd,
454*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_MGMT_TX_COMPL_IND         = 0xe,
455*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND      = 0xf,
456*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RX_PN_IND                 = 0x10,
457*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND    = 0x11,
458*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND       = 0x12,
459*4882a593Smuzhiyun 	/* 0x13 reservd */
460*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE       = 0x14,
461*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_CHAN_CHANGE               = 0x15,
462*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_RX_OFLD_PKT_ERR           = 0x16,
463*4882a593Smuzhiyun 	HTT_TLV_T2H_MSG_TYPE_TEST,
464*4882a593Smuzhiyun 	/* keep this last */
465*4882a593Smuzhiyun 	HTT_TLV_T2H_NUM_MSGS
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun enum htt_10_4_t2h_msg_type {
469*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_VERSION_CONF           = 0x0,
470*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_RX_IND                 = 0x1,
471*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_RX_FLUSH               = 0x2,
472*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_PEER_MAP               = 0x3,
473*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_PEER_UNMAP             = 0x4,
474*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_RX_ADDBA               = 0x5,
475*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_RX_DELBA               = 0x6,
476*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_TX_COMPL_IND           = 0x7,
477*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_PKTLOG                 = 0x8,
478*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_STATS_CONF             = 0x9,
479*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_RX_FRAG_IND            = 0xa,
480*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_SEC_IND                = 0xb,
481*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_RC_UPDATE_IND          = 0xc,
482*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_TX_INSPECT_IND         = 0xd,
483*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_MGMT_TX_COMPL_IND      = 0xe,
484*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_CHAN_CHANGE            = 0xf,
485*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND   = 0x10,
486*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_RX_PN_IND              = 0x11,
487*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x12,
488*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_TEST                   = 0x13,
489*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_EN_STATS               = 0x14,
490*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_AGGR_CONF              = 0x15,
491*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_TX_FETCH_IND           = 0x16,
492*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_TX_FETCH_CONFIRM       = 0x17,
493*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_STATS_NOUPLOAD         = 0x18,
494*4882a593Smuzhiyun 	/* 0x19 to 0x2f are reserved */
495*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_TX_MODE_SWITCH_IND     = 0x30,
496*4882a593Smuzhiyun 	HTT_10_4_T2H_MSG_TYPE_PEER_STATS	     = 0x31,
497*4882a593Smuzhiyun 	/* keep this last */
498*4882a593Smuzhiyun 	HTT_10_4_T2H_NUM_MSGS
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun enum htt_t2h_msg_type {
502*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_VERSION_CONF,
503*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RX_IND,
504*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RX_FLUSH,
505*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_PEER_MAP,
506*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_PEER_UNMAP,
507*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RX_ADDBA,
508*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RX_DELBA,
509*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_TX_COMPL_IND,
510*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_PKTLOG,
511*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_STATS_CONF,
512*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RX_FRAG_IND,
513*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_SEC_IND,
514*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RC_UPDATE_IND,
515*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_TX_INSPECT_IND,
516*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_MGMT_TX_COMPLETION,
517*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND,
518*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RX_PN_IND,
519*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND,
520*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND,
521*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE,
522*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_CHAN_CHANGE,
523*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR,
524*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_AGGR_CONF,
525*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_STATS_NOUPLOAD,
526*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_TEST,
527*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_EN_STATS,
528*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_TX_FETCH_IND,
529*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_TX_FETCH_CONFIRM,
530*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_TX_MODE_SWITCH_IND,
531*4882a593Smuzhiyun 	HTT_T2H_MSG_TYPE_PEER_STATS,
532*4882a593Smuzhiyun 	/* keep this last */
533*4882a593Smuzhiyun 	HTT_T2H_NUM_MSGS
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun /*
537*4882a593Smuzhiyun  * htt_resp_hdr - header for target-to-host messages
538*4882a593Smuzhiyun  *
539*4882a593Smuzhiyun  * msg_type: see htt_t2h_msg_type
540*4882a593Smuzhiyun  */
541*4882a593Smuzhiyun struct htt_resp_hdr {
542*4882a593Smuzhiyun 	u8 msg_type;
543*4882a593Smuzhiyun } __packed;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun #define HTT_RESP_HDR_MSG_TYPE_OFFSET 0
546*4882a593Smuzhiyun #define HTT_RESP_HDR_MSG_TYPE_MASK   0xff
547*4882a593Smuzhiyun #define HTT_RESP_HDR_MSG_TYPE_LSB    0
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /* htt_ver_resp - response sent for htt_ver_req */
550*4882a593Smuzhiyun struct htt_ver_resp {
551*4882a593Smuzhiyun 	u8 minor;
552*4882a593Smuzhiyun 	u8 major;
553*4882a593Smuzhiyun 	u8 rsvd0;
554*4882a593Smuzhiyun } __packed;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun #define HTT_MGMT_TX_CMPL_FLAG_ACK_RSSI BIT(0)
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun #define HTT_MGMT_TX_CMPL_INFO_ACK_RSSI_MASK	GENMASK(7, 0)
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun struct htt_mgmt_tx_completion {
561*4882a593Smuzhiyun 	u8 rsvd0;
562*4882a593Smuzhiyun 	u8 rsvd1;
563*4882a593Smuzhiyun 	u8 flags;
564*4882a593Smuzhiyun 	__le32 desc_id;
565*4882a593Smuzhiyun 	__le32 status;
566*4882a593Smuzhiyun 	__le32 ppdu_id;
567*4882a593Smuzhiyun 	__le32 info;
568*4882a593Smuzhiyun } __packed;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_EXT_TID_MASK  (0x1F)
571*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_EXT_TID_LSB   (0)
572*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_FLUSH_VALID   (1 << 5)
573*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_RELEASE_VALID (1 << 6)
574*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_PPDU_DURATION BIT(7)
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_FLUSH_START_SEQNO_MASK   0x0000003F
577*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_FLUSH_START_SEQNO_LSB    0
578*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_FLUSH_END_SEQNO_MASK     0x00000FC0
579*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_FLUSH_END_SEQNO_LSB      6
580*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_RELEASE_START_SEQNO_MASK 0x0003F000
581*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_RELEASE_START_SEQNO_LSB  12
582*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_RELEASE_END_SEQNO_MASK   0x00FC0000
583*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_RELEASE_END_SEQNO_LSB    18
584*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_NUM_MPDU_RANGES_MASK     0xFF000000
585*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_NUM_MPDU_RANGES_LSB      24
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun #define HTT_TX_CMPL_FLAG_DATA_RSSI		BIT(0)
588*4882a593Smuzhiyun #define HTT_TX_CMPL_FLAG_PPID_PRESENT		BIT(1)
589*4882a593Smuzhiyun #define HTT_TX_CMPL_FLAG_PA_PRESENT		BIT(2)
590*4882a593Smuzhiyun #define HTT_TX_CMPL_FLAG_PPDU_DURATION_PRESENT	BIT(3)
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun #define HTT_TX_DATA_RSSI_ENABLE_WCN3990 BIT(3)
593*4882a593Smuzhiyun #define HTT_TX_DATA_APPEND_RETRIES BIT(0)
594*4882a593Smuzhiyun #define HTT_TX_DATA_APPEND_TIMESTAMP BIT(1)
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun struct htt_rx_indication_hdr {
597*4882a593Smuzhiyun 	u8 info0; /* %HTT_RX_INDICATION_INFO0_ */
598*4882a593Smuzhiyun 	__le16 peer_id;
599*4882a593Smuzhiyun 	__le32 info1; /* %HTT_RX_INDICATION_INFO1_ */
600*4882a593Smuzhiyun } __packed;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_PHY_ERR_VALID    (1 << 0)
603*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_LEGACY_RATE_MASK (0x1E)
604*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_LEGACY_RATE_LSB  (1)
605*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_LEGACY_RATE_CCK  (1 << 5)
606*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_END_VALID        (1 << 6)
607*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO0_START_VALID      (1 << 7)
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_VHT_SIG_A1_MASK    0x00FFFFFF
610*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_VHT_SIG_A1_LSB     0
611*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_PREAMBLE_TYPE_MASK 0xFF000000
612*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO1_PREAMBLE_TYPE_LSB  24
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO2_VHT_SIG_A1_MASK 0x00FFFFFF
615*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO2_VHT_SIG_A1_LSB  0
616*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO2_SERVICE_MASK    0xFF000000
617*4882a593Smuzhiyun #define HTT_RX_INDICATION_INFO2_SERVICE_LSB     24
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun enum htt_rx_legacy_rate {
620*4882a593Smuzhiyun 	HTT_RX_OFDM_48 = 0,
621*4882a593Smuzhiyun 	HTT_RX_OFDM_24 = 1,
622*4882a593Smuzhiyun 	HTT_RX_OFDM_12,
623*4882a593Smuzhiyun 	HTT_RX_OFDM_6,
624*4882a593Smuzhiyun 	HTT_RX_OFDM_54,
625*4882a593Smuzhiyun 	HTT_RX_OFDM_36,
626*4882a593Smuzhiyun 	HTT_RX_OFDM_18,
627*4882a593Smuzhiyun 	HTT_RX_OFDM_9,
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* long preamble */
630*4882a593Smuzhiyun 	HTT_RX_CCK_11_LP = 0,
631*4882a593Smuzhiyun 	HTT_RX_CCK_5_5_LP = 1,
632*4882a593Smuzhiyun 	HTT_RX_CCK_2_LP,
633*4882a593Smuzhiyun 	HTT_RX_CCK_1_LP,
634*4882a593Smuzhiyun 	/* short preamble */
635*4882a593Smuzhiyun 	HTT_RX_CCK_11_SP,
636*4882a593Smuzhiyun 	HTT_RX_CCK_5_5_SP,
637*4882a593Smuzhiyun 	HTT_RX_CCK_2_SP
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun enum htt_rx_legacy_rate_type {
641*4882a593Smuzhiyun 	HTT_RX_LEGACY_RATE_OFDM = 0,
642*4882a593Smuzhiyun 	HTT_RX_LEGACY_RATE_CCK
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun enum htt_rx_preamble_type {
646*4882a593Smuzhiyun 	HTT_RX_LEGACY        = 0x4,
647*4882a593Smuzhiyun 	HTT_RX_HT            = 0x8,
648*4882a593Smuzhiyun 	HTT_RX_HT_WITH_TXBF  = 0x9,
649*4882a593Smuzhiyun 	HTT_RX_VHT           = 0xC,
650*4882a593Smuzhiyun 	HTT_RX_VHT_WITH_TXBF = 0xD,
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun /*
654*4882a593Smuzhiyun  * Fields: phy_err_valid, phy_err_code, tsf,
655*4882a593Smuzhiyun  * usec_timestamp, sub_usec_timestamp
656*4882a593Smuzhiyun  * ..are valid only if end_valid == 1.
657*4882a593Smuzhiyun  *
658*4882a593Smuzhiyun  * Fields: rssi_chains, legacy_rate_type,
659*4882a593Smuzhiyun  * legacy_rate_cck, preamble_type, service,
660*4882a593Smuzhiyun  * vht_sig_*
661*4882a593Smuzhiyun  * ..are valid only if start_valid == 1;
662*4882a593Smuzhiyun  */
663*4882a593Smuzhiyun struct htt_rx_indication_ppdu {
664*4882a593Smuzhiyun 	u8 combined_rssi;
665*4882a593Smuzhiyun 	u8 sub_usec_timestamp;
666*4882a593Smuzhiyun 	u8 phy_err_code;
667*4882a593Smuzhiyun 	u8 info0; /* HTT_RX_INDICATION_INFO0_ */
668*4882a593Smuzhiyun 	struct {
669*4882a593Smuzhiyun 		u8 pri20_db;
670*4882a593Smuzhiyun 		u8 ext20_db;
671*4882a593Smuzhiyun 		u8 ext40_db;
672*4882a593Smuzhiyun 		u8 ext80_db;
673*4882a593Smuzhiyun 	} __packed rssi_chains[4];
674*4882a593Smuzhiyun 	__le32 tsf;
675*4882a593Smuzhiyun 	__le32 usec_timestamp;
676*4882a593Smuzhiyun 	__le32 info1; /* HTT_RX_INDICATION_INFO1_ */
677*4882a593Smuzhiyun 	__le32 info2; /* HTT_RX_INDICATION_INFO2_ */
678*4882a593Smuzhiyun } __packed;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun enum htt_rx_mpdu_status {
681*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_UNKNOWN = 0x0,
682*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_OK,
683*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_ERR_FCS,
684*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_ERR_DUP,
685*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_ERR_REPLAY,
686*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_ERR_INV_PEER,
687*4882a593Smuzhiyun 	/* only accept EAPOL frames */
688*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_UNAUTH_PEER,
689*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_OUT_OF_SYNC,
690*4882a593Smuzhiyun 	/* Non-data in promiscuous mode */
691*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_MGMT_CTRL,
692*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_TKIP_MIC_ERR,
693*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_DECRYPT_ERR,
694*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_MPDU_LENGTH_ERR,
695*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_ENCRYPT_REQUIRED_ERR,
696*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_PRIVACY_ERR,
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/*
699*4882a593Smuzhiyun 	 * MISC: discard for unspecified reasons.
700*4882a593Smuzhiyun 	 * Leave this enum value last.
701*4882a593Smuzhiyun 	 */
702*4882a593Smuzhiyun 	HTT_RX_IND_MPDU_STATUS_ERR_MISC = 0xFF
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun struct htt_rx_indication_mpdu_range {
706*4882a593Smuzhiyun 	u8 mpdu_count;
707*4882a593Smuzhiyun 	u8 mpdu_range_status; /* %htt_rx_mpdu_status */
708*4882a593Smuzhiyun 	u8 pad0;
709*4882a593Smuzhiyun 	u8 pad1;
710*4882a593Smuzhiyun } __packed;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun struct htt_rx_indication_prefix {
713*4882a593Smuzhiyun 	__le16 fw_rx_desc_bytes;
714*4882a593Smuzhiyun 	u8 pad0;
715*4882a593Smuzhiyun 	u8 pad1;
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun struct htt_rx_indication {
719*4882a593Smuzhiyun 	struct htt_rx_indication_hdr hdr;
720*4882a593Smuzhiyun 	struct htt_rx_indication_ppdu ppdu;
721*4882a593Smuzhiyun 	struct htt_rx_indication_prefix prefix;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/*
724*4882a593Smuzhiyun 	 * the following fields are both dynamically sized, so
725*4882a593Smuzhiyun 	 * take care addressing them
726*4882a593Smuzhiyun 	 */
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/* the size of this is %fw_rx_desc_bytes */
729*4882a593Smuzhiyun 	struct fw_rx_desc_base fw_desc;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	/*
732*4882a593Smuzhiyun 	 * %mpdu_ranges starts after &%prefix + roundup(%fw_rx_desc_bytes, 4)
733*4882a593Smuzhiyun 	 * and has %num_mpdu_ranges elements.
734*4882a593Smuzhiyun 	 */
735*4882a593Smuzhiyun 	struct htt_rx_indication_mpdu_range mpdu_ranges[];
736*4882a593Smuzhiyun } __packed;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun /* High latency version of the RX indication */
739*4882a593Smuzhiyun struct htt_rx_indication_hl {
740*4882a593Smuzhiyun 	struct htt_rx_indication_hdr hdr;
741*4882a593Smuzhiyun 	struct htt_rx_indication_ppdu ppdu;
742*4882a593Smuzhiyun 	struct htt_rx_indication_prefix prefix;
743*4882a593Smuzhiyun 	struct fw_rx_desc_hl fw_desc;
744*4882a593Smuzhiyun 	struct htt_rx_indication_mpdu_range mpdu_ranges[];
745*4882a593Smuzhiyun } __packed;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun struct htt_hl_rx_desc {
748*4882a593Smuzhiyun 	__le32 info;
749*4882a593Smuzhiyun 	__le32 pn_31_0;
750*4882a593Smuzhiyun 	union {
751*4882a593Smuzhiyun 		struct {
752*4882a593Smuzhiyun 			__le16 pn_47_32;
753*4882a593Smuzhiyun 			__le16 pn_63_48;
754*4882a593Smuzhiyun 		} pn16;
755*4882a593Smuzhiyun 		__le32 pn_63_32;
756*4882a593Smuzhiyun 	} u0;
757*4882a593Smuzhiyun 	__le32 pn_95_64;
758*4882a593Smuzhiyun 	__le32 pn_127_96;
759*4882a593Smuzhiyun } __packed;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun static inline struct htt_rx_indication_mpdu_range *
htt_rx_ind_get_mpdu_ranges(struct htt_rx_indication * rx_ind)762*4882a593Smuzhiyun 		htt_rx_ind_get_mpdu_ranges(struct htt_rx_indication *rx_ind)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	void *ptr = rx_ind;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	ptr += sizeof(rx_ind->hdr)
767*4882a593Smuzhiyun 	     + sizeof(rx_ind->ppdu)
768*4882a593Smuzhiyun 	     + sizeof(rx_ind->prefix)
769*4882a593Smuzhiyun 	     + roundup(__le16_to_cpu(rx_ind->prefix.fw_rx_desc_bytes), 4);
770*4882a593Smuzhiyun 	return ptr;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun static inline struct htt_rx_indication_mpdu_range *
htt_rx_ind_get_mpdu_ranges_hl(struct htt_rx_indication_hl * rx_ind)774*4882a593Smuzhiyun 	htt_rx_ind_get_mpdu_ranges_hl(struct htt_rx_indication_hl *rx_ind)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	void *ptr = rx_ind;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	ptr += sizeof(rx_ind->hdr)
779*4882a593Smuzhiyun 	     + sizeof(rx_ind->ppdu)
780*4882a593Smuzhiyun 	     + sizeof(rx_ind->prefix)
781*4882a593Smuzhiyun 	     + sizeof(rx_ind->fw_desc);
782*4882a593Smuzhiyun 	return ptr;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun enum htt_rx_flush_mpdu_status {
786*4882a593Smuzhiyun 	HTT_RX_FLUSH_MPDU_DISCARD = 0,
787*4882a593Smuzhiyun 	HTT_RX_FLUSH_MPDU_REORDER = 1,
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun /*
791*4882a593Smuzhiyun  * htt_rx_flush - discard or reorder given range of mpdus
792*4882a593Smuzhiyun  *
793*4882a593Smuzhiyun  * Note: host must check if all sequence numbers between
794*4882a593Smuzhiyun  *	[seq_num_start, seq_num_end-1] are valid.
795*4882a593Smuzhiyun  */
796*4882a593Smuzhiyun struct htt_rx_flush {
797*4882a593Smuzhiyun 	__le16 peer_id;
798*4882a593Smuzhiyun 	u8 tid;
799*4882a593Smuzhiyun 	u8 rsvd0;
800*4882a593Smuzhiyun 	u8 mpdu_status; /* %htt_rx_flush_mpdu_status */
801*4882a593Smuzhiyun 	u8 seq_num_start; /* it is 6 LSBs of 802.11 seq no */
802*4882a593Smuzhiyun 	u8 seq_num_end; /* it is 6 LSBs of 802.11 seq no */
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun struct htt_rx_peer_map {
806*4882a593Smuzhiyun 	u8 vdev_id;
807*4882a593Smuzhiyun 	__le16 peer_id;
808*4882a593Smuzhiyun 	u8 addr[6];
809*4882a593Smuzhiyun 	u8 rsvd0;
810*4882a593Smuzhiyun 	u8 rsvd1;
811*4882a593Smuzhiyun } __packed;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun struct htt_rx_peer_unmap {
814*4882a593Smuzhiyun 	u8 rsvd0;
815*4882a593Smuzhiyun 	__le16 peer_id;
816*4882a593Smuzhiyun } __packed;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun enum htt_txrx_sec_cast_type {
819*4882a593Smuzhiyun 	HTT_TXRX_SEC_MCAST = 0,
820*4882a593Smuzhiyun 	HTT_TXRX_SEC_UCAST
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun enum htt_rx_pn_check_type {
824*4882a593Smuzhiyun 	HTT_RX_NON_PN_CHECK = 0,
825*4882a593Smuzhiyun 	HTT_RX_PN_CHECK
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun enum htt_rx_tkip_demic_type {
829*4882a593Smuzhiyun 	HTT_RX_NON_TKIP_MIC = 0,
830*4882a593Smuzhiyun 	HTT_RX_TKIP_MIC
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun enum htt_security_types {
834*4882a593Smuzhiyun 	HTT_SECURITY_NONE,
835*4882a593Smuzhiyun 	HTT_SECURITY_WEP128,
836*4882a593Smuzhiyun 	HTT_SECURITY_WEP104,
837*4882a593Smuzhiyun 	HTT_SECURITY_WEP40,
838*4882a593Smuzhiyun 	HTT_SECURITY_TKIP,
839*4882a593Smuzhiyun 	HTT_SECURITY_TKIP_NOMIC,
840*4882a593Smuzhiyun 	HTT_SECURITY_AES_CCMP,
841*4882a593Smuzhiyun 	HTT_SECURITY_WAPI,
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	HTT_NUM_SECURITY_TYPES /* keep this last! */
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun #define ATH10K_HTT_TXRX_PEER_SECURITY_MAX 2
847*4882a593Smuzhiyun #define ATH10K_TXRX_NUM_EXT_TIDS 19
848*4882a593Smuzhiyun #define ATH10K_TXRX_NON_QOS_TID 16
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun enum htt_security_flags {
851*4882a593Smuzhiyun #define HTT_SECURITY_TYPE_MASK 0x7F
852*4882a593Smuzhiyun #define HTT_SECURITY_TYPE_LSB  0
853*4882a593Smuzhiyun 	HTT_SECURITY_IS_UNICAST = 1 << 7
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun struct htt_security_indication {
857*4882a593Smuzhiyun 	union {
858*4882a593Smuzhiyun 		/* dont use bitfields; undefined behaviour */
859*4882a593Smuzhiyun 		u8 flags; /* %htt_security_flags */
860*4882a593Smuzhiyun 		struct {
861*4882a593Smuzhiyun 			u8 security_type:7, /* %htt_security_types */
862*4882a593Smuzhiyun 			   is_unicast:1;
863*4882a593Smuzhiyun 		} __packed;
864*4882a593Smuzhiyun 	} __packed;
865*4882a593Smuzhiyun 	__le16 peer_id;
866*4882a593Smuzhiyun 	u8 michael_key[8];
867*4882a593Smuzhiyun 	u8 wapi_rsc[16];
868*4882a593Smuzhiyun } __packed;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun #define HTT_RX_BA_INFO0_TID_MASK     0x000F
871*4882a593Smuzhiyun #define HTT_RX_BA_INFO0_TID_LSB      0
872*4882a593Smuzhiyun #define HTT_RX_BA_INFO0_PEER_ID_MASK 0xFFF0
873*4882a593Smuzhiyun #define HTT_RX_BA_INFO0_PEER_ID_LSB  4
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun struct htt_rx_addba {
876*4882a593Smuzhiyun 	u8 window_size;
877*4882a593Smuzhiyun 	__le16 info0; /* %HTT_RX_BA_INFO0_ */
878*4882a593Smuzhiyun } __packed;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun struct htt_rx_delba {
881*4882a593Smuzhiyun 	u8 rsvd0;
882*4882a593Smuzhiyun 	__le16 info0; /* %HTT_RX_BA_INFO0_ */
883*4882a593Smuzhiyun } __packed;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun enum htt_data_tx_status {
886*4882a593Smuzhiyun 	HTT_DATA_TX_STATUS_OK            = 0,
887*4882a593Smuzhiyun 	HTT_DATA_TX_STATUS_DISCARD       = 1,
888*4882a593Smuzhiyun 	HTT_DATA_TX_STATUS_NO_ACK        = 2,
889*4882a593Smuzhiyun 	HTT_DATA_TX_STATUS_POSTPONE      = 3, /* HL only */
890*4882a593Smuzhiyun 	HTT_DATA_TX_STATUS_DOWNLOAD_FAIL = 128
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun enum htt_data_tx_flags {
894*4882a593Smuzhiyun #define HTT_DATA_TX_STATUS_MASK 0x07
895*4882a593Smuzhiyun #define HTT_DATA_TX_STATUS_LSB  0
896*4882a593Smuzhiyun #define HTT_DATA_TX_TID_MASK    0x78
897*4882a593Smuzhiyun #define HTT_DATA_TX_TID_LSB     3
898*4882a593Smuzhiyun 	HTT_DATA_TX_TID_INVALID = 1 << 7
899*4882a593Smuzhiyun };
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun #define HTT_TX_COMPL_INV_MSDU_ID 0xFFFF
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun struct htt_append_retries {
904*4882a593Smuzhiyun 	__le16 msdu_id;
905*4882a593Smuzhiyun 	u8 tx_retries;
906*4882a593Smuzhiyun 	u8 flag;
907*4882a593Smuzhiyun } __packed;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun struct htt_data_tx_completion_ext {
910*4882a593Smuzhiyun 	struct htt_append_retries a_retries;
911*4882a593Smuzhiyun 	__le32 t_stamp;
912*4882a593Smuzhiyun 	__le16 msdus_rssi[];
913*4882a593Smuzhiyun } __packed;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun /**
916*4882a593Smuzhiyun  * @brief target -> host TX completion indication message definition
917*4882a593Smuzhiyun  *
918*4882a593Smuzhiyun  * @details
919*4882a593Smuzhiyun  * The following diagram shows the format of the TX completion indication sent
920*4882a593Smuzhiyun  * from the target to the host
921*4882a593Smuzhiyun  *
922*4882a593Smuzhiyun  *          |31 28|27|26|25|24|23        16| 15 |14 11|10   8|7          0|
923*4882a593Smuzhiyun  *          |-------------------------------------------------------------|
924*4882a593Smuzhiyun  * header:  |rsvd |A2|TP|A1|A0|     num    | t_i| tid |status|  msg_type  |
925*4882a593Smuzhiyun  *          |-------------------------------------------------------------|
926*4882a593Smuzhiyun  * payload: |            MSDU1 ID          |         MSDU0 ID             |
927*4882a593Smuzhiyun  *          |-------------------------------------------------------------|
928*4882a593Smuzhiyun  *          :            MSDU3 ID          :         MSDU2 ID             :
929*4882a593Smuzhiyun  *          |-------------------------------------------------------------|
930*4882a593Smuzhiyun  *          |          struct htt_tx_compl_ind_append_retries             |
931*4882a593Smuzhiyun  *          |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
932*4882a593Smuzhiyun  *          |          struct htt_tx_compl_ind_append_tx_tstamp           |
933*4882a593Smuzhiyun  *          |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
934*4882a593Smuzhiyun  *          |           MSDU1 ACK RSSI     |        MSDU0 ACK RSSI        |
935*4882a593Smuzhiyun  *          |-------------------------------------------------------------|
936*4882a593Smuzhiyun  *          :           MSDU3 ACK RSSI     :        MSDU2 ACK RSSI        :
937*4882a593Smuzhiyun  *          |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
938*4882a593Smuzhiyun  *    -msg_type
939*4882a593Smuzhiyun  *     Bits 7:0
940*4882a593Smuzhiyun  *     Purpose: identifies this as HTT TX completion indication
941*4882a593Smuzhiyun  *    -status
942*4882a593Smuzhiyun  *     Bits 10:8
943*4882a593Smuzhiyun  *     Purpose: the TX completion status of payload fragmentations descriptors
944*4882a593Smuzhiyun  *     Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
945*4882a593Smuzhiyun  *    -tid
946*4882a593Smuzhiyun  *     Bits 14:11
947*4882a593Smuzhiyun  *     Purpose: the tid associated with those fragmentation descriptors. It is
948*4882a593Smuzhiyun  *     valid or not, depending on the tid_invalid bit.
949*4882a593Smuzhiyun  *     Value: 0 to 15
950*4882a593Smuzhiyun  *    -tid_invalid
951*4882a593Smuzhiyun  *     Bits 15:15
952*4882a593Smuzhiyun  *     Purpose: this bit indicates whether the tid field is valid or not
953*4882a593Smuzhiyun  *     Value: 0 indicates valid, 1 indicates invalid
954*4882a593Smuzhiyun  *    -num
955*4882a593Smuzhiyun  *     Bits 23:16
956*4882a593Smuzhiyun  *     Purpose: the number of payload in this indication
957*4882a593Smuzhiyun  *     Value: 1 to 255
958*4882a593Smuzhiyun  *    -A0 = append
959*4882a593Smuzhiyun  *     Bits 24:24
960*4882a593Smuzhiyun  *     Purpose: append the struct htt_tx_compl_ind_append_retries which contains
961*4882a593Smuzhiyun  *            the number of tx retries for one MSDU at the end of this message
962*4882a593Smuzhiyun  *     Value: 0 indicates no appending, 1 indicates appending
963*4882a593Smuzhiyun  *    -A1 = append1
964*4882a593Smuzhiyun  *     Bits 25:25
965*4882a593Smuzhiyun  *     Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
966*4882a593Smuzhiyun  *            contains the timestamp info for each TX msdu id in payload.
967*4882a593Smuzhiyun  *     Value: 0 indicates no appending, 1 indicates appending
968*4882a593Smuzhiyun  *    -TP = MSDU tx power presence
969*4882a593Smuzhiyun  *     Bits 26:26
970*4882a593Smuzhiyun  *     Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
971*4882a593Smuzhiyun  *            for each MSDU referenced by the TX_COMPL_IND message.
972*4882a593Smuzhiyun  *            The order of the per-MSDU tx power reports matches the order
973*4882a593Smuzhiyun  *            of the MSDU IDs.
974*4882a593Smuzhiyun  *     Value: 0 indicates not appending, 1 indicates appending
975*4882a593Smuzhiyun  *    -A2 = append2
976*4882a593Smuzhiyun  *     Bits 27:27
977*4882a593Smuzhiyun  *     Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
978*4882a593Smuzhiyun  *            TX_COMP_IND message.  The order of the per-MSDU ACK RSSI report
979*4882a593Smuzhiyun  *            matches the order of the MSDU IDs.
980*4882a593Smuzhiyun  *            The ACK RSSI values are valid when status is COMPLETE_OK (and
981*4882a593Smuzhiyun  *            this append2 bit is set).
982*4882a593Smuzhiyun  *     Value: 0 indicates not appending, 1 indicates appending
983*4882a593Smuzhiyun  */
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun struct htt_data_tx_completion {
986*4882a593Smuzhiyun 	union {
987*4882a593Smuzhiyun 		u8 flags;
988*4882a593Smuzhiyun 		struct {
989*4882a593Smuzhiyun 			u8 status:3,
990*4882a593Smuzhiyun 			   tid:4,
991*4882a593Smuzhiyun 			   tid_invalid:1;
992*4882a593Smuzhiyun 		} __packed;
993*4882a593Smuzhiyun 	} __packed;
994*4882a593Smuzhiyun 	u8 num_msdus;
995*4882a593Smuzhiyun 	u8 flags2; /* HTT_TX_CMPL_FLAG_DATA_RSSI */
996*4882a593Smuzhiyun 	__le16 msdus[]; /* variable length based on %num_msdus */
997*4882a593Smuzhiyun } __packed;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun #define HTT_TX_PPDU_DUR_INFO0_PEER_ID_MASK	GENMASK(15, 0)
1000*4882a593Smuzhiyun #define HTT_TX_PPDU_DUR_INFO0_TID_MASK		GENMASK(20, 16)
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun struct htt_data_tx_ppdu_dur {
1003*4882a593Smuzhiyun 	__le32 info0; /* HTT_TX_PPDU_DUR_INFO0_ */
1004*4882a593Smuzhiyun 	__le32 tx_duration; /* in usecs */
1005*4882a593Smuzhiyun } __packed;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun #define HTT_TX_COMPL_PPDU_DUR_INFO0_NUM_ENTRIES_MASK	GENMASK(7, 0)
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun struct htt_data_tx_compl_ppdu_dur {
1010*4882a593Smuzhiyun 	__le32 info0; /* HTT_TX_COMPL_PPDU_DUR_INFO0_ */
1011*4882a593Smuzhiyun 	struct htt_data_tx_ppdu_dur ppdu_dur[];
1012*4882a593Smuzhiyun } __packed;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun struct htt_tx_compl_ind_base {
1015*4882a593Smuzhiyun 	u32 hdr;
1016*4882a593Smuzhiyun 	u16 payload[1/*or more*/];
1017*4882a593Smuzhiyun } __packed;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun struct htt_rc_tx_done_params {
1020*4882a593Smuzhiyun 	u32 rate_code;
1021*4882a593Smuzhiyun 	u32 rate_code_flags;
1022*4882a593Smuzhiyun 	u32 flags;
1023*4882a593Smuzhiyun 	u32 num_enqued; /* 1 for non-AMPDU */
1024*4882a593Smuzhiyun 	u32 num_retries;
1025*4882a593Smuzhiyun 	u32 num_failed; /* for AMPDU */
1026*4882a593Smuzhiyun 	u32 ack_rssi;
1027*4882a593Smuzhiyun 	u32 time_stamp;
1028*4882a593Smuzhiyun 	u32 is_probe;
1029*4882a593Smuzhiyun };
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun struct htt_rc_update {
1032*4882a593Smuzhiyun 	u8 vdev_id;
1033*4882a593Smuzhiyun 	__le16 peer_id;
1034*4882a593Smuzhiyun 	u8 addr[6];
1035*4882a593Smuzhiyun 	u8 num_elems;
1036*4882a593Smuzhiyun 	u8 rsvd0;
1037*4882a593Smuzhiyun 	struct htt_rc_tx_done_params params[]; /* variable length %num_elems */
1038*4882a593Smuzhiyun } __packed;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun /* see htt_rx_indication for similar fields and descriptions */
1041*4882a593Smuzhiyun struct htt_rx_fragment_indication {
1042*4882a593Smuzhiyun 	union {
1043*4882a593Smuzhiyun 		u8 info0; /* %HTT_RX_FRAG_IND_INFO0_ */
1044*4882a593Smuzhiyun 		struct {
1045*4882a593Smuzhiyun 			u8 ext_tid:5,
1046*4882a593Smuzhiyun 			   flush_valid:1;
1047*4882a593Smuzhiyun 		} __packed;
1048*4882a593Smuzhiyun 	} __packed;
1049*4882a593Smuzhiyun 	__le16 peer_id;
1050*4882a593Smuzhiyun 	__le32 info1; /* %HTT_RX_FRAG_IND_INFO1_ */
1051*4882a593Smuzhiyun 	__le16 fw_rx_desc_bytes;
1052*4882a593Smuzhiyun 	__le16 rsvd0;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	u8 fw_msdu_rx_desc[];
1055*4882a593Smuzhiyun } __packed;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun #define ATH10K_IEEE80211_EXTIV               BIT(5)
1058*4882a593Smuzhiyun #define ATH10K_IEEE80211_TKIP_MICLEN         8   /* trailing MIC */
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun #define HTT_RX_FRAG_IND_INFO0_HEADER_LEN     16
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun #define HTT_RX_FRAG_IND_INFO0_EXT_TID_MASK     0x1F
1063*4882a593Smuzhiyun #define HTT_RX_FRAG_IND_INFO0_EXT_TID_LSB      0
1064*4882a593Smuzhiyun #define HTT_RX_FRAG_IND_INFO0_FLUSH_VALID_MASK 0x20
1065*4882a593Smuzhiyun #define HTT_RX_FRAG_IND_INFO0_FLUSH_VALID_LSB  5
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun #define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_START_MASK 0x0000003F
1068*4882a593Smuzhiyun #define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_START_LSB  0
1069*4882a593Smuzhiyun #define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_END_MASK   0x00000FC0
1070*4882a593Smuzhiyun #define HTT_RX_FRAG_IND_INFO1_FLUSH_SEQ_NUM_END_LSB    6
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun struct htt_rx_pn_ind {
1073*4882a593Smuzhiyun 	__le16 peer_id;
1074*4882a593Smuzhiyun 	u8 tid;
1075*4882a593Smuzhiyun 	u8 seqno_start;
1076*4882a593Smuzhiyun 	u8 seqno_end;
1077*4882a593Smuzhiyun 	u8 pn_ie_count;
1078*4882a593Smuzhiyun 	u8 reserved;
1079*4882a593Smuzhiyun 	u8 pn_ies[];
1080*4882a593Smuzhiyun } __packed;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun struct htt_rx_offload_msdu {
1083*4882a593Smuzhiyun 	__le16 msdu_len;
1084*4882a593Smuzhiyun 	__le16 peer_id;
1085*4882a593Smuzhiyun 	u8 vdev_id;
1086*4882a593Smuzhiyun 	u8 tid;
1087*4882a593Smuzhiyun 	u8 fw_desc;
1088*4882a593Smuzhiyun 	u8 payload[];
1089*4882a593Smuzhiyun } __packed;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun struct htt_rx_offload_ind {
1092*4882a593Smuzhiyun 	u8 reserved;
1093*4882a593Smuzhiyun 	__le16 msdu_count;
1094*4882a593Smuzhiyun } __packed;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun struct htt_rx_in_ord_msdu_desc {
1097*4882a593Smuzhiyun 	__le32 msdu_paddr;
1098*4882a593Smuzhiyun 	__le16 msdu_len;
1099*4882a593Smuzhiyun 	u8 fw_desc;
1100*4882a593Smuzhiyun 	u8 reserved;
1101*4882a593Smuzhiyun } __packed;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun struct htt_rx_in_ord_msdu_desc_ext {
1104*4882a593Smuzhiyun 	__le64 msdu_paddr;
1105*4882a593Smuzhiyun 	__le16 msdu_len;
1106*4882a593Smuzhiyun 	u8 fw_desc;
1107*4882a593Smuzhiyun 	u8 reserved;
1108*4882a593Smuzhiyun } __packed;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun struct htt_rx_in_ord_ind {
1111*4882a593Smuzhiyun 	u8 info;
1112*4882a593Smuzhiyun 	__le16 peer_id;
1113*4882a593Smuzhiyun 	u8 vdev_id;
1114*4882a593Smuzhiyun 	u8 reserved;
1115*4882a593Smuzhiyun 	__le16 msdu_count;
1116*4882a593Smuzhiyun 	union {
1117*4882a593Smuzhiyun 		struct htt_rx_in_ord_msdu_desc msdu_descs32[0];
1118*4882a593Smuzhiyun 		struct htt_rx_in_ord_msdu_desc_ext msdu_descs64[0];
1119*4882a593Smuzhiyun 	} __packed;
1120*4882a593Smuzhiyun } __packed;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun #define HTT_RX_IN_ORD_IND_INFO_TID_MASK		0x0000001f
1123*4882a593Smuzhiyun #define HTT_RX_IN_ORD_IND_INFO_TID_LSB		0
1124*4882a593Smuzhiyun #define HTT_RX_IN_ORD_IND_INFO_OFFLOAD_MASK	0x00000020
1125*4882a593Smuzhiyun #define HTT_RX_IN_ORD_IND_INFO_OFFLOAD_LSB	5
1126*4882a593Smuzhiyun #define HTT_RX_IN_ORD_IND_INFO_FRAG_MASK	0x00000040
1127*4882a593Smuzhiyun #define HTT_RX_IN_ORD_IND_INFO_FRAG_LSB		6
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun /*
1130*4882a593Smuzhiyun  * target -> host test message definition
1131*4882a593Smuzhiyun  *
1132*4882a593Smuzhiyun  * The following field definitions describe the format of the test
1133*4882a593Smuzhiyun  * message sent from the target to the host.
1134*4882a593Smuzhiyun  * The message consists of a 4-octet header, followed by a variable
1135*4882a593Smuzhiyun  * number of 32-bit integer values, followed by a variable number
1136*4882a593Smuzhiyun  * of 8-bit character values.
1137*4882a593Smuzhiyun  *
1138*4882a593Smuzhiyun  * |31                         16|15           8|7            0|
1139*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1140*4882a593Smuzhiyun  * |          num chars          |   num ints   |   msg type   |
1141*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1142*4882a593Smuzhiyun  * |                           int 0                           |
1143*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1144*4882a593Smuzhiyun  * |                           int 1                           |
1145*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1146*4882a593Smuzhiyun  * |                            ...                            |
1147*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1148*4882a593Smuzhiyun  * |    char 3    |    char 2    |    char 1    |    char 0    |
1149*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1150*4882a593Smuzhiyun  * |              |              |      ...     |    char 4    |
1151*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1152*4882a593Smuzhiyun  *   - MSG_TYPE
1153*4882a593Smuzhiyun  *     Bits 7:0
1154*4882a593Smuzhiyun  *     Purpose: identifies this as a test message
1155*4882a593Smuzhiyun  *     Value: HTT_MSG_TYPE_TEST
1156*4882a593Smuzhiyun  *   - NUM_INTS
1157*4882a593Smuzhiyun  *     Bits 15:8
1158*4882a593Smuzhiyun  *     Purpose: indicate how many 32-bit integers follow the message header
1159*4882a593Smuzhiyun  *   - NUM_CHARS
1160*4882a593Smuzhiyun  *     Bits 31:16
1161*4882a593Smuzhiyun  *     Purpose: indicate how many 8-bit characters follow the series of integers
1162*4882a593Smuzhiyun  */
1163*4882a593Smuzhiyun struct htt_rx_test {
1164*4882a593Smuzhiyun 	u8 num_ints;
1165*4882a593Smuzhiyun 	__le16 num_chars;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	/* payload consists of 2 lists:
1168*4882a593Smuzhiyun 	 *  a) num_ints * sizeof(__le32)
1169*4882a593Smuzhiyun 	 *  b) num_chars * sizeof(u8) aligned to 4bytes
1170*4882a593Smuzhiyun 	 */
1171*4882a593Smuzhiyun 	u8 payload[];
1172*4882a593Smuzhiyun } __packed;
1173*4882a593Smuzhiyun 
htt_rx_test_get_ints(struct htt_rx_test * rx_test)1174*4882a593Smuzhiyun static inline __le32 *htt_rx_test_get_ints(struct htt_rx_test *rx_test)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun 	return (__le32 *)rx_test->payload;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
htt_rx_test_get_chars(struct htt_rx_test * rx_test)1179*4882a593Smuzhiyun static inline u8 *htt_rx_test_get_chars(struct htt_rx_test *rx_test)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	return rx_test->payload + (rx_test->num_ints * sizeof(__le32));
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun /*
1185*4882a593Smuzhiyun  * target -> host packet log message
1186*4882a593Smuzhiyun  *
1187*4882a593Smuzhiyun  * The following field definitions describe the format of the packet log
1188*4882a593Smuzhiyun  * message sent from the target to the host.
1189*4882a593Smuzhiyun  * The message consists of a 4-octet header,followed by a variable number
1190*4882a593Smuzhiyun  * of 32-bit character values.
1191*4882a593Smuzhiyun  *
1192*4882a593Smuzhiyun  * |31          24|23          16|15           8|7            0|
1193*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1194*4882a593Smuzhiyun  * |              |              |              |   msg type   |
1195*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1196*4882a593Smuzhiyun  * |                        payload                            |
1197*4882a593Smuzhiyun  * |-----------------------------------------------------------|
1198*4882a593Smuzhiyun  *   - MSG_TYPE
1199*4882a593Smuzhiyun  *     Bits 7:0
1200*4882a593Smuzhiyun  *     Purpose: identifies this as a test message
1201*4882a593Smuzhiyun  *     Value: HTT_MSG_TYPE_PACKETLOG
1202*4882a593Smuzhiyun  */
1203*4882a593Smuzhiyun struct htt_pktlog_msg {
1204*4882a593Smuzhiyun 	u8 pad[3];
1205*4882a593Smuzhiyun 	u8 payload[];
1206*4882a593Smuzhiyun } __packed;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun struct htt_dbg_stats_rx_reorder_stats {
1209*4882a593Smuzhiyun 	/* Non QoS MPDUs received */
1210*4882a593Smuzhiyun 	__le32 deliver_non_qos;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	/* MPDUs received in-order */
1213*4882a593Smuzhiyun 	__le32 deliver_in_order;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	/* Flush due to reorder timer expired */
1216*4882a593Smuzhiyun 	__le32 deliver_flush_timeout;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	/* Flush due to move out of window */
1219*4882a593Smuzhiyun 	__le32 deliver_flush_oow;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	/* Flush due to DELBA */
1222*4882a593Smuzhiyun 	__le32 deliver_flush_delba;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	/* MPDUs dropped due to FCS error */
1225*4882a593Smuzhiyun 	__le32 fcs_error;
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	/* MPDUs dropped due to monitor mode non-data packet */
1228*4882a593Smuzhiyun 	__le32 mgmt_ctrl;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	/* MPDUs dropped due to invalid peer */
1231*4882a593Smuzhiyun 	__le32 invalid_peer;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	/* MPDUs dropped due to duplication (non aggregation) */
1234*4882a593Smuzhiyun 	__le32 dup_non_aggr;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	/* MPDUs dropped due to processed before */
1237*4882a593Smuzhiyun 	__le32 dup_past;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	/* MPDUs dropped due to duplicate in reorder queue */
1240*4882a593Smuzhiyun 	__le32 dup_in_reorder;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	/* Reorder timeout happened */
1243*4882a593Smuzhiyun 	__le32 reorder_timeout;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	/* invalid bar ssn */
1246*4882a593Smuzhiyun 	__le32 invalid_bar_ssn;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	/* reorder reset due to bar ssn */
1249*4882a593Smuzhiyun 	__le32 ssn_reset;
1250*4882a593Smuzhiyun };
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun struct htt_dbg_stats_wal_tx_stats {
1253*4882a593Smuzhiyun 	/* Num HTT cookies queued to dispatch list */
1254*4882a593Smuzhiyun 	__le32 comp_queued;
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	/* Num HTT cookies dispatched */
1257*4882a593Smuzhiyun 	__le32 comp_delivered;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* Num MSDU queued to WAL */
1260*4882a593Smuzhiyun 	__le32 msdu_enqued;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	/* Num MPDU queue to WAL */
1263*4882a593Smuzhiyun 	__le32 mpdu_enqued;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	/* Num MSDUs dropped by WMM limit */
1266*4882a593Smuzhiyun 	__le32 wmm_drop;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	/* Num Local frames queued */
1269*4882a593Smuzhiyun 	__le32 local_enqued;
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	/* Num Local frames done */
1272*4882a593Smuzhiyun 	__le32 local_freed;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	/* Num queued to HW */
1275*4882a593Smuzhiyun 	__le32 hw_queued;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	/* Num PPDU reaped from HW */
1278*4882a593Smuzhiyun 	__le32 hw_reaped;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	/* Num underruns */
1281*4882a593Smuzhiyun 	__le32 underrun;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	/* Num PPDUs cleaned up in TX abort */
1284*4882a593Smuzhiyun 	__le32 tx_abort;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/* Num MPDUs requed by SW */
1287*4882a593Smuzhiyun 	__le32 mpdus_requed;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	/* excessive retries */
1290*4882a593Smuzhiyun 	__le32 tx_ko;
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	/* data hw rate code */
1293*4882a593Smuzhiyun 	__le32 data_rc;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	/* Scheduler self triggers */
1296*4882a593Smuzhiyun 	__le32 self_triggers;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	/* frames dropped due to excessive sw retries */
1299*4882a593Smuzhiyun 	__le32 sw_retry_failure;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	/* illegal rate phy errors  */
1302*4882a593Smuzhiyun 	__le32 illgl_rate_phy_err;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	/* wal pdev continuous xretry */
1305*4882a593Smuzhiyun 	__le32 pdev_cont_xretry;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	/* wal pdev continuous xretry */
1308*4882a593Smuzhiyun 	__le32 pdev_tx_timeout;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	/* wal pdev resets  */
1311*4882a593Smuzhiyun 	__le32 pdev_resets;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	__le32 phy_underrun;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	/* MPDU is more than txop limit */
1316*4882a593Smuzhiyun 	__le32 txop_ovf;
1317*4882a593Smuzhiyun } __packed;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun struct htt_dbg_stats_wal_rx_stats {
1320*4882a593Smuzhiyun 	/* Cnts any change in ring routing mid-ppdu */
1321*4882a593Smuzhiyun 	__le32 mid_ppdu_route_change;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	/* Total number of statuses processed */
1324*4882a593Smuzhiyun 	__le32 status_rcvd;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	/* Extra frags on rings 0-3 */
1327*4882a593Smuzhiyun 	__le32 r0_frags;
1328*4882a593Smuzhiyun 	__le32 r1_frags;
1329*4882a593Smuzhiyun 	__le32 r2_frags;
1330*4882a593Smuzhiyun 	__le32 r3_frags;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	/* MSDUs / MPDUs delivered to HTT */
1333*4882a593Smuzhiyun 	__le32 htt_msdus;
1334*4882a593Smuzhiyun 	__le32 htt_mpdus;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	/* MSDUs / MPDUs delivered to local stack */
1337*4882a593Smuzhiyun 	__le32 loc_msdus;
1338*4882a593Smuzhiyun 	__le32 loc_mpdus;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	/* AMSDUs that have more MSDUs than the status ring size */
1341*4882a593Smuzhiyun 	__le32 oversize_amsdu;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	/* Number of PHY errors */
1344*4882a593Smuzhiyun 	__le32 phy_errs;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* Number of PHY errors drops */
1347*4882a593Smuzhiyun 	__le32 phy_err_drop;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	/* Number of mpdu errors - FCS, MIC, ENC etc. */
1350*4882a593Smuzhiyun 	__le32 mpdu_errs;
1351*4882a593Smuzhiyun } __packed;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun struct htt_dbg_stats_wal_peer_stats {
1354*4882a593Smuzhiyun 	__le32 dummy; /* REMOVE THIS ONCE REAL PEER STAT COUNTERS ARE ADDED */
1355*4882a593Smuzhiyun } __packed;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun struct htt_dbg_stats_wal_pdev_txrx {
1358*4882a593Smuzhiyun 	struct htt_dbg_stats_wal_tx_stats tx_stats;
1359*4882a593Smuzhiyun 	struct htt_dbg_stats_wal_rx_stats rx_stats;
1360*4882a593Smuzhiyun 	struct htt_dbg_stats_wal_peer_stats peer_stats;
1361*4882a593Smuzhiyun } __packed;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun struct htt_dbg_stats_rx_rate_info {
1364*4882a593Smuzhiyun 	__le32 mcs[10];
1365*4882a593Smuzhiyun 	__le32 sgi[10];
1366*4882a593Smuzhiyun 	__le32 nss[4];
1367*4882a593Smuzhiyun 	__le32 stbc[10];
1368*4882a593Smuzhiyun 	__le32 bw[3];
1369*4882a593Smuzhiyun 	__le32 pream[6];
1370*4882a593Smuzhiyun 	__le32 ldpc;
1371*4882a593Smuzhiyun 	__le32 txbf;
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun /*
1375*4882a593Smuzhiyun  * htt_dbg_stats_status -
1376*4882a593Smuzhiyun  * present -     The requested stats have been delivered in full.
1377*4882a593Smuzhiyun  *               This indicates that either the stats information was contained
1378*4882a593Smuzhiyun  *               in its entirety within this message, or else this message
1379*4882a593Smuzhiyun  *               completes the delivery of the requested stats info that was
1380*4882a593Smuzhiyun  *               partially delivered through earlier STATS_CONF messages.
1381*4882a593Smuzhiyun  * partial -     The requested stats have been delivered in part.
1382*4882a593Smuzhiyun  *               One or more subsequent STATS_CONF messages with the same
1383*4882a593Smuzhiyun  *               cookie value will be sent to deliver the remainder of the
1384*4882a593Smuzhiyun  *               information.
1385*4882a593Smuzhiyun  * error -       The requested stats could not be delivered, for example due
1386*4882a593Smuzhiyun  *               to a shortage of memory to construct a message holding the
1387*4882a593Smuzhiyun  *               requested stats.
1388*4882a593Smuzhiyun  * invalid -     The requested stat type is either not recognized, or the
1389*4882a593Smuzhiyun  *               target is configured to not gather the stats type in question.
1390*4882a593Smuzhiyun  * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
1391*4882a593Smuzhiyun  * series_done - This special value indicates that no further stats info
1392*4882a593Smuzhiyun  *               elements are present within a series of stats info elems
1393*4882a593Smuzhiyun  *               (within a stats upload confirmation message).
1394*4882a593Smuzhiyun  */
1395*4882a593Smuzhiyun enum htt_dbg_stats_status {
1396*4882a593Smuzhiyun 	HTT_DBG_STATS_STATUS_PRESENT     = 0,
1397*4882a593Smuzhiyun 	HTT_DBG_STATS_STATUS_PARTIAL     = 1,
1398*4882a593Smuzhiyun 	HTT_DBG_STATS_STATUS_ERROR       = 2,
1399*4882a593Smuzhiyun 	HTT_DBG_STATS_STATUS_INVALID     = 3,
1400*4882a593Smuzhiyun 	HTT_DBG_STATS_STATUS_SERIES_DONE = 7
1401*4882a593Smuzhiyun };
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun /*
1404*4882a593Smuzhiyun  * target -> host statistics upload
1405*4882a593Smuzhiyun  *
1406*4882a593Smuzhiyun  * The following field definitions describe the format of the HTT target
1407*4882a593Smuzhiyun  * to host stats upload confirmation message.
1408*4882a593Smuzhiyun  * The message contains a cookie echoed from the HTT host->target stats
1409*4882a593Smuzhiyun  * upload request, which identifies which request the confirmation is
1410*4882a593Smuzhiyun  * for, and a series of tag-length-value stats information elements.
1411*4882a593Smuzhiyun  * The tag-length header for each stats info element also includes a
1412*4882a593Smuzhiyun  * status field, to indicate whether the request for the stat type in
1413*4882a593Smuzhiyun  * question was fully met, partially met, unable to be met, or invalid
1414*4882a593Smuzhiyun  * (if the stat type in question is disabled in the target).
1415*4882a593Smuzhiyun  * A special value of all 1's in this status field is used to indicate
1416*4882a593Smuzhiyun  * the end of the series of stats info elements.
1417*4882a593Smuzhiyun  *
1418*4882a593Smuzhiyun  *
1419*4882a593Smuzhiyun  * |31                         16|15           8|7   5|4       0|
1420*4882a593Smuzhiyun  * |------------------------------------------------------------|
1421*4882a593Smuzhiyun  * |                  reserved                  |    msg type   |
1422*4882a593Smuzhiyun  * |------------------------------------------------------------|
1423*4882a593Smuzhiyun  * |                        cookie LSBs                         |
1424*4882a593Smuzhiyun  * |------------------------------------------------------------|
1425*4882a593Smuzhiyun  * |                        cookie MSBs                         |
1426*4882a593Smuzhiyun  * |------------------------------------------------------------|
1427*4882a593Smuzhiyun  * |      stats entry length     |   reserved   |  S  |stat type|
1428*4882a593Smuzhiyun  * |------------------------------------------------------------|
1429*4882a593Smuzhiyun  * |                                                            |
1430*4882a593Smuzhiyun  * |                  type-specific stats info                  |
1431*4882a593Smuzhiyun  * |                                                            |
1432*4882a593Smuzhiyun  * |------------------------------------------------------------|
1433*4882a593Smuzhiyun  * |      stats entry length     |   reserved   |  S  |stat type|
1434*4882a593Smuzhiyun  * |------------------------------------------------------------|
1435*4882a593Smuzhiyun  * |                                                            |
1436*4882a593Smuzhiyun  * |                  type-specific stats info                  |
1437*4882a593Smuzhiyun  * |                                                            |
1438*4882a593Smuzhiyun  * |------------------------------------------------------------|
1439*4882a593Smuzhiyun  * |              n/a            |   reserved   | 111 |   n/a   |
1440*4882a593Smuzhiyun  * |------------------------------------------------------------|
1441*4882a593Smuzhiyun  * Header fields:
1442*4882a593Smuzhiyun  *  - MSG_TYPE
1443*4882a593Smuzhiyun  *    Bits 7:0
1444*4882a593Smuzhiyun  *    Purpose: identifies this is a statistics upload confirmation message
1445*4882a593Smuzhiyun  *    Value: 0x9
1446*4882a593Smuzhiyun  *  - COOKIE_LSBS
1447*4882a593Smuzhiyun  *    Bits 31:0
1448*4882a593Smuzhiyun  *    Purpose: Provide a mechanism to match a target->host stats confirmation
1449*4882a593Smuzhiyun  *        message with its preceding host->target stats request message.
1450*4882a593Smuzhiyun  *    Value: LSBs of the opaque cookie specified by the host-side requestor
1451*4882a593Smuzhiyun  *  - COOKIE_MSBS
1452*4882a593Smuzhiyun  *    Bits 31:0
1453*4882a593Smuzhiyun  *    Purpose: Provide a mechanism to match a target->host stats confirmation
1454*4882a593Smuzhiyun  *        message with its preceding host->target stats request message.
1455*4882a593Smuzhiyun  *    Value: MSBs of the opaque cookie specified by the host-side requestor
1456*4882a593Smuzhiyun  *
1457*4882a593Smuzhiyun  * Stats Information Element tag-length header fields:
1458*4882a593Smuzhiyun  *  - STAT_TYPE
1459*4882a593Smuzhiyun  *    Bits 4:0
1460*4882a593Smuzhiyun  *    Purpose: identifies the type of statistics info held in the
1461*4882a593Smuzhiyun  *        following information element
1462*4882a593Smuzhiyun  *    Value: htt_dbg_stats_type
1463*4882a593Smuzhiyun  *  - STATUS
1464*4882a593Smuzhiyun  *    Bits 7:5
1465*4882a593Smuzhiyun  *    Purpose: indicate whether the requested stats are present
1466*4882a593Smuzhiyun  *    Value: htt_dbg_stats_status, including a special value (0x7) to mark
1467*4882a593Smuzhiyun  *        the completion of the stats entry series
1468*4882a593Smuzhiyun  *  - LENGTH
1469*4882a593Smuzhiyun  *    Bits 31:16
1470*4882a593Smuzhiyun  *    Purpose: indicate the stats information size
1471*4882a593Smuzhiyun  *    Value: This field specifies the number of bytes of stats information
1472*4882a593Smuzhiyun  *       that follows the element tag-length header.
1473*4882a593Smuzhiyun  *       It is expected but not required that this length is a multiple of
1474*4882a593Smuzhiyun  *       4 bytes.  Even if the length is not an integer multiple of 4, the
1475*4882a593Smuzhiyun  *       subsequent stats entry header will begin on a 4-byte aligned
1476*4882a593Smuzhiyun  *       boundary.
1477*4882a593Smuzhiyun  */
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun #define HTT_STATS_CONF_ITEM_INFO_STAT_TYPE_MASK 0x1F
1480*4882a593Smuzhiyun #define HTT_STATS_CONF_ITEM_INFO_STAT_TYPE_LSB  0
1481*4882a593Smuzhiyun #define HTT_STATS_CONF_ITEM_INFO_STATUS_MASK    0xE0
1482*4882a593Smuzhiyun #define HTT_STATS_CONF_ITEM_INFO_STATUS_LSB     5
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun struct htt_stats_conf_item {
1485*4882a593Smuzhiyun 	union {
1486*4882a593Smuzhiyun 		u8 info;
1487*4882a593Smuzhiyun 		struct {
1488*4882a593Smuzhiyun 			u8 stat_type:5; /* %HTT_DBG_STATS_ */
1489*4882a593Smuzhiyun 			u8 status:3; /* %HTT_DBG_STATS_STATUS_ */
1490*4882a593Smuzhiyun 		} __packed;
1491*4882a593Smuzhiyun 	} __packed;
1492*4882a593Smuzhiyun 	u8 pad;
1493*4882a593Smuzhiyun 	__le16 length;
1494*4882a593Smuzhiyun 	u8 payload[]; /* roundup(length, 4) long */
1495*4882a593Smuzhiyun } __packed;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun struct htt_stats_conf {
1498*4882a593Smuzhiyun 	u8 pad[3];
1499*4882a593Smuzhiyun 	__le32 cookie_lsb;
1500*4882a593Smuzhiyun 	__le32 cookie_msb;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	/* each item has variable length! */
1503*4882a593Smuzhiyun 	struct htt_stats_conf_item items[];
1504*4882a593Smuzhiyun } __packed;
1505*4882a593Smuzhiyun 
htt_stats_conf_next_item(const struct htt_stats_conf_item * item)1506*4882a593Smuzhiyun static inline struct htt_stats_conf_item *htt_stats_conf_next_item(
1507*4882a593Smuzhiyun 					const struct htt_stats_conf_item *item)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun 	return (void *)item + sizeof(*item) + roundup(item->length, 4);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun /*
1513*4882a593Smuzhiyun  * host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
1514*4882a593Smuzhiyun  *
1515*4882a593Smuzhiyun  * The following field definitions describe the format of the HTT host
1516*4882a593Smuzhiyun  * to target frag_desc/msdu_ext bank configuration message.
1517*4882a593Smuzhiyun  * The message contains the based address and the min and max id of the
1518*4882a593Smuzhiyun  * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
1519*4882a593Smuzhiyun  * MSDU_EXT/FRAG_DESC.
1520*4882a593Smuzhiyun  * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
1521*4882a593Smuzhiyun  * For QCA988X HW the firmware will use fragment_desc_ptr but in WIFI2.0
1522*4882a593Smuzhiyun  * the hardware does the mapping/translation.
1523*4882a593Smuzhiyun  *
1524*4882a593Smuzhiyun  * Total banks that can be configured is configured to 16.
1525*4882a593Smuzhiyun  *
1526*4882a593Smuzhiyun  * This should be called before any TX has be initiated by the HTT
1527*4882a593Smuzhiyun  *
1528*4882a593Smuzhiyun  * |31                         16|15           8|7   5|4       0|
1529*4882a593Smuzhiyun  * |------------------------------------------------------------|
1530*4882a593Smuzhiyun  * | DESC_SIZE    |  NUM_BANKS   | RES |SWP|pdev|    msg type   |
1531*4882a593Smuzhiyun  * |------------------------------------------------------------|
1532*4882a593Smuzhiyun  * |                     BANK0_BASE_ADDRESS                     |
1533*4882a593Smuzhiyun  * |------------------------------------------------------------|
1534*4882a593Smuzhiyun  * |                            ...                             |
1535*4882a593Smuzhiyun  * |------------------------------------------------------------|
1536*4882a593Smuzhiyun  * |                    BANK15_BASE_ADDRESS                     |
1537*4882a593Smuzhiyun  * |------------------------------------------------------------|
1538*4882a593Smuzhiyun  * |       BANK0_MAX_ID          |       BANK0_MIN_ID           |
1539*4882a593Smuzhiyun  * |------------------------------------------------------------|
1540*4882a593Smuzhiyun  * |                            ...                             |
1541*4882a593Smuzhiyun  * |------------------------------------------------------------|
1542*4882a593Smuzhiyun  * |       BANK15_MAX_ID         |       BANK15_MIN_ID          |
1543*4882a593Smuzhiyun  * |------------------------------------------------------------|
1544*4882a593Smuzhiyun  * Header fields:
1545*4882a593Smuzhiyun  *  - MSG_TYPE
1546*4882a593Smuzhiyun  *    Bits 7:0
1547*4882a593Smuzhiyun  *    Value: 0x6
1548*4882a593Smuzhiyun  *  - BANKx_BASE_ADDRESS
1549*4882a593Smuzhiyun  *    Bits 31:0
1550*4882a593Smuzhiyun  *    Purpose: Provide a mechanism to specify the base address of the MSDU_EXT
1551*4882a593Smuzhiyun  *         bank physical/bus address.
1552*4882a593Smuzhiyun  *  - BANKx_MIN_ID
1553*4882a593Smuzhiyun  *    Bits 15:0
1554*4882a593Smuzhiyun  *    Purpose: Provide a mechanism to specify the min index that needs to
1555*4882a593Smuzhiyun  *          mapped.
1556*4882a593Smuzhiyun  *  - BANKx_MAX_ID
1557*4882a593Smuzhiyun  *    Bits 31:16
1558*4882a593Smuzhiyun  *    Purpose: Provide a mechanism to specify the max index that needs to
1559*4882a593Smuzhiyun  *
1560*4882a593Smuzhiyun  */
1561*4882a593Smuzhiyun struct htt_frag_desc_bank_id {
1562*4882a593Smuzhiyun 	__le16 bank_min_id;
1563*4882a593Smuzhiyun 	__le16 bank_max_id;
1564*4882a593Smuzhiyun } __packed;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun /* real is 16 but it wouldn't fit in the max htt message size
1567*4882a593Smuzhiyun  * so we use a conservatively safe value for now
1568*4882a593Smuzhiyun  */
1569*4882a593Smuzhiyun #define HTT_FRAG_DESC_BANK_MAX 4
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun #define HTT_FRAG_DESC_BANK_CFG_INFO_PDEV_ID_MASK		0x03
1572*4882a593Smuzhiyun #define HTT_FRAG_DESC_BANK_CFG_INFO_PDEV_ID_LSB			0
1573*4882a593Smuzhiyun #define HTT_FRAG_DESC_BANK_CFG_INFO_SWAP			BIT(2)
1574*4882a593Smuzhiyun #define HTT_FRAG_DESC_BANK_CFG_INFO_Q_STATE_VALID		BIT(3)
1575*4882a593Smuzhiyun #define HTT_FRAG_DESC_BANK_CFG_INFO_Q_STATE_DEPTH_TYPE_MASK	BIT(4)
1576*4882a593Smuzhiyun #define HTT_FRAG_DESC_BANK_CFG_INFO_Q_STATE_DEPTH_TYPE_LSB	4
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun enum htt_q_depth_type {
1579*4882a593Smuzhiyun 	HTT_Q_DEPTH_TYPE_BYTES = 0,
1580*4882a593Smuzhiyun 	HTT_Q_DEPTH_TYPE_MSDUS = 1,
1581*4882a593Smuzhiyun };
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun #define HTT_TX_Q_STATE_NUM_PEERS		(TARGET_10_4_NUM_QCACHE_PEERS_MAX + \
1584*4882a593Smuzhiyun 						 TARGET_10_4_NUM_VDEVS)
1585*4882a593Smuzhiyun #define HTT_TX_Q_STATE_NUM_TIDS			8
1586*4882a593Smuzhiyun #define HTT_TX_Q_STATE_ENTRY_SIZE		1
1587*4882a593Smuzhiyun #define HTT_TX_Q_STATE_ENTRY_MULTIPLIER		0
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun /**
1590*4882a593Smuzhiyun  * htt_q_state_conf - part of htt_frag_desc_bank_cfg for host q state config
1591*4882a593Smuzhiyun  *
1592*4882a593Smuzhiyun  * Defines host q state format and behavior. See htt_q_state.
1593*4882a593Smuzhiyun  *
1594*4882a593Smuzhiyun  * @record_size: Defines the size of each host q entry in bytes. In practice
1595*4882a593Smuzhiyun  *	however firmware (at least 10.4.3-00191) ignores this host
1596*4882a593Smuzhiyun  *	configuration value and uses hardcoded value of 1.
1597*4882a593Smuzhiyun  * @record_multiplier: This is valid only when q depth type is MSDUs. It
1598*4882a593Smuzhiyun  *	defines the exponent for the power of 2 multiplication.
1599*4882a593Smuzhiyun  */
1600*4882a593Smuzhiyun struct htt_q_state_conf {
1601*4882a593Smuzhiyun 	__le32 paddr;
1602*4882a593Smuzhiyun 	__le16 num_peers;
1603*4882a593Smuzhiyun 	__le16 num_tids;
1604*4882a593Smuzhiyun 	u8 record_size;
1605*4882a593Smuzhiyun 	u8 record_multiplier;
1606*4882a593Smuzhiyun 	u8 pad[2];
1607*4882a593Smuzhiyun } __packed;
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun struct htt_frag_desc_bank_cfg32 {
1610*4882a593Smuzhiyun 	u8 info; /* HTT_FRAG_DESC_BANK_CFG_INFO_ */
1611*4882a593Smuzhiyun 	u8 num_banks;
1612*4882a593Smuzhiyun 	u8 desc_size;
1613*4882a593Smuzhiyun 	__le32 bank_base_addrs[HTT_FRAG_DESC_BANK_MAX];
1614*4882a593Smuzhiyun 	struct htt_frag_desc_bank_id bank_id[HTT_FRAG_DESC_BANK_MAX];
1615*4882a593Smuzhiyun 	struct htt_q_state_conf q_state;
1616*4882a593Smuzhiyun } __packed;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun struct htt_frag_desc_bank_cfg64 {
1619*4882a593Smuzhiyun 	u8 info; /* HTT_FRAG_DESC_BANK_CFG_INFO_ */
1620*4882a593Smuzhiyun 	u8 num_banks;
1621*4882a593Smuzhiyun 	u8 desc_size;
1622*4882a593Smuzhiyun 	__le64 bank_base_addrs[HTT_FRAG_DESC_BANK_MAX];
1623*4882a593Smuzhiyun 	struct htt_frag_desc_bank_id bank_id[HTT_FRAG_DESC_BANK_MAX];
1624*4882a593Smuzhiyun 	struct htt_q_state_conf q_state;
1625*4882a593Smuzhiyun } __packed;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun #define HTT_TX_Q_STATE_ENTRY_COEFFICIENT	128
1628*4882a593Smuzhiyun #define HTT_TX_Q_STATE_ENTRY_FACTOR_MASK	0x3f
1629*4882a593Smuzhiyun #define HTT_TX_Q_STATE_ENTRY_FACTOR_LSB		0
1630*4882a593Smuzhiyun #define HTT_TX_Q_STATE_ENTRY_EXP_MASK		0xc0
1631*4882a593Smuzhiyun #define HTT_TX_Q_STATE_ENTRY_EXP_LSB		6
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun /**
1634*4882a593Smuzhiyun  * htt_q_state - shared between host and firmware via DMA
1635*4882a593Smuzhiyun  *
1636*4882a593Smuzhiyun  * This structure is used for the host to expose it's software queue state to
1637*4882a593Smuzhiyun  * firmware so that its rate control can schedule fetch requests for optimized
1638*4882a593Smuzhiyun  * performance. This is most notably used for MU-MIMO aggregation when multiple
1639*4882a593Smuzhiyun  * MU clients are connected.
1640*4882a593Smuzhiyun  *
1641*4882a593Smuzhiyun  * @count: Each element defines the host queue depth. When q depth type was
1642*4882a593Smuzhiyun  *	configured as HTT_Q_DEPTH_TYPE_BYTES then each entry is defined as:
1643*4882a593Smuzhiyun  *	FACTOR * 128 * 8^EXP (see HTT_TX_Q_STATE_ENTRY_FACTOR_MASK and
1644*4882a593Smuzhiyun  *	HTT_TX_Q_STATE_ENTRY_EXP_MASK). When q depth type was configured as
1645*4882a593Smuzhiyun  *	HTT_Q_DEPTH_TYPE_MSDUS the number of packets is scaled by 2 **
1646*4882a593Smuzhiyun  *	record_multiplier (see htt_q_state_conf).
1647*4882a593Smuzhiyun  * @map: Used by firmware to quickly check which host queues are not empty. It
1648*4882a593Smuzhiyun  *	is a bitmap simply saying.
1649*4882a593Smuzhiyun  * @seq: Used by firmware to quickly check if the host queues were updated
1650*4882a593Smuzhiyun  *	since it last checked.
1651*4882a593Smuzhiyun  *
1652*4882a593Smuzhiyun  * FIXME: Is the q_state map[] size calculation really correct?
1653*4882a593Smuzhiyun  */
1654*4882a593Smuzhiyun struct htt_q_state {
1655*4882a593Smuzhiyun 	u8 count[HTT_TX_Q_STATE_NUM_TIDS][HTT_TX_Q_STATE_NUM_PEERS];
1656*4882a593Smuzhiyun 	u32 map[HTT_TX_Q_STATE_NUM_TIDS][(HTT_TX_Q_STATE_NUM_PEERS + 31) / 32];
1657*4882a593Smuzhiyun 	__le32 seq;
1658*4882a593Smuzhiyun } __packed;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun #define HTT_TX_FETCH_RECORD_INFO_PEER_ID_MASK	0x0fff
1661*4882a593Smuzhiyun #define HTT_TX_FETCH_RECORD_INFO_PEER_ID_LSB	0
1662*4882a593Smuzhiyun #define HTT_TX_FETCH_RECORD_INFO_TID_MASK	0xf000
1663*4882a593Smuzhiyun #define HTT_TX_FETCH_RECORD_INFO_TID_LSB	12
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun struct htt_tx_fetch_record {
1666*4882a593Smuzhiyun 	__le16 info; /* HTT_TX_FETCH_IND_RECORD_INFO_ */
1667*4882a593Smuzhiyun 	__le16 num_msdus;
1668*4882a593Smuzhiyun 	__le32 num_bytes;
1669*4882a593Smuzhiyun } __packed;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun struct htt_tx_fetch_ind {
1672*4882a593Smuzhiyun 	u8 pad0;
1673*4882a593Smuzhiyun 	__le16 fetch_seq_num;
1674*4882a593Smuzhiyun 	__le32 token;
1675*4882a593Smuzhiyun 	__le16 num_resp_ids;
1676*4882a593Smuzhiyun 	__le16 num_records;
1677*4882a593Smuzhiyun 	__le32 resp_ids[0]; /* ath10k_htt_get_tx_fetch_ind_resp_ids() */
1678*4882a593Smuzhiyun 	struct htt_tx_fetch_record records[];
1679*4882a593Smuzhiyun } __packed;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun static inline void *
ath10k_htt_get_tx_fetch_ind_resp_ids(struct htt_tx_fetch_ind * ind)1682*4882a593Smuzhiyun ath10k_htt_get_tx_fetch_ind_resp_ids(struct htt_tx_fetch_ind *ind)
1683*4882a593Smuzhiyun {
1684*4882a593Smuzhiyun 	return (void *)&ind->records[le16_to_cpu(ind->num_records)];
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun struct htt_tx_fetch_resp {
1688*4882a593Smuzhiyun 	u8 pad0;
1689*4882a593Smuzhiyun 	__le16 resp_id;
1690*4882a593Smuzhiyun 	__le16 fetch_seq_num;
1691*4882a593Smuzhiyun 	__le16 num_records;
1692*4882a593Smuzhiyun 	__le32 token;
1693*4882a593Smuzhiyun 	struct htt_tx_fetch_record records[];
1694*4882a593Smuzhiyun } __packed;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun struct htt_tx_fetch_confirm {
1697*4882a593Smuzhiyun 	u8 pad0;
1698*4882a593Smuzhiyun 	__le16 num_resp_ids;
1699*4882a593Smuzhiyun 	__le32 resp_ids[];
1700*4882a593Smuzhiyun } __packed;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun enum htt_tx_mode_switch_mode {
1703*4882a593Smuzhiyun 	HTT_TX_MODE_SWITCH_PUSH = 0,
1704*4882a593Smuzhiyun 	HTT_TX_MODE_SWITCH_PUSH_PULL = 1,
1705*4882a593Smuzhiyun };
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_IND_INFO0_ENABLE		BIT(0)
1708*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_IND_INFO0_NUM_RECORDS_MASK	0xfffe
1709*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_IND_INFO0_NUM_RECORDS_LSB	1
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_IND_INFO1_MODE_MASK		0x0003
1712*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_IND_INFO1_MODE_LSB		0
1713*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_IND_INFO1_THRESHOLD_MASK	0xfffc
1714*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_IND_INFO1_THRESHOLD_LSB	2
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_RECORD_INFO0_PEER_ID_MASK	0x0fff
1717*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_RECORD_INFO0_PEER_ID_LSB	0
1718*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_RECORD_INFO0_TID_MASK	0xf000
1719*4882a593Smuzhiyun #define HTT_TX_MODE_SWITCH_RECORD_INFO0_TID_LSB		12
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun struct htt_tx_mode_switch_record {
1722*4882a593Smuzhiyun 	__le16 info0; /* HTT_TX_MODE_SWITCH_RECORD_INFO0_ */
1723*4882a593Smuzhiyun 	__le16 num_max_msdus;
1724*4882a593Smuzhiyun } __packed;
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun struct htt_tx_mode_switch_ind {
1727*4882a593Smuzhiyun 	u8 pad0;
1728*4882a593Smuzhiyun 	__le16 info0; /* HTT_TX_MODE_SWITCH_IND_INFO0_ */
1729*4882a593Smuzhiyun 	__le16 info1; /* HTT_TX_MODE_SWITCH_IND_INFO1_ */
1730*4882a593Smuzhiyun 	u8 pad1[2];
1731*4882a593Smuzhiyun 	struct htt_tx_mode_switch_record records[];
1732*4882a593Smuzhiyun } __packed;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun struct htt_channel_change {
1735*4882a593Smuzhiyun 	u8 pad[3];
1736*4882a593Smuzhiyun 	__le32 freq;
1737*4882a593Smuzhiyun 	__le32 center_freq1;
1738*4882a593Smuzhiyun 	__le32 center_freq2;
1739*4882a593Smuzhiyun 	__le32 phymode;
1740*4882a593Smuzhiyun } __packed;
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun struct htt_per_peer_tx_stats_ind {
1743*4882a593Smuzhiyun 	__le32	succ_bytes;
1744*4882a593Smuzhiyun 	__le32  retry_bytes;
1745*4882a593Smuzhiyun 	__le32  failed_bytes;
1746*4882a593Smuzhiyun 	u8	ratecode;
1747*4882a593Smuzhiyun 	u8	flags;
1748*4882a593Smuzhiyun 	__le16	peer_id;
1749*4882a593Smuzhiyun 	__le16  succ_pkts;
1750*4882a593Smuzhiyun 	__le16	retry_pkts;
1751*4882a593Smuzhiyun 	__le16	failed_pkts;
1752*4882a593Smuzhiyun 	__le16	tx_duration;
1753*4882a593Smuzhiyun 	__le32	reserved1;
1754*4882a593Smuzhiyun 	__le32	reserved2;
1755*4882a593Smuzhiyun } __packed;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun struct htt_peer_tx_stats {
1758*4882a593Smuzhiyun 	u8 num_ppdu;
1759*4882a593Smuzhiyun 	u8 ppdu_len;
1760*4882a593Smuzhiyun 	u8 version;
1761*4882a593Smuzhiyun 	u8 payload[];
1762*4882a593Smuzhiyun } __packed;
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun #define ATH10K_10_2_TX_STATS_OFFSET	136
1765*4882a593Smuzhiyun #define PEER_STATS_FOR_NO_OF_PPDUS	4
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun struct ath10k_10_2_peer_tx_stats {
1768*4882a593Smuzhiyun 	u8 ratecode[PEER_STATS_FOR_NO_OF_PPDUS];
1769*4882a593Smuzhiyun 	u8 success_pkts[PEER_STATS_FOR_NO_OF_PPDUS];
1770*4882a593Smuzhiyun 	__le16 success_bytes[PEER_STATS_FOR_NO_OF_PPDUS];
1771*4882a593Smuzhiyun 	u8 retry_pkts[PEER_STATS_FOR_NO_OF_PPDUS];
1772*4882a593Smuzhiyun 	__le16 retry_bytes[PEER_STATS_FOR_NO_OF_PPDUS];
1773*4882a593Smuzhiyun 	u8 failed_pkts[PEER_STATS_FOR_NO_OF_PPDUS];
1774*4882a593Smuzhiyun 	__le16 failed_bytes[PEER_STATS_FOR_NO_OF_PPDUS];
1775*4882a593Smuzhiyun 	u8 flags[PEER_STATS_FOR_NO_OF_PPDUS];
1776*4882a593Smuzhiyun 	__le32 tx_duration;
1777*4882a593Smuzhiyun 	u8 tx_ppdu_cnt;
1778*4882a593Smuzhiyun 	u8 peer_id;
1779*4882a593Smuzhiyun } __packed;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun union htt_rx_pn_t {
1782*4882a593Smuzhiyun 	/* WEP: 24-bit PN */
1783*4882a593Smuzhiyun 	u32 pn24;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	/* TKIP or CCMP: 48-bit PN */
1786*4882a593Smuzhiyun 	u64 pn48;
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	/* WAPI: 128-bit PN */
1789*4882a593Smuzhiyun 	u64 pn128[2];
1790*4882a593Smuzhiyun };
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun struct htt_cmd {
1793*4882a593Smuzhiyun 	struct htt_cmd_hdr hdr;
1794*4882a593Smuzhiyun 	union {
1795*4882a593Smuzhiyun 		struct htt_ver_req ver_req;
1796*4882a593Smuzhiyun 		struct htt_mgmt_tx_desc mgmt_tx;
1797*4882a593Smuzhiyun 		struct htt_data_tx_desc data_tx;
1798*4882a593Smuzhiyun 		struct htt_rx_ring_setup_32 rx_setup_32;
1799*4882a593Smuzhiyun 		struct htt_rx_ring_setup_64 rx_setup_64;
1800*4882a593Smuzhiyun 		struct htt_stats_req stats_req;
1801*4882a593Smuzhiyun 		struct htt_oob_sync_req oob_sync_req;
1802*4882a593Smuzhiyun 		struct htt_aggr_conf aggr_conf;
1803*4882a593Smuzhiyun 		struct htt_aggr_conf_v2 aggr_conf_v2;
1804*4882a593Smuzhiyun 		struct htt_frag_desc_bank_cfg32 frag_desc_bank_cfg32;
1805*4882a593Smuzhiyun 		struct htt_frag_desc_bank_cfg64 frag_desc_bank_cfg64;
1806*4882a593Smuzhiyun 		struct htt_tx_fetch_resp tx_fetch_resp;
1807*4882a593Smuzhiyun 	};
1808*4882a593Smuzhiyun } __packed;
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun struct htt_resp {
1811*4882a593Smuzhiyun 	struct htt_resp_hdr hdr;
1812*4882a593Smuzhiyun 	union {
1813*4882a593Smuzhiyun 		struct htt_ver_resp ver_resp;
1814*4882a593Smuzhiyun 		struct htt_mgmt_tx_completion mgmt_tx_completion;
1815*4882a593Smuzhiyun 		struct htt_data_tx_completion data_tx_completion;
1816*4882a593Smuzhiyun 		struct htt_rx_indication rx_ind;
1817*4882a593Smuzhiyun 		struct htt_rx_indication_hl rx_ind_hl;
1818*4882a593Smuzhiyun 		struct htt_rx_fragment_indication rx_frag_ind;
1819*4882a593Smuzhiyun 		struct htt_rx_peer_map peer_map;
1820*4882a593Smuzhiyun 		struct htt_rx_peer_unmap peer_unmap;
1821*4882a593Smuzhiyun 		struct htt_rx_flush rx_flush;
1822*4882a593Smuzhiyun 		struct htt_rx_addba rx_addba;
1823*4882a593Smuzhiyun 		struct htt_rx_delba rx_delba;
1824*4882a593Smuzhiyun 		struct htt_security_indication security_indication;
1825*4882a593Smuzhiyun 		struct htt_rc_update rc_update;
1826*4882a593Smuzhiyun 		struct htt_rx_test rx_test;
1827*4882a593Smuzhiyun 		struct htt_pktlog_msg pktlog_msg;
1828*4882a593Smuzhiyun 		struct htt_stats_conf stats_conf;
1829*4882a593Smuzhiyun 		struct htt_rx_pn_ind rx_pn_ind;
1830*4882a593Smuzhiyun 		struct htt_rx_offload_ind rx_offload_ind;
1831*4882a593Smuzhiyun 		struct htt_rx_in_ord_ind rx_in_ord_ind;
1832*4882a593Smuzhiyun 		struct htt_tx_fetch_ind tx_fetch_ind;
1833*4882a593Smuzhiyun 		struct htt_tx_fetch_confirm tx_fetch_confirm;
1834*4882a593Smuzhiyun 		struct htt_tx_mode_switch_ind tx_mode_switch_ind;
1835*4882a593Smuzhiyun 		struct htt_channel_change chan_change;
1836*4882a593Smuzhiyun 		struct htt_peer_tx_stats peer_tx_stats;
1837*4882a593Smuzhiyun 	};
1838*4882a593Smuzhiyun } __packed;
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun /*** host side structures follow ***/
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun struct htt_tx_done {
1843*4882a593Smuzhiyun 	u16 msdu_id;
1844*4882a593Smuzhiyun 	u16 status;
1845*4882a593Smuzhiyun 	u8 ack_rssi;
1846*4882a593Smuzhiyun };
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun enum htt_tx_compl_state {
1849*4882a593Smuzhiyun 	HTT_TX_COMPL_STATE_NONE,
1850*4882a593Smuzhiyun 	HTT_TX_COMPL_STATE_ACK,
1851*4882a593Smuzhiyun 	HTT_TX_COMPL_STATE_NOACK,
1852*4882a593Smuzhiyun 	HTT_TX_COMPL_STATE_DISCARD,
1853*4882a593Smuzhiyun };
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun struct htt_peer_map_event {
1856*4882a593Smuzhiyun 	u8 vdev_id;
1857*4882a593Smuzhiyun 	u16 peer_id;
1858*4882a593Smuzhiyun 	u8 addr[ETH_ALEN];
1859*4882a593Smuzhiyun };
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun struct htt_peer_unmap_event {
1862*4882a593Smuzhiyun 	u16 peer_id;
1863*4882a593Smuzhiyun };
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun struct ath10k_htt_txbuf_32 {
1866*4882a593Smuzhiyun 	struct htt_data_tx_desc_frag frags[2];
1867*4882a593Smuzhiyun 	struct ath10k_htc_hdr htc_hdr;
1868*4882a593Smuzhiyun 	struct htt_cmd_hdr cmd_hdr;
1869*4882a593Smuzhiyun 	struct htt_data_tx_desc cmd_tx;
1870*4882a593Smuzhiyun } __packed __aligned(4);
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun struct ath10k_htt_txbuf_64 {
1873*4882a593Smuzhiyun 	struct htt_data_tx_desc_frag frags[2];
1874*4882a593Smuzhiyun 	struct ath10k_htc_hdr htc_hdr;
1875*4882a593Smuzhiyun 	struct htt_cmd_hdr cmd_hdr;
1876*4882a593Smuzhiyun 	struct htt_data_tx_desc_64 cmd_tx;
1877*4882a593Smuzhiyun } __packed __aligned(4);
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun struct ath10k_htt {
1880*4882a593Smuzhiyun 	struct ath10k *ar;
1881*4882a593Smuzhiyun 	enum ath10k_htc_ep_id eid;
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	struct sk_buff_head rx_indication_head;
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	u8 target_version_major;
1886*4882a593Smuzhiyun 	u8 target_version_minor;
1887*4882a593Smuzhiyun 	struct completion target_version_received;
1888*4882a593Smuzhiyun 	u8 max_num_amsdu;
1889*4882a593Smuzhiyun 	u8 max_num_ampdu;
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	const enum htt_t2h_msg_type *t2h_msg_types;
1892*4882a593Smuzhiyun 	u32 t2h_msg_types_max;
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	struct {
1895*4882a593Smuzhiyun 		/*
1896*4882a593Smuzhiyun 		 * Ring of network buffer objects - This ring is
1897*4882a593Smuzhiyun 		 * used exclusively by the host SW. This ring
1898*4882a593Smuzhiyun 		 * mirrors the dev_addrs_ring that is shared
1899*4882a593Smuzhiyun 		 * between the host SW and the MAC HW. The host SW
1900*4882a593Smuzhiyun 		 * uses this netbufs ring to locate the network
1901*4882a593Smuzhiyun 		 * buffer objects whose data buffers the HW has
1902*4882a593Smuzhiyun 		 * filled.
1903*4882a593Smuzhiyun 		 */
1904*4882a593Smuzhiyun 		struct sk_buff **netbufs_ring;
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 		/* This is used only with firmware supporting IN_ORD_IND.
1907*4882a593Smuzhiyun 		 *
1908*4882a593Smuzhiyun 		 * With Full Rx Reorder the HTT Rx Ring is more of a temporary
1909*4882a593Smuzhiyun 		 * buffer ring from which buffer addresses are copied by the
1910*4882a593Smuzhiyun 		 * firmware to MAC Rx ring. Firmware then delivers IN_ORD_IND
1911*4882a593Smuzhiyun 		 * pointing to specific (re-ordered) buffers.
1912*4882a593Smuzhiyun 		 *
1913*4882a593Smuzhiyun 		 * FIXME: With kernel generic hashing functions there's a lot
1914*4882a593Smuzhiyun 		 * of hash collisions for sk_buffs.
1915*4882a593Smuzhiyun 		 */
1916*4882a593Smuzhiyun 		bool in_ord_rx;
1917*4882a593Smuzhiyun 		DECLARE_HASHTABLE(skb_table, 4);
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 		/*
1920*4882a593Smuzhiyun 		 * Ring of buffer addresses -
1921*4882a593Smuzhiyun 		 * This ring holds the "physical" device address of the
1922*4882a593Smuzhiyun 		 * rx buffers the host SW provides for the MAC HW to
1923*4882a593Smuzhiyun 		 * fill.
1924*4882a593Smuzhiyun 		 */
1925*4882a593Smuzhiyun 		union {
1926*4882a593Smuzhiyun 			__le64 *paddrs_ring_64;
1927*4882a593Smuzhiyun 			__le32 *paddrs_ring_32;
1928*4882a593Smuzhiyun 		};
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 		/*
1931*4882a593Smuzhiyun 		 * Base address of ring, as a "physical" device address
1932*4882a593Smuzhiyun 		 * rather than a CPU address.
1933*4882a593Smuzhiyun 		 */
1934*4882a593Smuzhiyun 		dma_addr_t base_paddr;
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 		/* how many elems in the ring (power of 2) */
1937*4882a593Smuzhiyun 		int size;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 		/* size - 1 */
1940*4882a593Smuzhiyun 		unsigned int size_mask;
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 		/* how many rx buffers to keep in the ring */
1943*4882a593Smuzhiyun 		int fill_level;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 		/* how many rx buffers (full+empty) are in the ring */
1946*4882a593Smuzhiyun 		int fill_cnt;
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 		/*
1949*4882a593Smuzhiyun 		 * alloc_idx - where HTT SW has deposited empty buffers
1950*4882a593Smuzhiyun 		 * This is allocated in consistent mem, so that the FW can
1951*4882a593Smuzhiyun 		 * read this variable, and program the HW's FW_IDX reg with
1952*4882a593Smuzhiyun 		 * the value of this shadow register.
1953*4882a593Smuzhiyun 		 */
1954*4882a593Smuzhiyun 		struct {
1955*4882a593Smuzhiyun 			__le32 *vaddr;
1956*4882a593Smuzhiyun 			dma_addr_t paddr;
1957*4882a593Smuzhiyun 		} alloc_idx;
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 		/* where HTT SW has processed bufs filled by rx MAC DMA */
1960*4882a593Smuzhiyun 		struct {
1961*4882a593Smuzhiyun 			unsigned int msdu_payld;
1962*4882a593Smuzhiyun 		} sw_rd_idx;
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 		/*
1965*4882a593Smuzhiyun 		 * refill_retry_timer - timer triggered when the ring is
1966*4882a593Smuzhiyun 		 * not refilled to the level expected
1967*4882a593Smuzhiyun 		 */
1968*4882a593Smuzhiyun 		struct timer_list refill_retry_timer;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 		/* Protects access to all rx ring buffer state variables */
1971*4882a593Smuzhiyun 		spinlock_t lock;
1972*4882a593Smuzhiyun 	} rx_ring;
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	unsigned int prefetch_len;
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	/* Protects access to pending_tx, num_pending_tx */
1977*4882a593Smuzhiyun 	spinlock_t tx_lock;
1978*4882a593Smuzhiyun 	int max_num_pending_tx;
1979*4882a593Smuzhiyun 	int num_pending_tx;
1980*4882a593Smuzhiyun 	int num_pending_mgmt_tx;
1981*4882a593Smuzhiyun 	struct idr pending_tx;
1982*4882a593Smuzhiyun 	wait_queue_head_t empty_tx_wq;
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	/* FIFO for storing tx done status {ack, no-ack, discard} and msdu id */
1985*4882a593Smuzhiyun 	DECLARE_KFIFO_PTR(txdone_fifo, struct htt_tx_done);
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	/* set if host-fw communication goes haywire
1988*4882a593Smuzhiyun 	 * used to avoid further failures
1989*4882a593Smuzhiyun 	 */
1990*4882a593Smuzhiyun 	bool rx_confused;
1991*4882a593Smuzhiyun 	atomic_t num_mpdus_ready;
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	/* This is used to group tx/rx completions separately and process them
1994*4882a593Smuzhiyun 	 * in batches to reduce cache stalls
1995*4882a593Smuzhiyun 	 */
1996*4882a593Smuzhiyun 	struct sk_buff_head rx_msdus_q;
1997*4882a593Smuzhiyun 	struct sk_buff_head rx_in_ord_compl_q;
1998*4882a593Smuzhiyun 	struct sk_buff_head tx_fetch_ind_q;
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	/* rx_status template */
2001*4882a593Smuzhiyun 	struct ieee80211_rx_status rx_status;
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	struct {
2004*4882a593Smuzhiyun 		dma_addr_t paddr;
2005*4882a593Smuzhiyun 		union {
2006*4882a593Smuzhiyun 			struct htt_msdu_ext_desc *vaddr_desc_32;
2007*4882a593Smuzhiyun 			struct htt_msdu_ext_desc_64 *vaddr_desc_64;
2008*4882a593Smuzhiyun 		};
2009*4882a593Smuzhiyun 		size_t size;
2010*4882a593Smuzhiyun 	} frag_desc;
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	struct {
2013*4882a593Smuzhiyun 		dma_addr_t paddr;
2014*4882a593Smuzhiyun 		union {
2015*4882a593Smuzhiyun 			struct ath10k_htt_txbuf_32 *vaddr_txbuff_32;
2016*4882a593Smuzhiyun 			struct ath10k_htt_txbuf_64 *vaddr_txbuff_64;
2017*4882a593Smuzhiyun 		};
2018*4882a593Smuzhiyun 		size_t size;
2019*4882a593Smuzhiyun 	} txbuf;
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	struct {
2022*4882a593Smuzhiyun 		bool enabled;
2023*4882a593Smuzhiyun 		struct htt_q_state *vaddr;
2024*4882a593Smuzhiyun 		dma_addr_t paddr;
2025*4882a593Smuzhiyun 		u16 num_push_allowed;
2026*4882a593Smuzhiyun 		u16 num_peers;
2027*4882a593Smuzhiyun 		u16 num_tids;
2028*4882a593Smuzhiyun 		enum htt_tx_mode_switch_mode mode;
2029*4882a593Smuzhiyun 		enum htt_q_depth_type type;
2030*4882a593Smuzhiyun 	} tx_q_state;
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	bool tx_mem_allocated;
2033*4882a593Smuzhiyun 	const struct ath10k_htt_tx_ops *tx_ops;
2034*4882a593Smuzhiyun 	const struct ath10k_htt_rx_ops *rx_ops;
2035*4882a593Smuzhiyun 	bool disable_tx_comp;
2036*4882a593Smuzhiyun 	bool bundle_tx;
2037*4882a593Smuzhiyun 	struct sk_buff_head tx_req_head;
2038*4882a593Smuzhiyun 	struct sk_buff_head tx_complete_head;
2039*4882a593Smuzhiyun };
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun struct ath10k_htt_tx_ops {
2042*4882a593Smuzhiyun 	int (*htt_send_rx_ring_cfg)(struct ath10k_htt *htt);
2043*4882a593Smuzhiyun 	int (*htt_send_frag_desc_bank_cfg)(struct ath10k_htt *htt);
2044*4882a593Smuzhiyun 	int (*htt_alloc_frag_desc)(struct ath10k_htt *htt);
2045*4882a593Smuzhiyun 	void (*htt_free_frag_desc)(struct ath10k_htt *htt);
2046*4882a593Smuzhiyun 	int (*htt_tx)(struct ath10k_htt *htt, enum ath10k_hw_txrx_mode txmode,
2047*4882a593Smuzhiyun 		      struct sk_buff *msdu);
2048*4882a593Smuzhiyun 	int (*htt_alloc_txbuff)(struct ath10k_htt *htt);
2049*4882a593Smuzhiyun 	void (*htt_free_txbuff)(struct ath10k_htt *htt);
2050*4882a593Smuzhiyun 	int (*htt_h2t_aggr_cfg_msg)(struct ath10k_htt *htt,
2051*4882a593Smuzhiyun 				    u8 max_subfrms_ampdu,
2052*4882a593Smuzhiyun 				    u8 max_subfrms_amsdu);
2053*4882a593Smuzhiyun 	void (*htt_flush_tx)(struct ath10k_htt *htt);
2054*4882a593Smuzhiyun };
2055*4882a593Smuzhiyun 
ath10k_htt_send_rx_ring_cfg(struct ath10k_htt * htt)2056*4882a593Smuzhiyun static inline int ath10k_htt_send_rx_ring_cfg(struct ath10k_htt *htt)
2057*4882a593Smuzhiyun {
2058*4882a593Smuzhiyun 	if (!htt->tx_ops->htt_send_rx_ring_cfg)
2059*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	return htt->tx_ops->htt_send_rx_ring_cfg(htt);
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun 
ath10k_htt_send_frag_desc_bank_cfg(struct ath10k_htt * htt)2064*4882a593Smuzhiyun static inline int ath10k_htt_send_frag_desc_bank_cfg(struct ath10k_htt *htt)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun 	if (!htt->tx_ops->htt_send_frag_desc_bank_cfg)
2067*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	return htt->tx_ops->htt_send_frag_desc_bank_cfg(htt);
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun 
ath10k_htt_alloc_frag_desc(struct ath10k_htt * htt)2072*4882a593Smuzhiyun static inline int ath10k_htt_alloc_frag_desc(struct ath10k_htt *htt)
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun 	if (!htt->tx_ops->htt_alloc_frag_desc)
2075*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	return htt->tx_ops->htt_alloc_frag_desc(htt);
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun 
ath10k_htt_free_frag_desc(struct ath10k_htt * htt)2080*4882a593Smuzhiyun static inline void ath10k_htt_free_frag_desc(struct ath10k_htt *htt)
2081*4882a593Smuzhiyun {
2082*4882a593Smuzhiyun 	if (htt->tx_ops->htt_free_frag_desc)
2083*4882a593Smuzhiyun 		htt->tx_ops->htt_free_frag_desc(htt);
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun 
ath10k_htt_tx(struct ath10k_htt * htt,enum ath10k_hw_txrx_mode txmode,struct sk_buff * msdu)2086*4882a593Smuzhiyun static inline int ath10k_htt_tx(struct ath10k_htt *htt,
2087*4882a593Smuzhiyun 				enum ath10k_hw_txrx_mode txmode,
2088*4882a593Smuzhiyun 				struct sk_buff *msdu)
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun 	return htt->tx_ops->htt_tx(htt, txmode, msdu);
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun 
ath10k_htt_flush_tx(struct ath10k_htt * htt)2093*4882a593Smuzhiyun static inline void ath10k_htt_flush_tx(struct ath10k_htt *htt)
2094*4882a593Smuzhiyun {
2095*4882a593Smuzhiyun 	if (htt->tx_ops->htt_flush_tx)
2096*4882a593Smuzhiyun 		htt->tx_ops->htt_flush_tx(htt);
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun 
ath10k_htt_alloc_txbuff(struct ath10k_htt * htt)2099*4882a593Smuzhiyun static inline int ath10k_htt_alloc_txbuff(struct ath10k_htt *htt)
2100*4882a593Smuzhiyun {
2101*4882a593Smuzhiyun 	if (!htt->tx_ops->htt_alloc_txbuff)
2102*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	return htt->tx_ops->htt_alloc_txbuff(htt);
2105*4882a593Smuzhiyun }
2106*4882a593Smuzhiyun 
ath10k_htt_free_txbuff(struct ath10k_htt * htt)2107*4882a593Smuzhiyun static inline void ath10k_htt_free_txbuff(struct ath10k_htt *htt)
2108*4882a593Smuzhiyun {
2109*4882a593Smuzhiyun 	if (htt->tx_ops->htt_free_txbuff)
2110*4882a593Smuzhiyun 		htt->tx_ops->htt_free_txbuff(htt);
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun 
ath10k_htt_h2t_aggr_cfg_msg(struct ath10k_htt * htt,u8 max_subfrms_ampdu,u8 max_subfrms_amsdu)2113*4882a593Smuzhiyun static inline int ath10k_htt_h2t_aggr_cfg_msg(struct ath10k_htt *htt,
2114*4882a593Smuzhiyun 					      u8 max_subfrms_ampdu,
2115*4882a593Smuzhiyun 					      u8 max_subfrms_amsdu)
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun {
2118*4882a593Smuzhiyun 	if (!htt->tx_ops->htt_h2t_aggr_cfg_msg)
2119*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 	return htt->tx_ops->htt_h2t_aggr_cfg_msg(htt,
2122*4882a593Smuzhiyun 						 max_subfrms_ampdu,
2123*4882a593Smuzhiyun 						 max_subfrms_amsdu);
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun struct ath10k_htt_rx_ops {
2127*4882a593Smuzhiyun 	size_t (*htt_get_rx_ring_size)(struct ath10k_htt *htt);
2128*4882a593Smuzhiyun 	void (*htt_config_paddrs_ring)(struct ath10k_htt *htt, void *vaddr);
2129*4882a593Smuzhiyun 	void (*htt_set_paddrs_ring)(struct ath10k_htt *htt, dma_addr_t paddr,
2130*4882a593Smuzhiyun 				    int idx);
2131*4882a593Smuzhiyun 	void* (*htt_get_vaddr_ring)(struct ath10k_htt *htt);
2132*4882a593Smuzhiyun 	void (*htt_reset_paddrs_ring)(struct ath10k_htt *htt, int idx);
2133*4882a593Smuzhiyun 	bool (*htt_rx_proc_rx_frag_ind)(struct ath10k_htt *htt,
2134*4882a593Smuzhiyun 					struct htt_rx_fragment_indication *rx,
2135*4882a593Smuzhiyun 					struct sk_buff *skb);
2136*4882a593Smuzhiyun };
2137*4882a593Smuzhiyun 
ath10k_htt_get_rx_ring_size(struct ath10k_htt * htt)2138*4882a593Smuzhiyun static inline size_t ath10k_htt_get_rx_ring_size(struct ath10k_htt *htt)
2139*4882a593Smuzhiyun {
2140*4882a593Smuzhiyun 	if (!htt->rx_ops->htt_get_rx_ring_size)
2141*4882a593Smuzhiyun 		return 0;
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	return htt->rx_ops->htt_get_rx_ring_size(htt);
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun 
ath10k_htt_config_paddrs_ring(struct ath10k_htt * htt,void * vaddr)2146*4882a593Smuzhiyun static inline void ath10k_htt_config_paddrs_ring(struct ath10k_htt *htt,
2147*4882a593Smuzhiyun 						 void *vaddr)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun 	if (htt->rx_ops->htt_config_paddrs_ring)
2150*4882a593Smuzhiyun 		htt->rx_ops->htt_config_paddrs_ring(htt, vaddr);
2151*4882a593Smuzhiyun }
2152*4882a593Smuzhiyun 
ath10k_htt_set_paddrs_ring(struct ath10k_htt * htt,dma_addr_t paddr,int idx)2153*4882a593Smuzhiyun static inline void ath10k_htt_set_paddrs_ring(struct ath10k_htt *htt,
2154*4882a593Smuzhiyun 					      dma_addr_t paddr,
2155*4882a593Smuzhiyun 					      int idx)
2156*4882a593Smuzhiyun {
2157*4882a593Smuzhiyun 	if (htt->rx_ops->htt_set_paddrs_ring)
2158*4882a593Smuzhiyun 		htt->rx_ops->htt_set_paddrs_ring(htt, paddr, idx);
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun 
ath10k_htt_get_vaddr_ring(struct ath10k_htt * htt)2161*4882a593Smuzhiyun static inline void *ath10k_htt_get_vaddr_ring(struct ath10k_htt *htt)
2162*4882a593Smuzhiyun {
2163*4882a593Smuzhiyun 	if (!htt->rx_ops->htt_get_vaddr_ring)
2164*4882a593Smuzhiyun 		return NULL;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 	return htt->rx_ops->htt_get_vaddr_ring(htt);
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun 
ath10k_htt_reset_paddrs_ring(struct ath10k_htt * htt,int idx)2169*4882a593Smuzhiyun static inline void ath10k_htt_reset_paddrs_ring(struct ath10k_htt *htt, int idx)
2170*4882a593Smuzhiyun {
2171*4882a593Smuzhiyun 	if (htt->rx_ops->htt_reset_paddrs_ring)
2172*4882a593Smuzhiyun 		htt->rx_ops->htt_reset_paddrs_ring(htt, idx);
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun 
ath10k_htt_rx_proc_rx_frag_ind(struct ath10k_htt * htt,struct htt_rx_fragment_indication * rx,struct sk_buff * skb)2175*4882a593Smuzhiyun static inline bool ath10k_htt_rx_proc_rx_frag_ind(struct ath10k_htt *htt,
2176*4882a593Smuzhiyun 						  struct htt_rx_fragment_indication *rx,
2177*4882a593Smuzhiyun 						  struct sk_buff *skb)
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun 	if (!htt->rx_ops->htt_rx_proc_rx_frag_ind)
2180*4882a593Smuzhiyun 		return true;
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 	return htt->rx_ops->htt_rx_proc_rx_frag_ind(htt, rx, skb);
2183*4882a593Smuzhiyun }
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun #define RX_HTT_HDR_STATUS_LEN 64
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun /* This structure layout is programmed via rx ring setup
2188*4882a593Smuzhiyun  * so that FW knows how to transfer the rx descriptor to the host.
2189*4882a593Smuzhiyun  * Buffers like this are placed on the rx ring.
2190*4882a593Smuzhiyun  */
2191*4882a593Smuzhiyun struct htt_rx_desc {
2192*4882a593Smuzhiyun 	union {
2193*4882a593Smuzhiyun 		/* This field is filled on the host using the msdu buffer
2194*4882a593Smuzhiyun 		 * from htt_rx_indication
2195*4882a593Smuzhiyun 		 */
2196*4882a593Smuzhiyun 		struct fw_rx_desc_base fw_desc;
2197*4882a593Smuzhiyun 		u32 pad;
2198*4882a593Smuzhiyun 	} __packed;
2199*4882a593Smuzhiyun 	struct {
2200*4882a593Smuzhiyun 		struct rx_attention attention;
2201*4882a593Smuzhiyun 		struct rx_frag_info frag_info;
2202*4882a593Smuzhiyun 		struct rx_mpdu_start mpdu_start;
2203*4882a593Smuzhiyun 		struct rx_msdu_start msdu_start;
2204*4882a593Smuzhiyun 		struct rx_msdu_end msdu_end;
2205*4882a593Smuzhiyun 		struct rx_mpdu_end mpdu_end;
2206*4882a593Smuzhiyun 		struct rx_ppdu_start ppdu_start;
2207*4882a593Smuzhiyun 		struct rx_ppdu_end ppdu_end;
2208*4882a593Smuzhiyun 	} __packed;
2209*4882a593Smuzhiyun 	u8 rx_hdr_status[RX_HTT_HDR_STATUS_LEN];
2210*4882a593Smuzhiyun 	u8 msdu_payload[];
2211*4882a593Smuzhiyun };
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_SEQ_NUM_MASK           0x00000fff
2214*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_SEQ_NUM_LSB            0
2215*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_ENCRYPTED_MASK         0x00001000
2216*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_ENCRYPTED_LSB          12
2217*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_CHAN_INFO_PRESENT_MASK 0x00002000
2218*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_CHAN_INFO_PRESENT_LSB  13
2219*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_MCAST_BCAST_MASK       0x00010000
2220*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_MCAST_BCAST_LSB        16
2221*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_KEY_ID_OCT_MASK        0x01fe0000
2222*4882a593Smuzhiyun #define HTT_RX_DESC_HL_INFO_KEY_ID_OCT_LSB         17
2223*4882a593Smuzhiyun 
2224*4882a593Smuzhiyun struct htt_rx_desc_base_hl {
2225*4882a593Smuzhiyun 	__le32 info; /* HTT_RX_DESC_HL_INFO_ */
2226*4882a593Smuzhiyun };
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun struct htt_rx_chan_info {
2229*4882a593Smuzhiyun 	__le16 primary_chan_center_freq_mhz;
2230*4882a593Smuzhiyun 	__le16 contig_chan1_center_freq_mhz;
2231*4882a593Smuzhiyun 	__le16 contig_chan2_center_freq_mhz;
2232*4882a593Smuzhiyun 	u8 phy_mode;
2233*4882a593Smuzhiyun 	u8 reserved;
2234*4882a593Smuzhiyun } __packed;
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun #define HTT_RX_DESC_ALIGN 8
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun #define HTT_MAC_ADDR_LEN 6
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun /*
2241*4882a593Smuzhiyun  * FIX THIS
2242*4882a593Smuzhiyun  * Should be: sizeof(struct htt_host_rx_desc) + max rx MSDU size,
2243*4882a593Smuzhiyun  * rounded up to a cache line size.
2244*4882a593Smuzhiyun  */
2245*4882a593Smuzhiyun #define HTT_RX_BUF_SIZE 1920
2246*4882a593Smuzhiyun #define HTT_RX_MSDU_SIZE (HTT_RX_BUF_SIZE - (int)sizeof(struct htt_rx_desc))
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun /* Refill a bunch of RX buffers for each refill round so that FW/HW can handle
2249*4882a593Smuzhiyun  * aggregated traffic more nicely.
2250*4882a593Smuzhiyun  */
2251*4882a593Smuzhiyun #define ATH10K_HTT_MAX_NUM_REFILL 100
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun /*
2254*4882a593Smuzhiyun  * DMA_MAP expects the buffer to be an integral number of cache lines.
2255*4882a593Smuzhiyun  * Rather than checking the actual cache line size, this code makes a
2256*4882a593Smuzhiyun  * conservative estimate of what the cache line size could be.
2257*4882a593Smuzhiyun  */
2258*4882a593Smuzhiyun #define HTT_LOG2_MAX_CACHE_LINE_SIZE 7	/* 2^7 = 128 */
2259*4882a593Smuzhiyun #define HTT_MAX_CACHE_LINE_SIZE_MASK ((1 << HTT_LOG2_MAX_CACHE_LINE_SIZE) - 1)
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun /* These values are default in most firmware revisions and apparently are a
2262*4882a593Smuzhiyun  * sweet spot performance wise.
2263*4882a593Smuzhiyun  */
2264*4882a593Smuzhiyun #define ATH10K_HTT_MAX_NUM_AMSDU_DEFAULT 3
2265*4882a593Smuzhiyun #define ATH10K_HTT_MAX_NUM_AMPDU_DEFAULT 64
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun int ath10k_htt_connect(struct ath10k_htt *htt);
2268*4882a593Smuzhiyun int ath10k_htt_init(struct ath10k *ar);
2269*4882a593Smuzhiyun int ath10k_htt_setup(struct ath10k_htt *htt);
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun int ath10k_htt_tx_start(struct ath10k_htt *htt);
2272*4882a593Smuzhiyun void ath10k_htt_tx_stop(struct ath10k_htt *htt);
2273*4882a593Smuzhiyun void ath10k_htt_tx_destroy(struct ath10k_htt *htt);
2274*4882a593Smuzhiyun void ath10k_htt_tx_free(struct ath10k_htt *htt);
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun int ath10k_htt_rx_alloc(struct ath10k_htt *htt);
2277*4882a593Smuzhiyun int ath10k_htt_rx_ring_refill(struct ath10k *ar);
2278*4882a593Smuzhiyun void ath10k_htt_rx_free(struct ath10k_htt *htt);
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun void ath10k_htt_htc_tx_complete(struct ath10k *ar, struct sk_buff *skb);
2281*4882a593Smuzhiyun void ath10k_htt_htc_t2h_msg_handler(struct ath10k *ar, struct sk_buff *skb);
2282*4882a593Smuzhiyun bool ath10k_htt_t2h_msg_handler(struct ath10k *ar, struct sk_buff *skb);
2283*4882a593Smuzhiyun int ath10k_htt_h2t_ver_req_msg(struct ath10k_htt *htt);
2284*4882a593Smuzhiyun int ath10k_htt_h2t_stats_req(struct ath10k_htt *htt, u32 mask, u32 reset_mask,
2285*4882a593Smuzhiyun 			     u64 cookie);
2286*4882a593Smuzhiyun void ath10k_htt_hif_tx_complete(struct ath10k *ar, struct sk_buff *skb);
2287*4882a593Smuzhiyun int ath10k_htt_tx_fetch_resp(struct ath10k *ar,
2288*4882a593Smuzhiyun 			     __le32 token,
2289*4882a593Smuzhiyun 			     __le16 fetch_seq_num,
2290*4882a593Smuzhiyun 			     struct htt_tx_fetch_record *records,
2291*4882a593Smuzhiyun 			     size_t num_records);
2292*4882a593Smuzhiyun void ath10k_htt_op_ep_tx_credits(struct ath10k *ar);
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun void ath10k_htt_tx_txq_update(struct ieee80211_hw *hw,
2295*4882a593Smuzhiyun 			      struct ieee80211_txq *txq);
2296*4882a593Smuzhiyun void ath10k_htt_tx_txq_recalc(struct ieee80211_hw *hw,
2297*4882a593Smuzhiyun 			      struct ieee80211_txq *txq);
2298*4882a593Smuzhiyun void ath10k_htt_tx_txq_sync(struct ath10k *ar);
2299*4882a593Smuzhiyun void ath10k_htt_tx_dec_pending(struct ath10k_htt *htt);
2300*4882a593Smuzhiyun int ath10k_htt_tx_inc_pending(struct ath10k_htt *htt);
2301*4882a593Smuzhiyun void ath10k_htt_tx_mgmt_dec_pending(struct ath10k_htt *htt);
2302*4882a593Smuzhiyun int ath10k_htt_tx_mgmt_inc_pending(struct ath10k_htt *htt, bool is_mgmt,
2303*4882a593Smuzhiyun 				   bool is_presp);
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun int ath10k_htt_tx_alloc_msdu_id(struct ath10k_htt *htt, struct sk_buff *skb);
2306*4882a593Smuzhiyun void ath10k_htt_tx_free_msdu_id(struct ath10k_htt *htt, u16 msdu_id);
2307*4882a593Smuzhiyun int ath10k_htt_mgmt_tx(struct ath10k_htt *htt, struct sk_buff *msdu);
2308*4882a593Smuzhiyun void ath10k_htt_rx_pktlog_completion_handler(struct ath10k *ar,
2309*4882a593Smuzhiyun 					     struct sk_buff *skb);
2310*4882a593Smuzhiyun int ath10k_htt_txrx_compl_task(struct ath10k *ar, int budget);
2311*4882a593Smuzhiyun int ath10k_htt_rx_hl_indication(struct ath10k *ar, int budget);
2312*4882a593Smuzhiyun void ath10k_htt_set_tx_ops(struct ath10k_htt *htt);
2313*4882a593Smuzhiyun void ath10k_htt_set_rx_ops(struct ath10k_htt *htt);
2314*4882a593Smuzhiyun #endif
2315