1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2008-2009 Atheros Communications Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any
5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above
6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #ifndef ATH_H
18*4882a593Smuzhiyun #define ATH_H
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/etherdevice.h>
21*4882a593Smuzhiyun #include <linux/skbuff.h>
22*4882a593Smuzhiyun #include <linux/if_ether.h>
23*4882a593Smuzhiyun #include <linux/spinlock.h>
24*4882a593Smuzhiyun #include <net/mac80211.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * The key cache is used for h/w cipher state and also for
28*4882a593Smuzhiyun * tracking station state such as the current tx antenna.
29*4882a593Smuzhiyun * We also setup a mapping table between key cache slot indices
30*4882a593Smuzhiyun * and station state to short-circuit node lookups on rx.
31*4882a593Smuzhiyun * Different parts have different size key caches. We handle
32*4882a593Smuzhiyun * up to ATH_KEYMAX entries (could dynamically allocate state).
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun #define ATH_KEYMAX 128 /* max key cache size we handle */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct ath_ani {
37*4882a593Smuzhiyun bool caldone;
38*4882a593Smuzhiyun unsigned int longcal_timer;
39*4882a593Smuzhiyun unsigned int shortcal_timer;
40*4882a593Smuzhiyun unsigned int resetcal_timer;
41*4882a593Smuzhiyun unsigned int checkani_timer;
42*4882a593Smuzhiyun struct timer_list timer;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct ath_cycle_counters {
46*4882a593Smuzhiyun u32 cycles;
47*4882a593Smuzhiyun u32 rx_busy;
48*4882a593Smuzhiyun u32 rx_frame;
49*4882a593Smuzhiyun u32 tx_frame;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun enum ath_device_state {
53*4882a593Smuzhiyun ATH_HW_UNAVAILABLE,
54*4882a593Smuzhiyun ATH_HW_INITIALIZED,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun enum ath_op_flags {
58*4882a593Smuzhiyun ATH_OP_INVALID,
59*4882a593Smuzhiyun ATH_OP_BEACONS,
60*4882a593Smuzhiyun ATH_OP_ANI_RUN,
61*4882a593Smuzhiyun ATH_OP_PRIM_STA_VIF,
62*4882a593Smuzhiyun ATH_OP_HW_RESET,
63*4882a593Smuzhiyun ATH_OP_SCANNING,
64*4882a593Smuzhiyun ATH_OP_MULTI_CHANNEL,
65*4882a593Smuzhiyun ATH_OP_WOW_ENABLED,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun enum ath_bus_type {
69*4882a593Smuzhiyun ATH_PCI,
70*4882a593Smuzhiyun ATH_AHB,
71*4882a593Smuzhiyun ATH_USB,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct reg_dmn_pair_mapping {
75*4882a593Smuzhiyun u16 reg_domain;
76*4882a593Smuzhiyun u16 reg_5ghz_ctl;
77*4882a593Smuzhiyun u16 reg_2ghz_ctl;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct ath_regulatory {
81*4882a593Smuzhiyun char alpha2[2];
82*4882a593Smuzhiyun enum nl80211_dfs_regions region;
83*4882a593Smuzhiyun u16 country_code;
84*4882a593Smuzhiyun u16 max_power_level;
85*4882a593Smuzhiyun u16 current_rd;
86*4882a593Smuzhiyun int16_t power_limit;
87*4882a593Smuzhiyun struct reg_dmn_pair_mapping *regpair;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun enum ath_crypt_caps {
91*4882a593Smuzhiyun ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0),
92*4882a593Smuzhiyun ATH_CRYPT_CAP_MIC_COMBINED = BIT(1),
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct ath_keyval {
96*4882a593Smuzhiyun u8 kv_type;
97*4882a593Smuzhiyun u8 kv_pad;
98*4882a593Smuzhiyun u16 kv_len;
99*4882a593Smuzhiyun u8 kv_val[16]; /* TK */
100*4882a593Smuzhiyun u8 kv_mic[8]; /* Michael MIC key */
101*4882a593Smuzhiyun u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware
102*4882a593Smuzhiyun * supports both MIC keys in the same key cache entry;
103*4882a593Smuzhiyun * in that case, kv_mic is the RX key) */
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun enum ath_cipher {
107*4882a593Smuzhiyun ATH_CIPHER_WEP = 0,
108*4882a593Smuzhiyun ATH_CIPHER_AES_OCB = 1,
109*4882a593Smuzhiyun ATH_CIPHER_AES_CCM = 2,
110*4882a593Smuzhiyun ATH_CIPHER_CKIP = 3,
111*4882a593Smuzhiyun ATH_CIPHER_TKIP = 4,
112*4882a593Smuzhiyun ATH_CIPHER_CLR = 5,
113*4882a593Smuzhiyun ATH_CIPHER_MIC = 127
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /**
117*4882a593Smuzhiyun * struct ath_ops - Register read/write operations
118*4882a593Smuzhiyun *
119*4882a593Smuzhiyun * @read: Register read
120*4882a593Smuzhiyun * @multi_read: Multiple register read
121*4882a593Smuzhiyun * @write: Register write
122*4882a593Smuzhiyun * @enable_write_buffer: Enable multiple register writes
123*4882a593Smuzhiyun * @write_flush: flush buffered register writes and disable buffering
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun struct ath_ops {
126*4882a593Smuzhiyun unsigned int (*read)(void *, u32 reg_offset);
127*4882a593Smuzhiyun void (*multi_read)(void *, u32 *addr, u32 *val, u16 count);
128*4882a593Smuzhiyun void (*write)(void *, u32 val, u32 reg_offset);
129*4882a593Smuzhiyun void (*enable_write_buffer)(void *);
130*4882a593Smuzhiyun void (*write_flush) (void *);
131*4882a593Smuzhiyun u32 (*rmw)(void *, u32 reg_offset, u32 set, u32 clr);
132*4882a593Smuzhiyun void (*enable_rmw_buffer)(void *);
133*4882a593Smuzhiyun void (*rmw_flush) (void *);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct ath_common;
138*4882a593Smuzhiyun struct ath_bus_ops;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct ath_ps_ops {
141*4882a593Smuzhiyun void (*wakeup)(struct ath_common *common);
142*4882a593Smuzhiyun void (*restore)(struct ath_common *common);
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct ath_common {
146*4882a593Smuzhiyun void *ah;
147*4882a593Smuzhiyun void *priv;
148*4882a593Smuzhiyun struct ieee80211_hw *hw;
149*4882a593Smuzhiyun int debug_mask;
150*4882a593Smuzhiyun enum ath_device_state state;
151*4882a593Smuzhiyun unsigned long op_flags;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun struct ath_ani ani;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun u16 cachelsz;
156*4882a593Smuzhiyun u16 curaid;
157*4882a593Smuzhiyun u8 macaddr[ETH_ALEN];
158*4882a593Smuzhiyun u8 curbssid[ETH_ALEN] __aligned(2);
159*4882a593Smuzhiyun u8 bssidmask[ETH_ALEN];
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun u32 rx_bufsize;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun u32 keymax;
164*4882a593Smuzhiyun DECLARE_BITMAP(keymap, ATH_KEYMAX);
165*4882a593Smuzhiyun DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX);
166*4882a593Smuzhiyun DECLARE_BITMAP(ccmp_keymap, ATH_KEYMAX);
167*4882a593Smuzhiyun enum ath_crypt_caps crypt_caps;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun unsigned int clockrate;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun spinlock_t cc_lock;
172*4882a593Smuzhiyun struct ath_cycle_counters cc_ani;
173*4882a593Smuzhiyun struct ath_cycle_counters cc_survey;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun struct ath_regulatory regulatory;
176*4882a593Smuzhiyun struct ath_regulatory reg_world_copy;
177*4882a593Smuzhiyun const struct ath_ops *ops;
178*4882a593Smuzhiyun const struct ath_bus_ops *bus_ops;
179*4882a593Smuzhiyun const struct ath_ps_ops *ps_ops;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun bool btcoex_enabled;
182*4882a593Smuzhiyun bool disable_ani;
183*4882a593Smuzhiyun bool bt_ant_diversity;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun int last_rssi;
186*4882a593Smuzhiyun struct ieee80211_supported_band sbands[NUM_NL80211_BANDS];
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
ath_ps_ops(struct ath_common * common)189*4882a593Smuzhiyun static inline const struct ath_ps_ops *ath_ps_ops(struct ath_common *common)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun return common->ps_ops;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun struct sk_buff *ath_rxbuf_alloc(struct ath_common *common,
195*4882a593Smuzhiyun u32 len,
196*4882a593Smuzhiyun gfp_t gfp_mask);
197*4882a593Smuzhiyun bool ath_is_mybeacon(struct ath_common *common, struct ieee80211_hdr *hdr);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun void ath_hw_setbssidmask(struct ath_common *common);
200*4882a593Smuzhiyun void ath_key_delete(struct ath_common *common, u8 hw_key_idx);
201*4882a593Smuzhiyun int ath_key_config(struct ath_common *common,
202*4882a593Smuzhiyun struct ieee80211_vif *vif,
203*4882a593Smuzhiyun struct ieee80211_sta *sta,
204*4882a593Smuzhiyun struct ieee80211_key_conf *key);
205*4882a593Smuzhiyun bool ath_hw_keyreset(struct ath_common *common, u16 entry);
206*4882a593Smuzhiyun bool ath_hw_keysetmac(struct ath_common *common, u16 entry, const u8 *mac);
207*4882a593Smuzhiyun void ath_hw_cycle_counters_update(struct ath_common *common);
208*4882a593Smuzhiyun int32_t ath_hw_get_listen_time(struct ath_common *common);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun __printf(3, 4)
211*4882a593Smuzhiyun void ath_printk(const char *level, const struct ath_common *common,
212*4882a593Smuzhiyun const char *fmt, ...);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define ath_emerg(common, fmt, ...) \
215*4882a593Smuzhiyun ath_printk(KERN_EMERG, common, fmt, ##__VA_ARGS__)
216*4882a593Smuzhiyun #define ath_alert(common, fmt, ...) \
217*4882a593Smuzhiyun ath_printk(KERN_ALERT, common, fmt, ##__VA_ARGS__)
218*4882a593Smuzhiyun #define ath_crit(common, fmt, ...) \
219*4882a593Smuzhiyun ath_printk(KERN_CRIT, common, fmt, ##__VA_ARGS__)
220*4882a593Smuzhiyun #define ath_err(common, fmt, ...) \
221*4882a593Smuzhiyun ath_printk(KERN_ERR, common, fmt, ##__VA_ARGS__)
222*4882a593Smuzhiyun #define ath_warn(common, fmt, ...) \
223*4882a593Smuzhiyun ath_printk(KERN_WARNING, common, fmt, ##__VA_ARGS__)
224*4882a593Smuzhiyun #define ath_notice(common, fmt, ...) \
225*4882a593Smuzhiyun ath_printk(KERN_NOTICE, common, fmt, ##__VA_ARGS__)
226*4882a593Smuzhiyun #define ath_info(common, fmt, ...) \
227*4882a593Smuzhiyun ath_printk(KERN_INFO, common, fmt, ##__VA_ARGS__)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /**
230*4882a593Smuzhiyun * enum ath_debug_level - atheros wireless debug level
231*4882a593Smuzhiyun *
232*4882a593Smuzhiyun * @ATH_DBG_RESET: reset processing
233*4882a593Smuzhiyun * @ATH_DBG_QUEUE: hardware queue management
234*4882a593Smuzhiyun * @ATH_DBG_EEPROM: eeprom processing
235*4882a593Smuzhiyun * @ATH_DBG_CALIBRATE: periodic calibration
236*4882a593Smuzhiyun * @ATH_DBG_INTERRUPT: interrupt processing
237*4882a593Smuzhiyun * @ATH_DBG_REGULATORY: regulatory processing
238*4882a593Smuzhiyun * @ATH_DBG_ANI: adaptive noise immunitive processing
239*4882a593Smuzhiyun * @ATH_DBG_XMIT: basic xmit operation
240*4882a593Smuzhiyun * @ATH_DBG_BEACON: beacon handling
241*4882a593Smuzhiyun * @ATH_DBG_CONFIG: configuration of the hardware
242*4882a593Smuzhiyun * @ATH_DBG_FATAL: fatal errors, this is the default, DBG_DEFAULT
243*4882a593Smuzhiyun * @ATH_DBG_PS: power save processing
244*4882a593Smuzhiyun * @ATH_DBG_HWTIMER: hardware timer handling
245*4882a593Smuzhiyun * @ATH_DBG_BTCOEX: bluetooth coexistance
246*4882a593Smuzhiyun * @ATH_DBG_BSTUCK: stuck beacons
247*4882a593Smuzhiyun * @ATH_DBG_MCI: Message Coexistence Interface, a private protocol
248*4882a593Smuzhiyun * used exclusively for WLAN-BT coexistence starting from
249*4882a593Smuzhiyun * AR9462.
250*4882a593Smuzhiyun * @ATH_DBG_DFS: radar datection
251*4882a593Smuzhiyun * @ATH_DBG_WOW: Wake on Wireless
252*4882a593Smuzhiyun * @ATH_DBG_DYNACK: dynack handling
253*4882a593Smuzhiyun * @ATH_DBG_SPECTRAL_SCAN: FFT spectral scan
254*4882a593Smuzhiyun * @ATH_DBG_ANY: enable all debugging
255*4882a593Smuzhiyun *
256*4882a593Smuzhiyun * The debug level is used to control the amount and type of debugging output
257*4882a593Smuzhiyun * we want to see. Each driver has its own method for enabling debugging and
258*4882a593Smuzhiyun * modifying debug level states -- but this is typically done through a
259*4882a593Smuzhiyun * module parameter 'debug' along with a respective 'debug' debugfs file
260*4882a593Smuzhiyun * entry.
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun enum ATH_DEBUG {
263*4882a593Smuzhiyun ATH_DBG_RESET = 0x00000001,
264*4882a593Smuzhiyun ATH_DBG_QUEUE = 0x00000002,
265*4882a593Smuzhiyun ATH_DBG_EEPROM = 0x00000004,
266*4882a593Smuzhiyun ATH_DBG_CALIBRATE = 0x00000008,
267*4882a593Smuzhiyun ATH_DBG_INTERRUPT = 0x00000010,
268*4882a593Smuzhiyun ATH_DBG_REGULATORY = 0x00000020,
269*4882a593Smuzhiyun ATH_DBG_ANI = 0x00000040,
270*4882a593Smuzhiyun ATH_DBG_XMIT = 0x00000080,
271*4882a593Smuzhiyun ATH_DBG_BEACON = 0x00000100,
272*4882a593Smuzhiyun ATH_DBG_CONFIG = 0x00000200,
273*4882a593Smuzhiyun ATH_DBG_FATAL = 0x00000400,
274*4882a593Smuzhiyun ATH_DBG_PS = 0x00000800,
275*4882a593Smuzhiyun ATH_DBG_BTCOEX = 0x00001000,
276*4882a593Smuzhiyun ATH_DBG_WMI = 0x00002000,
277*4882a593Smuzhiyun ATH_DBG_BSTUCK = 0x00004000,
278*4882a593Smuzhiyun ATH_DBG_MCI = 0x00008000,
279*4882a593Smuzhiyun ATH_DBG_DFS = 0x00010000,
280*4882a593Smuzhiyun ATH_DBG_WOW = 0x00020000,
281*4882a593Smuzhiyun ATH_DBG_CHAN_CTX = 0x00040000,
282*4882a593Smuzhiyun ATH_DBG_DYNACK = 0x00080000,
283*4882a593Smuzhiyun ATH_DBG_SPECTRAL_SCAN = 0x00100000,
284*4882a593Smuzhiyun ATH_DBG_ANY = 0xffffffff
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #define ATH_DBG_DEFAULT (ATH_DBG_FATAL)
288*4882a593Smuzhiyun #define ATH_DBG_MAX_LEN 512
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun #ifdef CONFIG_ATH_DEBUG
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun #define ath_dbg(common, dbg_mask, fmt, ...) \
293*4882a593Smuzhiyun do { \
294*4882a593Smuzhiyun if ((common)->debug_mask & ATH_DBG_##dbg_mask) \
295*4882a593Smuzhiyun ath_printk(KERN_DEBUG, common, fmt, ##__VA_ARGS__); \
296*4882a593Smuzhiyun } while (0)
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun #define ATH_DBG_WARN(foo, arg...) WARN(foo, arg)
299*4882a593Smuzhiyun #define ATH_DBG_WARN_ON_ONCE(foo) WARN_ON_ONCE(foo)
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun #else
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static inline __attribute__ ((format (printf, 3, 4)))
_ath_dbg(struct ath_common * common,enum ATH_DEBUG dbg_mask,const char * fmt,...)304*4882a593Smuzhiyun void _ath_dbg(struct ath_common *common, enum ATH_DEBUG dbg_mask,
305*4882a593Smuzhiyun const char *fmt, ...)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun #define ath_dbg(common, dbg_mask, fmt, ...) \
309*4882a593Smuzhiyun _ath_dbg(common, ATH_DBG_##dbg_mask, fmt, ##__VA_ARGS__)
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #define ATH_DBG_WARN(foo, arg...) do {} while (0)
312*4882a593Smuzhiyun #define ATH_DBG_WARN_ON_ONCE(foo) ({ \
313*4882a593Smuzhiyun int __ret_warn_once = !!(foo); \
314*4882a593Smuzhiyun unlikely(__ret_warn_once); \
315*4882a593Smuzhiyun })
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun #endif /* CONFIG_ATH_DEBUG */
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /** Returns string describing opmode, or NULL if unknown mode. */
320*4882a593Smuzhiyun #ifdef CONFIG_ATH_DEBUG
321*4882a593Smuzhiyun const char *ath_opmode_to_string(enum nl80211_iftype opmode);
322*4882a593Smuzhiyun #else
ath_opmode_to_string(enum nl80211_iftype opmode)323*4882a593Smuzhiyun static inline const char *ath_opmode_to_string(enum nl80211_iftype opmode)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun return "UNKNOWN";
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun #endif
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun extern const char *ath_bus_type_strings[];
ath_bus_type_to_string(enum ath_bus_type bustype)330*4882a593Smuzhiyun static inline const char *ath_bus_type_to_string(enum ath_bus_type bustype)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun return ath_bus_type_strings[bustype];
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun #endif /* ATH_H */
336