1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef ADM8211_H 3*4882a593Smuzhiyun #define ADM8211_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun /* ADM8211 Registers */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* CR32 (SIG) signature */ 8*4882a593Smuzhiyun #define ADM8211_SIG1 0x82011317 /* ADM8211A */ 9*4882a593Smuzhiyun #define ADM8211_SIG2 0x82111317 /* ADM8211B/ADM8211C */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define ADM8211_CSR_READ(r) ioread32(&priv->map->r) 12*4882a593Smuzhiyun #define ADM8211_CSR_WRITE(r, val) iowrite32((val), &priv->map->r) 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* CSR (Host Control and Status Registers) */ 15*4882a593Smuzhiyun struct adm8211_csr { 16*4882a593Smuzhiyun __le32 PAR; /* 0x00 CSR0 */ 17*4882a593Smuzhiyun __le32 FRCTL; /* 0x04 CSR0A */ 18*4882a593Smuzhiyun __le32 TDR; /* 0x08 CSR1 */ 19*4882a593Smuzhiyun __le32 WTDP; /* 0x0C CSR1A */ 20*4882a593Smuzhiyun __le32 RDR; /* 0x10 CSR2 */ 21*4882a593Smuzhiyun __le32 WRDP; /* 0x14 CSR2A */ 22*4882a593Smuzhiyun __le32 RDB; /* 0x18 CSR3 */ 23*4882a593Smuzhiyun __le32 TDBH; /* 0x1C CSR3A */ 24*4882a593Smuzhiyun __le32 TDBD; /* 0x20 CSR4 */ 25*4882a593Smuzhiyun __le32 TDBP; /* 0x24 CSR4A */ 26*4882a593Smuzhiyun __le32 STSR; /* 0x28 CSR5 */ 27*4882a593Smuzhiyun __le32 TDBB; /* 0x2C CSR5A */ 28*4882a593Smuzhiyun __le32 NAR; /* 0x30 CSR6 */ 29*4882a593Smuzhiyun __le32 CSR6A; /* reserved */ 30*4882a593Smuzhiyun __le32 IER; /* 0x38 CSR7 */ 31*4882a593Smuzhiyun __le32 TKIPSCEP; /* 0x3C CSR7A */ 32*4882a593Smuzhiyun __le32 LPC; /* 0x40 CSR8 */ 33*4882a593Smuzhiyun __le32 CSR_TEST1; /* 0x44 CSR8A */ 34*4882a593Smuzhiyun __le32 SPR; /* 0x48 CSR9 */ 35*4882a593Smuzhiyun __le32 CSR_TEST0; /* 0x4C CSR9A */ 36*4882a593Smuzhiyun __le32 WCSR; /* 0x50 CSR10 */ 37*4882a593Smuzhiyun __le32 WPDR; /* 0x54 CSR10A */ 38*4882a593Smuzhiyun __le32 GPTMR; /* 0x58 CSR11 */ 39*4882a593Smuzhiyun __le32 GPIO; /* 0x5C CSR11A */ 40*4882a593Smuzhiyun __le32 BBPCTL; /* 0x60 CSR12 */ 41*4882a593Smuzhiyun __le32 SYNCTL; /* 0x64 CSR12A */ 42*4882a593Smuzhiyun __le32 PLCPHD; /* 0x68 CSR13 */ 43*4882a593Smuzhiyun __le32 MMIWA; /* 0x6C CSR13A */ 44*4882a593Smuzhiyun __le32 MMIRD0; /* 0x70 CSR14 */ 45*4882a593Smuzhiyun __le32 MMIRD1; /* 0x74 CSR14A */ 46*4882a593Smuzhiyun __le32 TXBR; /* 0x78 CSR15 */ 47*4882a593Smuzhiyun __le32 SYNDATA; /* 0x7C CSR15A */ 48*4882a593Smuzhiyun __le32 ALCS; /* 0x80 CSR16 */ 49*4882a593Smuzhiyun __le32 TOFS2; /* 0x84 CSR17 */ 50*4882a593Smuzhiyun __le32 CMDR; /* 0x88 CSR18 */ 51*4882a593Smuzhiyun __le32 PCIC; /* 0x8C CSR19 */ 52*4882a593Smuzhiyun __le32 PMCSR; /* 0x90 CSR20 */ 53*4882a593Smuzhiyun __le32 PAR0; /* 0x94 CSR21 */ 54*4882a593Smuzhiyun __le32 PAR1; /* 0x98 CSR22 */ 55*4882a593Smuzhiyun __le32 MAR0; /* 0x9C CSR23 */ 56*4882a593Smuzhiyun __le32 MAR1; /* 0xA0 CSR24 */ 57*4882a593Smuzhiyun __le32 ATIMDA0; /* 0xA4 CSR25 */ 58*4882a593Smuzhiyun __le32 ABDA1; /* 0xA8 CSR26 */ 59*4882a593Smuzhiyun __le32 BSSID0; /* 0xAC CSR27 */ 60*4882a593Smuzhiyun __le32 TXLMT; /* 0xB0 CSR28 */ 61*4882a593Smuzhiyun __le32 MIBCNT; /* 0xB4 CSR29 */ 62*4882a593Smuzhiyun __le32 BCNT; /* 0xB8 CSR30 */ 63*4882a593Smuzhiyun __le32 TSFTH; /* 0xBC CSR31 */ 64*4882a593Smuzhiyun __le32 TSC; /* 0xC0 CSR32 */ 65*4882a593Smuzhiyun __le32 SYNRF; /* 0xC4 CSR33 */ 66*4882a593Smuzhiyun __le32 BPLI; /* 0xC8 CSR34 */ 67*4882a593Smuzhiyun __le32 CAP0; /* 0xCC CSR35 */ 68*4882a593Smuzhiyun __le32 CAP1; /* 0xD0 CSR36 */ 69*4882a593Smuzhiyun __le32 RMD; /* 0xD4 CSR37 */ 70*4882a593Smuzhiyun __le32 CFPP; /* 0xD8 CSR38 */ 71*4882a593Smuzhiyun __le32 TOFS0; /* 0xDC CSR39 */ 72*4882a593Smuzhiyun __le32 TOFS1; /* 0xE0 CSR40 */ 73*4882a593Smuzhiyun __le32 IFST; /* 0xE4 CSR41 */ 74*4882a593Smuzhiyun __le32 RSPT; /* 0xE8 CSR42 */ 75*4882a593Smuzhiyun __le32 TSFTL; /* 0xEC CSR43 */ 76*4882a593Smuzhiyun __le32 WEPCTL; /* 0xF0 CSR44 */ 77*4882a593Smuzhiyun __le32 WESK; /* 0xF4 CSR45 */ 78*4882a593Smuzhiyun __le32 WEPCNT; /* 0xF8 CSR46 */ 79*4882a593Smuzhiyun __le32 MACTEST; /* 0xFC CSR47 */ 80*4882a593Smuzhiyun __le32 FER; /* 0x100 */ 81*4882a593Smuzhiyun __le32 FEMR; /* 0x104 */ 82*4882a593Smuzhiyun __le32 FPSR; /* 0x108 */ 83*4882a593Smuzhiyun __le32 FFER; /* 0x10C */ 84*4882a593Smuzhiyun } __packed; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* CSR0 - PAR (PCI Address Register) */ 87*4882a593Smuzhiyun #define ADM8211_PAR_MWIE (1 << 24) 88*4882a593Smuzhiyun #define ADM8211_PAR_MRLE (1 << 23) 89*4882a593Smuzhiyun #define ADM8211_PAR_MRME (1 << 21) 90*4882a593Smuzhiyun #define ADM8211_PAR_RAP ((1 << 18) | (1 << 17)) 91*4882a593Smuzhiyun #define ADM8211_PAR_CAL ((1 << 15) | (1 << 14)) 92*4882a593Smuzhiyun #define ADM8211_PAR_PBL 0x00003f00 93*4882a593Smuzhiyun #define ADM8211_PAR_BLE (1 << 7) 94*4882a593Smuzhiyun #define ADM8211_PAR_DSL 0x0000007c 95*4882a593Smuzhiyun #define ADM8211_PAR_BAR (1 << 1) 96*4882a593Smuzhiyun #define ADM8211_PAR_SWR (1 << 0) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* CSR1 - FRCTL (Frame Control Register) */ 99*4882a593Smuzhiyun #define ADM8211_FRCTL_PWRMGT (1 << 31) 100*4882a593Smuzhiyun #define ADM8211_FRCTL_MAXPSP (1 << 27) 101*4882a593Smuzhiyun #define ADM8211_FRCTL_DRVPRSP (1 << 26) 102*4882a593Smuzhiyun #define ADM8211_FRCTL_DRVBCON (1 << 25) 103*4882a593Smuzhiyun #define ADM8211_FRCTL_AID 0x0000ffff 104*4882a593Smuzhiyun #define ADM8211_FRCTL_AID_ON 0x0000c000 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* CSR5 - STSR (Status Register) */ 107*4882a593Smuzhiyun #define ADM8211_STSR_PCF (1 << 31) 108*4882a593Smuzhiyun #define ADM8211_STSR_BCNTC (1 << 30) 109*4882a593Smuzhiyun #define ADM8211_STSR_GPINT (1 << 29) 110*4882a593Smuzhiyun #define ADM8211_STSR_LinkOff (1 << 28) 111*4882a593Smuzhiyun #define ADM8211_STSR_ATIMTC (1 << 27) 112*4882a593Smuzhiyun #define ADM8211_STSR_TSFTF (1 << 26) 113*4882a593Smuzhiyun #define ADM8211_STSR_TSCZ (1 << 25) 114*4882a593Smuzhiyun #define ADM8211_STSR_LinkOn (1 << 24) 115*4882a593Smuzhiyun #define ADM8211_STSR_SQL (1 << 23) 116*4882a593Smuzhiyun #define ADM8211_STSR_WEPTD (1 << 22) 117*4882a593Smuzhiyun #define ADM8211_STSR_ATIME (1 << 21) 118*4882a593Smuzhiyun #define ADM8211_STSR_TBTT (1 << 20) 119*4882a593Smuzhiyun #define ADM8211_STSR_NISS (1 << 16) 120*4882a593Smuzhiyun #define ADM8211_STSR_AISS (1 << 15) 121*4882a593Smuzhiyun #define ADM8211_STSR_TEIS (1 << 14) 122*4882a593Smuzhiyun #define ADM8211_STSR_FBE (1 << 13) 123*4882a593Smuzhiyun #define ADM8211_STSR_REIS (1 << 12) 124*4882a593Smuzhiyun #define ADM8211_STSR_GPTT (1 << 11) 125*4882a593Smuzhiyun #define ADM8211_STSR_RPS (1 << 8) 126*4882a593Smuzhiyun #define ADM8211_STSR_RDU (1 << 7) 127*4882a593Smuzhiyun #define ADM8211_STSR_RCI (1 << 6) 128*4882a593Smuzhiyun #define ADM8211_STSR_TUF (1 << 5) 129*4882a593Smuzhiyun #define ADM8211_STSR_TRT (1 << 4) 130*4882a593Smuzhiyun #define ADM8211_STSR_TLT (1 << 3) 131*4882a593Smuzhiyun #define ADM8211_STSR_TDU (1 << 2) 132*4882a593Smuzhiyun #define ADM8211_STSR_TPS (1 << 1) 133*4882a593Smuzhiyun #define ADM8211_STSR_TCI (1 << 0) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* CSR6 - NAR (Network Access Register) */ 136*4882a593Smuzhiyun #define ADM8211_NAR_TXCF (1 << 31) 137*4882a593Smuzhiyun #define ADM8211_NAR_HF (1 << 30) 138*4882a593Smuzhiyun #define ADM8211_NAR_UTR (1 << 29) 139*4882a593Smuzhiyun #define ADM8211_NAR_SQ (1 << 28) 140*4882a593Smuzhiyun #define ADM8211_NAR_CFP (1 << 27) 141*4882a593Smuzhiyun #define ADM8211_NAR_SF (1 << 21) 142*4882a593Smuzhiyun #define ADM8211_NAR_TR ((1 << 15) | (1 << 14)) 143*4882a593Smuzhiyun #define ADM8211_NAR_ST (1 << 13) 144*4882a593Smuzhiyun #define ADM8211_NAR_OM ((1 << 11) | (1 << 10)) 145*4882a593Smuzhiyun #define ADM8211_NAR_MM (1 << 7) 146*4882a593Smuzhiyun #define ADM8211_NAR_PR (1 << 6) 147*4882a593Smuzhiyun #define ADM8211_NAR_EA (1 << 5) 148*4882a593Smuzhiyun #define ADM8211_NAR_PB (1 << 3) 149*4882a593Smuzhiyun #define ADM8211_NAR_STPDMA (1 << 2) 150*4882a593Smuzhiyun #define ADM8211_NAR_SR (1 << 1) 151*4882a593Smuzhiyun #define ADM8211_NAR_CTX (1 << 0) 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define ADM8211_IDLE() \ 154*4882a593Smuzhiyun do { \ 155*4882a593Smuzhiyun if (priv->nar & (ADM8211_NAR_SR | ADM8211_NAR_ST)) { \ 156*4882a593Smuzhiyun ADM8211_CSR_WRITE(NAR, priv->nar & \ 157*4882a593Smuzhiyun ~(ADM8211_NAR_SR | ADM8211_NAR_ST));\ 158*4882a593Smuzhiyun ADM8211_CSR_READ(NAR); \ 159*4882a593Smuzhiyun msleep(20); \ 160*4882a593Smuzhiyun } \ 161*4882a593Smuzhiyun } while (0) 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #define ADM8211_IDLE_RX() \ 164*4882a593Smuzhiyun do { \ 165*4882a593Smuzhiyun if (priv->nar & ADM8211_NAR_SR) { \ 166*4882a593Smuzhiyun ADM8211_CSR_WRITE(NAR, priv->nar & ~ADM8211_NAR_SR); \ 167*4882a593Smuzhiyun ADM8211_CSR_READ(NAR); \ 168*4882a593Smuzhiyun mdelay(20); \ 169*4882a593Smuzhiyun } \ 170*4882a593Smuzhiyun } while (0) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define ADM8211_RESTORE() \ 173*4882a593Smuzhiyun do { \ 174*4882a593Smuzhiyun if (priv->nar & (ADM8211_NAR_SR | ADM8211_NAR_ST)) \ 175*4882a593Smuzhiyun ADM8211_CSR_WRITE(NAR, priv->nar); \ 176*4882a593Smuzhiyun } while (0) 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* CSR7 - IER (Interrupt Enable Register) */ 179*4882a593Smuzhiyun #define ADM8211_IER_PCFIE (1 << 31) 180*4882a593Smuzhiyun #define ADM8211_IER_BCNTCIE (1 << 30) 181*4882a593Smuzhiyun #define ADM8211_IER_GPIE (1 << 29) 182*4882a593Smuzhiyun #define ADM8211_IER_LinkOffIE (1 << 28) 183*4882a593Smuzhiyun #define ADM8211_IER_ATIMTCIE (1 << 27) 184*4882a593Smuzhiyun #define ADM8211_IER_TSFTFIE (1 << 26) 185*4882a593Smuzhiyun #define ADM8211_IER_TSCZE (1 << 25) 186*4882a593Smuzhiyun #define ADM8211_IER_LinkOnIE (1 << 24) 187*4882a593Smuzhiyun #define ADM8211_IER_SQLIE (1 << 23) 188*4882a593Smuzhiyun #define ADM8211_IER_WEPIE (1 << 22) 189*4882a593Smuzhiyun #define ADM8211_IER_ATIMEIE (1 << 21) 190*4882a593Smuzhiyun #define ADM8211_IER_TBTTIE (1 << 20) 191*4882a593Smuzhiyun #define ADM8211_IER_NIE (1 << 16) 192*4882a593Smuzhiyun #define ADM8211_IER_AIE (1 << 15) 193*4882a593Smuzhiyun #define ADM8211_IER_TEIE (1 << 14) 194*4882a593Smuzhiyun #define ADM8211_IER_FBEIE (1 << 13) 195*4882a593Smuzhiyun #define ADM8211_IER_REIE (1 << 12) 196*4882a593Smuzhiyun #define ADM8211_IER_GPTIE (1 << 11) 197*4882a593Smuzhiyun #define ADM8211_IER_RSIE (1 << 8) 198*4882a593Smuzhiyun #define ADM8211_IER_RUIE (1 << 7) 199*4882a593Smuzhiyun #define ADM8211_IER_RCIE (1 << 6) 200*4882a593Smuzhiyun #define ADM8211_IER_TUIE (1 << 5) 201*4882a593Smuzhiyun #define ADM8211_IER_TRTIE (1 << 4) 202*4882a593Smuzhiyun #define ADM8211_IER_TLTTIE (1 << 3) 203*4882a593Smuzhiyun #define ADM8211_IER_TDUIE (1 << 2) 204*4882a593Smuzhiyun #define ADM8211_IER_TPSIE (1 << 1) 205*4882a593Smuzhiyun #define ADM8211_IER_TCIE (1 << 0) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* CSR9 - SPR (Serial Port Register) */ 208*4882a593Smuzhiyun #define ADM8211_SPR_SRS (1 << 11) 209*4882a593Smuzhiyun #define ADM8211_SPR_SDO (1 << 3) 210*4882a593Smuzhiyun #define ADM8211_SPR_SDI (1 << 2) 211*4882a593Smuzhiyun #define ADM8211_SPR_SCLK (1 << 1) 212*4882a593Smuzhiyun #define ADM8211_SPR_SCS (1 << 0) 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* CSR9A - CSR_TEST0 */ 215*4882a593Smuzhiyun #define ADM8211_CSR_TEST0_EPNE (1 << 18) 216*4882a593Smuzhiyun #define ADM8211_CSR_TEST0_EPSNM (1 << 17) 217*4882a593Smuzhiyun #define ADM8211_CSR_TEST0_EPTYP (1 << 16) 218*4882a593Smuzhiyun #define ADM8211_CSR_TEST0_EPRLD (1 << 15) 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* CSR10 - WCSR (Wake-up Control/Status Register) */ 221*4882a593Smuzhiyun #define ADM8211_WCSR_CRCT (1 << 30) 222*4882a593Smuzhiyun #define ADM8211_WCSR_TSFTWE (1 << 20) 223*4882a593Smuzhiyun #define ADM8211_WCSR_TIMWE (1 << 19) 224*4882a593Smuzhiyun #define ADM8211_WCSR_ATIMWE (1 << 18) 225*4882a593Smuzhiyun #define ADM8211_WCSR_KEYWE (1 << 17) 226*4882a593Smuzhiyun #define ADM8211_WCSR_MPRE (1 << 9) 227*4882a593Smuzhiyun #define ADM8211_WCSR_LSOE (1 << 8) 228*4882a593Smuzhiyun #define ADM8211_WCSR_KEYUP (1 << 6) 229*4882a593Smuzhiyun #define ADM8211_WCSR_TSFTW (1 << 5) 230*4882a593Smuzhiyun #define ADM8211_WCSR_TIMW (1 << 4) 231*4882a593Smuzhiyun #define ADM8211_WCSR_ATIMW (1 << 3) 232*4882a593Smuzhiyun #define ADM8211_WCSR_MPR (1 << 1) 233*4882a593Smuzhiyun #define ADM8211_WCSR_LSO (1 << 0) 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* CSR11A - GPIO */ 236*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_EN5 (1 << 17) 237*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_EN4 (1 << 16) 238*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_EN3 (1 << 15) 239*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_EN2 (1 << 14) 240*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_EN1 (1 << 13) 241*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_EN0 (1 << 12) 242*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_O5 (1 << 11) 243*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_O4 (1 << 10) 244*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_O3 (1 << 9) 245*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_O2 (1 << 8) 246*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_O1 (1 << 7) 247*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_O0 (1 << 6) 248*4882a593Smuzhiyun #define ADM8211_CSR_GPIO_IN 0x0000003f 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* CSR12 - BBPCTL (BBP Control port) */ 251*4882a593Smuzhiyun #define ADM8211_BBPCTL_MMISEL (1 << 31) 252*4882a593Smuzhiyun #define ADM8211_BBPCTL_SPICADD (0x7F << 24) 253*4882a593Smuzhiyun #define ADM8211_BBPCTL_RF3000 (0x20 << 24) 254*4882a593Smuzhiyun #define ADM8211_BBPCTL_TXCE (1 << 23) 255*4882a593Smuzhiyun #define ADM8211_BBPCTL_RXCE (1 << 22) 256*4882a593Smuzhiyun #define ADM8211_BBPCTL_CCAP (1 << 21) 257*4882a593Smuzhiyun #define ADM8211_BBPCTL_TYPE 0x001c0000 258*4882a593Smuzhiyun #define ADM8211_BBPCTL_WR (1 << 17) 259*4882a593Smuzhiyun #define ADM8211_BBPCTL_RD (1 << 16) 260*4882a593Smuzhiyun #define ADM8211_BBPCTL_ADDR 0x0000ff00 261*4882a593Smuzhiyun #define ADM8211_BBPCTL_DATA 0x000000ff 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* CSR12A - SYNCTL (Synthesizer Control port) */ 264*4882a593Smuzhiyun #define ADM8211_SYNCTL_WR (1 << 31) 265*4882a593Smuzhiyun #define ADM8211_SYNCTL_RD (1 << 30) 266*4882a593Smuzhiyun #define ADM8211_SYNCTL_CS0 (1 << 29) 267*4882a593Smuzhiyun #define ADM8211_SYNCTL_CS1 (1 << 28) 268*4882a593Smuzhiyun #define ADM8211_SYNCTL_CAL (1 << 27) 269*4882a593Smuzhiyun #define ADM8211_SYNCTL_SELCAL (1 << 26) 270*4882a593Smuzhiyun #define ADM8211_SYNCTL_RFtype ((1 << 24) | (1 << 23) | (1 << 22)) 271*4882a593Smuzhiyun #define ADM8211_SYNCTL_RFMD (1 << 22) 272*4882a593Smuzhiyun #define ADM8211_SYNCTL_GENERAL (0x7 << 22) 273*4882a593Smuzhiyun /* SYNCTL 21:0 Data (Si4126: 18-bit data, 4-bit address) */ 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* CSR18 - CMDR (Command Register) */ 276*4882a593Smuzhiyun #define ADM8211_CMDR_PM (1 << 19) 277*4882a593Smuzhiyun #define ADM8211_CMDR_APM (1 << 18) 278*4882a593Smuzhiyun #define ADM8211_CMDR_RTE (1 << 4) 279*4882a593Smuzhiyun #define ADM8211_CMDR_DRT ((1 << 3) | (1 << 2)) 280*4882a593Smuzhiyun #define ADM8211_CMDR_DRT_8DW (0x0 << 2) 281*4882a593Smuzhiyun #define ADM8211_CMDR_DRT_16DW (0x1 << 2) 282*4882a593Smuzhiyun #define ADM8211_CMDR_DRT_SF (0x2 << 2) 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* CSR33 - SYNRF (SYNRF direct control) */ 285*4882a593Smuzhiyun #define ADM8211_SYNRF_SELSYN (1 << 31) 286*4882a593Smuzhiyun #define ADM8211_SYNRF_SELRF (1 << 30) 287*4882a593Smuzhiyun #define ADM8211_SYNRF_LERF (1 << 29) 288*4882a593Smuzhiyun #define ADM8211_SYNRF_LEIF (1 << 28) 289*4882a593Smuzhiyun #define ADM8211_SYNRF_SYNCLK (1 << 27) 290*4882a593Smuzhiyun #define ADM8211_SYNRF_SYNDATA (1 << 26) 291*4882a593Smuzhiyun #define ADM8211_SYNRF_PE1 (1 << 25) 292*4882a593Smuzhiyun #define ADM8211_SYNRF_PE2 (1 << 24) 293*4882a593Smuzhiyun #define ADM8211_SYNRF_PA_PE (1 << 23) 294*4882a593Smuzhiyun #define ADM8211_SYNRF_TR_SW (1 << 22) 295*4882a593Smuzhiyun #define ADM8211_SYNRF_TR_SWN (1 << 21) 296*4882a593Smuzhiyun #define ADM8211_SYNRF_RADIO (1 << 20) 297*4882a593Smuzhiyun #define ADM8211_SYNRF_CAL_EN (1 << 19) 298*4882a593Smuzhiyun #define ADM8211_SYNRF_PHYRST (1 << 18) 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun #define ADM8211_SYNRF_IF_SELECT_0 (1 << 31) 301*4882a593Smuzhiyun #define ADM8211_SYNRF_IF_SELECT_1 ((1 << 31) | (1 << 28)) 302*4882a593Smuzhiyun #define ADM8211_SYNRF_WRITE_SYNDATA_0 (1 << 31) 303*4882a593Smuzhiyun #define ADM8211_SYNRF_WRITE_SYNDATA_1 ((1 << 31) | (1 << 26)) 304*4882a593Smuzhiyun #define ADM8211_SYNRF_WRITE_CLOCK_0 (1 << 31) 305*4882a593Smuzhiyun #define ADM8211_SYNRF_WRITE_CLOCK_1 ((1 << 31) | (1 << 27)) 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun /* CSR44 - WEPCTL (WEP Control) */ 308*4882a593Smuzhiyun #define ADM8211_WEPCTL_WEPENABLE (1 << 31) 309*4882a593Smuzhiyun #define ADM8211_WEPCTL_WPAENABLE (1 << 30) 310*4882a593Smuzhiyun #define ADM8211_WEPCTL_CURRENT_TABLE (1 << 29) 311*4882a593Smuzhiyun #define ADM8211_WEPCTL_TABLE_WR (1 << 28) 312*4882a593Smuzhiyun #define ADM8211_WEPCTL_TABLE_RD (1 << 27) 313*4882a593Smuzhiyun #define ADM8211_WEPCTL_WEPRXBYP (1 << 25) 314*4882a593Smuzhiyun #define ADM8211_WEPCTL_SEL_WEPTABLE (1 << 23) 315*4882a593Smuzhiyun #define ADM8211_WEPCTL_ADDR (0x000001ff) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* CSR45 - WESK (Data Entry for Share/Individual Key) */ 318*4882a593Smuzhiyun #define ADM8211_WESK_DATA (0x0000ffff) 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun /* FER (Function Event Register) */ 321*4882a593Smuzhiyun #define ADM8211_FER_INTR_EV_ENT (1 << 15) 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun /* Si4126 RF Synthesizer - Control Registers */ 325*4882a593Smuzhiyun #define SI4126_MAIN_CONF 0 326*4882a593Smuzhiyun #define SI4126_PHASE_DET_GAIN 1 327*4882a593Smuzhiyun #define SI4126_POWERDOWN 2 328*4882a593Smuzhiyun #define SI4126_RF1_N_DIV 3 /* only Si4136 */ 329*4882a593Smuzhiyun #define SI4126_RF2_N_DIV 4 330*4882a593Smuzhiyun #define SI4126_IF_N_DIV 5 331*4882a593Smuzhiyun #define SI4126_RF1_R_DIV 6 /* only Si4136 */ 332*4882a593Smuzhiyun #define SI4126_RF2_R_DIV 7 333*4882a593Smuzhiyun #define SI4126_IF_R_DIV 8 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun /* Main Configuration */ 336*4882a593Smuzhiyun #define SI4126_MAIN_XINDIV2 (1 << 6) 337*4882a593Smuzhiyun #define SI4126_MAIN_IFDIV ((1 << 11) | (1 << 10)) 338*4882a593Smuzhiyun /* Powerdown */ 339*4882a593Smuzhiyun #define SI4126_POWERDOWN_PDIB (1 << 1) 340*4882a593Smuzhiyun #define SI4126_POWERDOWN_PDRB (1 << 0) 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* RF3000 BBP - Control Port Registers */ 344*4882a593Smuzhiyun /* 0x00 - reserved */ 345*4882a593Smuzhiyun #define RF3000_MODEM_CTRL__RX_STATUS 0x01 346*4882a593Smuzhiyun #define RF3000_CCA_CTRL 0x02 347*4882a593Smuzhiyun #define RF3000_DIVERSITY__RSSI 0x03 348*4882a593Smuzhiyun #define RF3000_RX_SIGNAL_FIELD 0x04 349*4882a593Smuzhiyun #define RF3000_RX_LEN_MSB 0x05 350*4882a593Smuzhiyun #define RF3000_RX_LEN_LSB 0x06 351*4882a593Smuzhiyun #define RF3000_RX_SERVICE_FIELD 0x07 352*4882a593Smuzhiyun #define RF3000_TX_VAR_GAIN__TX_LEN_EXT 0x11 353*4882a593Smuzhiyun #define RF3000_TX_LEN_MSB 0x12 354*4882a593Smuzhiyun #define RF3000_TX_LEN_LSB 0x13 355*4882a593Smuzhiyun #define RF3000_LOW_GAIN_CALIB 0x14 356*4882a593Smuzhiyun #define RF3000_HIGH_GAIN_CALIB 0x15 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun /* ADM8211 revisions */ 359*4882a593Smuzhiyun #define ADM8211_REV_AB 0x11 360*4882a593Smuzhiyun #define ADM8211_REV_AF 0x15 361*4882a593Smuzhiyun #define ADM8211_REV_BA 0x20 362*4882a593Smuzhiyun #define ADM8211_REV_CA 0x30 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun struct adm8211_desc { 365*4882a593Smuzhiyun __le32 status; 366*4882a593Smuzhiyun __le32 length; 367*4882a593Smuzhiyun __le32 buffer1; 368*4882a593Smuzhiyun __le32 buffer2; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #define RDES0_STATUS_OWN (1 << 31) 372*4882a593Smuzhiyun #define RDES0_STATUS_ES (1 << 30) 373*4882a593Smuzhiyun #define RDES0_STATUS_SQL (1 << 29) 374*4882a593Smuzhiyun #define RDES0_STATUS_DE (1 << 28) 375*4882a593Smuzhiyun #define RDES0_STATUS_FS (1 << 27) 376*4882a593Smuzhiyun #define RDES0_STATUS_LS (1 << 26) 377*4882a593Smuzhiyun #define RDES0_STATUS_PCF (1 << 25) 378*4882a593Smuzhiyun #define RDES0_STATUS_SFDE (1 << 24) 379*4882a593Smuzhiyun #define RDES0_STATUS_SIGE (1 << 23) 380*4882a593Smuzhiyun #define RDES0_STATUS_CRC16E (1 << 22) 381*4882a593Smuzhiyun #define RDES0_STATUS_RXTOE (1 << 21) 382*4882a593Smuzhiyun #define RDES0_STATUS_CRC32E (1 << 20) 383*4882a593Smuzhiyun #define RDES0_STATUS_ICVE (1 << 19) 384*4882a593Smuzhiyun #define RDES0_STATUS_DA1 (1 << 17) 385*4882a593Smuzhiyun #define RDES0_STATUS_DA0 (1 << 16) 386*4882a593Smuzhiyun #define RDES0_STATUS_RXDR ((1 << 15) | (1 << 14) | (1 << 13) | (1 << 12)) 387*4882a593Smuzhiyun #define RDES0_STATUS_FL (0x00000fff) 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun #define RDES1_CONTROL_RER (1 << 25) 390*4882a593Smuzhiyun #define RDES1_CONTROL_RCH (1 << 24) 391*4882a593Smuzhiyun #define RDES1_CONTROL_RBS2 (0x00fff000) 392*4882a593Smuzhiyun #define RDES1_CONTROL_RBS1 (0x00000fff) 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #define RDES1_STATUS_RSSI (0x0000007f) 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun #define TDES0_CONTROL_OWN (1 << 31) 398*4882a593Smuzhiyun #define TDES0_CONTROL_DONE (1 << 30) 399*4882a593Smuzhiyun #define TDES0_CONTROL_TXDR (0x0ff00000) 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun #define TDES0_STATUS_OWN (1 << 31) 402*4882a593Smuzhiyun #define TDES0_STATUS_DONE (1 << 30) 403*4882a593Smuzhiyun #define TDES0_STATUS_ES (1 << 29) 404*4882a593Smuzhiyun #define TDES0_STATUS_TLT (1 << 28) 405*4882a593Smuzhiyun #define TDES0_STATUS_TRT (1 << 27) 406*4882a593Smuzhiyun #define TDES0_STATUS_TUF (1 << 26) 407*4882a593Smuzhiyun #define TDES0_STATUS_TRO (1 << 25) 408*4882a593Smuzhiyun #define TDES0_STATUS_SOFBR (1 << 24) 409*4882a593Smuzhiyun #define TDES0_STATUS_ACR (0x00000fff) 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun #define TDES1_CONTROL_IC (1 << 31) 412*4882a593Smuzhiyun #define TDES1_CONTROL_LS (1 << 30) 413*4882a593Smuzhiyun #define TDES1_CONTROL_FS (1 << 29) 414*4882a593Smuzhiyun #define TDES1_CONTROL_TER (1 << 25) 415*4882a593Smuzhiyun #define TDES1_CONTROL_TCH (1 << 24) 416*4882a593Smuzhiyun #define TDES1_CONTROL_RBS2 (0x00fff000) 417*4882a593Smuzhiyun #define TDES1_CONTROL_RBS1 (0x00000fff) 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun /* SRAM offsets */ 420*4882a593Smuzhiyun #define ADM8211_SRAM(x) (priv->pdev->revision < ADM8211_REV_BA ? \ 421*4882a593Smuzhiyun ADM8211_SRAM_A_ ## x : ADM8211_SRAM_B_ ## x) 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun #define ADM8211_SRAM_INDIV_KEY 0x0000 424*4882a593Smuzhiyun #define ADM8211_SRAM_A_SHARE_KEY 0x0160 425*4882a593Smuzhiyun #define ADM8211_SRAM_B_SHARE_KEY 0x00c0 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun #define ADM8211_SRAM_A_SSID 0x0180 428*4882a593Smuzhiyun #define ADM8211_SRAM_B_SSID 0x00d4 429*4882a593Smuzhiyun #define ADM8211_SRAM_SSID ADM8211_SRAM(SSID) 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun #define ADM8211_SRAM_A_SUPP_RATE 0x0191 432*4882a593Smuzhiyun #define ADM8211_SRAM_B_SUPP_RATE 0x00dd 433*4882a593Smuzhiyun #define ADM8211_SRAM_SUPP_RATE ADM8211_SRAM(SUPP_RATE) 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun #define ADM8211_SRAM_A_SIZE 0x0200 436*4882a593Smuzhiyun #define ADM8211_SRAM_B_SIZE 0x01c0 437*4882a593Smuzhiyun #define ADM8211_SRAM_SIZE ADM8211_SRAM(SIZE) 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun struct adm8211_rx_ring_info { 440*4882a593Smuzhiyun struct sk_buff *skb; 441*4882a593Smuzhiyun dma_addr_t mapping; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun struct adm8211_tx_ring_info { 445*4882a593Smuzhiyun struct sk_buff *skb; 446*4882a593Smuzhiyun dma_addr_t mapping; 447*4882a593Smuzhiyun size_t hdrlen; 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #define PLCP_SIGNAL_1M 0x0a 451*4882a593Smuzhiyun #define PLCP_SIGNAL_2M 0x14 452*4882a593Smuzhiyun #define PLCP_SIGNAL_5M5 0x37 453*4882a593Smuzhiyun #define PLCP_SIGNAL_11M 0x6e 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun struct adm8211_tx_hdr { 456*4882a593Smuzhiyun u8 da[6]; 457*4882a593Smuzhiyun u8 signal; /* PLCP signal / TX rate in 100 Kbps */ 458*4882a593Smuzhiyun u8 service; 459*4882a593Smuzhiyun __le16 frame_body_size; 460*4882a593Smuzhiyun __le16 frame_control; 461*4882a593Smuzhiyun __le16 plcp_frag_tail_len; 462*4882a593Smuzhiyun __le16 plcp_frag_head_len; 463*4882a593Smuzhiyun __le16 dur_frag_tail; 464*4882a593Smuzhiyun __le16 dur_frag_head; 465*4882a593Smuzhiyun u8 addr4[6]; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define ADM8211_TXHDRCTL_SHORT_PREAMBLE (1 << 0) 468*4882a593Smuzhiyun #define ADM8211_TXHDRCTL_MORE_FRAG (1 << 1) 469*4882a593Smuzhiyun #define ADM8211_TXHDRCTL_MORE_DATA (1 << 2) 470*4882a593Smuzhiyun #define ADM8211_TXHDRCTL_FRAG_NO (1 << 3) /* ? */ 471*4882a593Smuzhiyun #define ADM8211_TXHDRCTL_ENABLE_RTS (1 << 4) 472*4882a593Smuzhiyun #define ADM8211_TXHDRCTL_ENABLE_WEP_ENGINE (1 << 5) 473*4882a593Smuzhiyun #define ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER (1 << 15) /* ? */ 474*4882a593Smuzhiyun __le16 header_control; 475*4882a593Smuzhiyun __le16 frag; 476*4882a593Smuzhiyun u8 reserved_0; 477*4882a593Smuzhiyun u8 retry_limit; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun u32 wep2key0; 480*4882a593Smuzhiyun u32 wep2key1; 481*4882a593Smuzhiyun u32 wep2key2; 482*4882a593Smuzhiyun u32 wep2key3; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun u8 keyid; 485*4882a593Smuzhiyun u8 entry_control; // huh?? 486*4882a593Smuzhiyun u16 reserved_1; 487*4882a593Smuzhiyun u32 reserved_2; 488*4882a593Smuzhiyun } __packed; 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define RX_COPY_BREAK 128 492*4882a593Smuzhiyun #define RX_PKT_SIZE 2500 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun struct adm8211_eeprom { 495*4882a593Smuzhiyun __le16 signature; /* 0x00 */ 496*4882a593Smuzhiyun u8 major_version; /* 0x02 */ 497*4882a593Smuzhiyun u8 minor_version; /* 0x03 */ 498*4882a593Smuzhiyun u8 reserved_1[4]; /* 0x04 */ 499*4882a593Smuzhiyun u8 hwaddr[6]; /* 0x08 */ 500*4882a593Smuzhiyun u8 reserved_2[8]; /* 0x1E */ 501*4882a593Smuzhiyun __le16 cr49; /* 0x16 */ 502*4882a593Smuzhiyun u8 cr03; /* 0x18 */ 503*4882a593Smuzhiyun u8 cr28; /* 0x19 */ 504*4882a593Smuzhiyun u8 cr29; /* 0x1A */ 505*4882a593Smuzhiyun u8 country_code; /* 0x1B */ 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun /* specific bbp types */ 508*4882a593Smuzhiyun #define ADM8211_BBP_RFMD3000 0x00 509*4882a593Smuzhiyun #define ADM8211_BBP_RFMD3002 0x01 510*4882a593Smuzhiyun #define ADM8211_BBP_ADM8011 0x04 511*4882a593Smuzhiyun u8 specific_bbptype; /* 0x1C */ 512*4882a593Smuzhiyun u8 specific_rftype; /* 0x1D */ 513*4882a593Smuzhiyun u8 reserved_3[2]; /* 0x1E */ 514*4882a593Smuzhiyun __le16 device_id; /* 0x20 */ 515*4882a593Smuzhiyun __le16 vendor_id; /* 0x22 */ 516*4882a593Smuzhiyun __le16 subsystem_id; /* 0x24 */ 517*4882a593Smuzhiyun __le16 subsystem_vendor_id; /* 0x26 */ 518*4882a593Smuzhiyun u8 maxlat; /* 0x28 */ 519*4882a593Smuzhiyun u8 mingnt; /* 0x29 */ 520*4882a593Smuzhiyun __le16 cis_pointer_low; /* 0x2A */ 521*4882a593Smuzhiyun __le16 cis_pointer_high; /* 0x2C */ 522*4882a593Smuzhiyun __le16 csr18; /* 0x2E */ 523*4882a593Smuzhiyun u8 reserved_4[16]; /* 0x30 */ 524*4882a593Smuzhiyun u8 d1_pwrdara; /* 0x40 */ 525*4882a593Smuzhiyun u8 d0_pwrdara; /* 0x41 */ 526*4882a593Smuzhiyun u8 d3_pwrdara; /* 0x42 */ 527*4882a593Smuzhiyun u8 d2_pwrdara; /* 0x43 */ 528*4882a593Smuzhiyun u8 antenna_power[14]; /* 0x44 */ 529*4882a593Smuzhiyun __le16 cis_wordcnt; /* 0x52 */ 530*4882a593Smuzhiyun u8 tx_power[14]; /* 0x54 */ 531*4882a593Smuzhiyun u8 lpf_cutoff[14]; /* 0x62 */ 532*4882a593Smuzhiyun u8 lnags_threshold[14]; /* 0x70 */ 533*4882a593Smuzhiyun __le16 checksum; /* 0x7E */ 534*4882a593Smuzhiyun u8 cis_data[]; /* 0x80, 384 bytes */ 535*4882a593Smuzhiyun } __packed; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun struct adm8211_priv { 538*4882a593Smuzhiyun struct pci_dev *pdev; 539*4882a593Smuzhiyun spinlock_t lock; 540*4882a593Smuzhiyun struct adm8211_csr __iomem *map; 541*4882a593Smuzhiyun struct adm8211_desc *rx_ring; 542*4882a593Smuzhiyun struct adm8211_desc *tx_ring; 543*4882a593Smuzhiyun dma_addr_t rx_ring_dma; 544*4882a593Smuzhiyun dma_addr_t tx_ring_dma; 545*4882a593Smuzhiyun struct adm8211_rx_ring_info *rx_buffers; 546*4882a593Smuzhiyun struct adm8211_tx_ring_info *tx_buffers; 547*4882a593Smuzhiyun unsigned int rx_ring_size, tx_ring_size; 548*4882a593Smuzhiyun unsigned int cur_tx, dirty_tx, cur_rx; 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun struct ieee80211_low_level_stats stats; 551*4882a593Smuzhiyun struct ieee80211_supported_band band; 552*4882a593Smuzhiyun struct ieee80211_channel channels[14]; 553*4882a593Smuzhiyun int mode; 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun int channel; 556*4882a593Smuzhiyun u8 bssid[ETH_ALEN]; 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun u8 soft_rx_crc; 559*4882a593Smuzhiyun u8 retry_limit; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun u8 ant_power; 562*4882a593Smuzhiyun u8 tx_power; 563*4882a593Smuzhiyun u8 lpf_cutoff; 564*4882a593Smuzhiyun u8 lnags_threshold; 565*4882a593Smuzhiyun struct adm8211_eeprom *eeprom; 566*4882a593Smuzhiyun size_t eeprom_len; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun u32 nar; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun #define ADM8211_TYPE_INTERSIL 0x00 571*4882a593Smuzhiyun #define ADM8211_TYPE_RFMD 0x01 572*4882a593Smuzhiyun #define ADM8211_TYPE_MARVEL 0x02 573*4882a593Smuzhiyun #define ADM8211_TYPE_AIROHA 0x03 574*4882a593Smuzhiyun #define ADM8211_TYPE_ADMTEK 0x05 575*4882a593Smuzhiyun unsigned int rf_type:3; 576*4882a593Smuzhiyun unsigned int bbp_type:3; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun u8 specific_bbptype; 579*4882a593Smuzhiyun enum { 580*4882a593Smuzhiyun ADM8211_RFMD2948 = 0x0, 581*4882a593Smuzhiyun ADM8211_RFMD2958 = 0x1, 582*4882a593Smuzhiyun ADM8211_RFMD2958_RF3000_CONTROL_POWER = 0x2, 583*4882a593Smuzhiyun ADM8211_MAX2820 = 0x8, 584*4882a593Smuzhiyun ADM8211_AL2210L = 0xC, /* Airoha */ 585*4882a593Smuzhiyun } transceiver_type; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun struct ieee80211_chan_range { 589*4882a593Smuzhiyun u8 min; 590*4882a593Smuzhiyun u8 max; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun static const struct ieee80211_chan_range cranges[] = { 594*4882a593Smuzhiyun {1, 11}, /* FCC */ 595*4882a593Smuzhiyun {1, 11}, /* IC */ 596*4882a593Smuzhiyun {1, 13}, /* ETSI */ 597*4882a593Smuzhiyun {10, 11}, /* SPAIN */ 598*4882a593Smuzhiyun {10, 13}, /* FRANCE */ 599*4882a593Smuzhiyun {14, 14}, /* MMK */ 600*4882a593Smuzhiyun {1, 14}, /* MMK2 */ 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun #endif /* ADM8211_H */ 604