1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun * Linux device driver for ADMtek ADM8211 (IEEE 802.11b MAC/BBP)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2003, Jouni Malinen <j@w1.fi>
7*4882a593Smuzhiyun * Copyright (c) 2004-2007, Michael Wu <flamingice@sourmilk.net>
8*4882a593Smuzhiyun * Some parts copyright (c) 2003 by David Young <dyoung@pobox.com>
9*4882a593Smuzhiyun * and used with permission.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Much thanks to Infineon-ADMtek for their support of this driver.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/if.h>
16*4882a593Smuzhiyun #include <linux/skbuff.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/etherdevice.h>
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/crc32.h>
22*4882a593Smuzhiyun #include <linux/eeprom_93cx6.h>
23*4882a593Smuzhiyun #include <linux/module.h>
24*4882a593Smuzhiyun #include <net/mac80211.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "adm8211.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
29*4882a593Smuzhiyun MODULE_AUTHOR("Jouni Malinen <j@w1.fi>");
30*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for IEEE 802.11b wireless cards based on ADMtek ADM8211");
31*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("ADM8211");
32*4882a593Smuzhiyun MODULE_LICENSE("GPL");
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static unsigned int tx_ring_size __read_mostly = 16;
35*4882a593Smuzhiyun static unsigned int rx_ring_size __read_mostly = 16;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun module_param(tx_ring_size, uint, 0);
38*4882a593Smuzhiyun module_param(rx_ring_size, uint, 0);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const struct pci_device_id adm8211_pci_id_table[] = {
41*4882a593Smuzhiyun /* ADMtek ADM8211 */
42*4882a593Smuzhiyun { PCI_DEVICE(0x10B7, 0x6000) }, /* 3Com 3CRSHPW796 */
43*4882a593Smuzhiyun { PCI_DEVICE(0x1200, 0x8201) }, /* ? */
44*4882a593Smuzhiyun { PCI_DEVICE(0x1317, 0x8201) }, /* ADM8211A */
45*4882a593Smuzhiyun { PCI_DEVICE(0x1317, 0x8211) }, /* ADM8211B/C */
46*4882a593Smuzhiyun { 0 }
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static struct ieee80211_rate adm8211_rates[] = {
50*4882a593Smuzhiyun { .bitrate = 10, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
51*4882a593Smuzhiyun { .bitrate = 20, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
52*4882a593Smuzhiyun { .bitrate = 55, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
53*4882a593Smuzhiyun { .bitrate = 110, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
54*4882a593Smuzhiyun { .bitrate = 220, .flags = IEEE80211_RATE_SHORT_PREAMBLE }, /* XX ?? */
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static const struct ieee80211_channel adm8211_channels[] = {
58*4882a593Smuzhiyun { .center_freq = 2412},
59*4882a593Smuzhiyun { .center_freq = 2417},
60*4882a593Smuzhiyun { .center_freq = 2422},
61*4882a593Smuzhiyun { .center_freq = 2427},
62*4882a593Smuzhiyun { .center_freq = 2432},
63*4882a593Smuzhiyun { .center_freq = 2437},
64*4882a593Smuzhiyun { .center_freq = 2442},
65*4882a593Smuzhiyun { .center_freq = 2447},
66*4882a593Smuzhiyun { .center_freq = 2452},
67*4882a593Smuzhiyun { .center_freq = 2457},
68*4882a593Smuzhiyun { .center_freq = 2462},
69*4882a593Smuzhiyun { .center_freq = 2467},
70*4882a593Smuzhiyun { .center_freq = 2472},
71*4882a593Smuzhiyun { .center_freq = 2484},
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun
adm8211_eeprom_register_read(struct eeprom_93cx6 * eeprom)75*4882a593Smuzhiyun static void adm8211_eeprom_register_read(struct eeprom_93cx6 *eeprom)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct adm8211_priv *priv = eeprom->data;
78*4882a593Smuzhiyun u32 reg = ADM8211_CSR_READ(SPR);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun eeprom->reg_data_in = reg & ADM8211_SPR_SDI;
81*4882a593Smuzhiyun eeprom->reg_data_out = reg & ADM8211_SPR_SDO;
82*4882a593Smuzhiyun eeprom->reg_data_clock = reg & ADM8211_SPR_SCLK;
83*4882a593Smuzhiyun eeprom->reg_chip_select = reg & ADM8211_SPR_SCS;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
adm8211_eeprom_register_write(struct eeprom_93cx6 * eeprom)86*4882a593Smuzhiyun static void adm8211_eeprom_register_write(struct eeprom_93cx6 *eeprom)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct adm8211_priv *priv = eeprom->data;
89*4882a593Smuzhiyun u32 reg = 0x4000 | ADM8211_SPR_SRS;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (eeprom->reg_data_in)
92*4882a593Smuzhiyun reg |= ADM8211_SPR_SDI;
93*4882a593Smuzhiyun if (eeprom->reg_data_out)
94*4882a593Smuzhiyun reg |= ADM8211_SPR_SDO;
95*4882a593Smuzhiyun if (eeprom->reg_data_clock)
96*4882a593Smuzhiyun reg |= ADM8211_SPR_SCLK;
97*4882a593Smuzhiyun if (eeprom->reg_chip_select)
98*4882a593Smuzhiyun reg |= ADM8211_SPR_SCS;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun ADM8211_CSR_WRITE(SPR, reg);
101*4882a593Smuzhiyun ADM8211_CSR_READ(SPR); /* eeprom_delay */
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
adm8211_read_eeprom(struct ieee80211_hw * dev)104*4882a593Smuzhiyun static int adm8211_read_eeprom(struct ieee80211_hw *dev)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
107*4882a593Smuzhiyun unsigned int words, i;
108*4882a593Smuzhiyun struct ieee80211_chan_range chan_range;
109*4882a593Smuzhiyun u16 cr49;
110*4882a593Smuzhiyun struct eeprom_93cx6 eeprom = {
111*4882a593Smuzhiyun .data = priv,
112*4882a593Smuzhiyun .register_read = adm8211_eeprom_register_read,
113*4882a593Smuzhiyun .register_write = adm8211_eeprom_register_write
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (ADM8211_CSR_READ(CSR_TEST0) & ADM8211_CSR_TEST0_EPTYP) {
117*4882a593Smuzhiyun /* 256 * 16-bit = 512 bytes */
118*4882a593Smuzhiyun eeprom.width = PCI_EEPROM_WIDTH_93C66;
119*4882a593Smuzhiyun words = 256;
120*4882a593Smuzhiyun } else {
121*4882a593Smuzhiyun /* 64 * 16-bit = 128 bytes */
122*4882a593Smuzhiyun eeprom.width = PCI_EEPROM_WIDTH_93C46;
123*4882a593Smuzhiyun words = 64;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun priv->eeprom_len = words * 2;
127*4882a593Smuzhiyun priv->eeprom = kmalloc(priv->eeprom_len, GFP_KERNEL);
128*4882a593Smuzhiyun if (!priv->eeprom)
129*4882a593Smuzhiyun return -ENOMEM;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun eeprom_93cx6_multiread(&eeprom, 0, (__le16 *)priv->eeprom, words);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun cr49 = le16_to_cpu(priv->eeprom->cr49);
134*4882a593Smuzhiyun priv->rf_type = (cr49 >> 3) & 0x7;
135*4882a593Smuzhiyun switch (priv->rf_type) {
136*4882a593Smuzhiyun case ADM8211_TYPE_INTERSIL:
137*4882a593Smuzhiyun case ADM8211_TYPE_RFMD:
138*4882a593Smuzhiyun case ADM8211_TYPE_MARVEL:
139*4882a593Smuzhiyun case ADM8211_TYPE_AIROHA:
140*4882a593Smuzhiyun case ADM8211_TYPE_ADMTEK:
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun default:
144*4882a593Smuzhiyun if (priv->pdev->revision < ADM8211_REV_CA)
145*4882a593Smuzhiyun priv->rf_type = ADM8211_TYPE_RFMD;
146*4882a593Smuzhiyun else
147*4882a593Smuzhiyun priv->rf_type = ADM8211_TYPE_AIROHA;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun printk(KERN_WARNING "%s (adm8211): Unknown RFtype %d\n",
150*4882a593Smuzhiyun pci_name(priv->pdev), (cr49 >> 3) & 0x7);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun priv->bbp_type = cr49 & 0x7;
154*4882a593Smuzhiyun switch (priv->bbp_type) {
155*4882a593Smuzhiyun case ADM8211_TYPE_INTERSIL:
156*4882a593Smuzhiyun case ADM8211_TYPE_RFMD:
157*4882a593Smuzhiyun case ADM8211_TYPE_MARVEL:
158*4882a593Smuzhiyun case ADM8211_TYPE_AIROHA:
159*4882a593Smuzhiyun case ADM8211_TYPE_ADMTEK:
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun default:
162*4882a593Smuzhiyun if (priv->pdev->revision < ADM8211_REV_CA)
163*4882a593Smuzhiyun priv->bbp_type = ADM8211_TYPE_RFMD;
164*4882a593Smuzhiyun else
165*4882a593Smuzhiyun priv->bbp_type = ADM8211_TYPE_ADMTEK;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun printk(KERN_WARNING "%s (adm8211): Unknown BBPtype: %d\n",
168*4882a593Smuzhiyun pci_name(priv->pdev), cr49 >> 3);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (priv->eeprom->country_code >= ARRAY_SIZE(cranges)) {
172*4882a593Smuzhiyun printk(KERN_WARNING "%s (adm8211): Invalid country code (%d)\n",
173*4882a593Smuzhiyun pci_name(priv->pdev), priv->eeprom->country_code);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun chan_range = cranges[2];
176*4882a593Smuzhiyun } else
177*4882a593Smuzhiyun chan_range = cranges[priv->eeprom->country_code];
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun printk(KERN_DEBUG "%s (adm8211): Channel range: %d - %d\n",
180*4882a593Smuzhiyun pci_name(priv->pdev), (int)chan_range.min, (int)chan_range.max);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(priv->channels) != sizeof(adm8211_channels));
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun memcpy(priv->channels, adm8211_channels, sizeof(priv->channels));
185*4882a593Smuzhiyun priv->band.channels = priv->channels;
186*4882a593Smuzhiyun priv->band.n_channels = ARRAY_SIZE(adm8211_channels);
187*4882a593Smuzhiyun priv->band.bitrates = adm8211_rates;
188*4882a593Smuzhiyun priv->band.n_bitrates = ARRAY_SIZE(adm8211_rates);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun for (i = 1; i <= ARRAY_SIZE(adm8211_channels); i++)
191*4882a593Smuzhiyun if (i < chan_range.min || i > chan_range.max)
192*4882a593Smuzhiyun priv->channels[i - 1].flags |= IEEE80211_CHAN_DISABLED;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun switch (priv->eeprom->specific_bbptype) {
195*4882a593Smuzhiyun case ADM8211_BBP_RFMD3000:
196*4882a593Smuzhiyun case ADM8211_BBP_RFMD3002:
197*4882a593Smuzhiyun case ADM8211_BBP_ADM8011:
198*4882a593Smuzhiyun priv->specific_bbptype = priv->eeprom->specific_bbptype;
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun default:
202*4882a593Smuzhiyun if (priv->pdev->revision < ADM8211_REV_CA)
203*4882a593Smuzhiyun priv->specific_bbptype = ADM8211_BBP_RFMD3000;
204*4882a593Smuzhiyun else
205*4882a593Smuzhiyun priv->specific_bbptype = ADM8211_BBP_ADM8011;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun printk(KERN_WARNING "%s (adm8211): Unknown specific BBP: %d\n",
208*4882a593Smuzhiyun pci_name(priv->pdev), priv->eeprom->specific_bbptype);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun switch (priv->eeprom->specific_rftype) {
212*4882a593Smuzhiyun case ADM8211_RFMD2948:
213*4882a593Smuzhiyun case ADM8211_RFMD2958:
214*4882a593Smuzhiyun case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
215*4882a593Smuzhiyun case ADM8211_MAX2820:
216*4882a593Smuzhiyun case ADM8211_AL2210L:
217*4882a593Smuzhiyun priv->transceiver_type = priv->eeprom->specific_rftype;
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun default:
221*4882a593Smuzhiyun if (priv->pdev->revision == ADM8211_REV_BA)
222*4882a593Smuzhiyun priv->transceiver_type = ADM8211_RFMD2958_RF3000_CONTROL_POWER;
223*4882a593Smuzhiyun else if (priv->pdev->revision == ADM8211_REV_CA)
224*4882a593Smuzhiyun priv->transceiver_type = ADM8211_AL2210L;
225*4882a593Smuzhiyun else if (priv->pdev->revision == ADM8211_REV_AB)
226*4882a593Smuzhiyun priv->transceiver_type = ADM8211_RFMD2948;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun printk(KERN_WARNING "%s (adm8211): Unknown transceiver: %d\n",
229*4882a593Smuzhiyun pci_name(priv->pdev), priv->eeprom->specific_rftype);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun printk(KERN_DEBUG "%s (adm8211): RFtype=%d BBPtype=%d Specific BBP=%d "
235*4882a593Smuzhiyun "Transceiver=%d\n", pci_name(priv->pdev), priv->rf_type,
236*4882a593Smuzhiyun priv->bbp_type, priv->specific_bbptype, priv->transceiver_type);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
adm8211_write_sram(struct ieee80211_hw * dev,u32 addr,u32 data)241*4882a593Smuzhiyun static inline void adm8211_write_sram(struct ieee80211_hw *dev,
242*4882a593Smuzhiyun u32 addr, u32 data)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ADM8211_CSR_WRITE(WEPCTL, addr | ADM8211_WEPCTL_TABLE_WR |
247*4882a593Smuzhiyun (priv->pdev->revision < ADM8211_REV_BA ?
248*4882a593Smuzhiyun 0 : ADM8211_WEPCTL_SEL_WEPTABLE ));
249*4882a593Smuzhiyun ADM8211_CSR_READ(WEPCTL);
250*4882a593Smuzhiyun msleep(1);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun ADM8211_CSR_WRITE(WESK, data);
253*4882a593Smuzhiyun ADM8211_CSR_READ(WESK);
254*4882a593Smuzhiyun msleep(1);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
adm8211_write_sram_bytes(struct ieee80211_hw * dev,unsigned int addr,u8 * buf,unsigned int len)257*4882a593Smuzhiyun static void adm8211_write_sram_bytes(struct ieee80211_hw *dev,
258*4882a593Smuzhiyun unsigned int addr, u8 *buf,
259*4882a593Smuzhiyun unsigned int len)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
262*4882a593Smuzhiyun u32 reg = ADM8211_CSR_READ(WEPCTL);
263*4882a593Smuzhiyun unsigned int i;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (priv->pdev->revision < ADM8211_REV_BA) {
266*4882a593Smuzhiyun for (i = 0; i < len; i += 2) {
267*4882a593Smuzhiyun u16 val = buf[i] | (buf[i + 1] << 8);
268*4882a593Smuzhiyun adm8211_write_sram(dev, addr + i / 2, val);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun } else {
271*4882a593Smuzhiyun for (i = 0; i < len; i += 4) {
272*4882a593Smuzhiyun u32 val = (buf[i + 0] << 0 ) | (buf[i + 1] << 8 ) |
273*4882a593Smuzhiyun (buf[i + 2] << 16) | (buf[i + 3] << 24);
274*4882a593Smuzhiyun adm8211_write_sram(dev, addr + i / 4, val);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun ADM8211_CSR_WRITE(WEPCTL, reg);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
adm8211_clear_sram(struct ieee80211_hw * dev)281*4882a593Smuzhiyun static void adm8211_clear_sram(struct ieee80211_hw *dev)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
284*4882a593Smuzhiyun u32 reg = ADM8211_CSR_READ(WEPCTL);
285*4882a593Smuzhiyun unsigned int addr;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun for (addr = 0; addr < ADM8211_SRAM_SIZE; addr++)
288*4882a593Smuzhiyun adm8211_write_sram(dev, addr, 0);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun ADM8211_CSR_WRITE(WEPCTL, reg);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
adm8211_get_stats(struct ieee80211_hw * dev,struct ieee80211_low_level_stats * stats)293*4882a593Smuzhiyun static int adm8211_get_stats(struct ieee80211_hw *dev,
294*4882a593Smuzhiyun struct ieee80211_low_level_stats *stats)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun memcpy(stats, &priv->stats, sizeof(*stats));
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
adm8211_interrupt_tci(struct ieee80211_hw * dev)303*4882a593Smuzhiyun static void adm8211_interrupt_tci(struct ieee80211_hw *dev)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
306*4882a593Smuzhiyun unsigned int dirty_tx;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun spin_lock(&priv->lock);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun for (dirty_tx = priv->dirty_tx; priv->cur_tx - dirty_tx; dirty_tx++) {
311*4882a593Smuzhiyun unsigned int entry = dirty_tx % priv->tx_ring_size;
312*4882a593Smuzhiyun u32 status = le32_to_cpu(priv->tx_ring[entry].status);
313*4882a593Smuzhiyun struct ieee80211_tx_info *txi;
314*4882a593Smuzhiyun struct adm8211_tx_ring_info *info;
315*4882a593Smuzhiyun struct sk_buff *skb;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (status & TDES0_CONTROL_OWN ||
318*4882a593Smuzhiyun !(status & TDES0_CONTROL_DONE))
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun info = &priv->tx_buffers[entry];
322*4882a593Smuzhiyun skb = info->skb;
323*4882a593Smuzhiyun txi = IEEE80211_SKB_CB(skb);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* TODO: check TDES0_STATUS_TUF and TDES0_STATUS_TRO */
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun dma_unmap_single(&priv->pdev->dev, info->mapping,
328*4882a593Smuzhiyun info->skb->len, DMA_TO_DEVICE);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ieee80211_tx_info_clear_status(txi);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun skb_pull(skb, sizeof(struct adm8211_tx_hdr));
333*4882a593Smuzhiyun memcpy(skb_push(skb, info->hdrlen), skb->cb, info->hdrlen);
334*4882a593Smuzhiyun if (!(txi->flags & IEEE80211_TX_CTL_NO_ACK) &&
335*4882a593Smuzhiyun !(status & TDES0_STATUS_ES))
336*4882a593Smuzhiyun txi->flags |= IEEE80211_TX_STAT_ACK;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ieee80211_tx_status_irqsafe(dev, skb);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun info->skb = NULL;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (priv->cur_tx - dirty_tx < priv->tx_ring_size - 2)
344*4882a593Smuzhiyun ieee80211_wake_queue(dev, 0);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun priv->dirty_tx = dirty_tx;
347*4882a593Smuzhiyun spin_unlock(&priv->lock);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun
adm8211_interrupt_rci(struct ieee80211_hw * dev)351*4882a593Smuzhiyun static void adm8211_interrupt_rci(struct ieee80211_hw *dev)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
354*4882a593Smuzhiyun unsigned int entry = priv->cur_rx % priv->rx_ring_size;
355*4882a593Smuzhiyun u32 status;
356*4882a593Smuzhiyun unsigned int pktlen;
357*4882a593Smuzhiyun struct sk_buff *skb, *newskb;
358*4882a593Smuzhiyun unsigned int limit = priv->rx_ring_size;
359*4882a593Smuzhiyun u8 rssi, rate;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun while (!(priv->rx_ring[entry].status & cpu_to_le32(RDES0_STATUS_OWN))) {
362*4882a593Smuzhiyun if (!limit--)
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun status = le32_to_cpu(priv->rx_ring[entry].status);
366*4882a593Smuzhiyun rate = (status & RDES0_STATUS_RXDR) >> 12;
367*4882a593Smuzhiyun rssi = le32_to_cpu(priv->rx_ring[entry].length) &
368*4882a593Smuzhiyun RDES1_STATUS_RSSI;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun pktlen = status & RDES0_STATUS_FL;
371*4882a593Smuzhiyun if (pktlen > RX_PKT_SIZE) {
372*4882a593Smuzhiyun if (net_ratelimit())
373*4882a593Smuzhiyun wiphy_debug(dev->wiphy, "frame too long (%d)\n",
374*4882a593Smuzhiyun pktlen);
375*4882a593Smuzhiyun pktlen = RX_PKT_SIZE;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (!priv->soft_rx_crc && status & RDES0_STATUS_ES) {
379*4882a593Smuzhiyun skb = NULL; /* old buffer will be reused */
380*4882a593Smuzhiyun /* TODO: update RX error stats */
381*4882a593Smuzhiyun /* TODO: check RDES0_STATUS_CRC*E */
382*4882a593Smuzhiyun } else if (pktlen < RX_COPY_BREAK) {
383*4882a593Smuzhiyun skb = dev_alloc_skb(pktlen);
384*4882a593Smuzhiyun if (skb) {
385*4882a593Smuzhiyun dma_sync_single_for_cpu(&priv->pdev->dev,
386*4882a593Smuzhiyun priv->rx_buffers[entry].mapping,
387*4882a593Smuzhiyun pktlen,
388*4882a593Smuzhiyun DMA_FROM_DEVICE);
389*4882a593Smuzhiyun skb_put_data(skb,
390*4882a593Smuzhiyun skb_tail_pointer(priv->rx_buffers[entry].skb),
391*4882a593Smuzhiyun pktlen);
392*4882a593Smuzhiyun dma_sync_single_for_device(&priv->pdev->dev,
393*4882a593Smuzhiyun priv->rx_buffers[entry].mapping,
394*4882a593Smuzhiyun RX_PKT_SIZE,
395*4882a593Smuzhiyun DMA_FROM_DEVICE);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun } else {
398*4882a593Smuzhiyun newskb = dev_alloc_skb(RX_PKT_SIZE);
399*4882a593Smuzhiyun if (newskb) {
400*4882a593Smuzhiyun skb = priv->rx_buffers[entry].skb;
401*4882a593Smuzhiyun skb_put(skb, pktlen);
402*4882a593Smuzhiyun dma_unmap_single(&priv->pdev->dev,
403*4882a593Smuzhiyun priv->rx_buffers[entry].mapping,
404*4882a593Smuzhiyun RX_PKT_SIZE, DMA_FROM_DEVICE);
405*4882a593Smuzhiyun priv->rx_buffers[entry].skb = newskb;
406*4882a593Smuzhiyun priv->rx_buffers[entry].mapping =
407*4882a593Smuzhiyun dma_map_single(&priv->pdev->dev,
408*4882a593Smuzhiyun skb_tail_pointer(newskb),
409*4882a593Smuzhiyun RX_PKT_SIZE,
410*4882a593Smuzhiyun DMA_FROM_DEVICE);
411*4882a593Smuzhiyun if (dma_mapping_error(&priv->pdev->dev,
412*4882a593Smuzhiyun priv->rx_buffers[entry].mapping)) {
413*4882a593Smuzhiyun priv->rx_buffers[entry].skb = NULL;
414*4882a593Smuzhiyun dev_kfree_skb(newskb);
415*4882a593Smuzhiyun skb = NULL;
416*4882a593Smuzhiyun /* TODO: update rx dropped stats */
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun } else {
419*4882a593Smuzhiyun skb = NULL;
420*4882a593Smuzhiyun /* TODO: update rx dropped stats */
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun priv->rx_ring[entry].buffer1 =
424*4882a593Smuzhiyun cpu_to_le32(priv->rx_buffers[entry].mapping);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun priv->rx_ring[entry].status = cpu_to_le32(RDES0_STATUS_OWN |
428*4882a593Smuzhiyun RDES0_STATUS_SQL);
429*4882a593Smuzhiyun priv->rx_ring[entry].length =
430*4882a593Smuzhiyun cpu_to_le32(RX_PKT_SIZE |
431*4882a593Smuzhiyun (entry == priv->rx_ring_size - 1 ?
432*4882a593Smuzhiyun RDES1_CONTROL_RER : 0));
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (skb) {
435*4882a593Smuzhiyun struct ieee80211_rx_status rx_status = {0};
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (priv->pdev->revision < ADM8211_REV_CA)
438*4882a593Smuzhiyun rx_status.signal = rssi;
439*4882a593Smuzhiyun else
440*4882a593Smuzhiyun rx_status.signal = 100 - rssi;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun rx_status.rate_idx = rate;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun rx_status.freq = adm8211_channels[priv->channel - 1].center_freq;
445*4882a593Smuzhiyun rx_status.band = NL80211_BAND_2GHZ;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
448*4882a593Smuzhiyun ieee80211_rx_irqsafe(dev, skb);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun entry = (++priv->cur_rx) % priv->rx_ring_size;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* TODO: check LPC and update stats? */
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun
adm8211_interrupt(int irq,void * dev_id)458*4882a593Smuzhiyun static irqreturn_t adm8211_interrupt(int irq, void *dev_id)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun #define ADM8211_INT(x) \
461*4882a593Smuzhiyun do { \
462*4882a593Smuzhiyun if (unlikely(stsr & ADM8211_STSR_ ## x)) \
463*4882a593Smuzhiyun wiphy_debug(dev->wiphy, "%s\n", #x); \
464*4882a593Smuzhiyun } while (0)
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun struct ieee80211_hw *dev = dev_id;
467*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
468*4882a593Smuzhiyun u32 stsr = ADM8211_CSR_READ(STSR);
469*4882a593Smuzhiyun ADM8211_CSR_WRITE(STSR, stsr);
470*4882a593Smuzhiyun if (stsr == 0xffffffff)
471*4882a593Smuzhiyun return IRQ_HANDLED;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (!(stsr & (ADM8211_STSR_NISS | ADM8211_STSR_AISS)))
474*4882a593Smuzhiyun return IRQ_HANDLED;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (stsr & ADM8211_STSR_RCI)
477*4882a593Smuzhiyun adm8211_interrupt_rci(dev);
478*4882a593Smuzhiyun if (stsr & ADM8211_STSR_TCI)
479*4882a593Smuzhiyun adm8211_interrupt_tci(dev);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun ADM8211_INT(PCF);
482*4882a593Smuzhiyun ADM8211_INT(BCNTC);
483*4882a593Smuzhiyun ADM8211_INT(GPINT);
484*4882a593Smuzhiyun ADM8211_INT(ATIMTC);
485*4882a593Smuzhiyun ADM8211_INT(TSFTF);
486*4882a593Smuzhiyun ADM8211_INT(TSCZ);
487*4882a593Smuzhiyun ADM8211_INT(SQL);
488*4882a593Smuzhiyun ADM8211_INT(WEPTD);
489*4882a593Smuzhiyun ADM8211_INT(ATIME);
490*4882a593Smuzhiyun ADM8211_INT(TEIS);
491*4882a593Smuzhiyun ADM8211_INT(FBE);
492*4882a593Smuzhiyun ADM8211_INT(REIS);
493*4882a593Smuzhiyun ADM8211_INT(GPTT);
494*4882a593Smuzhiyun ADM8211_INT(RPS);
495*4882a593Smuzhiyun ADM8211_INT(RDU);
496*4882a593Smuzhiyun ADM8211_INT(TUF);
497*4882a593Smuzhiyun ADM8211_INT(TPS);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return IRQ_HANDLED;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun #undef ADM8211_INT
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun #define WRITE_SYN(name,v_mask,v_shift,a_mask,a_shift,bits,prewrite,postwrite)\
505*4882a593Smuzhiyun static void adm8211_rf_write_syn_ ## name (struct ieee80211_hw *dev, \
506*4882a593Smuzhiyun u16 addr, u32 value) { \
507*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv; \
508*4882a593Smuzhiyun unsigned int i; \
509*4882a593Smuzhiyun u32 reg, bitbuf; \
510*4882a593Smuzhiyun \
511*4882a593Smuzhiyun value &= v_mask; \
512*4882a593Smuzhiyun addr &= a_mask; \
513*4882a593Smuzhiyun bitbuf = (value << v_shift) | (addr << a_shift); \
514*4882a593Smuzhiyun \
515*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_1); \
516*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF); \
517*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_0); \
518*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF); \
519*4882a593Smuzhiyun \
520*4882a593Smuzhiyun if (prewrite) { \
521*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_WRITE_SYNDATA_0); \
522*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF); \
523*4882a593Smuzhiyun } \
524*4882a593Smuzhiyun \
525*4882a593Smuzhiyun for (i = 0; i <= bits; i++) { \
526*4882a593Smuzhiyun if (bitbuf & (1 << (bits - i))) \
527*4882a593Smuzhiyun reg = ADM8211_SYNRF_WRITE_SYNDATA_1; \
528*4882a593Smuzhiyun else \
529*4882a593Smuzhiyun reg = ADM8211_SYNRF_WRITE_SYNDATA_0; \
530*4882a593Smuzhiyun \
531*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, reg); \
532*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF); \
533*4882a593Smuzhiyun \
534*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_1); \
535*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF); \
536*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_0); \
537*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF); \
538*4882a593Smuzhiyun } \
539*4882a593Smuzhiyun \
540*4882a593Smuzhiyun if (postwrite == 1) { \
541*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_0); \
542*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF); \
543*4882a593Smuzhiyun } \
544*4882a593Smuzhiyun if (postwrite == 2) { \
545*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_1); \
546*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF); \
547*4882a593Smuzhiyun } \
548*4882a593Smuzhiyun \
549*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, 0); \
550*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF); \
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun WRITE_SYN(max2820, 0x00FFF, 0, 0x0F, 12, 15, 1, 1)
554*4882a593Smuzhiyun WRITE_SYN(al2210l, 0xFFFFF, 4, 0x0F, 0, 23, 1, 1)
555*4882a593Smuzhiyun WRITE_SYN(rfmd2958, 0x3FFFF, 0, 0x1F, 18, 23, 0, 1)
556*4882a593Smuzhiyun WRITE_SYN(rfmd2948, 0x0FFFF, 4, 0x0F, 0, 21, 0, 2)
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun #undef WRITE_SYN
559*4882a593Smuzhiyun
adm8211_write_bbp(struct ieee80211_hw * dev,u8 addr,u8 data)560*4882a593Smuzhiyun static int adm8211_write_bbp(struct ieee80211_hw *dev, u8 addr, u8 data)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
563*4882a593Smuzhiyun unsigned int timeout;
564*4882a593Smuzhiyun u32 reg;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun timeout = 10;
567*4882a593Smuzhiyun while (timeout > 0) {
568*4882a593Smuzhiyun reg = ADM8211_CSR_READ(BBPCTL);
569*4882a593Smuzhiyun if (!(reg & (ADM8211_BBPCTL_WR | ADM8211_BBPCTL_RD)))
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun timeout--;
572*4882a593Smuzhiyun msleep(2);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (timeout == 0) {
576*4882a593Smuzhiyun wiphy_debug(dev->wiphy,
577*4882a593Smuzhiyun "adm8211_write_bbp(%d,%d) failed prewrite (reg=0x%08x)\n",
578*4882a593Smuzhiyun addr, data, reg);
579*4882a593Smuzhiyun return -ETIMEDOUT;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun switch (priv->bbp_type) {
583*4882a593Smuzhiyun case ADM8211_TYPE_INTERSIL:
584*4882a593Smuzhiyun reg = ADM8211_BBPCTL_MMISEL; /* three wire interface */
585*4882a593Smuzhiyun break;
586*4882a593Smuzhiyun case ADM8211_TYPE_RFMD:
587*4882a593Smuzhiyun reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
588*4882a593Smuzhiyun (0x01 << 18);
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun case ADM8211_TYPE_ADMTEK:
591*4882a593Smuzhiyun reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
592*4882a593Smuzhiyun (0x05 << 18);
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun reg |= ADM8211_BBPCTL_WR | (addr << 8) | data;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun ADM8211_CSR_WRITE(BBPCTL, reg);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun timeout = 10;
600*4882a593Smuzhiyun while (timeout > 0) {
601*4882a593Smuzhiyun reg = ADM8211_CSR_READ(BBPCTL);
602*4882a593Smuzhiyun if (!(reg & ADM8211_BBPCTL_WR))
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun timeout--;
605*4882a593Smuzhiyun msleep(2);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (timeout == 0) {
609*4882a593Smuzhiyun ADM8211_CSR_WRITE(BBPCTL, ADM8211_CSR_READ(BBPCTL) &
610*4882a593Smuzhiyun ~ADM8211_BBPCTL_WR);
611*4882a593Smuzhiyun wiphy_debug(dev->wiphy,
612*4882a593Smuzhiyun "adm8211_write_bbp(%d,%d) failed postwrite (reg=0x%08x)\n",
613*4882a593Smuzhiyun addr, data, reg);
614*4882a593Smuzhiyun return -ETIMEDOUT;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun return 0;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
adm8211_rf_set_channel(struct ieee80211_hw * dev,unsigned int chan)620*4882a593Smuzhiyun static int adm8211_rf_set_channel(struct ieee80211_hw *dev, unsigned int chan)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun static const u32 adm8211_rfmd2958_reg5[] =
623*4882a593Smuzhiyun {0x22BD, 0x22D2, 0x22E8, 0x22FE, 0x2314, 0x232A, 0x2340,
624*4882a593Smuzhiyun 0x2355, 0x236B, 0x2381, 0x2397, 0x23AD, 0x23C2, 0x23F7};
625*4882a593Smuzhiyun static const u32 adm8211_rfmd2958_reg6[] =
626*4882a593Smuzhiyun {0x05D17, 0x3A2E8, 0x2E8BA, 0x22E8B, 0x1745D, 0x0BA2E, 0x00000,
627*4882a593Smuzhiyun 0x345D1, 0x28BA2, 0x1D174, 0x11745, 0x05D17, 0x3A2E8, 0x11745};
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
630*4882a593Smuzhiyun u8 ant_power = priv->ant_power > 0x3F ?
631*4882a593Smuzhiyun priv->eeprom->antenna_power[chan - 1] : priv->ant_power;
632*4882a593Smuzhiyun u8 tx_power = priv->tx_power > 0x3F ?
633*4882a593Smuzhiyun priv->eeprom->tx_power[chan - 1] : priv->tx_power;
634*4882a593Smuzhiyun u8 lpf_cutoff = priv->lpf_cutoff == 0xFF ?
635*4882a593Smuzhiyun priv->eeprom->lpf_cutoff[chan - 1] : priv->lpf_cutoff;
636*4882a593Smuzhiyun u8 lnags_thresh = priv->lnags_threshold == 0xFF ?
637*4882a593Smuzhiyun priv->eeprom->lnags_threshold[chan - 1] : priv->lnags_threshold;
638*4882a593Smuzhiyun u32 reg;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun ADM8211_IDLE();
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* Program synthesizer to new channel */
643*4882a593Smuzhiyun switch (priv->transceiver_type) {
644*4882a593Smuzhiyun case ADM8211_RFMD2958:
645*4882a593Smuzhiyun case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
646*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x00, 0x04007);
647*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x02, 0x00033);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x05,
650*4882a593Smuzhiyun adm8211_rfmd2958_reg5[chan - 1]);
651*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x06,
652*4882a593Smuzhiyun adm8211_rfmd2958_reg6[chan - 1]);
653*4882a593Smuzhiyun break;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun case ADM8211_RFMD2948:
656*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2948(dev, SI4126_MAIN_CONF,
657*4882a593Smuzhiyun SI4126_MAIN_XINDIV2);
658*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2948(dev, SI4126_POWERDOWN,
659*4882a593Smuzhiyun SI4126_POWERDOWN_PDIB |
660*4882a593Smuzhiyun SI4126_POWERDOWN_PDRB);
661*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2948(dev, SI4126_PHASE_DET_GAIN, 0);
662*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_N_DIV,
663*4882a593Smuzhiyun (chan == 14 ?
664*4882a593Smuzhiyun 2110 : (2033 + (chan * 5))));
665*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_N_DIV, 1496);
666*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_R_DIV, 44);
667*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_R_DIV, 44);
668*4882a593Smuzhiyun break;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun case ADM8211_MAX2820:
671*4882a593Smuzhiyun adm8211_rf_write_syn_max2820(dev, 0x3,
672*4882a593Smuzhiyun (chan == 14 ? 0x054 : (0x7 + (chan * 5))));
673*4882a593Smuzhiyun break;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun case ADM8211_AL2210L:
676*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x0,
677*4882a593Smuzhiyun (chan == 14 ? 0x229B4 : (0x22967 + (chan * 5))));
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun default:
681*4882a593Smuzhiyun wiphy_debug(dev->wiphy, "unsupported transceiver type %d\n",
682*4882a593Smuzhiyun priv->transceiver_type);
683*4882a593Smuzhiyun break;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* write BBP regs */
687*4882a593Smuzhiyun if (priv->bbp_type == ADM8211_TYPE_RFMD) {
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* SMC 2635W specific? adm8211b doesn't use the 2948 though.. */
690*4882a593Smuzhiyun /* TODO: remove if SMC 2635W doesn't need this */
691*4882a593Smuzhiyun if (priv->transceiver_type == ADM8211_RFMD2948) {
692*4882a593Smuzhiyun reg = ADM8211_CSR_READ(GPIO);
693*4882a593Smuzhiyun reg &= 0xfffc0000;
694*4882a593Smuzhiyun reg |= ADM8211_CSR_GPIO_EN0;
695*4882a593Smuzhiyun if (chan != 14)
696*4882a593Smuzhiyun reg |= ADM8211_CSR_GPIO_O0;
697*4882a593Smuzhiyun ADM8211_CSR_WRITE(GPIO, reg);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (priv->transceiver_type == ADM8211_RFMD2958) {
701*4882a593Smuzhiyun /* set PCNT2 */
702*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x0B, 0x07100);
703*4882a593Smuzhiyun /* set PCNT1 P_DESIRED/MID_BIAS */
704*4882a593Smuzhiyun reg = le16_to_cpu(priv->eeprom->cr49);
705*4882a593Smuzhiyun reg >>= 13;
706*4882a593Smuzhiyun reg <<= 15;
707*4882a593Smuzhiyun reg |= ant_power << 9;
708*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x0A, reg);
709*4882a593Smuzhiyun /* set TXRX TX_GAIN */
710*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x09, 0x00050 |
711*4882a593Smuzhiyun (priv->pdev->revision < ADM8211_REV_CA ? tx_power : 0));
712*4882a593Smuzhiyun } else {
713*4882a593Smuzhiyun reg = ADM8211_CSR_READ(PLCPHD);
714*4882a593Smuzhiyun reg &= 0xff00ffff;
715*4882a593Smuzhiyun reg |= tx_power << 18;
716*4882a593Smuzhiyun ADM8211_CSR_WRITE(PLCPHD, reg);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
720*4882a593Smuzhiyun ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
721*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF);
722*4882a593Smuzhiyun msleep(30);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* RF3000 BBP */
725*4882a593Smuzhiyun if (priv->transceiver_type != ADM8211_RFMD2958)
726*4882a593Smuzhiyun adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT,
727*4882a593Smuzhiyun tx_power<<2);
728*4882a593Smuzhiyun adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, lpf_cutoff);
729*4882a593Smuzhiyun adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, lnags_thresh);
730*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x1c, priv->pdev->revision == ADM8211_REV_BA ?
731*4882a593Smuzhiyun priv->eeprom->cr28 : 0);
732*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, 0);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* Nothing to do for ADMtek BBP */
737*4882a593Smuzhiyun } else if (priv->bbp_type != ADM8211_TYPE_ADMTEK)
738*4882a593Smuzhiyun wiphy_debug(dev->wiphy, "unsupported BBP type %d\n",
739*4882a593Smuzhiyun priv->bbp_type);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun ADM8211_RESTORE();
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /* update current channel for adhoc (and maybe AP mode) */
744*4882a593Smuzhiyun reg = ADM8211_CSR_READ(CAP0);
745*4882a593Smuzhiyun reg &= ~0xF;
746*4882a593Smuzhiyun reg |= chan;
747*4882a593Smuzhiyun ADM8211_CSR_WRITE(CAP0, reg);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
adm8211_update_mode(struct ieee80211_hw * dev)752*4882a593Smuzhiyun static void adm8211_update_mode(struct ieee80211_hw *dev)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun ADM8211_IDLE();
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun priv->soft_rx_crc = 0;
759*4882a593Smuzhiyun switch (priv->mode) {
760*4882a593Smuzhiyun case NL80211_IFTYPE_STATION:
761*4882a593Smuzhiyun priv->nar &= ~(ADM8211_NAR_PR | ADM8211_NAR_EA);
762*4882a593Smuzhiyun priv->nar |= ADM8211_NAR_ST | ADM8211_NAR_SR;
763*4882a593Smuzhiyun break;
764*4882a593Smuzhiyun case NL80211_IFTYPE_ADHOC:
765*4882a593Smuzhiyun priv->nar &= ~ADM8211_NAR_PR;
766*4882a593Smuzhiyun priv->nar |= ADM8211_NAR_EA | ADM8211_NAR_ST | ADM8211_NAR_SR;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* don't trust the error bits on rev 0x20 and up in adhoc */
769*4882a593Smuzhiyun if (priv->pdev->revision >= ADM8211_REV_BA)
770*4882a593Smuzhiyun priv->soft_rx_crc = 1;
771*4882a593Smuzhiyun break;
772*4882a593Smuzhiyun case NL80211_IFTYPE_MONITOR:
773*4882a593Smuzhiyun priv->nar &= ~(ADM8211_NAR_EA | ADM8211_NAR_ST);
774*4882a593Smuzhiyun priv->nar |= ADM8211_NAR_PR | ADM8211_NAR_SR;
775*4882a593Smuzhiyun break;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun ADM8211_RESTORE();
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
adm8211_hw_init_syn(struct ieee80211_hw * dev)781*4882a593Smuzhiyun static void adm8211_hw_init_syn(struct ieee80211_hw *dev)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun switch (priv->transceiver_type) {
786*4882a593Smuzhiyun case ADM8211_RFMD2958:
787*4882a593Smuzhiyun case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
788*4882a593Smuzhiyun /* comments taken from ADMtek vendor driver */
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* Reset RF2958 after power on */
791*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x1F, 0x00000);
792*4882a593Smuzhiyun /* Initialize RF VCO Core Bias to maximum */
793*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x0C, 0x3001F);
794*4882a593Smuzhiyun /* Initialize IF PLL */
795*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x01, 0x29C03);
796*4882a593Smuzhiyun /* Initialize IF PLL Coarse Tuning */
797*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x03, 0x1FF6F);
798*4882a593Smuzhiyun /* Initialize RF PLL */
799*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x04, 0x29403);
800*4882a593Smuzhiyun /* Initialize RF PLL Coarse Tuning */
801*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x07, 0x1456F);
802*4882a593Smuzhiyun /* Initialize TX gain and filter BW (R9) */
803*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x09,
804*4882a593Smuzhiyun (priv->transceiver_type == ADM8211_RFMD2958 ?
805*4882a593Smuzhiyun 0x10050 : 0x00050));
806*4882a593Smuzhiyun /* Initialize CAL register */
807*4882a593Smuzhiyun adm8211_rf_write_syn_rfmd2958(dev, 0x08, 0x3FFF8);
808*4882a593Smuzhiyun break;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun case ADM8211_MAX2820:
811*4882a593Smuzhiyun adm8211_rf_write_syn_max2820(dev, 0x1, 0x01E);
812*4882a593Smuzhiyun adm8211_rf_write_syn_max2820(dev, 0x2, 0x001);
813*4882a593Smuzhiyun adm8211_rf_write_syn_max2820(dev, 0x3, 0x054);
814*4882a593Smuzhiyun adm8211_rf_write_syn_max2820(dev, 0x4, 0x310);
815*4882a593Smuzhiyun adm8211_rf_write_syn_max2820(dev, 0x5, 0x000);
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun case ADM8211_AL2210L:
819*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x0, 0x0196C);
820*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x1, 0x007CB);
821*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x2, 0x3582F);
822*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x3, 0x010A9);
823*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x4, 0x77280);
824*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x5, 0x45641);
825*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x6, 0xEA130);
826*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x7, 0x80000);
827*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x8, 0x7850F);
828*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0x9, 0xF900C);
829*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0xA, 0x00000);
830*4882a593Smuzhiyun adm8211_rf_write_syn_al2210l(dev, 0xB, 0x00000);
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun case ADM8211_RFMD2948:
834*4882a593Smuzhiyun default:
835*4882a593Smuzhiyun break;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
adm8211_hw_init_bbp(struct ieee80211_hw * dev)839*4882a593Smuzhiyun static int adm8211_hw_init_bbp(struct ieee80211_hw *dev)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
842*4882a593Smuzhiyun u32 reg;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* write addresses */
845*4882a593Smuzhiyun if (priv->bbp_type == ADM8211_TYPE_INTERSIL) {
846*4882a593Smuzhiyun ADM8211_CSR_WRITE(MMIWA, 0x100E0C0A);
847*4882a593Smuzhiyun ADM8211_CSR_WRITE(MMIRD0, 0x00007C7E);
848*4882a593Smuzhiyun ADM8211_CSR_WRITE(MMIRD1, 0x00100000);
849*4882a593Smuzhiyun } else if (priv->bbp_type == ADM8211_TYPE_RFMD ||
850*4882a593Smuzhiyun priv->bbp_type == ADM8211_TYPE_ADMTEK) {
851*4882a593Smuzhiyun /* check specific BBP type */
852*4882a593Smuzhiyun switch (priv->specific_bbptype) {
853*4882a593Smuzhiyun case ADM8211_BBP_RFMD3000:
854*4882a593Smuzhiyun case ADM8211_BBP_RFMD3002:
855*4882a593Smuzhiyun ADM8211_CSR_WRITE(MMIWA, 0x00009101);
856*4882a593Smuzhiyun ADM8211_CSR_WRITE(MMIRD0, 0x00000301);
857*4882a593Smuzhiyun break;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun case ADM8211_BBP_ADM8011:
860*4882a593Smuzhiyun ADM8211_CSR_WRITE(MMIWA, 0x00008903);
861*4882a593Smuzhiyun ADM8211_CSR_WRITE(MMIRD0, 0x00001716);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun reg = ADM8211_CSR_READ(BBPCTL);
864*4882a593Smuzhiyun reg &= ~ADM8211_BBPCTL_TYPE;
865*4882a593Smuzhiyun reg |= 0x5 << 18;
866*4882a593Smuzhiyun ADM8211_CSR_WRITE(BBPCTL, reg);
867*4882a593Smuzhiyun break;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun switch (priv->pdev->revision) {
871*4882a593Smuzhiyun case ADM8211_REV_CA:
872*4882a593Smuzhiyun if (priv->transceiver_type == ADM8211_RFMD2958 ||
873*4882a593Smuzhiyun priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
874*4882a593Smuzhiyun priv->transceiver_type == ADM8211_RFMD2948)
875*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNCTL, 0x1 << 22);
876*4882a593Smuzhiyun else if (priv->transceiver_type == ADM8211_MAX2820 ||
877*4882a593Smuzhiyun priv->transceiver_type == ADM8211_AL2210L)
878*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNCTL, 0x3 << 22);
879*4882a593Smuzhiyun break;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun case ADM8211_REV_BA:
882*4882a593Smuzhiyun reg = ADM8211_CSR_READ(MMIRD1);
883*4882a593Smuzhiyun reg &= 0x0000FFFF;
884*4882a593Smuzhiyun reg |= 0x7e100000;
885*4882a593Smuzhiyun ADM8211_CSR_WRITE(MMIRD1, reg);
886*4882a593Smuzhiyun break;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun case ADM8211_REV_AB:
889*4882a593Smuzhiyun case ADM8211_REV_AF:
890*4882a593Smuzhiyun default:
891*4882a593Smuzhiyun ADM8211_CSR_WRITE(MMIRD1, 0x7e100000);
892*4882a593Smuzhiyun break;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /* For RFMD */
896*4882a593Smuzhiyun ADM8211_CSR_WRITE(MACTEST, 0x800);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun adm8211_hw_init_syn(dev);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun /* Set RF Power control IF pin to PE1+PHYRST# */
902*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
903*4882a593Smuzhiyun ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
904*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF);
905*4882a593Smuzhiyun msleep(20);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /* write BBP regs */
908*4882a593Smuzhiyun if (priv->bbp_type == ADM8211_TYPE_RFMD) {
909*4882a593Smuzhiyun /* RF3000 BBP */
910*4882a593Smuzhiyun /* another set:
911*4882a593Smuzhiyun * 11: c8
912*4882a593Smuzhiyun * 14: 14
913*4882a593Smuzhiyun * 15: 50 (chan 1..13; chan 14: d0)
914*4882a593Smuzhiyun * 1c: 00
915*4882a593Smuzhiyun * 1d: 84
916*4882a593Smuzhiyun */
917*4882a593Smuzhiyun adm8211_write_bbp(dev, RF3000_CCA_CTRL, 0x80);
918*4882a593Smuzhiyun /* antenna selection: diversity */
919*4882a593Smuzhiyun adm8211_write_bbp(dev, RF3000_DIVERSITY__RSSI, 0x80);
920*4882a593Smuzhiyun adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT, 0x74);
921*4882a593Smuzhiyun adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, 0x38);
922*4882a593Smuzhiyun adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, 0x40);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (priv->eeprom->major_version < 2) {
925*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x1c, 0x00);
926*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x1d, 0x80);
927*4882a593Smuzhiyun } else {
928*4882a593Smuzhiyun if (priv->pdev->revision == ADM8211_REV_BA)
929*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x1c, priv->eeprom->cr28);
930*4882a593Smuzhiyun else
931*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x1c, 0x00);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun } else if (priv->bbp_type == ADM8211_TYPE_ADMTEK) {
936*4882a593Smuzhiyun /* reset baseband */
937*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x00, 0xFF);
938*4882a593Smuzhiyun /* antenna selection: diversity */
939*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x07, 0x0A);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /* TODO: find documentation for this */
942*4882a593Smuzhiyun switch (priv->transceiver_type) {
943*4882a593Smuzhiyun case ADM8211_RFMD2958:
944*4882a593Smuzhiyun case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
945*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x00, 0x00);
946*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x01, 0x00);
947*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x02, 0x00);
948*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x03, 0x00);
949*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x06, 0x0f);
950*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x09, 0x00);
951*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0a, 0x00);
952*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0b, 0x00);
953*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0c, 0x00);
954*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0f, 0xAA);
955*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x10, 0x8c);
956*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x11, 0x43);
957*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x18, 0x40);
958*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x20, 0x23);
959*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x21, 0x02);
960*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x22, 0x28);
961*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x23, 0x30);
962*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x24, 0x2d);
963*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x28, 0x35);
964*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2a, 0x8c);
965*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2b, 0x81);
966*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2c, 0x44);
967*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2d, 0x0A);
968*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x29, 0x40);
969*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x60, 0x08);
970*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x64, 0x01);
971*4882a593Smuzhiyun break;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun case ADM8211_MAX2820:
974*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x00, 0x00);
975*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x01, 0x00);
976*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x02, 0x00);
977*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x03, 0x00);
978*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x06, 0x0f);
979*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x09, 0x05);
980*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0a, 0x02);
981*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0b, 0x00);
982*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0c, 0x0f);
983*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0f, 0x55);
984*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x10, 0x8d);
985*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x11, 0x43);
986*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x18, 0x4a);
987*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x20, 0x20);
988*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x21, 0x02);
989*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x22, 0x23);
990*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x23, 0x30);
991*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x24, 0x2d);
992*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2a, 0x8c);
993*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2b, 0x81);
994*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2c, 0x44);
995*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x29, 0x4a);
996*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x60, 0x2b);
997*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x64, 0x01);
998*4882a593Smuzhiyun break;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun case ADM8211_AL2210L:
1001*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x00, 0x00);
1002*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x01, 0x00);
1003*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x02, 0x00);
1004*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x03, 0x00);
1005*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x06, 0x0f);
1006*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x07, 0x05);
1007*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x08, 0x03);
1008*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x09, 0x00);
1009*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0a, 0x00);
1010*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0b, 0x00);
1011*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0c, 0x10);
1012*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x0f, 0x55);
1013*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x10, 0x8d);
1014*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x11, 0x43);
1015*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x18, 0x4a);
1016*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x20, 0x20);
1017*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x21, 0x02);
1018*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x22, 0x23);
1019*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x23, 0x30);
1020*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x24, 0x2d);
1021*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2a, 0xaa);
1022*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2b, 0x81);
1023*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x2c, 0x44);
1024*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x29, 0xfa);
1025*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x60, 0x2d);
1026*4882a593Smuzhiyun adm8211_write_bbp(dev, 0x64, 0x01);
1027*4882a593Smuzhiyun break;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun case ADM8211_RFMD2948:
1030*4882a593Smuzhiyun break;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun default:
1033*4882a593Smuzhiyun wiphy_debug(dev->wiphy, "unsupported transceiver %d\n",
1034*4882a593Smuzhiyun priv->transceiver_type);
1035*4882a593Smuzhiyun break;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun } else
1038*4882a593Smuzhiyun wiphy_debug(dev->wiphy, "unsupported BBP %d\n", priv->bbp_type);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, 0);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* Set RF CAL control source to MAC control */
1043*4882a593Smuzhiyun reg = ADM8211_CSR_READ(SYNCTL);
1044*4882a593Smuzhiyun reg |= ADM8211_SYNCTL_SELCAL;
1045*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNCTL, reg);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun return 0;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* configures hw beacons/probe responses */
adm8211_set_rate(struct ieee80211_hw * dev)1051*4882a593Smuzhiyun static int adm8211_set_rate(struct ieee80211_hw *dev)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1054*4882a593Smuzhiyun u32 reg;
1055*4882a593Smuzhiyun int i = 0;
1056*4882a593Smuzhiyun u8 rate_buf[12] = {0};
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* write supported rates */
1059*4882a593Smuzhiyun if (priv->pdev->revision != ADM8211_REV_BA) {
1060*4882a593Smuzhiyun rate_buf[0] = ARRAY_SIZE(adm8211_rates);
1061*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(adm8211_rates); i++)
1062*4882a593Smuzhiyun rate_buf[i + 1] = (adm8211_rates[i].bitrate / 5) | 0x80;
1063*4882a593Smuzhiyun } else {
1064*4882a593Smuzhiyun /* workaround for rev BA specific bug */
1065*4882a593Smuzhiyun rate_buf[0] = 0x04;
1066*4882a593Smuzhiyun rate_buf[1] = 0x82;
1067*4882a593Smuzhiyun rate_buf[2] = 0x04;
1068*4882a593Smuzhiyun rate_buf[3] = 0x0b;
1069*4882a593Smuzhiyun rate_buf[4] = 0x16;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun adm8211_write_sram_bytes(dev, ADM8211_SRAM_SUPP_RATE, rate_buf,
1073*4882a593Smuzhiyun ARRAY_SIZE(adm8211_rates) + 1);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun reg = ADM8211_CSR_READ(PLCPHD) & 0x00FFFFFF; /* keep bits 0-23 */
1076*4882a593Smuzhiyun reg |= 1 << 15; /* short preamble */
1077*4882a593Smuzhiyun reg |= 110 << 24;
1078*4882a593Smuzhiyun ADM8211_CSR_WRITE(PLCPHD, reg);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /* MTMLT = 512 TU (max TX MSDU lifetime)
1081*4882a593Smuzhiyun * BCNTSIG = plcp_signal (beacon, probe resp, and atim TX rate)
1082*4882a593Smuzhiyun * SRTYLIM = 224 (short retry limit, TX header value is default) */
1083*4882a593Smuzhiyun ADM8211_CSR_WRITE(TXLMT, (512 << 16) | (110 << 8) | (224 << 0));
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun return 0;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
adm8211_hw_init(struct ieee80211_hw * dev)1088*4882a593Smuzhiyun static void adm8211_hw_init(struct ieee80211_hw *dev)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1091*4882a593Smuzhiyun u32 reg;
1092*4882a593Smuzhiyun u8 cline;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun reg = ADM8211_CSR_READ(PAR);
1095*4882a593Smuzhiyun reg |= ADM8211_PAR_MRLE | ADM8211_PAR_MRME;
1096*4882a593Smuzhiyun reg &= ~(ADM8211_PAR_BAR | ADM8211_PAR_CAL);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (!pci_set_mwi(priv->pdev)) {
1099*4882a593Smuzhiyun reg |= 0x1 << 24;
1100*4882a593Smuzhiyun pci_read_config_byte(priv->pdev, PCI_CACHE_LINE_SIZE, &cline);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun switch (cline) {
1103*4882a593Smuzhiyun case 0x8:
1104*4882a593Smuzhiyun reg |= (0x1 << 14);
1105*4882a593Smuzhiyun break;
1106*4882a593Smuzhiyun case 0x10:
1107*4882a593Smuzhiyun reg |= (0x2 << 14);
1108*4882a593Smuzhiyun break;
1109*4882a593Smuzhiyun case 0x20:
1110*4882a593Smuzhiyun reg |= (0x3 << 14);
1111*4882a593Smuzhiyun break;
1112*4882a593Smuzhiyun default:
1113*4882a593Smuzhiyun reg |= (0x0 << 14);
1114*4882a593Smuzhiyun break;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun ADM8211_CSR_WRITE(PAR, reg);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun reg = ADM8211_CSR_READ(CSR_TEST1);
1121*4882a593Smuzhiyun reg &= ~(0xF << 28);
1122*4882a593Smuzhiyun reg |= (1 << 28) | (1 << 31);
1123*4882a593Smuzhiyun ADM8211_CSR_WRITE(CSR_TEST1, reg);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /* lose link after 4 lost beacons */
1126*4882a593Smuzhiyun reg = (0x04 << 21) | ADM8211_WCSR_TSFTWE | ADM8211_WCSR_LSOE;
1127*4882a593Smuzhiyun ADM8211_CSR_WRITE(WCSR, reg);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* Disable APM, enable receive FIFO threshold, and set drain receive
1130*4882a593Smuzhiyun * threshold to store-and-forward */
1131*4882a593Smuzhiyun reg = ADM8211_CSR_READ(CMDR);
1132*4882a593Smuzhiyun reg &= ~(ADM8211_CMDR_APM | ADM8211_CMDR_DRT);
1133*4882a593Smuzhiyun reg |= ADM8211_CMDR_RTE | ADM8211_CMDR_DRT_SF;
1134*4882a593Smuzhiyun ADM8211_CSR_WRITE(CMDR, reg);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun adm8211_set_rate(dev);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /* 4-bit values:
1139*4882a593Smuzhiyun * PWR1UP = 8 * 2 ms
1140*4882a593Smuzhiyun * PWR0PAPE = 8 us or 5 us
1141*4882a593Smuzhiyun * PWR1PAPE = 1 us or 3 us
1142*4882a593Smuzhiyun * PWR0TRSW = 5 us
1143*4882a593Smuzhiyun * PWR1TRSW = 12 us
1144*4882a593Smuzhiyun * PWR0PE2 = 13 us
1145*4882a593Smuzhiyun * PWR1PE2 = 1 us
1146*4882a593Smuzhiyun * PWR0TXPE = 8 or 6 */
1147*4882a593Smuzhiyun if (priv->pdev->revision < ADM8211_REV_CA)
1148*4882a593Smuzhiyun ADM8211_CSR_WRITE(TOFS2, 0x8815cd18);
1149*4882a593Smuzhiyun else
1150*4882a593Smuzhiyun ADM8211_CSR_WRITE(TOFS2, 0x8535cd16);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /* Enable store and forward for transmit */
1153*4882a593Smuzhiyun priv->nar = ADM8211_NAR_SF | ADM8211_NAR_PB;
1154*4882a593Smuzhiyun ADM8211_CSR_WRITE(NAR, priv->nar);
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun /* Reset RF */
1157*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_RADIO);
1158*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF);
1159*4882a593Smuzhiyun msleep(10);
1160*4882a593Smuzhiyun ADM8211_CSR_WRITE(SYNRF, 0);
1161*4882a593Smuzhiyun ADM8211_CSR_READ(SYNRF);
1162*4882a593Smuzhiyun msleep(5);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* Set CFP Max Duration to 0x10 TU */
1165*4882a593Smuzhiyun reg = ADM8211_CSR_READ(CFPP);
1166*4882a593Smuzhiyun reg &= ~(0xffff << 8);
1167*4882a593Smuzhiyun reg |= 0x0010 << 8;
1168*4882a593Smuzhiyun ADM8211_CSR_WRITE(CFPP, reg);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* USCNT = 0x16 (number of system clocks, 22 MHz, in 1us
1171*4882a593Smuzhiyun * TUCNT = 0x3ff - Tu counter 1024 us */
1172*4882a593Smuzhiyun ADM8211_CSR_WRITE(TOFS0, (0x16 << 24) | 0x3ff);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /* SLOT=20 us, SIFS=110 cycles of 22 MHz (5 us),
1175*4882a593Smuzhiyun * DIFS=50 us, EIFS=100 us */
1176*4882a593Smuzhiyun if (priv->pdev->revision < ADM8211_REV_CA)
1177*4882a593Smuzhiyun ADM8211_CSR_WRITE(IFST, (20 << 23) | (110 << 15) |
1178*4882a593Smuzhiyun (50 << 9) | 100);
1179*4882a593Smuzhiyun else
1180*4882a593Smuzhiyun ADM8211_CSR_WRITE(IFST, (20 << 23) | (24 << 15) |
1181*4882a593Smuzhiyun (50 << 9) | 100);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* PCNT = 1 (MAC idle time awake/sleep, unit S)
1184*4882a593Smuzhiyun * RMRD = 2346 * 8 + 1 us (max RX duration) */
1185*4882a593Smuzhiyun ADM8211_CSR_WRITE(RMD, (1 << 16) | 18769);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /* MART=65535 us, MIRT=256 us, TSFTOFST=0 us */
1188*4882a593Smuzhiyun ADM8211_CSR_WRITE(RSPT, 0xffffff00);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* Initialize BBP (and SYN) */
1191*4882a593Smuzhiyun adm8211_hw_init_bbp(dev);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* make sure interrupts are off */
1194*4882a593Smuzhiyun ADM8211_CSR_WRITE(IER, 0);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /* ACK interrupts */
1197*4882a593Smuzhiyun ADM8211_CSR_WRITE(STSR, ADM8211_CSR_READ(STSR));
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun /* Setup WEP (turns it off for now) */
1200*4882a593Smuzhiyun reg = ADM8211_CSR_READ(MACTEST);
1201*4882a593Smuzhiyun reg &= ~(7 << 20);
1202*4882a593Smuzhiyun ADM8211_CSR_WRITE(MACTEST, reg);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun reg = ADM8211_CSR_READ(WEPCTL);
1205*4882a593Smuzhiyun reg &= ~ADM8211_WEPCTL_WEPENABLE;
1206*4882a593Smuzhiyun reg |= ADM8211_WEPCTL_WEPRXBYP;
1207*4882a593Smuzhiyun ADM8211_CSR_WRITE(WEPCTL, reg);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /* Clear the missed-packet counter. */
1210*4882a593Smuzhiyun ADM8211_CSR_READ(LPC);
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
adm8211_hw_reset(struct ieee80211_hw * dev)1213*4882a593Smuzhiyun static int adm8211_hw_reset(struct ieee80211_hw *dev)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1216*4882a593Smuzhiyun u32 reg, tmp;
1217*4882a593Smuzhiyun int timeout = 100;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* Power-on issue */
1220*4882a593Smuzhiyun /* TODO: check if this is necessary */
1221*4882a593Smuzhiyun ADM8211_CSR_WRITE(FRCTL, 0);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun /* Reset the chip */
1224*4882a593Smuzhiyun tmp = ADM8211_CSR_READ(PAR);
1225*4882a593Smuzhiyun ADM8211_CSR_WRITE(PAR, ADM8211_PAR_SWR);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun while ((ADM8211_CSR_READ(PAR) & ADM8211_PAR_SWR) && timeout--)
1228*4882a593Smuzhiyun msleep(50);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun if (timeout <= 0)
1231*4882a593Smuzhiyun return -ETIMEDOUT;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun ADM8211_CSR_WRITE(PAR, tmp);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun if (priv->pdev->revision == ADM8211_REV_BA &&
1236*4882a593Smuzhiyun (priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
1237*4882a593Smuzhiyun priv->transceiver_type == ADM8211_RFMD2958)) {
1238*4882a593Smuzhiyun reg = ADM8211_CSR_READ(CSR_TEST1);
1239*4882a593Smuzhiyun reg |= (1 << 4) | (1 << 5);
1240*4882a593Smuzhiyun ADM8211_CSR_WRITE(CSR_TEST1, reg);
1241*4882a593Smuzhiyun } else if (priv->pdev->revision == ADM8211_REV_CA) {
1242*4882a593Smuzhiyun reg = ADM8211_CSR_READ(CSR_TEST1);
1243*4882a593Smuzhiyun reg &= ~((1 << 4) | (1 << 5));
1244*4882a593Smuzhiyun ADM8211_CSR_WRITE(CSR_TEST1, reg);
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun ADM8211_CSR_WRITE(FRCTL, 0);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun reg = ADM8211_CSR_READ(CSR_TEST0);
1250*4882a593Smuzhiyun reg |= ADM8211_CSR_TEST0_EPRLD; /* EEPROM Recall */
1251*4882a593Smuzhiyun ADM8211_CSR_WRITE(CSR_TEST0, reg);
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun adm8211_clear_sram(dev);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun return 0;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
adm8211_get_tsft(struct ieee80211_hw * dev,struct ieee80211_vif * vif)1258*4882a593Smuzhiyun static u64 adm8211_get_tsft(struct ieee80211_hw *dev,
1259*4882a593Smuzhiyun struct ieee80211_vif *vif)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1262*4882a593Smuzhiyun u32 tsftl;
1263*4882a593Smuzhiyun u64 tsft;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun tsftl = ADM8211_CSR_READ(TSFTL);
1266*4882a593Smuzhiyun tsft = ADM8211_CSR_READ(TSFTH);
1267*4882a593Smuzhiyun tsft <<= 32;
1268*4882a593Smuzhiyun tsft |= tsftl;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun return tsft;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
adm8211_set_interval(struct ieee80211_hw * dev,unsigned short bi,unsigned short li)1273*4882a593Smuzhiyun static void adm8211_set_interval(struct ieee80211_hw *dev,
1274*4882a593Smuzhiyun unsigned short bi, unsigned short li)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1277*4882a593Smuzhiyun u32 reg;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* BP (beacon interval) = data->beacon_interval
1280*4882a593Smuzhiyun * LI (listen interval) = data->listen_interval (in beacon intervals) */
1281*4882a593Smuzhiyun reg = (bi << 16) | li;
1282*4882a593Smuzhiyun ADM8211_CSR_WRITE(BPLI, reg);
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
adm8211_set_bssid(struct ieee80211_hw * dev,const u8 * bssid)1285*4882a593Smuzhiyun static void adm8211_set_bssid(struct ieee80211_hw *dev, const u8 *bssid)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1288*4882a593Smuzhiyun u32 reg;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun ADM8211_CSR_WRITE(BSSID0, le32_to_cpu(*(__le32 *)bssid));
1291*4882a593Smuzhiyun reg = ADM8211_CSR_READ(ABDA1);
1292*4882a593Smuzhiyun reg &= 0x0000ffff;
1293*4882a593Smuzhiyun reg |= (bssid[4] << 16) | (bssid[5] << 24);
1294*4882a593Smuzhiyun ADM8211_CSR_WRITE(ABDA1, reg);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
adm8211_config(struct ieee80211_hw * dev,u32 changed)1297*4882a593Smuzhiyun static int adm8211_config(struct ieee80211_hw *dev, u32 changed)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1300*4882a593Smuzhiyun struct ieee80211_conf *conf = &dev->conf;
1301*4882a593Smuzhiyun int channel =
1302*4882a593Smuzhiyun ieee80211_frequency_to_channel(conf->chandef.chan->center_freq);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun if (channel != priv->channel) {
1305*4882a593Smuzhiyun priv->channel = channel;
1306*4882a593Smuzhiyun adm8211_rf_set_channel(dev, priv->channel);
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun return 0;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
adm8211_bss_info_changed(struct ieee80211_hw * dev,struct ieee80211_vif * vif,struct ieee80211_bss_conf * conf,u32 changes)1312*4882a593Smuzhiyun static void adm8211_bss_info_changed(struct ieee80211_hw *dev,
1313*4882a593Smuzhiyun struct ieee80211_vif *vif,
1314*4882a593Smuzhiyun struct ieee80211_bss_conf *conf,
1315*4882a593Smuzhiyun u32 changes)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun if (!(changes & BSS_CHANGED_BSSID))
1320*4882a593Smuzhiyun return;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun if (!ether_addr_equal(conf->bssid, priv->bssid)) {
1323*4882a593Smuzhiyun adm8211_set_bssid(dev, conf->bssid);
1324*4882a593Smuzhiyun memcpy(priv->bssid, conf->bssid, ETH_ALEN);
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
adm8211_prepare_multicast(struct ieee80211_hw * hw,struct netdev_hw_addr_list * mc_list)1328*4882a593Smuzhiyun static u64 adm8211_prepare_multicast(struct ieee80211_hw *hw,
1329*4882a593Smuzhiyun struct netdev_hw_addr_list *mc_list)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun unsigned int bit_nr;
1332*4882a593Smuzhiyun u32 mc_filter[2];
1333*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun mc_filter[1] = mc_filter[0] = 0;
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun netdev_hw_addr_list_for_each(ha, mc_list) {
1338*4882a593Smuzhiyun bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun bit_nr &= 0x3F;
1341*4882a593Smuzhiyun mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun return mc_filter[0] | ((u64)(mc_filter[1]) << 32);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
adm8211_configure_filter(struct ieee80211_hw * dev,unsigned int changed_flags,unsigned int * total_flags,u64 multicast)1347*4882a593Smuzhiyun static void adm8211_configure_filter(struct ieee80211_hw *dev,
1348*4882a593Smuzhiyun unsigned int changed_flags,
1349*4882a593Smuzhiyun unsigned int *total_flags,
1350*4882a593Smuzhiyun u64 multicast)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun static const u8 bcast[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
1353*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1354*4882a593Smuzhiyun unsigned int new_flags;
1355*4882a593Smuzhiyun u32 mc_filter[2];
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun mc_filter[0] = multicast;
1358*4882a593Smuzhiyun mc_filter[1] = multicast >> 32;
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun new_flags = 0;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun if (*total_flags & FIF_ALLMULTI || multicast == ~(0ULL)) {
1363*4882a593Smuzhiyun new_flags |= FIF_ALLMULTI;
1364*4882a593Smuzhiyun priv->nar &= ~ADM8211_NAR_PR;
1365*4882a593Smuzhiyun priv->nar |= ADM8211_NAR_MM;
1366*4882a593Smuzhiyun mc_filter[1] = mc_filter[0] = ~0;
1367*4882a593Smuzhiyun } else {
1368*4882a593Smuzhiyun priv->nar &= ~(ADM8211_NAR_MM | ADM8211_NAR_PR);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun ADM8211_IDLE_RX();
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun ADM8211_CSR_WRITE(MAR0, mc_filter[0]);
1374*4882a593Smuzhiyun ADM8211_CSR_WRITE(MAR1, mc_filter[1]);
1375*4882a593Smuzhiyun ADM8211_CSR_READ(NAR);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun if (priv->nar & ADM8211_NAR_PR)
1378*4882a593Smuzhiyun ieee80211_hw_set(dev, RX_INCLUDES_FCS);
1379*4882a593Smuzhiyun else
1380*4882a593Smuzhiyun __clear_bit(IEEE80211_HW_RX_INCLUDES_FCS, dev->flags);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
1383*4882a593Smuzhiyun adm8211_set_bssid(dev, bcast);
1384*4882a593Smuzhiyun else
1385*4882a593Smuzhiyun adm8211_set_bssid(dev, priv->bssid);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun ADM8211_RESTORE();
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun *total_flags = new_flags;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
adm8211_add_interface(struct ieee80211_hw * dev,struct ieee80211_vif * vif)1392*4882a593Smuzhiyun static int adm8211_add_interface(struct ieee80211_hw *dev,
1393*4882a593Smuzhiyun struct ieee80211_vif *vif)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1396*4882a593Smuzhiyun if (priv->mode != NL80211_IFTYPE_MONITOR)
1397*4882a593Smuzhiyun return -EOPNOTSUPP;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun switch (vif->type) {
1400*4882a593Smuzhiyun case NL80211_IFTYPE_STATION:
1401*4882a593Smuzhiyun priv->mode = vif->type;
1402*4882a593Smuzhiyun break;
1403*4882a593Smuzhiyun default:
1404*4882a593Smuzhiyun return -EOPNOTSUPP;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun ADM8211_IDLE();
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun ADM8211_CSR_WRITE(PAR0, le32_to_cpu(*(__le32 *)vif->addr));
1410*4882a593Smuzhiyun ADM8211_CSR_WRITE(PAR1, le16_to_cpu(*(__le16 *)(vif->addr + 4)));
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun adm8211_update_mode(dev);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun ADM8211_RESTORE();
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun return 0;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun
adm8211_remove_interface(struct ieee80211_hw * dev,struct ieee80211_vif * vif)1419*4882a593Smuzhiyun static void adm8211_remove_interface(struct ieee80211_hw *dev,
1420*4882a593Smuzhiyun struct ieee80211_vif *vif)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1423*4882a593Smuzhiyun priv->mode = NL80211_IFTYPE_MONITOR;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
adm8211_init_rings(struct ieee80211_hw * dev)1426*4882a593Smuzhiyun static int adm8211_init_rings(struct ieee80211_hw *dev)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1429*4882a593Smuzhiyun struct adm8211_desc *desc = NULL;
1430*4882a593Smuzhiyun struct adm8211_rx_ring_info *rx_info;
1431*4882a593Smuzhiyun struct adm8211_tx_ring_info *tx_info;
1432*4882a593Smuzhiyun unsigned int i;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun for (i = 0; i < priv->rx_ring_size; i++) {
1435*4882a593Smuzhiyun desc = &priv->rx_ring[i];
1436*4882a593Smuzhiyun desc->status = 0;
1437*4882a593Smuzhiyun desc->length = cpu_to_le32(RX_PKT_SIZE);
1438*4882a593Smuzhiyun priv->rx_buffers[i].skb = NULL;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun /* Mark the end of RX ring; hw returns to base address after this
1441*4882a593Smuzhiyun * descriptor */
1442*4882a593Smuzhiyun desc->length |= cpu_to_le32(RDES1_CONTROL_RER);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun for (i = 0; i < priv->rx_ring_size; i++) {
1445*4882a593Smuzhiyun desc = &priv->rx_ring[i];
1446*4882a593Smuzhiyun rx_info = &priv->rx_buffers[i];
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun rx_info->skb = dev_alloc_skb(RX_PKT_SIZE);
1449*4882a593Smuzhiyun if (rx_info->skb == NULL)
1450*4882a593Smuzhiyun break;
1451*4882a593Smuzhiyun rx_info->mapping = dma_map_single(&priv->pdev->dev,
1452*4882a593Smuzhiyun skb_tail_pointer(rx_info->skb),
1453*4882a593Smuzhiyun RX_PKT_SIZE,
1454*4882a593Smuzhiyun DMA_FROM_DEVICE);
1455*4882a593Smuzhiyun if (dma_mapping_error(&priv->pdev->dev, rx_info->mapping)) {
1456*4882a593Smuzhiyun dev_kfree_skb(rx_info->skb);
1457*4882a593Smuzhiyun rx_info->skb = NULL;
1458*4882a593Smuzhiyun break;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun desc->buffer1 = cpu_to_le32(rx_info->mapping);
1462*4882a593Smuzhiyun desc->status = cpu_to_le32(RDES0_STATUS_OWN | RDES0_STATUS_SQL);
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun /* Setup TX ring. TX buffers descriptors will be filled in as needed */
1466*4882a593Smuzhiyun for (i = 0; i < priv->tx_ring_size; i++) {
1467*4882a593Smuzhiyun desc = &priv->tx_ring[i];
1468*4882a593Smuzhiyun tx_info = &priv->tx_buffers[i];
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun tx_info->skb = NULL;
1471*4882a593Smuzhiyun tx_info->mapping = 0;
1472*4882a593Smuzhiyun desc->status = 0;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun desc->length = cpu_to_le32(TDES1_CONTROL_TER);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun priv->cur_rx = priv->cur_tx = priv->dirty_tx = 0;
1477*4882a593Smuzhiyun ADM8211_CSR_WRITE(RDB, priv->rx_ring_dma);
1478*4882a593Smuzhiyun ADM8211_CSR_WRITE(TDBD, priv->tx_ring_dma);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun return 0;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
adm8211_free_rings(struct ieee80211_hw * dev)1483*4882a593Smuzhiyun static void adm8211_free_rings(struct ieee80211_hw *dev)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1486*4882a593Smuzhiyun unsigned int i;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun for (i = 0; i < priv->rx_ring_size; i++) {
1489*4882a593Smuzhiyun if (!priv->rx_buffers[i].skb)
1490*4882a593Smuzhiyun continue;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun dma_unmap_single(&priv->pdev->dev,
1493*4882a593Smuzhiyun priv->rx_buffers[i].mapping, RX_PKT_SIZE,
1494*4882a593Smuzhiyun DMA_FROM_DEVICE);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun dev_kfree_skb(priv->rx_buffers[i].skb);
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun for (i = 0; i < priv->tx_ring_size; i++) {
1500*4882a593Smuzhiyun if (!priv->tx_buffers[i].skb)
1501*4882a593Smuzhiyun continue;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun dma_unmap_single(&priv->pdev->dev,
1504*4882a593Smuzhiyun priv->tx_buffers[i].mapping,
1505*4882a593Smuzhiyun priv->tx_buffers[i].skb->len, DMA_TO_DEVICE);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun dev_kfree_skb(priv->tx_buffers[i].skb);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
adm8211_start(struct ieee80211_hw * dev)1511*4882a593Smuzhiyun static int adm8211_start(struct ieee80211_hw *dev)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1514*4882a593Smuzhiyun int retval;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun /* Power up MAC and RF chips */
1517*4882a593Smuzhiyun retval = adm8211_hw_reset(dev);
1518*4882a593Smuzhiyun if (retval) {
1519*4882a593Smuzhiyun wiphy_err(dev->wiphy, "hardware reset failed\n");
1520*4882a593Smuzhiyun goto fail;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun retval = adm8211_init_rings(dev);
1524*4882a593Smuzhiyun if (retval) {
1525*4882a593Smuzhiyun wiphy_err(dev->wiphy, "failed to initialize rings\n");
1526*4882a593Smuzhiyun goto fail;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun /* Init hardware */
1530*4882a593Smuzhiyun adm8211_hw_init(dev);
1531*4882a593Smuzhiyun adm8211_rf_set_channel(dev, priv->channel);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun retval = request_irq(priv->pdev->irq, adm8211_interrupt,
1534*4882a593Smuzhiyun IRQF_SHARED, "adm8211", dev);
1535*4882a593Smuzhiyun if (retval) {
1536*4882a593Smuzhiyun wiphy_err(dev->wiphy, "failed to register IRQ handler\n");
1537*4882a593Smuzhiyun goto fail;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun ADM8211_CSR_WRITE(IER, ADM8211_IER_NIE | ADM8211_IER_AIE |
1541*4882a593Smuzhiyun ADM8211_IER_RCIE | ADM8211_IER_TCIE |
1542*4882a593Smuzhiyun ADM8211_IER_TDUIE | ADM8211_IER_GPTIE);
1543*4882a593Smuzhiyun priv->mode = NL80211_IFTYPE_MONITOR;
1544*4882a593Smuzhiyun adm8211_update_mode(dev);
1545*4882a593Smuzhiyun ADM8211_CSR_WRITE(RDR, 0);
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun adm8211_set_interval(dev, 100, 10);
1548*4882a593Smuzhiyun return 0;
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun fail:
1551*4882a593Smuzhiyun return retval;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
adm8211_stop(struct ieee80211_hw * dev)1554*4882a593Smuzhiyun static void adm8211_stop(struct ieee80211_hw *dev)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun priv->mode = NL80211_IFTYPE_UNSPECIFIED;
1559*4882a593Smuzhiyun priv->nar = 0;
1560*4882a593Smuzhiyun ADM8211_CSR_WRITE(NAR, 0);
1561*4882a593Smuzhiyun ADM8211_CSR_WRITE(IER, 0);
1562*4882a593Smuzhiyun ADM8211_CSR_READ(NAR);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun free_irq(priv->pdev->irq, dev);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun adm8211_free_rings(dev);
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
adm8211_calc_durations(int * dur,int * plcp,size_t payload_len,int len,int plcp_signal,int short_preamble)1569*4882a593Smuzhiyun static void adm8211_calc_durations(int *dur, int *plcp, size_t payload_len, int len,
1570*4882a593Smuzhiyun int plcp_signal, int short_preamble)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun /* Alternative calculation from NetBSD: */
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun /* IEEE 802.11b durations for DSSS PHY in microseconds */
1575*4882a593Smuzhiyun #define IEEE80211_DUR_DS_LONG_PREAMBLE 144
1576*4882a593Smuzhiyun #define IEEE80211_DUR_DS_SHORT_PREAMBLE 72
1577*4882a593Smuzhiyun #define IEEE80211_DUR_DS_FAST_PLCPHDR 24
1578*4882a593Smuzhiyun #define IEEE80211_DUR_DS_SLOW_PLCPHDR 48
1579*4882a593Smuzhiyun #define IEEE80211_DUR_DS_SLOW_ACK 112
1580*4882a593Smuzhiyun #define IEEE80211_DUR_DS_FAST_ACK 56
1581*4882a593Smuzhiyun #define IEEE80211_DUR_DS_SLOW_CTS 112
1582*4882a593Smuzhiyun #define IEEE80211_DUR_DS_FAST_CTS 56
1583*4882a593Smuzhiyun #define IEEE80211_DUR_DS_SLOT 20
1584*4882a593Smuzhiyun #define IEEE80211_DUR_DS_SIFS 10
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun int remainder;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun *dur = (80 * (24 + payload_len) + plcp_signal - 1)
1589*4882a593Smuzhiyun / plcp_signal;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun if (plcp_signal <= PLCP_SIGNAL_2M)
1592*4882a593Smuzhiyun /* 1-2Mbps WLAN: send ACK/CTS at 1Mbps */
1593*4882a593Smuzhiyun *dur += 3 * (IEEE80211_DUR_DS_SIFS +
1594*4882a593Smuzhiyun IEEE80211_DUR_DS_SHORT_PREAMBLE +
1595*4882a593Smuzhiyun IEEE80211_DUR_DS_FAST_PLCPHDR) +
1596*4882a593Smuzhiyun IEEE80211_DUR_DS_SLOW_CTS + IEEE80211_DUR_DS_SLOW_ACK;
1597*4882a593Smuzhiyun else
1598*4882a593Smuzhiyun /* 5-11Mbps WLAN: send ACK/CTS at 2Mbps */
1599*4882a593Smuzhiyun *dur += 3 * (IEEE80211_DUR_DS_SIFS +
1600*4882a593Smuzhiyun IEEE80211_DUR_DS_SHORT_PREAMBLE +
1601*4882a593Smuzhiyun IEEE80211_DUR_DS_FAST_PLCPHDR) +
1602*4882a593Smuzhiyun IEEE80211_DUR_DS_FAST_CTS + IEEE80211_DUR_DS_FAST_ACK;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun /* lengthen duration if long preamble */
1605*4882a593Smuzhiyun if (!short_preamble)
1606*4882a593Smuzhiyun *dur += 3 * (IEEE80211_DUR_DS_LONG_PREAMBLE -
1607*4882a593Smuzhiyun IEEE80211_DUR_DS_SHORT_PREAMBLE) +
1608*4882a593Smuzhiyun 3 * (IEEE80211_DUR_DS_SLOW_PLCPHDR -
1609*4882a593Smuzhiyun IEEE80211_DUR_DS_FAST_PLCPHDR);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun *plcp = (80 * len) / plcp_signal;
1613*4882a593Smuzhiyun remainder = (80 * len) % plcp_signal;
1614*4882a593Smuzhiyun if (plcp_signal == PLCP_SIGNAL_11M &&
1615*4882a593Smuzhiyun remainder <= 30 && remainder > 0)
1616*4882a593Smuzhiyun *plcp = (*plcp | 0x8000) + 1;
1617*4882a593Smuzhiyun else if (remainder)
1618*4882a593Smuzhiyun (*plcp)++;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* Transmit skb w/adm8211_tx_hdr (802.11 header created by hardware) */
adm8211_tx_raw(struct ieee80211_hw * dev,struct sk_buff * skb,u16 plcp_signal,size_t hdrlen)1622*4882a593Smuzhiyun static int adm8211_tx_raw(struct ieee80211_hw *dev, struct sk_buff *skb,
1623*4882a593Smuzhiyun u16 plcp_signal,
1624*4882a593Smuzhiyun size_t hdrlen)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1627*4882a593Smuzhiyun unsigned long flags;
1628*4882a593Smuzhiyun dma_addr_t mapping;
1629*4882a593Smuzhiyun unsigned int entry;
1630*4882a593Smuzhiyun u32 flag;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun mapping = dma_map_single(&priv->pdev->dev, skb->data, skb->len,
1633*4882a593Smuzhiyun DMA_TO_DEVICE);
1634*4882a593Smuzhiyun if (dma_mapping_error(&priv->pdev->dev, mapping))
1635*4882a593Smuzhiyun return -ENOMEM;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun spin_lock_irqsave(&priv->lock, flags);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size / 2)
1640*4882a593Smuzhiyun flag = TDES1_CONTROL_IC | TDES1_CONTROL_LS | TDES1_CONTROL_FS;
1641*4882a593Smuzhiyun else
1642*4882a593Smuzhiyun flag = TDES1_CONTROL_LS | TDES1_CONTROL_FS;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size - 2)
1645*4882a593Smuzhiyun ieee80211_stop_queue(dev, 0);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun entry = priv->cur_tx % priv->tx_ring_size;
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun priv->tx_buffers[entry].skb = skb;
1650*4882a593Smuzhiyun priv->tx_buffers[entry].mapping = mapping;
1651*4882a593Smuzhiyun priv->tx_buffers[entry].hdrlen = hdrlen;
1652*4882a593Smuzhiyun priv->tx_ring[entry].buffer1 = cpu_to_le32(mapping);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun if (entry == priv->tx_ring_size - 1)
1655*4882a593Smuzhiyun flag |= TDES1_CONTROL_TER;
1656*4882a593Smuzhiyun priv->tx_ring[entry].length = cpu_to_le32(flag | skb->len);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun /* Set TX rate (SIGNAL field in PLCP PPDU format) */
1659*4882a593Smuzhiyun flag = TDES0_CONTROL_OWN | (plcp_signal << 20) | 8 /* ? */;
1660*4882a593Smuzhiyun priv->tx_ring[entry].status = cpu_to_le32(flag);
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun priv->cur_tx++;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->lock, flags);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /* Trigger transmit poll */
1667*4882a593Smuzhiyun ADM8211_CSR_WRITE(TDR, 0);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun return 0;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun /* Put adm8211_tx_hdr on skb and transmit */
adm8211_tx(struct ieee80211_hw * dev,struct ieee80211_tx_control * control,struct sk_buff * skb)1673*4882a593Smuzhiyun static void adm8211_tx(struct ieee80211_hw *dev,
1674*4882a593Smuzhiyun struct ieee80211_tx_control *control,
1675*4882a593Smuzhiyun struct sk_buff *skb)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun struct adm8211_tx_hdr *txhdr;
1678*4882a593Smuzhiyun size_t payload_len, hdrlen;
1679*4882a593Smuzhiyun int plcp, dur, len, plcp_signal, short_preamble;
1680*4882a593Smuzhiyun struct ieee80211_hdr *hdr;
1681*4882a593Smuzhiyun struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1682*4882a593Smuzhiyun struct ieee80211_rate *txrate = ieee80211_get_tx_rate(dev, info);
1683*4882a593Smuzhiyun u8 rc_flags;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun rc_flags = info->control.rates[0].flags;
1686*4882a593Smuzhiyun short_preamble = !!(rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1687*4882a593Smuzhiyun plcp_signal = txrate->bitrate;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun hdr = (struct ieee80211_hdr *)skb->data;
1690*4882a593Smuzhiyun hdrlen = ieee80211_hdrlen(hdr->frame_control);
1691*4882a593Smuzhiyun memcpy(skb->cb, skb->data, hdrlen);
1692*4882a593Smuzhiyun hdr = (struct ieee80211_hdr *)skb->cb;
1693*4882a593Smuzhiyun skb_pull(skb, hdrlen);
1694*4882a593Smuzhiyun payload_len = skb->len;
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun txhdr = skb_push(skb, sizeof(*txhdr));
1697*4882a593Smuzhiyun memset(txhdr, 0, sizeof(*txhdr));
1698*4882a593Smuzhiyun memcpy(txhdr->da, ieee80211_get_DA(hdr), ETH_ALEN);
1699*4882a593Smuzhiyun txhdr->signal = plcp_signal;
1700*4882a593Smuzhiyun txhdr->frame_body_size = cpu_to_le16(payload_len);
1701*4882a593Smuzhiyun txhdr->frame_control = hdr->frame_control;
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun len = hdrlen + payload_len + FCS_LEN;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun txhdr->frag = cpu_to_le16(0x0FFF);
1706*4882a593Smuzhiyun adm8211_calc_durations(&dur, &plcp, payload_len,
1707*4882a593Smuzhiyun len, plcp_signal, short_preamble);
1708*4882a593Smuzhiyun txhdr->plcp_frag_head_len = cpu_to_le16(plcp);
1709*4882a593Smuzhiyun txhdr->plcp_frag_tail_len = cpu_to_le16(plcp);
1710*4882a593Smuzhiyun txhdr->dur_frag_head = cpu_to_le16(dur);
1711*4882a593Smuzhiyun txhdr->dur_frag_tail = cpu_to_le16(dur);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun txhdr->header_control = cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun if (short_preamble)
1716*4882a593Smuzhiyun txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_SHORT_PREAMBLE);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS)
1719*4882a593Smuzhiyun txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_RTS);
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun txhdr->retry_limit = info->control.rates[0].count;
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun if (adm8211_tx_raw(dev, skb, plcp_signal, hdrlen)) {
1724*4882a593Smuzhiyun /* Drop packet */
1725*4882a593Smuzhiyun ieee80211_free_txskb(dev, skb);
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun
adm8211_alloc_rings(struct ieee80211_hw * dev)1729*4882a593Smuzhiyun static int adm8211_alloc_rings(struct ieee80211_hw *dev)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun struct adm8211_priv *priv = dev->priv;
1732*4882a593Smuzhiyun unsigned int ring_size;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun priv->rx_buffers = kmalloc(sizeof(*priv->rx_buffers) * priv->rx_ring_size +
1735*4882a593Smuzhiyun sizeof(*priv->tx_buffers) * priv->tx_ring_size, GFP_KERNEL);
1736*4882a593Smuzhiyun if (!priv->rx_buffers)
1737*4882a593Smuzhiyun return -ENOMEM;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun priv->tx_buffers = (void *)priv->rx_buffers +
1740*4882a593Smuzhiyun sizeof(*priv->rx_buffers) * priv->rx_ring_size;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun /* Allocate TX/RX descriptors */
1743*4882a593Smuzhiyun ring_size = sizeof(struct adm8211_desc) * priv->rx_ring_size +
1744*4882a593Smuzhiyun sizeof(struct adm8211_desc) * priv->tx_ring_size;
1745*4882a593Smuzhiyun priv->rx_ring = dma_alloc_coherent(&priv->pdev->dev, ring_size,
1746*4882a593Smuzhiyun &priv->rx_ring_dma, GFP_KERNEL);
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun if (!priv->rx_ring) {
1749*4882a593Smuzhiyun kfree(priv->rx_buffers);
1750*4882a593Smuzhiyun priv->rx_buffers = NULL;
1751*4882a593Smuzhiyun priv->tx_buffers = NULL;
1752*4882a593Smuzhiyun return -ENOMEM;
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun priv->tx_ring = priv->rx_ring + priv->rx_ring_size;
1756*4882a593Smuzhiyun priv->tx_ring_dma = priv->rx_ring_dma +
1757*4882a593Smuzhiyun sizeof(struct adm8211_desc) * priv->rx_ring_size;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun return 0;
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun static const struct ieee80211_ops adm8211_ops = {
1763*4882a593Smuzhiyun .tx = adm8211_tx,
1764*4882a593Smuzhiyun .start = adm8211_start,
1765*4882a593Smuzhiyun .stop = adm8211_stop,
1766*4882a593Smuzhiyun .add_interface = adm8211_add_interface,
1767*4882a593Smuzhiyun .remove_interface = adm8211_remove_interface,
1768*4882a593Smuzhiyun .config = adm8211_config,
1769*4882a593Smuzhiyun .bss_info_changed = adm8211_bss_info_changed,
1770*4882a593Smuzhiyun .prepare_multicast = adm8211_prepare_multicast,
1771*4882a593Smuzhiyun .configure_filter = adm8211_configure_filter,
1772*4882a593Smuzhiyun .get_stats = adm8211_get_stats,
1773*4882a593Smuzhiyun .get_tsf = adm8211_get_tsft
1774*4882a593Smuzhiyun };
1775*4882a593Smuzhiyun
adm8211_probe(struct pci_dev * pdev,const struct pci_device_id * id)1776*4882a593Smuzhiyun static int adm8211_probe(struct pci_dev *pdev,
1777*4882a593Smuzhiyun const struct pci_device_id *id)
1778*4882a593Smuzhiyun {
1779*4882a593Smuzhiyun struct ieee80211_hw *dev;
1780*4882a593Smuzhiyun struct adm8211_priv *priv;
1781*4882a593Smuzhiyun unsigned long mem_len;
1782*4882a593Smuzhiyun unsigned int io_len;
1783*4882a593Smuzhiyun int err;
1784*4882a593Smuzhiyun u32 reg;
1785*4882a593Smuzhiyun u8 perm_addr[ETH_ALEN];
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun err = pci_enable_device(pdev);
1788*4882a593Smuzhiyun if (err) {
1789*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): Cannot enable new PCI device\n",
1790*4882a593Smuzhiyun pci_name(pdev));
1791*4882a593Smuzhiyun return err;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun io_len = pci_resource_len(pdev, 0);
1795*4882a593Smuzhiyun mem_len = pci_resource_len(pdev, 1);
1796*4882a593Smuzhiyun if (io_len < 256 || mem_len < 1024) {
1797*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): Too short PCI resources\n",
1798*4882a593Smuzhiyun pci_name(pdev));
1799*4882a593Smuzhiyun err = -ENOMEM;
1800*4882a593Smuzhiyun goto err_disable_pdev;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun /* check signature */
1805*4882a593Smuzhiyun pci_read_config_dword(pdev, 0x80 /* CR32 */, ®);
1806*4882a593Smuzhiyun if (reg != ADM8211_SIG1 && reg != ADM8211_SIG2) {
1807*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): Invalid signature (0x%x)\n",
1808*4882a593Smuzhiyun pci_name(pdev), reg);
1809*4882a593Smuzhiyun err = -EINVAL;
1810*4882a593Smuzhiyun goto err_disable_pdev;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun err = pci_request_regions(pdev, "adm8211");
1814*4882a593Smuzhiyun if (err) {
1815*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): Cannot obtain PCI resources\n",
1816*4882a593Smuzhiyun pci_name(pdev));
1817*4882a593Smuzhiyun return err; /* someone else grabbed it? don't disable it */
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1821*4882a593Smuzhiyun if (err) {
1822*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): No suitable DMA available\n",
1823*4882a593Smuzhiyun pci_name(pdev));
1824*4882a593Smuzhiyun goto err_free_reg;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun pci_set_master(pdev);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun dev = ieee80211_alloc_hw(sizeof(*priv), &adm8211_ops);
1830*4882a593Smuzhiyun if (!dev) {
1831*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): ieee80211 alloc failed\n",
1832*4882a593Smuzhiyun pci_name(pdev));
1833*4882a593Smuzhiyun err = -ENOMEM;
1834*4882a593Smuzhiyun goto err_free_reg;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun priv = dev->priv;
1837*4882a593Smuzhiyun priv->pdev = pdev;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun spin_lock_init(&priv->lock);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun SET_IEEE80211_DEV(dev, &pdev->dev);
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun priv->map = pci_iomap(pdev, 1, mem_len);
1846*4882a593Smuzhiyun if (!priv->map)
1847*4882a593Smuzhiyun priv->map = pci_iomap(pdev, 0, io_len);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun if (!priv->map) {
1850*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): Cannot map device memory\n",
1851*4882a593Smuzhiyun pci_name(pdev));
1852*4882a593Smuzhiyun err = -ENOMEM;
1853*4882a593Smuzhiyun goto err_free_dev;
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun priv->rx_ring_size = rx_ring_size;
1857*4882a593Smuzhiyun priv->tx_ring_size = tx_ring_size;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun err = adm8211_alloc_rings(dev);
1860*4882a593Smuzhiyun if (err) {
1861*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): Cannot allocate TX/RX ring\n",
1862*4882a593Smuzhiyun pci_name(pdev));
1863*4882a593Smuzhiyun goto err_iounmap;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun *(__le32 *)perm_addr = cpu_to_le32(ADM8211_CSR_READ(PAR0));
1867*4882a593Smuzhiyun *(__le16 *)&perm_addr[4] =
1868*4882a593Smuzhiyun cpu_to_le16(ADM8211_CSR_READ(PAR1) & 0xFFFF);
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun if (!is_valid_ether_addr(perm_addr)) {
1871*4882a593Smuzhiyun printk(KERN_WARNING "%s (adm8211): Invalid hwaddr in EEPROM!\n",
1872*4882a593Smuzhiyun pci_name(pdev));
1873*4882a593Smuzhiyun eth_random_addr(perm_addr);
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun SET_IEEE80211_PERM_ADDR(dev, perm_addr);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun dev->extra_tx_headroom = sizeof(struct adm8211_tx_hdr);
1878*4882a593Smuzhiyun /* dev->flags = RX_INCLUDES_FCS in promisc mode */
1879*4882a593Smuzhiyun ieee80211_hw_set(dev, SIGNAL_UNSPEC);
1880*4882a593Smuzhiyun dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun dev->max_signal = 100; /* FIXME: find better value */
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun dev->queues = 1; /* ADM8211C supports more, maybe ADM8211B too */
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun priv->retry_limit = 3;
1887*4882a593Smuzhiyun priv->ant_power = 0x40;
1888*4882a593Smuzhiyun priv->tx_power = 0x40;
1889*4882a593Smuzhiyun priv->lpf_cutoff = 0xFF;
1890*4882a593Smuzhiyun priv->lnags_threshold = 0xFF;
1891*4882a593Smuzhiyun priv->mode = NL80211_IFTYPE_UNSPECIFIED;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun /* Power-on issue. EEPROM won't read correctly without */
1894*4882a593Smuzhiyun if (pdev->revision >= ADM8211_REV_BA) {
1895*4882a593Smuzhiyun ADM8211_CSR_WRITE(FRCTL, 0);
1896*4882a593Smuzhiyun ADM8211_CSR_READ(FRCTL);
1897*4882a593Smuzhiyun ADM8211_CSR_WRITE(FRCTL, 1);
1898*4882a593Smuzhiyun ADM8211_CSR_READ(FRCTL);
1899*4882a593Smuzhiyun msleep(100);
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun err = adm8211_read_eeprom(dev);
1903*4882a593Smuzhiyun if (err) {
1904*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): Can't alloc eeprom buffer\n",
1905*4882a593Smuzhiyun pci_name(pdev));
1906*4882a593Smuzhiyun goto err_free_desc;
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun priv->channel = 1;
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun dev->wiphy->bands[NL80211_BAND_2GHZ] = &priv->band;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun wiphy_ext_feature_set(dev->wiphy, NL80211_EXT_FEATURE_CQM_RSSI_LIST);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun err = ieee80211_register_hw(dev);
1916*4882a593Smuzhiyun if (err) {
1917*4882a593Smuzhiyun printk(KERN_ERR "%s (adm8211): Cannot register device\n",
1918*4882a593Smuzhiyun pci_name(pdev));
1919*4882a593Smuzhiyun goto err_free_eeprom;
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun wiphy_info(dev->wiphy, "hwaddr %pM, Rev 0x%02x\n",
1923*4882a593Smuzhiyun dev->wiphy->perm_addr, pdev->revision);
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun return 0;
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun err_free_eeprom:
1928*4882a593Smuzhiyun kfree(priv->eeprom);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun err_free_desc:
1931*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1932*4882a593Smuzhiyun sizeof(struct adm8211_desc) * priv->rx_ring_size +
1933*4882a593Smuzhiyun sizeof(struct adm8211_desc) * priv->tx_ring_size,
1934*4882a593Smuzhiyun priv->rx_ring, priv->rx_ring_dma);
1935*4882a593Smuzhiyun kfree(priv->rx_buffers);
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun err_iounmap:
1938*4882a593Smuzhiyun pci_iounmap(pdev, priv->map);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun err_free_dev:
1941*4882a593Smuzhiyun ieee80211_free_hw(dev);
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun err_free_reg:
1944*4882a593Smuzhiyun pci_release_regions(pdev);
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun err_disable_pdev:
1947*4882a593Smuzhiyun pci_disable_device(pdev);
1948*4882a593Smuzhiyun return err;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun
adm8211_remove(struct pci_dev * pdev)1952*4882a593Smuzhiyun static void adm8211_remove(struct pci_dev *pdev)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun struct ieee80211_hw *dev = pci_get_drvdata(pdev);
1955*4882a593Smuzhiyun struct adm8211_priv *priv;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun if (!dev)
1958*4882a593Smuzhiyun return;
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun ieee80211_unregister_hw(dev);
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun priv = dev->priv;
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun dma_free_coherent(&pdev->dev,
1965*4882a593Smuzhiyun sizeof(struct adm8211_desc) * priv->rx_ring_size +
1966*4882a593Smuzhiyun sizeof(struct adm8211_desc) * priv->tx_ring_size,
1967*4882a593Smuzhiyun priv->rx_ring, priv->rx_ring_dma);
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun kfree(priv->rx_buffers);
1970*4882a593Smuzhiyun kfree(priv->eeprom);
1971*4882a593Smuzhiyun pci_iounmap(pdev, priv->map);
1972*4882a593Smuzhiyun pci_release_regions(pdev);
1973*4882a593Smuzhiyun pci_disable_device(pdev);
1974*4882a593Smuzhiyun ieee80211_free_hw(dev);
1975*4882a593Smuzhiyun }
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun #define adm8211_suspend NULL
1979*4882a593Smuzhiyun #define adm8211_resume NULL
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, adm8211_pci_id_table);
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(adm8211_pm_ops, adm8211_suspend, adm8211_resume);
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun /* TODO: implement enable_wake */
1986*4882a593Smuzhiyun static struct pci_driver adm8211_driver = {
1987*4882a593Smuzhiyun .name = "adm8211",
1988*4882a593Smuzhiyun .id_table = adm8211_pci_id_table,
1989*4882a593Smuzhiyun .probe = adm8211_probe,
1990*4882a593Smuzhiyun .remove = adm8211_remove,
1991*4882a593Smuzhiyun .driver.pm = &adm8211_pm_ops,
1992*4882a593Smuzhiyun };
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun module_pci_driver(adm8211_driver);
1995