1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Description of Z8530 Z85C30 and Z85230 communications chips 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu) 6*4882a593Smuzhiyun * Copyright (C) 1998 Alan Cox <alan@lxorguk.ukuu.org.uk> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef _Z8530_H 10*4882a593Smuzhiyun #define _Z8530_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <linux/tty.h> 13*4882a593Smuzhiyun #include <linux/interrupt.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* Conversion routines to/from brg time constants from/to bits 16*4882a593Smuzhiyun * per second. 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun #define BRG_TO_BPS(brg, freq) ((freq) / 2 / ((brg) + 2)) 19*4882a593Smuzhiyun #define BPS_TO_BRG(bps, freq) ((((freq) + (bps)) / (2 * (bps))) - 2) 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* The Zilog register set */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define FLAG 0x7e 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* Write Register 0 */ 26*4882a593Smuzhiyun #define R0 0 /* Register selects */ 27*4882a593Smuzhiyun #define R1 1 28*4882a593Smuzhiyun #define R2 2 29*4882a593Smuzhiyun #define R3 3 30*4882a593Smuzhiyun #define R4 4 31*4882a593Smuzhiyun #define R5 5 32*4882a593Smuzhiyun #define R6 6 33*4882a593Smuzhiyun #define R7 7 34*4882a593Smuzhiyun #define R8 8 35*4882a593Smuzhiyun #define R9 9 36*4882a593Smuzhiyun #define R10 10 37*4882a593Smuzhiyun #define R11 11 38*4882a593Smuzhiyun #define R12 12 39*4882a593Smuzhiyun #define R13 13 40*4882a593Smuzhiyun #define R14 14 41*4882a593Smuzhiyun #define R15 15 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define RPRIME 16 /* Indicate a prime register access on 230 */ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define NULLCODE 0 /* Null Code */ 46*4882a593Smuzhiyun #define POINT_HIGH 0x8 /* Select upper half of registers */ 47*4882a593Smuzhiyun #define RES_EXT_INT 0x10 /* Reset Ext. Status Interrupts */ 48*4882a593Smuzhiyun #define SEND_ABORT 0x18 /* HDLC Abort */ 49*4882a593Smuzhiyun #define RES_RxINT_FC 0x20 /* Reset RxINT on First Character */ 50*4882a593Smuzhiyun #define RES_Tx_P 0x28 /* Reset TxINT Pending */ 51*4882a593Smuzhiyun #define ERR_RES 0x30 /* Error Reset */ 52*4882a593Smuzhiyun #define RES_H_IUS 0x38 /* Reset highest IUS */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define RES_Rx_CRC 0x40 /* Reset Rx CRC Checker */ 55*4882a593Smuzhiyun #define RES_Tx_CRC 0x80 /* Reset Tx CRC Checker */ 56*4882a593Smuzhiyun #define RES_EOM_L 0xC0 /* Reset EOM latch */ 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* Write Register 1 */ 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define EXT_INT_ENAB 0x1 /* Ext Int Enable */ 61*4882a593Smuzhiyun #define TxINT_ENAB 0x2 /* Tx Int Enable */ 62*4882a593Smuzhiyun #define PAR_SPEC 0x4 /* Parity is special condition */ 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define RxINT_DISAB 0 /* Rx Int Disable */ 65*4882a593Smuzhiyun #define RxINT_FCERR 0x8 /* Rx Int on First Character Only or Error */ 66*4882a593Smuzhiyun #define INT_ALL_Rx 0x10 /* Int on all Rx Characters or error */ 67*4882a593Smuzhiyun #define INT_ERR_Rx 0x18 /* Int on error only */ 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define WT_RDY_RT 0x20 /* Wait/Ready on R/T */ 70*4882a593Smuzhiyun #define WT_FN_RDYFN 0x40 /* Wait/FN/Ready FN */ 71*4882a593Smuzhiyun #define WT_RDY_ENAB 0x80 /* Wait/Ready Enable */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* Write Register #2 (Interrupt Vector) */ 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* Write Register 3 */ 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define RxENABLE 0x1 /* Rx Enable */ 78*4882a593Smuzhiyun #define SYNC_L_INH 0x2 /* Sync Character Load Inhibit */ 79*4882a593Smuzhiyun #define ADD_SM 0x4 /* Address Search Mode (SDLC) */ 80*4882a593Smuzhiyun #define RxCRC_ENAB 0x8 /* Rx CRC Enable */ 81*4882a593Smuzhiyun #define ENT_HM 0x10 /* Enter Hunt Mode */ 82*4882a593Smuzhiyun #define AUTO_ENAB 0x20 /* Auto Enables */ 83*4882a593Smuzhiyun #define Rx5 0x0 /* Rx 5 Bits/Character */ 84*4882a593Smuzhiyun #define Rx7 0x40 /* Rx 7 Bits/Character */ 85*4882a593Smuzhiyun #define Rx6 0x80 /* Rx 6 Bits/Character */ 86*4882a593Smuzhiyun #define Rx8 0xc0 /* Rx 8 Bits/Character */ 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* Write Register 4 */ 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define PAR_ENA 0x1 /* Parity Enable */ 91*4882a593Smuzhiyun #define PAR_EVEN 0x2 /* Parity Even/Odd* */ 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define SYNC_ENAB 0 /* Sync Modes Enable */ 94*4882a593Smuzhiyun #define SB1 0x4 /* 1 stop bit/char */ 95*4882a593Smuzhiyun #define SB15 0x8 /* 1.5 stop bits/char */ 96*4882a593Smuzhiyun #define SB2 0xc /* 2 stop bits/char */ 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define MONSYNC 0 /* 8 Bit Sync character */ 99*4882a593Smuzhiyun #define BISYNC 0x10 /* 16 bit sync character */ 100*4882a593Smuzhiyun #define SDLC 0x20 /* SDLC Mode (01111110 Sync Flag) */ 101*4882a593Smuzhiyun #define EXTSYNC 0x30 /* External Sync Mode */ 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define X1CLK 0x0 /* x1 clock mode */ 104*4882a593Smuzhiyun #define X16CLK 0x40 /* x16 clock mode */ 105*4882a593Smuzhiyun #define X32CLK 0x80 /* x32 clock mode */ 106*4882a593Smuzhiyun #define X64CLK 0xC0 /* x64 clock mode */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* Write Register 5 */ 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define TxCRC_ENAB 0x1 /* Tx CRC Enable */ 111*4882a593Smuzhiyun #define RTS 0x2 /* RTS */ 112*4882a593Smuzhiyun #define SDLC_CRC 0x4 /* SDLC/CRC-16 */ 113*4882a593Smuzhiyun #define TxENAB 0x8 /* Tx Enable */ 114*4882a593Smuzhiyun #define SND_BRK 0x10 /* Send Break */ 115*4882a593Smuzhiyun #define Tx5 0x0 /* Tx 5 bits (or less)/character */ 116*4882a593Smuzhiyun #define Tx7 0x20 /* Tx 7 bits/character */ 117*4882a593Smuzhiyun #define Tx6 0x40 /* Tx 6 bits/character */ 118*4882a593Smuzhiyun #define Tx8 0x60 /* Tx 8 bits/character */ 119*4882a593Smuzhiyun #define DTR 0x80 /* DTR */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* Write Register 6 (Sync bits 0-7/SDLC Address Field) */ 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* Write Register 7 (Sync bits 8-15/SDLC 01111110) */ 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* Write Register 8 (transmit buffer) */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* Write Register 9 (Master interrupt control) */ 128*4882a593Smuzhiyun #define VIS 1 /* Vector Includes Status */ 129*4882a593Smuzhiyun #define NV 2 /* No Vector */ 130*4882a593Smuzhiyun #define DLC 4 /* Disable Lower Chain */ 131*4882a593Smuzhiyun #define MIE 8 /* Master Interrupt Enable */ 132*4882a593Smuzhiyun #define STATHI 0x10 /* Status high */ 133*4882a593Smuzhiyun #define NORESET 0 /* No reset on write to R9 */ 134*4882a593Smuzhiyun #define CHRB 0x40 /* Reset channel B */ 135*4882a593Smuzhiyun #define CHRA 0x80 /* Reset channel A */ 136*4882a593Smuzhiyun #define FHWRES 0xc0 /* Force hardware reset */ 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* Write Register 10 (misc control bits) */ 139*4882a593Smuzhiyun #define BIT6 1 /* 6 bit/8bit sync */ 140*4882a593Smuzhiyun #define LOOPMODE 2 /* SDLC Loop mode */ 141*4882a593Smuzhiyun #define ABUNDER 4 /* Abort/flag on SDLC xmit underrun */ 142*4882a593Smuzhiyun #define MARKIDLE 8 /* Mark/flag on idle */ 143*4882a593Smuzhiyun #define GAOP 0x10 /* Go active on poll */ 144*4882a593Smuzhiyun #define NRZ 0 /* NRZ mode */ 145*4882a593Smuzhiyun #define NRZI 0x20 /* NRZI mode */ 146*4882a593Smuzhiyun #define FM1 0x40 /* FM1 (transition = 1) */ 147*4882a593Smuzhiyun #define FM0 0x60 /* FM0 (transition = 0) */ 148*4882a593Smuzhiyun #define CRCPS 0x80 /* CRC Preset I/O */ 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* Write Register 11 (Clock Mode control) */ 151*4882a593Smuzhiyun #define TRxCXT 0 /* TRxC = Xtal output */ 152*4882a593Smuzhiyun #define TRxCTC 1 /* TRxC = Transmit clock */ 153*4882a593Smuzhiyun #define TRxCBR 2 /* TRxC = BR Generator Output */ 154*4882a593Smuzhiyun #define TRxCDP 3 /* TRxC = DPLL output */ 155*4882a593Smuzhiyun #define TRxCOI 4 /* TRxC O/I */ 156*4882a593Smuzhiyun #define TCRTxCP 0 /* Transmit clock = RTxC pin */ 157*4882a593Smuzhiyun #define TCTRxCP 8 /* Transmit clock = TRxC pin */ 158*4882a593Smuzhiyun #define TCBR 0x10 /* Transmit clock = BR Generator output */ 159*4882a593Smuzhiyun #define TCDPLL 0x18 /* Transmit clock = DPLL output */ 160*4882a593Smuzhiyun #define RCRTxCP 0 /* Receive clock = RTxC pin */ 161*4882a593Smuzhiyun #define RCTRxCP 0x20 /* Receive clock = TRxC pin */ 162*4882a593Smuzhiyun #define RCBR 0x40 /* Receive clock = BR Generator output */ 163*4882a593Smuzhiyun #define RCDPLL 0x60 /* Receive clock = DPLL output */ 164*4882a593Smuzhiyun #define RTxCX 0x80 /* RTxC Xtal/No Xtal */ 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* Write Register 12 (lower byte of baud rate generator time constant) */ 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* Write Register 13 (upper byte of baud rate generator time constant) */ 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* Write Register 14 (Misc control bits) */ 171*4882a593Smuzhiyun #define BRENABL 1 /* Baud rate generator enable */ 172*4882a593Smuzhiyun #define BRSRC 2 /* Baud rate generator source */ 173*4882a593Smuzhiyun #define DTRREQ 4 /* DTR/Request function */ 174*4882a593Smuzhiyun #define AUTOECHO 8 /* Auto Echo */ 175*4882a593Smuzhiyun #define LOOPBAK 0x10 /* Local loopback */ 176*4882a593Smuzhiyun #define SEARCH 0x20 /* Enter search mode */ 177*4882a593Smuzhiyun #define RMC 0x40 /* Reset missing clock */ 178*4882a593Smuzhiyun #define DISDPLL 0x60 /* Disable DPLL */ 179*4882a593Smuzhiyun #define SSBR 0x80 /* Set DPLL source = BR generator */ 180*4882a593Smuzhiyun #define SSRTxC 0xa0 /* Set DPLL source = RTxC */ 181*4882a593Smuzhiyun #define SFMM 0xc0 /* Set FM mode */ 182*4882a593Smuzhiyun #define SNRZI 0xe0 /* Set NRZI mode */ 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* Write Register 15 (external/status interrupt control) */ 185*4882a593Smuzhiyun #define PRIME 1 /* R5' etc register access (Z85C30/230 only) */ 186*4882a593Smuzhiyun #define ZCIE 2 /* Zero count IE */ 187*4882a593Smuzhiyun #define FIFOE 4 /* Z85230 only */ 188*4882a593Smuzhiyun #define DCDIE 8 /* DCD IE */ 189*4882a593Smuzhiyun #define SYNCIE 0x10 /* Sync/hunt IE */ 190*4882a593Smuzhiyun #define CTSIE 0x20 /* CTS IE */ 191*4882a593Smuzhiyun #define TxUIE 0x40 /* Tx Underrun/EOM IE */ 192*4882a593Smuzhiyun #define BRKIE 0x80 /* Break/Abort IE */ 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* Read Register 0 */ 196*4882a593Smuzhiyun #define Rx_CH_AV 0x1 /* Rx Character Available */ 197*4882a593Smuzhiyun #define ZCOUNT 0x2 /* Zero count */ 198*4882a593Smuzhiyun #define Tx_BUF_EMP 0x4 /* Tx Buffer empty */ 199*4882a593Smuzhiyun #define DCD 0x8 /* DCD */ 200*4882a593Smuzhiyun #define SYNC_HUNT 0x10 /* Sync/hunt */ 201*4882a593Smuzhiyun #define CTS 0x20 /* CTS */ 202*4882a593Smuzhiyun #define TxEOM 0x40 /* Tx underrun */ 203*4882a593Smuzhiyun #define BRK_ABRT 0x80 /* Break/Abort */ 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* Read Register 1 */ 206*4882a593Smuzhiyun #define ALL_SNT 0x1 /* All sent */ 207*4882a593Smuzhiyun /* Residue Data for 8 Rx bits/char programmed */ 208*4882a593Smuzhiyun #define RES3 0x8 /* 0/3 */ 209*4882a593Smuzhiyun #define RES4 0x4 /* 0/4 */ 210*4882a593Smuzhiyun #define RES5 0xc /* 0/5 */ 211*4882a593Smuzhiyun #define RES6 0x2 /* 0/6 */ 212*4882a593Smuzhiyun #define RES7 0xa /* 0/7 */ 213*4882a593Smuzhiyun #define RES8 0x6 /* 0/8 */ 214*4882a593Smuzhiyun #define RES18 0xe /* 1/8 */ 215*4882a593Smuzhiyun #define RES28 0x0 /* 2/8 */ 216*4882a593Smuzhiyun /* Special Rx Condition Interrupts */ 217*4882a593Smuzhiyun #define PAR_ERR 0x10 /* Parity error */ 218*4882a593Smuzhiyun #define Rx_OVR 0x20 /* Rx Overrun Error */ 219*4882a593Smuzhiyun #define CRC_ERR 0x40 /* CRC/Framing Error */ 220*4882a593Smuzhiyun #define END_FR 0x80 /* End of Frame (SDLC) */ 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /* Read Register 2 (channel b only) - Interrupt vector */ 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* Read Register 3 (interrupt pending register) ch a only */ 225*4882a593Smuzhiyun #define CHBEXT 0x1 /* Channel B Ext/Stat IP */ 226*4882a593Smuzhiyun #define CHBTxIP 0x2 /* Channel B Tx IP */ 227*4882a593Smuzhiyun #define CHBRxIP 0x4 /* Channel B Rx IP */ 228*4882a593Smuzhiyun #define CHAEXT 0x8 /* Channel A Ext/Stat IP */ 229*4882a593Smuzhiyun #define CHATxIP 0x10 /* Channel A Tx IP */ 230*4882a593Smuzhiyun #define CHARxIP 0x20 /* Channel A Rx IP */ 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun /* Read Register 8 (receive data register) */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* Read Register 10 (misc status bits) */ 235*4882a593Smuzhiyun #define ONLOOP 2 /* On loop */ 236*4882a593Smuzhiyun #define LOOPSEND 0x10 /* Loop sending */ 237*4882a593Smuzhiyun #define CLK2MIS 0x40 /* Two clocks missing */ 238*4882a593Smuzhiyun #define CLK1MIS 0x80 /* One clock missing */ 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* Read Register 12 (lower byte of baud rate generator constant) */ 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* Read Register 13 (upper byte of baud rate generator constant) */ 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* Read Register 15 (value of WR 15) */ 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun /* 248*4882a593Smuzhiyun * Interrupt handling functions for this SCC 249*4882a593Smuzhiyun */ 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun struct z8530_channel; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun struct z8530_irqhandler 254*4882a593Smuzhiyun { 255*4882a593Smuzhiyun void (*rx)(struct z8530_channel *); 256*4882a593Smuzhiyun void (*tx)(struct z8530_channel *); 257*4882a593Smuzhiyun void (*status)(struct z8530_channel *); 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* 261*4882a593Smuzhiyun * A channel of the Z8530 262*4882a593Smuzhiyun */ 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun struct z8530_channel 265*4882a593Smuzhiyun { 266*4882a593Smuzhiyun struct z8530_irqhandler *irqs; /* IRQ handlers */ 267*4882a593Smuzhiyun /* 268*4882a593Smuzhiyun * Synchronous 269*4882a593Smuzhiyun */ 270*4882a593Smuzhiyun u16 count; /* Buyes received */ 271*4882a593Smuzhiyun u16 max; /* Most we can receive this frame */ 272*4882a593Smuzhiyun u16 mtu; /* MTU of the device */ 273*4882a593Smuzhiyun u8 *dptr; /* Pointer into rx buffer */ 274*4882a593Smuzhiyun struct sk_buff *skb; /* Buffer dptr points into */ 275*4882a593Smuzhiyun struct sk_buff *skb2; /* Pending buffer */ 276*4882a593Smuzhiyun u8 status; /* Current DCD */ 277*4882a593Smuzhiyun u8 dcdcheck; /* which bit to check for line */ 278*4882a593Smuzhiyun u8 sync; /* Set if in sync mode */ 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun u8 regs[32]; /* Register map for the chip */ 281*4882a593Smuzhiyun u8 pendregs[32]; /* Pending register values */ 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun struct sk_buff *tx_skb; /* Buffer being transmitted */ 284*4882a593Smuzhiyun struct sk_buff *tx_next_skb; /* Next transmit buffer */ 285*4882a593Smuzhiyun u8 *tx_ptr; /* Byte pointer into the buffer */ 286*4882a593Smuzhiyun u8 *tx_next_ptr; /* Next pointer to use */ 287*4882a593Smuzhiyun u8 *tx_dma_buf[2]; /* TX flip buffers for DMA */ 288*4882a593Smuzhiyun u8 tx_dma_used; /* Flip buffer usage toggler */ 289*4882a593Smuzhiyun u16 txcount; /* Count of bytes to transmit */ 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun void (*rx_function)(struct z8530_channel *, struct sk_buff *); 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* 294*4882a593Smuzhiyun * Sync DMA 295*4882a593Smuzhiyun */ 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun u8 rxdma; /* DMA channels */ 298*4882a593Smuzhiyun u8 txdma; 299*4882a593Smuzhiyun u8 rxdma_on; /* DMA active if flag set */ 300*4882a593Smuzhiyun u8 txdma_on; 301*4882a593Smuzhiyun u8 dma_num; /* Buffer we are DMAing into */ 302*4882a593Smuzhiyun u8 dma_ready; /* Is the other buffer free */ 303*4882a593Smuzhiyun u8 dma_tx; /* TX is to use DMA */ 304*4882a593Smuzhiyun u8 *rx_buf[2]; /* The flip buffers */ 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* 307*4882a593Smuzhiyun * System 308*4882a593Smuzhiyun */ 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun struct z8530_dev *dev; /* Z85230 chip instance we are from */ 311*4882a593Smuzhiyun unsigned long ctrlio; /* I/O ports */ 312*4882a593Smuzhiyun unsigned long dataio; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun /* 315*4882a593Smuzhiyun * For PC we encode this way. 316*4882a593Smuzhiyun */ 317*4882a593Smuzhiyun #define Z8530_PORT_SLEEP 0x80000000 318*4882a593Smuzhiyun #define Z8530_PORT_OF(x) ((x)&0xFFFF) 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun u32 rx_overrun; /* Overruns - not done yet */ 321*4882a593Smuzhiyun u32 rx_crc_err; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun /* 324*4882a593Smuzhiyun * Bound device pointers 325*4882a593Smuzhiyun */ 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun void *private; /* For our owner */ 328*4882a593Smuzhiyun struct net_device *netdevice; /* Network layer device */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* 331*4882a593Smuzhiyun * Async features 332*4882a593Smuzhiyun */ 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun struct tty_struct *tty; /* Attached terminal */ 335*4882a593Smuzhiyun int line; /* Minor number */ 336*4882a593Smuzhiyun wait_queue_head_t open_wait; /* Tasks waiting to open */ 337*4882a593Smuzhiyun wait_queue_head_t close_wait; /* and for close to end */ 338*4882a593Smuzhiyun unsigned long event; /* Pending events */ 339*4882a593Smuzhiyun int fdcount; /* # of fd on device */ 340*4882a593Smuzhiyun int blocked_open; /* # of blocked opens */ 341*4882a593Smuzhiyun int x_char; /* XON/XOF char */ 342*4882a593Smuzhiyun unsigned char *xmit_buf; /* Transmit pointer */ 343*4882a593Smuzhiyun int xmit_head; /* Transmit ring */ 344*4882a593Smuzhiyun int xmit_tail; 345*4882a593Smuzhiyun int xmit_cnt; 346*4882a593Smuzhiyun int flags; 347*4882a593Smuzhiyun int timeout; 348*4882a593Smuzhiyun int xmit_fifo_size; /* Transmit FIFO info */ 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun int close_delay; /* Do we wait for drain on close ? */ 351*4882a593Smuzhiyun unsigned short closing_wait; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun /* We need to know the current clock divisor 354*4882a593Smuzhiyun * to read the bps rate the chip has currently 355*4882a593Smuzhiyun * loaded. 356*4882a593Smuzhiyun */ 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun unsigned char clk_divisor; /* May be 1, 16, 32, or 64 */ 359*4882a593Smuzhiyun int zs_baud; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun int magic; 362*4882a593Smuzhiyun int baud_base; /* Baud parameters */ 363*4882a593Smuzhiyun int custom_divisor; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun unsigned char tx_active; /* character is being xmitted */ 367*4882a593Smuzhiyun unsigned char tx_stopped; /* output is suspended */ 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun spinlock_t *lock; /* Device lock */ 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /* 373*4882a593Smuzhiyun * Each Z853x0 device. 374*4882a593Smuzhiyun */ 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun struct z8530_dev 377*4882a593Smuzhiyun { 378*4882a593Smuzhiyun char *name; /* Device instance name */ 379*4882a593Smuzhiyun struct z8530_channel chanA; /* SCC channel A */ 380*4882a593Smuzhiyun struct z8530_channel chanB; /* SCC channel B */ 381*4882a593Smuzhiyun int type; 382*4882a593Smuzhiyun #define Z8530 0 /* NMOS dinosaur */ 383*4882a593Smuzhiyun #define Z85C30 1 /* CMOS - better */ 384*4882a593Smuzhiyun #define Z85230 2 /* CMOS with real FIFO */ 385*4882a593Smuzhiyun int irq; /* Interrupt for the device */ 386*4882a593Smuzhiyun int active; /* Soft interrupt enable - the Mac doesn't 387*4882a593Smuzhiyun always have a hard disable on its 8530s... */ 388*4882a593Smuzhiyun spinlock_t lock; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun /* 393*4882a593Smuzhiyun * Functions 394*4882a593Smuzhiyun */ 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun extern u8 z8530_dead_port[]; 397*4882a593Smuzhiyun extern u8 z8530_hdlc_kilostream_85230[]; 398*4882a593Smuzhiyun extern u8 z8530_hdlc_kilostream[]; 399*4882a593Smuzhiyun irqreturn_t z8530_interrupt(int, void *); 400*4882a593Smuzhiyun void z8530_describe(struct z8530_dev *, char *mapping, unsigned long io); 401*4882a593Smuzhiyun int z8530_init(struct z8530_dev *); 402*4882a593Smuzhiyun int z8530_shutdown(struct z8530_dev *); 403*4882a593Smuzhiyun int z8530_sync_open(struct net_device *, struct z8530_channel *); 404*4882a593Smuzhiyun int z8530_sync_close(struct net_device *, struct z8530_channel *); 405*4882a593Smuzhiyun int z8530_sync_dma_open(struct net_device *, struct z8530_channel *); 406*4882a593Smuzhiyun int z8530_sync_dma_close(struct net_device *, struct z8530_channel *); 407*4882a593Smuzhiyun int z8530_sync_txdma_open(struct net_device *, struct z8530_channel *); 408*4882a593Smuzhiyun int z8530_sync_txdma_close(struct net_device *, struct z8530_channel *); 409*4882a593Smuzhiyun int z8530_channel_load(struct z8530_channel *, u8 *); 410*4882a593Smuzhiyun netdev_tx_t z8530_queue_xmit(struct z8530_channel *c, struct sk_buff *skb); 411*4882a593Smuzhiyun void z8530_null_rx(struct z8530_channel *c, struct sk_buff *skb); 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun /* 415*4882a593Smuzhiyun * Standard interrupt vector sets 416*4882a593Smuzhiyun */ 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun extern struct z8530_irqhandler z8530_sync, z8530_async, z8530_nop; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun /* 421*4882a593Smuzhiyun * Asynchronous Interfacing 422*4882a593Smuzhiyun */ 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun /* 425*4882a593Smuzhiyun * The size of the serial xmit buffer is 1 page, or 4096 bytes 426*4882a593Smuzhiyun */ 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun #define SERIAL_XMIT_SIZE 4096 429*4882a593Smuzhiyun #define WAKEUP_CHARS 256 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* 432*4882a593Smuzhiyun * Events are used to schedule things to happen at timer-interrupt 433*4882a593Smuzhiyun * time, instead of at rs interrupt time. 434*4882a593Smuzhiyun */ 435*4882a593Smuzhiyun #define RS_EVENT_WRITE_WAKEUP 0 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* Internal flags used only by kernel/chr_drv/serial.c */ 438*4882a593Smuzhiyun #define ZILOG_INITIALIZED 0x80000000 /* Serial port was initialized */ 439*4882a593Smuzhiyun #define ZILOG_CALLOUT_ACTIVE 0x40000000 /* Call out device is active */ 440*4882a593Smuzhiyun #define ZILOG_NORMAL_ACTIVE 0x20000000 /* Normal device is active */ 441*4882a593Smuzhiyun #define ZILOG_BOOT_AUTOCONF 0x10000000 /* Autoconfigure port on bootup */ 442*4882a593Smuzhiyun #define ZILOG_CLOSING 0x08000000 /* Serial port is closing */ 443*4882a593Smuzhiyun #define ZILOG_CTS_FLOW 0x04000000 /* Do CTS flow control */ 444*4882a593Smuzhiyun #define ZILOG_CHECK_CD 0x02000000 /* i.e., CLOCAL */ 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun #endif /* !(_Z8530_H) */ 447