1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Goramo PCI200SYN synchronous serial card driver for Linux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2002-2008 Krzysztof Halasa <khc@pm.waw.pl>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * For information see <https://www.kernel.org/pub/linux/utils/net/hdlc/>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Sources of information:
10*4882a593Smuzhiyun * Hitachi HD64572 SCA-II User's Manual
11*4882a593Smuzhiyun * PLX Technology Inc. PCI9052 Data Book
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/capability.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun #include <linux/fcntl.h>
22*4882a593Smuzhiyun #include <linux/in.h>
23*4882a593Smuzhiyun #include <linux/string.h>
24*4882a593Smuzhiyun #include <linux/errno.h>
25*4882a593Smuzhiyun #include <linux/init.h>
26*4882a593Smuzhiyun #include <linux/ioport.h>
27*4882a593Smuzhiyun #include <linux/netdevice.h>
28*4882a593Smuzhiyun #include <linux/hdlc.h>
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun #include <linux/delay.h>
31*4882a593Smuzhiyun #include <asm/io.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "hd64572.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #undef DEBUG_PKT
36*4882a593Smuzhiyun #define DEBUG_RINGS
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define PCI200SYN_PLX_SIZE 0x80 /* PLX control window size (128b) */
39*4882a593Smuzhiyun #define PCI200SYN_SCA_SIZE 0x400 /* SCA window size (1Kb) */
40*4882a593Smuzhiyun #define MAX_TX_BUFFERS 10
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static int pci_clock_freq = 33000000;
43*4882a593Smuzhiyun #define CLOCK_BASE pci_clock_freq
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * PLX PCI9052 local configuration and shared runtime registers.
47*4882a593Smuzhiyun * This structure can be used to access 9052 registers (memory mapped).
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun typedef struct {
50*4882a593Smuzhiyun u32 loc_addr_range[4]; /* 00-0Ch : Local Address Ranges */
51*4882a593Smuzhiyun u32 loc_rom_range; /* 10h : Local ROM Range */
52*4882a593Smuzhiyun u32 loc_addr_base[4]; /* 14-20h : Local Address Base Addrs */
53*4882a593Smuzhiyun u32 loc_rom_base; /* 24h : Local ROM Base */
54*4882a593Smuzhiyun u32 loc_bus_descr[4]; /* 28-34h : Local Bus Descriptors */
55*4882a593Smuzhiyun u32 rom_bus_descr; /* 38h : ROM Bus Descriptor */
56*4882a593Smuzhiyun u32 cs_base[4]; /* 3C-48h : Chip Select Base Addrs */
57*4882a593Smuzhiyun u32 intr_ctrl_stat; /* 4Ch : Interrupt Control/Status */
58*4882a593Smuzhiyun u32 init_ctrl; /* 50h : EEPROM ctrl, Init Ctrl, etc */
59*4882a593Smuzhiyun }plx9052;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun typedef struct port_s {
64*4882a593Smuzhiyun struct napi_struct napi;
65*4882a593Smuzhiyun struct net_device *netdev;
66*4882a593Smuzhiyun struct card_s *card;
67*4882a593Smuzhiyun spinlock_t lock; /* TX lock */
68*4882a593Smuzhiyun sync_serial_settings settings;
69*4882a593Smuzhiyun int rxpart; /* partial frame received, next frame invalid*/
70*4882a593Smuzhiyun unsigned short encoding;
71*4882a593Smuzhiyun unsigned short parity;
72*4882a593Smuzhiyun u16 rxin; /* rx ring buffer 'in' pointer */
73*4882a593Smuzhiyun u16 txin; /* tx ring buffer 'in' and 'last' pointers */
74*4882a593Smuzhiyun u16 txlast;
75*4882a593Smuzhiyun u8 rxs, txs, tmc; /* SCA registers */
76*4882a593Smuzhiyun u8 chan; /* physical port # - 0 or 1 */
77*4882a593Smuzhiyun }port_t;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun typedef struct card_s {
82*4882a593Smuzhiyun u8 __iomem *rambase; /* buffer memory base (virtual) */
83*4882a593Smuzhiyun u8 __iomem *scabase; /* SCA memory base (virtual) */
84*4882a593Smuzhiyun plx9052 __iomem *plxbase;/* PLX registers memory base (virtual) */
85*4882a593Smuzhiyun u16 rx_ring_buffers; /* number of buffers in a ring */
86*4882a593Smuzhiyun u16 tx_ring_buffers;
87*4882a593Smuzhiyun u16 buff_offset; /* offset of first buffer of first channel */
88*4882a593Smuzhiyun u8 irq; /* interrupt request level */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun port_t ports[2];
91*4882a593Smuzhiyun }card_t;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define get_port(card, port) (&card->ports[port])
95*4882a593Smuzhiyun #define sca_flush(card) (sca_in(IER0, card));
96*4882a593Smuzhiyun
new_memcpy_toio(char __iomem * dest,char * src,int length)97*4882a593Smuzhiyun static inline void new_memcpy_toio(char __iomem *dest, char *src, int length)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun int len;
100*4882a593Smuzhiyun do {
101*4882a593Smuzhiyun len = length > 256 ? 256 : length;
102*4882a593Smuzhiyun memcpy_toio(dest, src, len);
103*4882a593Smuzhiyun dest += len;
104*4882a593Smuzhiyun src += len;
105*4882a593Smuzhiyun length -= len;
106*4882a593Smuzhiyun readb(dest);
107*4882a593Smuzhiyun } while (len);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #undef memcpy_toio
111*4882a593Smuzhiyun #define memcpy_toio new_memcpy_toio
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #include "hd64572.c"
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun
pci200_set_iface(port_t * port)116*4882a593Smuzhiyun static void pci200_set_iface(port_t *port)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun card_t *card = port->card;
119*4882a593Smuzhiyun u16 msci = get_msci(port);
120*4882a593Smuzhiyun u8 rxs = port->rxs & CLK_BRG_MASK;
121*4882a593Smuzhiyun u8 txs = port->txs & CLK_BRG_MASK;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun sca_out(EXS_TES1, (port->chan ? MSCI1_OFFSET : MSCI0_OFFSET) + EXS,
124*4882a593Smuzhiyun port->card);
125*4882a593Smuzhiyun switch(port->settings.clock_type) {
126*4882a593Smuzhiyun case CLOCK_INT:
127*4882a593Smuzhiyun rxs |= CLK_BRG; /* BRG output */
128*4882a593Smuzhiyun txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
129*4882a593Smuzhiyun break;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun case CLOCK_TXINT:
132*4882a593Smuzhiyun rxs |= CLK_LINE; /* RXC input */
133*4882a593Smuzhiyun txs |= CLK_PIN_OUT | CLK_BRG; /* BRG output */
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun case CLOCK_TXFROMRX:
137*4882a593Smuzhiyun rxs |= CLK_LINE; /* RXC input */
138*4882a593Smuzhiyun txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun default: /* EXTernal clock */
142*4882a593Smuzhiyun rxs |= CLK_LINE; /* RXC input */
143*4882a593Smuzhiyun txs |= CLK_PIN_OUT | CLK_LINE; /* TXC input */
144*4882a593Smuzhiyun break;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun port->rxs = rxs;
148*4882a593Smuzhiyun port->txs = txs;
149*4882a593Smuzhiyun sca_out(rxs, msci + RXS, card);
150*4882a593Smuzhiyun sca_out(txs, msci + TXS, card);
151*4882a593Smuzhiyun sca_set_port(port);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun
pci200_open(struct net_device * dev)156*4882a593Smuzhiyun static int pci200_open(struct net_device *dev)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun int result = hdlc_open(dev);
161*4882a593Smuzhiyun if (result)
162*4882a593Smuzhiyun return result;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun sca_open(dev);
165*4882a593Smuzhiyun pci200_set_iface(port);
166*4882a593Smuzhiyun sca_flush(port->card);
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun
pci200_close(struct net_device * dev)172*4882a593Smuzhiyun static int pci200_close(struct net_device *dev)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun sca_close(dev);
175*4882a593Smuzhiyun sca_flush(dev_to_port(dev)->card);
176*4882a593Smuzhiyun hdlc_close(dev);
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun
pci200_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)182*4882a593Smuzhiyun static int pci200_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun const size_t size = sizeof(sync_serial_settings);
185*4882a593Smuzhiyun sync_serial_settings new_line;
186*4882a593Smuzhiyun sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
187*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #ifdef DEBUG_RINGS
190*4882a593Smuzhiyun if (cmd == SIOCDEVPRIVATE) {
191*4882a593Smuzhiyun sca_dump_rings(dev);
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun if (cmd != SIOCWANDEV)
196*4882a593Smuzhiyun return hdlc_ioctl(dev, ifr, cmd);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun switch(ifr->ifr_settings.type) {
199*4882a593Smuzhiyun case IF_GET_IFACE:
200*4882a593Smuzhiyun ifr->ifr_settings.type = IF_IFACE_V35;
201*4882a593Smuzhiyun if (ifr->ifr_settings.size < size) {
202*4882a593Smuzhiyun ifr->ifr_settings.size = size; /* data size wanted */
203*4882a593Smuzhiyun return -ENOBUFS;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun if (copy_to_user(line, &port->settings, size))
206*4882a593Smuzhiyun return -EFAULT;
207*4882a593Smuzhiyun return 0;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun case IF_IFACE_V35:
210*4882a593Smuzhiyun case IF_IFACE_SYNC_SERIAL:
211*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
212*4882a593Smuzhiyun return -EPERM;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (copy_from_user(&new_line, line, size))
215*4882a593Smuzhiyun return -EFAULT;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (new_line.clock_type != CLOCK_EXT &&
218*4882a593Smuzhiyun new_line.clock_type != CLOCK_TXFROMRX &&
219*4882a593Smuzhiyun new_line.clock_type != CLOCK_INT &&
220*4882a593Smuzhiyun new_line.clock_type != CLOCK_TXINT)
221*4882a593Smuzhiyun return -EINVAL; /* No such clock setting */
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (new_line.loopback != 0 && new_line.loopback != 1)
224*4882a593Smuzhiyun return -EINVAL;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun memcpy(&port->settings, &new_line, size); /* Update settings */
227*4882a593Smuzhiyun pci200_set_iface(port);
228*4882a593Smuzhiyun sca_flush(port->card);
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun default:
232*4882a593Smuzhiyun return hdlc_ioctl(dev, ifr, cmd);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun
pci200_pci_remove_one(struct pci_dev * pdev)238*4882a593Smuzhiyun static void pci200_pci_remove_one(struct pci_dev *pdev)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun int i;
241*4882a593Smuzhiyun card_t *card = pci_get_drvdata(pdev);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun for (i = 0; i < 2; i++)
244*4882a593Smuzhiyun if (card->ports[i].card)
245*4882a593Smuzhiyun unregister_hdlc_device(card->ports[i].netdev);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (card->irq)
248*4882a593Smuzhiyun free_irq(card->irq, card);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (card->rambase)
251*4882a593Smuzhiyun iounmap(card->rambase);
252*4882a593Smuzhiyun if (card->scabase)
253*4882a593Smuzhiyun iounmap(card->scabase);
254*4882a593Smuzhiyun if (card->plxbase)
255*4882a593Smuzhiyun iounmap(card->plxbase);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun pci_release_regions(pdev);
258*4882a593Smuzhiyun pci_disable_device(pdev);
259*4882a593Smuzhiyun if (card->ports[0].netdev)
260*4882a593Smuzhiyun free_netdev(card->ports[0].netdev);
261*4882a593Smuzhiyun if (card->ports[1].netdev)
262*4882a593Smuzhiyun free_netdev(card->ports[1].netdev);
263*4882a593Smuzhiyun kfree(card);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const struct net_device_ops pci200_ops = {
267*4882a593Smuzhiyun .ndo_open = pci200_open,
268*4882a593Smuzhiyun .ndo_stop = pci200_close,
269*4882a593Smuzhiyun .ndo_start_xmit = hdlc_start_xmit,
270*4882a593Smuzhiyun .ndo_do_ioctl = pci200_ioctl,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
pci200_pci_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)273*4882a593Smuzhiyun static int pci200_pci_init_one(struct pci_dev *pdev,
274*4882a593Smuzhiyun const struct pci_device_id *ent)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun card_t *card;
277*4882a593Smuzhiyun u32 __iomem *p;
278*4882a593Smuzhiyun int i;
279*4882a593Smuzhiyun u32 ramsize;
280*4882a593Smuzhiyun u32 ramphys; /* buffer memory base */
281*4882a593Smuzhiyun u32 scaphys; /* SCA memory base */
282*4882a593Smuzhiyun u32 plxphys; /* PLX registers memory base */
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun i = pci_enable_device(pdev);
285*4882a593Smuzhiyun if (i)
286*4882a593Smuzhiyun return i;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun i = pci_request_regions(pdev, "PCI200SYN");
289*4882a593Smuzhiyun if (i) {
290*4882a593Smuzhiyun pci_disable_device(pdev);
291*4882a593Smuzhiyun return i;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun card = kzalloc(sizeof(card_t), GFP_KERNEL);
295*4882a593Smuzhiyun if (card == NULL) {
296*4882a593Smuzhiyun pci_release_regions(pdev);
297*4882a593Smuzhiyun pci_disable_device(pdev);
298*4882a593Smuzhiyun return -ENOBUFS;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun pci_set_drvdata(pdev, card);
301*4882a593Smuzhiyun card->ports[0].netdev = alloc_hdlcdev(&card->ports[0]);
302*4882a593Smuzhiyun card->ports[1].netdev = alloc_hdlcdev(&card->ports[1]);
303*4882a593Smuzhiyun if (!card->ports[0].netdev || !card->ports[1].netdev) {
304*4882a593Smuzhiyun pr_err("unable to allocate memory\n");
305*4882a593Smuzhiyun pci200_pci_remove_one(pdev);
306*4882a593Smuzhiyun return -ENOMEM;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (pci_resource_len(pdev, 0) != PCI200SYN_PLX_SIZE ||
310*4882a593Smuzhiyun pci_resource_len(pdev, 2) != PCI200SYN_SCA_SIZE ||
311*4882a593Smuzhiyun pci_resource_len(pdev, 3) < 16384) {
312*4882a593Smuzhiyun pr_err("invalid card EEPROM parameters\n");
313*4882a593Smuzhiyun pci200_pci_remove_one(pdev);
314*4882a593Smuzhiyun return -EFAULT;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun plxphys = pci_resource_start(pdev,0) & PCI_BASE_ADDRESS_MEM_MASK;
318*4882a593Smuzhiyun card->plxbase = ioremap(plxphys, PCI200SYN_PLX_SIZE);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun scaphys = pci_resource_start(pdev,2) & PCI_BASE_ADDRESS_MEM_MASK;
321*4882a593Smuzhiyun card->scabase = ioremap(scaphys, PCI200SYN_SCA_SIZE);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun ramphys = pci_resource_start(pdev,3) & PCI_BASE_ADDRESS_MEM_MASK;
324*4882a593Smuzhiyun card->rambase = pci_ioremap_bar(pdev, 3);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (card->plxbase == NULL ||
327*4882a593Smuzhiyun card->scabase == NULL ||
328*4882a593Smuzhiyun card->rambase == NULL) {
329*4882a593Smuzhiyun pr_err("ioremap() failed\n");
330*4882a593Smuzhiyun pci200_pci_remove_one(pdev);
331*4882a593Smuzhiyun return -EFAULT;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Reset PLX */
335*4882a593Smuzhiyun p = &card->plxbase->init_ctrl;
336*4882a593Smuzhiyun writel(readl(p) | 0x40000000, p);
337*4882a593Smuzhiyun readl(p); /* Flush the write - do not use sca_flush */
338*4882a593Smuzhiyun udelay(1);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun writel(readl(p) & ~0x40000000, p);
341*4882a593Smuzhiyun readl(p); /* Flush the write - do not use sca_flush */
342*4882a593Smuzhiyun udelay(1);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ramsize = sca_detect_ram(card, card->rambase,
345*4882a593Smuzhiyun pci_resource_len(pdev, 3));
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* number of TX + RX buffers for one port - this is dual port card */
348*4882a593Smuzhiyun i = ramsize / (2 * (sizeof(pkt_desc) + HDLC_MAX_MRU));
349*4882a593Smuzhiyun card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS);
350*4882a593Smuzhiyun card->rx_ring_buffers = i - card->tx_ring_buffers;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun card->buff_offset = 2 * sizeof(pkt_desc) * (card->tx_ring_buffers +
353*4882a593Smuzhiyun card->rx_ring_buffers);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun pr_info("%u KB RAM at 0x%x, IRQ%u, using %u TX + %u RX packets rings\n",
356*4882a593Smuzhiyun ramsize / 1024, ramphys,
357*4882a593Smuzhiyun pdev->irq, card->tx_ring_buffers, card->rx_ring_buffers);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (card->tx_ring_buffers < 1) {
360*4882a593Smuzhiyun pr_err("RAM test failed\n");
361*4882a593Smuzhiyun pci200_pci_remove_one(pdev);
362*4882a593Smuzhiyun return -EFAULT;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Enable interrupts on the PCI bridge */
366*4882a593Smuzhiyun p = &card->plxbase->intr_ctrl_stat;
367*4882a593Smuzhiyun writew(readw(p) | 0x0040, p);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Allocate IRQ */
370*4882a593Smuzhiyun if (request_irq(pdev->irq, sca_intr, IRQF_SHARED, "pci200syn", card)) {
371*4882a593Smuzhiyun pr_warn("could not allocate IRQ%d\n", pdev->irq);
372*4882a593Smuzhiyun pci200_pci_remove_one(pdev);
373*4882a593Smuzhiyun return -EBUSY;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun card->irq = pdev->irq;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun sca_init(card, 0);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
380*4882a593Smuzhiyun port_t *port = &card->ports[i];
381*4882a593Smuzhiyun struct net_device *dev = port->netdev;
382*4882a593Smuzhiyun hdlc_device *hdlc = dev_to_hdlc(dev);
383*4882a593Smuzhiyun port->chan = i;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun spin_lock_init(&port->lock);
386*4882a593Smuzhiyun dev->irq = card->irq;
387*4882a593Smuzhiyun dev->mem_start = ramphys;
388*4882a593Smuzhiyun dev->mem_end = ramphys + ramsize - 1;
389*4882a593Smuzhiyun dev->tx_queue_len = 50;
390*4882a593Smuzhiyun dev->netdev_ops = &pci200_ops;
391*4882a593Smuzhiyun hdlc->attach = sca_attach;
392*4882a593Smuzhiyun hdlc->xmit = sca_xmit;
393*4882a593Smuzhiyun port->settings.clock_type = CLOCK_EXT;
394*4882a593Smuzhiyun port->card = card;
395*4882a593Smuzhiyun sca_init_port(port);
396*4882a593Smuzhiyun if (register_hdlc_device(dev)) {
397*4882a593Smuzhiyun pr_err("unable to register hdlc device\n");
398*4882a593Smuzhiyun port->card = NULL;
399*4882a593Smuzhiyun pci200_pci_remove_one(pdev);
400*4882a593Smuzhiyun return -ENOBUFS;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun netdev_info(dev, "PCI200SYN channel %d\n", port->chan);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun sca_flush(card);
407*4882a593Smuzhiyun return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun static const struct pci_device_id pci200_pci_tbl[] = {
413*4882a593Smuzhiyun { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, PCI_VENDOR_ID_PLX,
414*4882a593Smuzhiyun PCI_DEVICE_ID_PLX_PCI200SYN, 0, 0, 0 },
415*4882a593Smuzhiyun { 0, }
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static struct pci_driver pci200_pci_driver = {
420*4882a593Smuzhiyun .name = "PCI200SYN",
421*4882a593Smuzhiyun .id_table = pci200_pci_tbl,
422*4882a593Smuzhiyun .probe = pci200_pci_init_one,
423*4882a593Smuzhiyun .remove = pci200_pci_remove_one,
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun
pci200_init_module(void)427*4882a593Smuzhiyun static int __init pci200_init_module(void)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun if (pci_clock_freq < 1000000 || pci_clock_freq > 80000000) {
430*4882a593Smuzhiyun pr_err("Invalid PCI clock frequency\n");
431*4882a593Smuzhiyun return -EINVAL;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun return pci_register_driver(&pci200_pci_driver);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun
pci200_cleanup_module(void)438*4882a593Smuzhiyun static void __exit pci200_cleanup_module(void)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun pci_unregister_driver(&pci200_pci_driver);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
444*4882a593Smuzhiyun MODULE_DESCRIPTION("Goramo PCI200SYN serial port driver");
445*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
446*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pci200_pci_tbl);
447*4882a593Smuzhiyun module_param(pci_clock_freq, int, 0444);
448*4882a593Smuzhiyun MODULE_PARM_DESC(pci_clock_freq, "System PCI clock frequency in Hz");
449*4882a593Smuzhiyun module_init(pci200_init_module);
450*4882a593Smuzhiyun module_exit(pci200_cleanup_module);
451