1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Cyclades PC300 synchronous serial card driver for Linux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2000-2008 Krzysztof Halasa <khc@pm.waw.pl>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * For information see <https://www.kernel.org/pub/linux/utils/net/hdlc/>.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Sources of information:
10*4882a593Smuzhiyun * Hitachi HD64572 SCA-II User's Manual
11*4882a593Smuzhiyun * Original Cyclades PC300 Linux driver
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This driver currently supports only PC300/RSV (V.24/V.35) and
14*4882a593Smuzhiyun * PC300/X21 cards.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/sched.h>
23*4882a593Smuzhiyun #include <linux/types.h>
24*4882a593Smuzhiyun #include <linux/fcntl.h>
25*4882a593Smuzhiyun #include <linux/in.h>
26*4882a593Smuzhiyun #include <linux/string.h>
27*4882a593Smuzhiyun #include <linux/errno.h>
28*4882a593Smuzhiyun #include <linux/init.h>
29*4882a593Smuzhiyun #include <linux/ioport.h>
30*4882a593Smuzhiyun #include <linux/moduleparam.h>
31*4882a593Smuzhiyun #include <linux/netdevice.h>
32*4882a593Smuzhiyun #include <linux/hdlc.h>
33*4882a593Smuzhiyun #include <linux/pci.h>
34*4882a593Smuzhiyun #include <linux/delay.h>
35*4882a593Smuzhiyun #include <asm/io.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "hd64572.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #undef DEBUG_PKT
40*4882a593Smuzhiyun #define DEBUG_RINGS
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define PC300_PLX_SIZE 0x80 /* PLX control window size (128 B) */
43*4882a593Smuzhiyun #define PC300_SCA_SIZE 0x400 /* SCA window size (1 KB) */
44*4882a593Smuzhiyun #define MAX_TX_BUFFERS 10
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static int pci_clock_freq = 33000000;
47*4882a593Smuzhiyun static int use_crystal_clock = 0;
48*4882a593Smuzhiyun static unsigned int CLOCK_BASE;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Masks to access the init_ctrl PLX register */
51*4882a593Smuzhiyun #define PC300_CLKSEL_MASK (0x00000004UL)
52*4882a593Smuzhiyun #define PC300_CHMEDIA_MASK(port) (0x00000020UL << ((port) * 3))
53*4882a593Smuzhiyun #define PC300_CTYPE_MASK (0x00000800UL)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun enum { PC300_RSV = 1, PC300_X21, PC300_TE }; /* card types */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * PLX PCI9050-1 local configuration and shared runtime registers.
60*4882a593Smuzhiyun * This structure can be used to access 9050 registers (memory mapped).
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun typedef struct {
63*4882a593Smuzhiyun u32 loc_addr_range[4]; /* 00-0Ch : Local Address Ranges */
64*4882a593Smuzhiyun u32 loc_rom_range; /* 10h : Local ROM Range */
65*4882a593Smuzhiyun u32 loc_addr_base[4]; /* 14-20h : Local Address Base Addrs */
66*4882a593Smuzhiyun u32 loc_rom_base; /* 24h : Local ROM Base */
67*4882a593Smuzhiyun u32 loc_bus_descr[4]; /* 28-34h : Local Bus Descriptors */
68*4882a593Smuzhiyun u32 rom_bus_descr; /* 38h : ROM Bus Descriptor */
69*4882a593Smuzhiyun u32 cs_base[4]; /* 3C-48h : Chip Select Base Addrs */
70*4882a593Smuzhiyun u32 intr_ctrl_stat; /* 4Ch : Interrupt Control/Status */
71*4882a593Smuzhiyun u32 init_ctrl; /* 50h : EEPROM ctrl, Init Ctrl, etc */
72*4882a593Smuzhiyun }plx9050;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun typedef struct port_s {
77*4882a593Smuzhiyun struct napi_struct napi;
78*4882a593Smuzhiyun struct net_device *netdev;
79*4882a593Smuzhiyun struct card_s *card;
80*4882a593Smuzhiyun spinlock_t lock; /* TX lock */
81*4882a593Smuzhiyun sync_serial_settings settings;
82*4882a593Smuzhiyun int rxpart; /* partial frame received, next frame invalid*/
83*4882a593Smuzhiyun unsigned short encoding;
84*4882a593Smuzhiyun unsigned short parity;
85*4882a593Smuzhiyun unsigned int iface;
86*4882a593Smuzhiyun u16 rxin; /* rx ring buffer 'in' pointer */
87*4882a593Smuzhiyun u16 txin; /* tx ring buffer 'in' and 'last' pointers */
88*4882a593Smuzhiyun u16 txlast;
89*4882a593Smuzhiyun u8 rxs, txs, tmc; /* SCA registers */
90*4882a593Smuzhiyun u8 chan; /* physical port # - 0 or 1 */
91*4882a593Smuzhiyun }port_t;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun typedef struct card_s {
96*4882a593Smuzhiyun int type; /* RSV, X21, etc. */
97*4882a593Smuzhiyun int n_ports; /* 1 or 2 ports */
98*4882a593Smuzhiyun u8 __iomem *rambase; /* buffer memory base (virtual) */
99*4882a593Smuzhiyun u8 __iomem *scabase; /* SCA memory base (virtual) */
100*4882a593Smuzhiyun plx9050 __iomem *plxbase; /* PLX registers memory base (virtual) */
101*4882a593Smuzhiyun u32 init_ctrl_value; /* Saved value - 9050 bug workaround */
102*4882a593Smuzhiyun u16 rx_ring_buffers; /* number of buffers in a ring */
103*4882a593Smuzhiyun u16 tx_ring_buffers;
104*4882a593Smuzhiyun u16 buff_offset; /* offset of first buffer of first channel */
105*4882a593Smuzhiyun u8 irq; /* interrupt request level */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun port_t ports[2];
108*4882a593Smuzhiyun }card_t;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define get_port(card, port) ((port) < (card)->n_ports ? \
112*4882a593Smuzhiyun (&(card)->ports[port]) : (NULL))
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #include "hd64572.c"
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun
pc300_set_iface(port_t * port)117*4882a593Smuzhiyun static void pc300_set_iface(port_t *port)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun card_t *card = port->card;
120*4882a593Smuzhiyun u32 __iomem * init_ctrl = &card->plxbase->init_ctrl;
121*4882a593Smuzhiyun u16 msci = get_msci(port);
122*4882a593Smuzhiyun u8 rxs = port->rxs & CLK_BRG_MASK;
123*4882a593Smuzhiyun u8 txs = port->txs & CLK_BRG_MASK;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun sca_out(EXS_TES1, (port->chan ? MSCI1_OFFSET : MSCI0_OFFSET) + EXS,
126*4882a593Smuzhiyun port->card);
127*4882a593Smuzhiyun switch(port->settings.clock_type) {
128*4882a593Smuzhiyun case CLOCK_INT:
129*4882a593Smuzhiyun rxs |= CLK_BRG; /* BRG output */
130*4882a593Smuzhiyun txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun case CLOCK_TXINT:
134*4882a593Smuzhiyun rxs |= CLK_LINE; /* RXC input */
135*4882a593Smuzhiyun txs |= CLK_PIN_OUT | CLK_BRG; /* BRG output */
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun case CLOCK_TXFROMRX:
139*4882a593Smuzhiyun rxs |= CLK_LINE; /* RXC input */
140*4882a593Smuzhiyun txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun default: /* EXTernal clock */
144*4882a593Smuzhiyun rxs |= CLK_LINE; /* RXC input */
145*4882a593Smuzhiyun txs |= CLK_PIN_OUT | CLK_LINE; /* TXC input */
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun port->rxs = rxs;
150*4882a593Smuzhiyun port->txs = txs;
151*4882a593Smuzhiyun sca_out(rxs, msci + RXS, card);
152*4882a593Smuzhiyun sca_out(txs, msci + TXS, card);
153*4882a593Smuzhiyun sca_set_port(port);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (port->card->type == PC300_RSV) {
156*4882a593Smuzhiyun if (port->iface == IF_IFACE_V35)
157*4882a593Smuzhiyun writel(card->init_ctrl_value |
158*4882a593Smuzhiyun PC300_CHMEDIA_MASK(port->chan), init_ctrl);
159*4882a593Smuzhiyun else
160*4882a593Smuzhiyun writel(card->init_ctrl_value &
161*4882a593Smuzhiyun ~PC300_CHMEDIA_MASK(port->chan), init_ctrl);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun
pc300_open(struct net_device * dev)167*4882a593Smuzhiyun static int pc300_open(struct net_device *dev)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun int result = hdlc_open(dev);
172*4882a593Smuzhiyun if (result)
173*4882a593Smuzhiyun return result;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun sca_open(dev);
176*4882a593Smuzhiyun pc300_set_iface(port);
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun
pc300_close(struct net_device * dev)182*4882a593Smuzhiyun static int pc300_close(struct net_device *dev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun sca_close(dev);
185*4882a593Smuzhiyun hdlc_close(dev);
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun
pc300_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)191*4882a593Smuzhiyun static int pc300_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun const size_t size = sizeof(sync_serial_settings);
194*4882a593Smuzhiyun sync_serial_settings new_line;
195*4882a593Smuzhiyun sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
196*4882a593Smuzhiyun int new_type;
197*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #ifdef DEBUG_RINGS
200*4882a593Smuzhiyun if (cmd == SIOCDEVPRIVATE) {
201*4882a593Smuzhiyun sca_dump_rings(dev);
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun if (cmd != SIOCWANDEV)
206*4882a593Smuzhiyun return hdlc_ioctl(dev, ifr, cmd);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (ifr->ifr_settings.type == IF_GET_IFACE) {
209*4882a593Smuzhiyun ifr->ifr_settings.type = port->iface;
210*4882a593Smuzhiyun if (ifr->ifr_settings.size < size) {
211*4882a593Smuzhiyun ifr->ifr_settings.size = size; /* data size wanted */
212*4882a593Smuzhiyun return -ENOBUFS;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun if (copy_to_user(line, &port->settings, size))
215*4882a593Smuzhiyun return -EFAULT;
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (port->card->type == PC300_X21 &&
221*4882a593Smuzhiyun (ifr->ifr_settings.type == IF_IFACE_SYNC_SERIAL ||
222*4882a593Smuzhiyun ifr->ifr_settings.type == IF_IFACE_X21))
223*4882a593Smuzhiyun new_type = IF_IFACE_X21;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun else if (port->card->type == PC300_RSV &&
226*4882a593Smuzhiyun (ifr->ifr_settings.type == IF_IFACE_SYNC_SERIAL ||
227*4882a593Smuzhiyun ifr->ifr_settings.type == IF_IFACE_V35))
228*4882a593Smuzhiyun new_type = IF_IFACE_V35;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun else if (port->card->type == PC300_RSV &&
231*4882a593Smuzhiyun ifr->ifr_settings.type == IF_IFACE_V24)
232*4882a593Smuzhiyun new_type = IF_IFACE_V24;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun else
235*4882a593Smuzhiyun return hdlc_ioctl(dev, ifr, cmd);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
238*4882a593Smuzhiyun return -EPERM;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (copy_from_user(&new_line, line, size))
241*4882a593Smuzhiyun return -EFAULT;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (new_line.clock_type != CLOCK_EXT &&
244*4882a593Smuzhiyun new_line.clock_type != CLOCK_TXFROMRX &&
245*4882a593Smuzhiyun new_line.clock_type != CLOCK_INT &&
246*4882a593Smuzhiyun new_line.clock_type != CLOCK_TXINT)
247*4882a593Smuzhiyun return -EINVAL; /* No such clock setting */
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (new_line.loopback != 0 && new_line.loopback != 1)
250*4882a593Smuzhiyun return -EINVAL;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun memcpy(&port->settings, &new_line, size); /* Update settings */
253*4882a593Smuzhiyun port->iface = new_type;
254*4882a593Smuzhiyun pc300_set_iface(port);
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun
pc300_pci_remove_one(struct pci_dev * pdev)260*4882a593Smuzhiyun static void pc300_pci_remove_one(struct pci_dev *pdev)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun int i;
263*4882a593Smuzhiyun card_t *card = pci_get_drvdata(pdev);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun for (i = 0; i < 2; i++)
266*4882a593Smuzhiyun if (card->ports[i].card)
267*4882a593Smuzhiyun unregister_hdlc_device(card->ports[i].netdev);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (card->irq)
270*4882a593Smuzhiyun free_irq(card->irq, card);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (card->rambase)
273*4882a593Smuzhiyun iounmap(card->rambase);
274*4882a593Smuzhiyun if (card->scabase)
275*4882a593Smuzhiyun iounmap(card->scabase);
276*4882a593Smuzhiyun if (card->plxbase)
277*4882a593Smuzhiyun iounmap(card->plxbase);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun pci_release_regions(pdev);
280*4882a593Smuzhiyun pci_disable_device(pdev);
281*4882a593Smuzhiyun if (card->ports[0].netdev)
282*4882a593Smuzhiyun free_netdev(card->ports[0].netdev);
283*4882a593Smuzhiyun if (card->ports[1].netdev)
284*4882a593Smuzhiyun free_netdev(card->ports[1].netdev);
285*4882a593Smuzhiyun kfree(card);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static const struct net_device_ops pc300_ops = {
289*4882a593Smuzhiyun .ndo_open = pc300_open,
290*4882a593Smuzhiyun .ndo_stop = pc300_close,
291*4882a593Smuzhiyun .ndo_start_xmit = hdlc_start_xmit,
292*4882a593Smuzhiyun .ndo_do_ioctl = pc300_ioctl,
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
pc300_pci_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)295*4882a593Smuzhiyun static int pc300_pci_init_one(struct pci_dev *pdev,
296*4882a593Smuzhiyun const struct pci_device_id *ent)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun card_t *card;
299*4882a593Smuzhiyun u32 __iomem *p;
300*4882a593Smuzhiyun int i;
301*4882a593Smuzhiyun u32 ramsize;
302*4882a593Smuzhiyun u32 ramphys; /* buffer memory base */
303*4882a593Smuzhiyun u32 scaphys; /* SCA memory base */
304*4882a593Smuzhiyun u32 plxphys; /* PLX registers memory base */
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun i = pci_enable_device(pdev);
307*4882a593Smuzhiyun if (i)
308*4882a593Smuzhiyun return i;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun i = pci_request_regions(pdev, "PC300");
311*4882a593Smuzhiyun if (i) {
312*4882a593Smuzhiyun pci_disable_device(pdev);
313*4882a593Smuzhiyun return i;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun card = kzalloc(sizeof(card_t), GFP_KERNEL);
317*4882a593Smuzhiyun if (card == NULL) {
318*4882a593Smuzhiyun pci_release_regions(pdev);
319*4882a593Smuzhiyun pci_disable_device(pdev);
320*4882a593Smuzhiyun return -ENOBUFS;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun pci_set_drvdata(pdev, card);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (pci_resource_len(pdev, 0) != PC300_PLX_SIZE ||
325*4882a593Smuzhiyun pci_resource_len(pdev, 2) != PC300_SCA_SIZE ||
326*4882a593Smuzhiyun pci_resource_len(pdev, 3) < 16384) {
327*4882a593Smuzhiyun pr_err("invalid card EEPROM parameters\n");
328*4882a593Smuzhiyun pc300_pci_remove_one(pdev);
329*4882a593Smuzhiyun return -EFAULT;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun plxphys = pci_resource_start(pdev, 0) & PCI_BASE_ADDRESS_MEM_MASK;
333*4882a593Smuzhiyun card->plxbase = ioremap(plxphys, PC300_PLX_SIZE);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun scaphys = pci_resource_start(pdev, 2) & PCI_BASE_ADDRESS_MEM_MASK;
336*4882a593Smuzhiyun card->scabase = ioremap(scaphys, PC300_SCA_SIZE);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ramphys = pci_resource_start(pdev, 3) & PCI_BASE_ADDRESS_MEM_MASK;
339*4882a593Smuzhiyun card->rambase = pci_ioremap_bar(pdev, 3);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (card->plxbase == NULL ||
342*4882a593Smuzhiyun card->scabase == NULL ||
343*4882a593Smuzhiyun card->rambase == NULL) {
344*4882a593Smuzhiyun pr_err("ioremap() failed\n");
345*4882a593Smuzhiyun pc300_pci_remove_one(pdev);
346*4882a593Smuzhiyun return -ENOMEM;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* PLX PCI 9050 workaround for local configuration register read bug */
350*4882a593Smuzhiyun pci_write_config_dword(pdev, PCI_BASE_ADDRESS_0, scaphys);
351*4882a593Smuzhiyun card->init_ctrl_value = readl(&((plx9050 __iomem *)card->scabase)->init_ctrl);
352*4882a593Smuzhiyun pci_write_config_dword(pdev, PCI_BASE_ADDRESS_0, plxphys);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_PC300_TE_1 ||
355*4882a593Smuzhiyun pdev->device == PCI_DEVICE_ID_PC300_TE_2)
356*4882a593Smuzhiyun card->type = PC300_TE; /* not fully supported */
357*4882a593Smuzhiyun else if (card->init_ctrl_value & PC300_CTYPE_MASK)
358*4882a593Smuzhiyun card->type = PC300_X21;
359*4882a593Smuzhiyun else
360*4882a593Smuzhiyun card->type = PC300_RSV;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_PC300_RX_1 ||
363*4882a593Smuzhiyun pdev->device == PCI_DEVICE_ID_PC300_TE_1)
364*4882a593Smuzhiyun card->n_ports = 1;
365*4882a593Smuzhiyun else
366*4882a593Smuzhiyun card->n_ports = 2;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun for (i = 0; i < card->n_ports; i++)
369*4882a593Smuzhiyun if (!(card->ports[i].netdev = alloc_hdlcdev(&card->ports[i]))) {
370*4882a593Smuzhiyun pr_err("unable to allocate memory\n");
371*4882a593Smuzhiyun pc300_pci_remove_one(pdev);
372*4882a593Smuzhiyun return -ENOMEM;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Reset PLX */
376*4882a593Smuzhiyun p = &card->plxbase->init_ctrl;
377*4882a593Smuzhiyun writel(card->init_ctrl_value | 0x40000000, p);
378*4882a593Smuzhiyun readl(p); /* Flush the write - do not use sca_flush */
379*4882a593Smuzhiyun udelay(1);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun writel(card->init_ctrl_value, p);
382*4882a593Smuzhiyun readl(p); /* Flush the write - do not use sca_flush */
383*4882a593Smuzhiyun udelay(1);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Reload Config. Registers from EEPROM */
386*4882a593Smuzhiyun writel(card->init_ctrl_value | 0x20000000, p);
387*4882a593Smuzhiyun readl(p); /* Flush the write - do not use sca_flush */
388*4882a593Smuzhiyun udelay(1);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun writel(card->init_ctrl_value, p);
391*4882a593Smuzhiyun readl(p); /* Flush the write - do not use sca_flush */
392*4882a593Smuzhiyun udelay(1);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ramsize = sca_detect_ram(card, card->rambase,
395*4882a593Smuzhiyun pci_resource_len(pdev, 3));
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (use_crystal_clock)
398*4882a593Smuzhiyun card->init_ctrl_value &= ~PC300_CLKSEL_MASK;
399*4882a593Smuzhiyun else
400*4882a593Smuzhiyun card->init_ctrl_value |= PC300_CLKSEL_MASK;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun writel(card->init_ctrl_value, &card->plxbase->init_ctrl);
403*4882a593Smuzhiyun /* number of TX + RX buffers for one port */
404*4882a593Smuzhiyun i = ramsize / (card->n_ports * (sizeof(pkt_desc) + HDLC_MAX_MRU));
405*4882a593Smuzhiyun card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS);
406*4882a593Smuzhiyun card->rx_ring_buffers = i - card->tx_ring_buffers;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun card->buff_offset = card->n_ports * sizeof(pkt_desc) *
409*4882a593Smuzhiyun (card->tx_ring_buffers + card->rx_ring_buffers);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun pr_info("PC300/%s, %u KB RAM at 0x%x, IRQ%u, using %u TX + %u RX packets rings\n",
412*4882a593Smuzhiyun card->type == PC300_X21 ? "X21" :
413*4882a593Smuzhiyun card->type == PC300_TE ? "TE" : "RSV",
414*4882a593Smuzhiyun ramsize / 1024, ramphys, pdev->irq,
415*4882a593Smuzhiyun card->tx_ring_buffers, card->rx_ring_buffers);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (card->tx_ring_buffers < 1) {
418*4882a593Smuzhiyun pr_err("RAM test failed\n");
419*4882a593Smuzhiyun pc300_pci_remove_one(pdev);
420*4882a593Smuzhiyun return -EFAULT;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* Enable interrupts on the PCI bridge, LINTi1 active low */
424*4882a593Smuzhiyun writew(0x0041, &card->plxbase->intr_ctrl_stat);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Allocate IRQ */
427*4882a593Smuzhiyun if (request_irq(pdev->irq, sca_intr, IRQF_SHARED, "pc300", card)) {
428*4882a593Smuzhiyun pr_warn("could not allocate IRQ%d\n", pdev->irq);
429*4882a593Smuzhiyun pc300_pci_remove_one(pdev);
430*4882a593Smuzhiyun return -EBUSY;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun card->irq = pdev->irq;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun sca_init(card, 0);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun // COTE not set - allows better TX DMA settings
437*4882a593Smuzhiyun // sca_out(sca_in(PCR, card) | PCR_COTE, PCR, card);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun sca_out(0x10, BTCR, card);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun for (i = 0; i < card->n_ports; i++) {
442*4882a593Smuzhiyun port_t *port = &card->ports[i];
443*4882a593Smuzhiyun struct net_device *dev = port->netdev;
444*4882a593Smuzhiyun hdlc_device *hdlc = dev_to_hdlc(dev);
445*4882a593Smuzhiyun port->chan = i;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun spin_lock_init(&port->lock);
448*4882a593Smuzhiyun dev->irq = card->irq;
449*4882a593Smuzhiyun dev->mem_start = ramphys;
450*4882a593Smuzhiyun dev->mem_end = ramphys + ramsize - 1;
451*4882a593Smuzhiyun dev->tx_queue_len = 50;
452*4882a593Smuzhiyun dev->netdev_ops = &pc300_ops;
453*4882a593Smuzhiyun hdlc->attach = sca_attach;
454*4882a593Smuzhiyun hdlc->xmit = sca_xmit;
455*4882a593Smuzhiyun port->settings.clock_type = CLOCK_EXT;
456*4882a593Smuzhiyun port->card = card;
457*4882a593Smuzhiyun if (card->type == PC300_X21)
458*4882a593Smuzhiyun port->iface = IF_IFACE_X21;
459*4882a593Smuzhiyun else
460*4882a593Smuzhiyun port->iface = IF_IFACE_V35;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun sca_init_port(port);
463*4882a593Smuzhiyun if (register_hdlc_device(dev)) {
464*4882a593Smuzhiyun pr_err("unable to register hdlc device\n");
465*4882a593Smuzhiyun port->card = NULL;
466*4882a593Smuzhiyun pc300_pci_remove_one(pdev);
467*4882a593Smuzhiyun return -ENOBUFS;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun netdev_info(dev, "PC300 channel %d\n", port->chan);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static const struct pci_device_id pc300_pci_tbl[] = {
478*4882a593Smuzhiyun { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_RX_1, PCI_ANY_ID,
479*4882a593Smuzhiyun PCI_ANY_ID, 0, 0, 0 },
480*4882a593Smuzhiyun { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_RX_2, PCI_ANY_ID,
481*4882a593Smuzhiyun PCI_ANY_ID, 0, 0, 0 },
482*4882a593Smuzhiyun { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_TE_1, PCI_ANY_ID,
483*4882a593Smuzhiyun PCI_ANY_ID, 0, 0, 0 },
484*4882a593Smuzhiyun { PCI_VENDOR_ID_CYCLADES, PCI_DEVICE_ID_PC300_TE_2, PCI_ANY_ID,
485*4882a593Smuzhiyun PCI_ANY_ID, 0, 0, 0 },
486*4882a593Smuzhiyun { 0, }
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun static struct pci_driver pc300_pci_driver = {
491*4882a593Smuzhiyun .name = "PC300",
492*4882a593Smuzhiyun .id_table = pc300_pci_tbl,
493*4882a593Smuzhiyun .probe = pc300_pci_init_one,
494*4882a593Smuzhiyun .remove = pc300_pci_remove_one,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun
pc300_init_module(void)498*4882a593Smuzhiyun static int __init pc300_init_module(void)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun if (pci_clock_freq < 1000000 || pci_clock_freq > 80000000) {
501*4882a593Smuzhiyun pr_err("Invalid PCI clock frequency\n");
502*4882a593Smuzhiyun return -EINVAL;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun if (use_crystal_clock != 0 && use_crystal_clock != 1) {
505*4882a593Smuzhiyun pr_err("Invalid 'use_crystal_clock' value\n");
506*4882a593Smuzhiyun return -EINVAL;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun CLOCK_BASE = use_crystal_clock ? 24576000 : pci_clock_freq;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun return pci_register_driver(&pc300_pci_driver);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun
pc300_cleanup_module(void)516*4882a593Smuzhiyun static void __exit pc300_cleanup_module(void)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun pci_unregister_driver(&pc300_pci_driver);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
522*4882a593Smuzhiyun MODULE_DESCRIPTION("Cyclades PC300 serial port driver");
523*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
524*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pc300_pci_tbl);
525*4882a593Smuzhiyun module_param(pci_clock_freq, int, 0444);
526*4882a593Smuzhiyun MODULE_PARM_DESC(pci_clock_freq, "System PCI clock frequency in Hz");
527*4882a593Smuzhiyun module_param(use_crystal_clock, int, 0444);
528*4882a593Smuzhiyun MODULE_PARM_DESC(use_crystal_clock,
529*4882a593Smuzhiyun "Use 24.576 MHz clock instead of PCI clock");
530*4882a593Smuzhiyun module_init(pc300_init_module);
531*4882a593Smuzhiyun module_exit(pc300_cleanup_module);
532