1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SDL Inc. RISCom/N2 synchronous serial card driver for Linux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1998-2003 Krzysztof Halasa <khc@pm.waw.pl>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * For information see <https://www.kernel.org/pub/linux/utils/net/hdlc/>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Note: integrated CSU/DSU/DDS are not supported by this driver
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Sources of information:
12*4882a593Smuzhiyun * Hitachi HD64570 SCA User's Manual
13*4882a593Smuzhiyun * SDL Inc. PPP/HDLC/CISCO driver
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/capability.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun #include <linux/fcntl.h>
24*4882a593Smuzhiyun #include <linux/in.h>
25*4882a593Smuzhiyun #include <linux/string.h>
26*4882a593Smuzhiyun #include <linux/errno.h>
27*4882a593Smuzhiyun #include <linux/init.h>
28*4882a593Smuzhiyun #include <linux/ioport.h>
29*4882a593Smuzhiyun #include <linux/moduleparam.h>
30*4882a593Smuzhiyun #include <linux/netdevice.h>
31*4882a593Smuzhiyun #include <linux/hdlc.h>
32*4882a593Smuzhiyun #include <asm/io.h>
33*4882a593Smuzhiyun #include "hd64570.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const char* version = "SDL RISCom/N2 driver version: 1.15";
37*4882a593Smuzhiyun static const char* devname = "RISCom/N2";
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #undef DEBUG_PKT
40*4882a593Smuzhiyun #define DEBUG_RINGS
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define USE_WINDOWSIZE 16384
43*4882a593Smuzhiyun #define USE_BUS16BITS 1
44*4882a593Smuzhiyun #define CLOCK_BASE 9830400 /* 9.8304 MHz */
45*4882a593Smuzhiyun #define MAX_PAGES 16 /* 16 RAM pages at max */
46*4882a593Smuzhiyun #define MAX_RAM_SIZE 0x80000 /* 512 KB */
47*4882a593Smuzhiyun #if MAX_RAM_SIZE > MAX_PAGES * USE_WINDOWSIZE
48*4882a593Smuzhiyun #undef MAX_RAM_SIZE
49*4882a593Smuzhiyun #define MAX_RAM_SIZE (MAX_PAGES * USE_WINDOWSIZE)
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun #define N2_IOPORTS 0x10
52*4882a593Smuzhiyun #define NEED_DETECT_RAM
53*4882a593Smuzhiyun #define NEED_SCA_MSCI_INTR
54*4882a593Smuzhiyun #define MAX_TX_BUFFERS 10
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static char *hw; /* pointer to hw=xxx command line string */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* RISCom/N2 Board Registers */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* PC Control Register */
61*4882a593Smuzhiyun #define N2_PCR 0
62*4882a593Smuzhiyun #define PCR_RUNSCA 1 /* Run 64570 */
63*4882a593Smuzhiyun #define PCR_VPM 2 /* Enable VPM - needed if using RAM above 1 MB */
64*4882a593Smuzhiyun #define PCR_ENWIN 4 /* Open window */
65*4882a593Smuzhiyun #define PCR_BUS16 8 /* 16-bit bus */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Memory Base Address Register */
69*4882a593Smuzhiyun #define N2_BAR 2
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Page Scan Register */
73*4882a593Smuzhiyun #define N2_PSR 4
74*4882a593Smuzhiyun #define WIN16K 0x00
75*4882a593Smuzhiyun #define WIN32K 0x20
76*4882a593Smuzhiyun #define WIN64K 0x40
77*4882a593Smuzhiyun #define PSR_WINBITS 0x60
78*4882a593Smuzhiyun #define PSR_DMAEN 0x80
79*4882a593Smuzhiyun #define PSR_PAGEBITS 0x0F
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Modem Control Reg */
83*4882a593Smuzhiyun #define N2_MCR 6
84*4882a593Smuzhiyun #define CLOCK_OUT_PORT1 0x80
85*4882a593Smuzhiyun #define CLOCK_OUT_PORT0 0x40
86*4882a593Smuzhiyun #define TX422_PORT1 0x20
87*4882a593Smuzhiyun #define TX422_PORT0 0x10
88*4882a593Smuzhiyun #define DSR_PORT1 0x08
89*4882a593Smuzhiyun #define DSR_PORT0 0x04
90*4882a593Smuzhiyun #define DTR_PORT1 0x02
91*4882a593Smuzhiyun #define DTR_PORT0 0x01
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun typedef struct port_s {
95*4882a593Smuzhiyun struct net_device *dev;
96*4882a593Smuzhiyun struct card_s *card;
97*4882a593Smuzhiyun spinlock_t lock; /* TX lock */
98*4882a593Smuzhiyun sync_serial_settings settings;
99*4882a593Smuzhiyun int valid; /* port enabled */
100*4882a593Smuzhiyun int rxpart; /* partial frame received, next frame invalid*/
101*4882a593Smuzhiyun unsigned short encoding;
102*4882a593Smuzhiyun unsigned short parity;
103*4882a593Smuzhiyun u16 rxin; /* rx ring buffer 'in' pointer */
104*4882a593Smuzhiyun u16 txin; /* tx ring buffer 'in' and 'last' pointers */
105*4882a593Smuzhiyun u16 txlast;
106*4882a593Smuzhiyun u8 rxs, txs, tmc; /* SCA registers */
107*4882a593Smuzhiyun u8 phy_node; /* physical port # - 0 or 1 */
108*4882a593Smuzhiyun u8 log_node; /* logical port # */
109*4882a593Smuzhiyun }port_t;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun typedef struct card_s {
114*4882a593Smuzhiyun u8 __iomem *winbase; /* ISA window base address */
115*4882a593Smuzhiyun u32 phy_winbase; /* ISA physical base address */
116*4882a593Smuzhiyun u32 ram_size; /* number of bytes */
117*4882a593Smuzhiyun u16 io; /* IO Base address */
118*4882a593Smuzhiyun u16 buff_offset; /* offset of first buffer of first channel */
119*4882a593Smuzhiyun u16 rx_ring_buffers; /* number of buffers in a ring */
120*4882a593Smuzhiyun u16 tx_ring_buffers;
121*4882a593Smuzhiyun u8 irq; /* IRQ (3-15) */
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun port_t ports[2];
124*4882a593Smuzhiyun struct card_s *next_card;
125*4882a593Smuzhiyun }card_t;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static card_t *first_card;
129*4882a593Smuzhiyun static card_t **new_card = &first_card;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define sca_reg(reg, card) (0x8000 | (card)->io | \
133*4882a593Smuzhiyun ((reg) & 0x0F) | (((reg) & 0xF0) << 6))
134*4882a593Smuzhiyun #define sca_in(reg, card) inb(sca_reg(reg, card))
135*4882a593Smuzhiyun #define sca_out(value, reg, card) outb(value, sca_reg(reg, card))
136*4882a593Smuzhiyun #define sca_inw(reg, card) inw(sca_reg(reg, card))
137*4882a593Smuzhiyun #define sca_outw(value, reg, card) outw(value, sca_reg(reg, card))
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define port_to_card(port) ((port)->card)
140*4882a593Smuzhiyun #define log_node(port) ((port)->log_node)
141*4882a593Smuzhiyun #define phy_node(port) ((port)->phy_node)
142*4882a593Smuzhiyun #define winsize(card) (USE_WINDOWSIZE)
143*4882a593Smuzhiyun #define winbase(card) ((card)->winbase)
144*4882a593Smuzhiyun #define get_port(card, port) ((card)->ports[port].valid ? \
145*4882a593Smuzhiyun &(card)->ports[port] : NULL)
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun
sca_get_page(card_t * card)148*4882a593Smuzhiyun static __inline__ u8 sca_get_page(card_t *card)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun return inb(card->io + N2_PSR) & PSR_PAGEBITS;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun
openwin(card_t * card,u8 page)154*4882a593Smuzhiyun static __inline__ void openwin(card_t *card, u8 page)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun u8 psr = inb(card->io + N2_PSR);
157*4882a593Smuzhiyun outb((psr & ~PSR_PAGEBITS) | page, card->io + N2_PSR);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #include "hd64570.c"
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun
n2_set_iface(port_t * port)164*4882a593Smuzhiyun static void n2_set_iface(port_t *port)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun card_t *card = port->card;
167*4882a593Smuzhiyun int io = card->io;
168*4882a593Smuzhiyun u8 mcr = inb(io + N2_MCR);
169*4882a593Smuzhiyun u8 msci = get_msci(port);
170*4882a593Smuzhiyun u8 rxs = port->rxs & CLK_BRG_MASK;
171*4882a593Smuzhiyun u8 txs = port->txs & CLK_BRG_MASK;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun switch(port->settings.clock_type) {
174*4882a593Smuzhiyun case CLOCK_INT:
175*4882a593Smuzhiyun mcr |= port->phy_node ? CLOCK_OUT_PORT1 : CLOCK_OUT_PORT0;
176*4882a593Smuzhiyun rxs |= CLK_BRG_RX; /* BRG output */
177*4882a593Smuzhiyun txs |= CLK_RXCLK_TX; /* RX clock */
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun case CLOCK_TXINT:
181*4882a593Smuzhiyun mcr |= port->phy_node ? CLOCK_OUT_PORT1 : CLOCK_OUT_PORT0;
182*4882a593Smuzhiyun rxs |= CLK_LINE_RX; /* RXC input */
183*4882a593Smuzhiyun txs |= CLK_BRG_TX; /* BRG output */
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun case CLOCK_TXFROMRX:
187*4882a593Smuzhiyun mcr |= port->phy_node ? CLOCK_OUT_PORT1 : CLOCK_OUT_PORT0;
188*4882a593Smuzhiyun rxs |= CLK_LINE_RX; /* RXC input */
189*4882a593Smuzhiyun txs |= CLK_RXCLK_TX; /* RX clock */
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun default: /* Clock EXTernal */
193*4882a593Smuzhiyun mcr &= port->phy_node ? ~CLOCK_OUT_PORT1 : ~CLOCK_OUT_PORT0;
194*4882a593Smuzhiyun rxs |= CLK_LINE_RX; /* RXC input */
195*4882a593Smuzhiyun txs |= CLK_LINE_TX; /* TXC input */
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun outb(mcr, io + N2_MCR);
199*4882a593Smuzhiyun port->rxs = rxs;
200*4882a593Smuzhiyun port->txs = txs;
201*4882a593Smuzhiyun sca_out(rxs, msci + RXS, card);
202*4882a593Smuzhiyun sca_out(txs, msci + TXS, card);
203*4882a593Smuzhiyun sca_set_port(port);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun
n2_open(struct net_device * dev)208*4882a593Smuzhiyun static int n2_open(struct net_device *dev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
211*4882a593Smuzhiyun int io = port->card->io;
212*4882a593Smuzhiyun u8 mcr = inb(io + N2_MCR) | (port->phy_node ? TX422_PORT1:TX422_PORT0);
213*4882a593Smuzhiyun int result;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun result = hdlc_open(dev);
216*4882a593Smuzhiyun if (result)
217*4882a593Smuzhiyun return result;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun mcr &= port->phy_node ? ~DTR_PORT1 : ~DTR_PORT0; /* set DTR ON */
220*4882a593Smuzhiyun outb(mcr, io + N2_MCR);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun outb(inb(io + N2_PCR) | PCR_ENWIN, io + N2_PCR); /* open window */
223*4882a593Smuzhiyun outb(inb(io + N2_PSR) | PSR_DMAEN, io + N2_PSR); /* enable dma */
224*4882a593Smuzhiyun sca_open(dev);
225*4882a593Smuzhiyun n2_set_iface(port);
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun
n2_close(struct net_device * dev)231*4882a593Smuzhiyun static int n2_close(struct net_device *dev)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
234*4882a593Smuzhiyun int io = port->card->io;
235*4882a593Smuzhiyun u8 mcr = inb(io+N2_MCR) | (port->phy_node ? TX422_PORT1 : TX422_PORT0);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun sca_close(dev);
238*4882a593Smuzhiyun mcr |= port->phy_node ? DTR_PORT1 : DTR_PORT0; /* set DTR OFF */
239*4882a593Smuzhiyun outb(mcr, io + N2_MCR);
240*4882a593Smuzhiyun hdlc_close(dev);
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun
n2_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)246*4882a593Smuzhiyun static int n2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun const size_t size = sizeof(sync_serial_settings);
249*4882a593Smuzhiyun sync_serial_settings new_line;
250*4882a593Smuzhiyun sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
251*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #ifdef DEBUG_RINGS
254*4882a593Smuzhiyun if (cmd == SIOCDEVPRIVATE) {
255*4882a593Smuzhiyun sca_dump_rings(dev);
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun #endif
259*4882a593Smuzhiyun if (cmd != SIOCWANDEV)
260*4882a593Smuzhiyun return hdlc_ioctl(dev, ifr, cmd);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun switch(ifr->ifr_settings.type) {
263*4882a593Smuzhiyun case IF_GET_IFACE:
264*4882a593Smuzhiyun ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
265*4882a593Smuzhiyun if (ifr->ifr_settings.size < size) {
266*4882a593Smuzhiyun ifr->ifr_settings.size = size; /* data size wanted */
267*4882a593Smuzhiyun return -ENOBUFS;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun if (copy_to_user(line, &port->settings, size))
270*4882a593Smuzhiyun return -EFAULT;
271*4882a593Smuzhiyun return 0;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun case IF_IFACE_SYNC_SERIAL:
274*4882a593Smuzhiyun if(!capable(CAP_NET_ADMIN))
275*4882a593Smuzhiyun return -EPERM;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (copy_from_user(&new_line, line, size))
278*4882a593Smuzhiyun return -EFAULT;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (new_line.clock_type != CLOCK_EXT &&
281*4882a593Smuzhiyun new_line.clock_type != CLOCK_TXFROMRX &&
282*4882a593Smuzhiyun new_line.clock_type != CLOCK_INT &&
283*4882a593Smuzhiyun new_line.clock_type != CLOCK_TXINT)
284*4882a593Smuzhiyun return -EINVAL; /* No such clock setting */
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (new_line.loopback != 0 && new_line.loopback != 1)
287*4882a593Smuzhiyun return -EINVAL;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun memcpy(&port->settings, &new_line, size); /* Update settings */
290*4882a593Smuzhiyun n2_set_iface(port);
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun default:
294*4882a593Smuzhiyun return hdlc_ioctl(dev, ifr, cmd);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun
n2_destroy_card(card_t * card)300*4882a593Smuzhiyun static void n2_destroy_card(card_t *card)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun int cnt;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun for (cnt = 0; cnt < 2; cnt++)
305*4882a593Smuzhiyun if (card->ports[cnt].card) {
306*4882a593Smuzhiyun struct net_device *dev = port_to_dev(&card->ports[cnt]);
307*4882a593Smuzhiyun unregister_hdlc_device(dev);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (card->irq)
311*4882a593Smuzhiyun free_irq(card->irq, card);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (card->winbase) {
314*4882a593Smuzhiyun iounmap(card->winbase);
315*4882a593Smuzhiyun release_mem_region(card->phy_winbase, USE_WINDOWSIZE);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (card->io)
319*4882a593Smuzhiyun release_region(card->io, N2_IOPORTS);
320*4882a593Smuzhiyun if (card->ports[0].dev)
321*4882a593Smuzhiyun free_netdev(card->ports[0].dev);
322*4882a593Smuzhiyun if (card->ports[1].dev)
323*4882a593Smuzhiyun free_netdev(card->ports[1].dev);
324*4882a593Smuzhiyun kfree(card);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const struct net_device_ops n2_ops = {
328*4882a593Smuzhiyun .ndo_open = n2_open,
329*4882a593Smuzhiyun .ndo_stop = n2_close,
330*4882a593Smuzhiyun .ndo_start_xmit = hdlc_start_xmit,
331*4882a593Smuzhiyun .ndo_do_ioctl = n2_ioctl,
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
n2_run(unsigned long io,unsigned long irq,unsigned long winbase,long valid0,long valid1)334*4882a593Smuzhiyun static int __init n2_run(unsigned long io, unsigned long irq,
335*4882a593Smuzhiyun unsigned long winbase, long valid0, long valid1)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun card_t *card;
338*4882a593Smuzhiyun u8 cnt, pcr;
339*4882a593Smuzhiyun int i;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (io < 0x200 || io > 0x3FF || (io % N2_IOPORTS) != 0) {
342*4882a593Smuzhiyun pr_err("invalid I/O port value\n");
343*4882a593Smuzhiyun return -ENODEV;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (irq < 3 || irq > 15 || irq == 6) /* FIXME */ {
347*4882a593Smuzhiyun pr_err("invalid IRQ value\n");
348*4882a593Smuzhiyun return -ENODEV;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (winbase < 0xA0000 || winbase > 0xFFFFF || (winbase & 0xFFF) != 0) {
352*4882a593Smuzhiyun pr_err("invalid RAM value\n");
353*4882a593Smuzhiyun return -ENODEV;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun card = kzalloc(sizeof(card_t), GFP_KERNEL);
357*4882a593Smuzhiyun if (card == NULL)
358*4882a593Smuzhiyun return -ENOBUFS;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun card->ports[0].dev = alloc_hdlcdev(&card->ports[0]);
361*4882a593Smuzhiyun card->ports[1].dev = alloc_hdlcdev(&card->ports[1]);
362*4882a593Smuzhiyun if (!card->ports[0].dev || !card->ports[1].dev) {
363*4882a593Smuzhiyun pr_err("unable to allocate memory\n");
364*4882a593Smuzhiyun n2_destroy_card(card);
365*4882a593Smuzhiyun return -ENOMEM;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (!request_region(io, N2_IOPORTS, devname)) {
369*4882a593Smuzhiyun pr_err("I/O port region in use\n");
370*4882a593Smuzhiyun n2_destroy_card(card);
371*4882a593Smuzhiyun return -EBUSY;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun card->io = io;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (request_irq(irq, sca_intr, 0, devname, card)) {
376*4882a593Smuzhiyun pr_err("could not allocate IRQ\n");
377*4882a593Smuzhiyun n2_destroy_card(card);
378*4882a593Smuzhiyun return -EBUSY;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun card->irq = irq;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (!request_mem_region(winbase, USE_WINDOWSIZE, devname)) {
383*4882a593Smuzhiyun pr_err("could not request RAM window\n");
384*4882a593Smuzhiyun n2_destroy_card(card);
385*4882a593Smuzhiyun return -EBUSY;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun card->phy_winbase = winbase;
388*4882a593Smuzhiyun card->winbase = ioremap(winbase, USE_WINDOWSIZE);
389*4882a593Smuzhiyun if (!card->winbase) {
390*4882a593Smuzhiyun pr_err("ioremap() failed\n");
391*4882a593Smuzhiyun n2_destroy_card(card);
392*4882a593Smuzhiyun return -EFAULT;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun outb(0, io + N2_PCR);
396*4882a593Smuzhiyun outb(winbase >> 12, io + N2_BAR);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun switch (USE_WINDOWSIZE) {
399*4882a593Smuzhiyun case 16384:
400*4882a593Smuzhiyun outb(WIN16K, io + N2_PSR);
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun case 32768:
404*4882a593Smuzhiyun outb(WIN32K, io + N2_PSR);
405*4882a593Smuzhiyun break;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun case 65536:
408*4882a593Smuzhiyun outb(WIN64K, io + N2_PSR);
409*4882a593Smuzhiyun break;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun default:
412*4882a593Smuzhiyun pr_err("invalid window size\n");
413*4882a593Smuzhiyun n2_destroy_card(card);
414*4882a593Smuzhiyun return -ENODEV;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun pcr = PCR_ENWIN | PCR_VPM | (USE_BUS16BITS ? PCR_BUS16 : 0);
418*4882a593Smuzhiyun outb(pcr, io + N2_PCR);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun card->ram_size = sca_detect_ram(card, card->winbase, MAX_RAM_SIZE);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* number of TX + RX buffers for one port */
423*4882a593Smuzhiyun i = card->ram_size / ((valid0 + valid1) * (sizeof(pkt_desc) +
424*4882a593Smuzhiyun HDLC_MAX_MRU));
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS);
427*4882a593Smuzhiyun card->rx_ring_buffers = i - card->tx_ring_buffers;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun card->buff_offset = (valid0 + valid1) * sizeof(pkt_desc) *
430*4882a593Smuzhiyun (card->tx_ring_buffers + card->rx_ring_buffers);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun pr_info("RISCom/N2 %u KB RAM, IRQ%u, using %u TX + %u RX packets rings\n",
433*4882a593Smuzhiyun card->ram_size / 1024, card->irq,
434*4882a593Smuzhiyun card->tx_ring_buffers, card->rx_ring_buffers);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (card->tx_ring_buffers < 1) {
437*4882a593Smuzhiyun pr_err("RAM test failed\n");
438*4882a593Smuzhiyun n2_destroy_card(card);
439*4882a593Smuzhiyun return -EIO;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun pcr |= PCR_RUNSCA; /* run SCA */
443*4882a593Smuzhiyun outb(pcr, io + N2_PCR);
444*4882a593Smuzhiyun outb(0, io + N2_MCR);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun sca_init(card, 0);
447*4882a593Smuzhiyun for (cnt = 0; cnt < 2; cnt++) {
448*4882a593Smuzhiyun port_t *port = &card->ports[cnt];
449*4882a593Smuzhiyun struct net_device *dev = port_to_dev(port);
450*4882a593Smuzhiyun hdlc_device *hdlc = dev_to_hdlc(dev);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if ((cnt == 0 && !valid0) || (cnt == 1 && !valid1))
453*4882a593Smuzhiyun continue;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun port->phy_node = cnt;
456*4882a593Smuzhiyun port->valid = 1;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if ((cnt == 1) && valid0)
459*4882a593Smuzhiyun port->log_node = 1;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun spin_lock_init(&port->lock);
462*4882a593Smuzhiyun dev->irq = irq;
463*4882a593Smuzhiyun dev->mem_start = winbase;
464*4882a593Smuzhiyun dev->mem_end = winbase + USE_WINDOWSIZE - 1;
465*4882a593Smuzhiyun dev->tx_queue_len = 50;
466*4882a593Smuzhiyun dev->netdev_ops = &n2_ops;
467*4882a593Smuzhiyun hdlc->attach = sca_attach;
468*4882a593Smuzhiyun hdlc->xmit = sca_xmit;
469*4882a593Smuzhiyun port->settings.clock_type = CLOCK_EXT;
470*4882a593Smuzhiyun port->card = card;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (register_hdlc_device(dev)) {
473*4882a593Smuzhiyun pr_warn("unable to register hdlc device\n");
474*4882a593Smuzhiyun port->card = NULL;
475*4882a593Smuzhiyun n2_destroy_card(card);
476*4882a593Smuzhiyun return -ENOBUFS;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun sca_init_port(port); /* Set up SCA memory */
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun netdev_info(dev, "RISCom/N2 node %d\n", port->phy_node);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun *new_card = card;
484*4882a593Smuzhiyun new_card = &card->next_card;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun
n2_init(void)491*4882a593Smuzhiyun static int __init n2_init(void)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun if (hw==NULL) {
494*4882a593Smuzhiyun #ifdef MODULE
495*4882a593Smuzhiyun pr_info("no card initialized\n");
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun return -EINVAL; /* no parameters specified, abort */
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun pr_info("%s\n", version);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun do {
503*4882a593Smuzhiyun unsigned long io, irq, ram;
504*4882a593Smuzhiyun long valid[2] = { 0, 0 }; /* Default = both ports disabled */
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun io = simple_strtoul(hw, &hw, 0);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (*hw++ != ',')
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun irq = simple_strtoul(hw, &hw, 0);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (*hw++ != ',')
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun ram = simple_strtoul(hw, &hw, 0);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (*hw++ != ',')
517*4882a593Smuzhiyun break;
518*4882a593Smuzhiyun while(1) {
519*4882a593Smuzhiyun if (*hw == '0' && !valid[0])
520*4882a593Smuzhiyun valid[0] = 1; /* Port 0 enabled */
521*4882a593Smuzhiyun else if (*hw == '1' && !valid[1])
522*4882a593Smuzhiyun valid[1] = 1; /* Port 1 enabled */
523*4882a593Smuzhiyun else
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun hw++;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (!valid[0] && !valid[1])
529*4882a593Smuzhiyun break; /* at least one port must be used */
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun if (*hw == ':' || *hw == '\x0')
532*4882a593Smuzhiyun n2_run(io, irq, ram, valid[0], valid[1]);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (*hw == '\x0')
535*4882a593Smuzhiyun return first_card ? 0 : -EINVAL;
536*4882a593Smuzhiyun }while(*hw++ == ':');
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun pr_err("invalid hardware parameters\n");
539*4882a593Smuzhiyun return first_card ? 0 : -EINVAL;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun
n2_cleanup(void)543*4882a593Smuzhiyun static void __exit n2_cleanup(void)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun card_t *card = first_card;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun while (card) {
548*4882a593Smuzhiyun card_t *ptr = card;
549*4882a593Smuzhiyun card = card->next_card;
550*4882a593Smuzhiyun n2_destroy_card(ptr);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun module_init(n2_init);
556*4882a593Smuzhiyun module_exit(n2_cleanup);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
559*4882a593Smuzhiyun MODULE_DESCRIPTION("RISCom/N2 serial port driver");
560*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
561*4882a593Smuzhiyun module_param(hw, charp, 0444);
562*4882a593Smuzhiyun MODULE_PARM_DESC(hw, "io,irq,ram,ports:io,irq,...");
563