1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun #ifndef _LMC_VAR_H_ 3*4882a593Smuzhiyun #define _LMC_VAR_H_ 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun /* 6*4882a593Smuzhiyun * Copyright (c) 1997-2000 LAN Media Corporation (LMC) 7*4882a593Smuzhiyun * All rights reserved. www.lanmedia.com 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This code is written by: 10*4882a593Smuzhiyun * Andrew Stanley-Jones (asj@cban.com) 11*4882a593Smuzhiyun * Rob Braun (bbraun@vix.com), 12*4882a593Smuzhiyun * Michael Graff (explorer@vix.com) and 13*4882a593Smuzhiyun * Matt Thomas (matt@3am-software.com). 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <linux/timer.h> 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun /* 19*4882a593Smuzhiyun * basic definitions used in lmc include files 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun typedef struct lmc___softc lmc_softc_t; 23*4882a593Smuzhiyun typedef struct lmc___media lmc_media_t; 24*4882a593Smuzhiyun typedef struct lmc___ctl lmc_ctl_t; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define lmc_csrptr_t unsigned long 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define LMC_REG_RANGE 0x80 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define LMC_PRINTF_FMT "%s" 31*4882a593Smuzhiyun #define LMC_PRINTF_ARGS (sc->lmc_device->name) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define TX_TIMEOUT (2*HZ) 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define LMC_TXDESCS 32 36*4882a593Smuzhiyun #define LMC_RXDESCS 32 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define LMC_LINK_UP 1 39*4882a593Smuzhiyun #define LMC_LINK_DOWN 0 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* These macros for generic read and write to and from the dec chip */ 42*4882a593Smuzhiyun #define LMC_CSR_READ(sc, csr) \ 43*4882a593Smuzhiyun inl((sc)->lmc_csrs.csr) 44*4882a593Smuzhiyun #define LMC_CSR_WRITE(sc, reg, val) \ 45*4882a593Smuzhiyun outl((val), (sc)->lmc_csrs.reg) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun //#ifdef _LINUX_DELAY_H 48*4882a593Smuzhiyun // #define SLOW_DOWN_IO udelay(2); 49*4882a593Smuzhiyun // #undef __SLOW_DOWN_IO 50*4882a593Smuzhiyun // #define __SLOW_DOWN_IO udelay(2); 51*4882a593Smuzhiyun //#endif 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define DELAY(n) SLOW_DOWN_IO 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define lmc_delay() inl(sc->lmc_csrs.csr_9) 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* This macro sync's up with the mii so that reads and writes can take place */ 58*4882a593Smuzhiyun #define LMC_MII_SYNC(sc) do {int n=32; while( n >= 0 ) { \ 59*4882a593Smuzhiyun LMC_CSR_WRITE((sc), csr_9, 0x20000); \ 60*4882a593Smuzhiyun lmc_delay(); \ 61*4882a593Smuzhiyun LMC_CSR_WRITE((sc), csr_9, 0x30000); \ 62*4882a593Smuzhiyun lmc_delay(); \ 63*4882a593Smuzhiyun n--; }} while(0) 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun struct lmc_regfile_t { 66*4882a593Smuzhiyun lmc_csrptr_t csr_busmode; /* CSR0 */ 67*4882a593Smuzhiyun lmc_csrptr_t csr_txpoll; /* CSR1 */ 68*4882a593Smuzhiyun lmc_csrptr_t csr_rxpoll; /* CSR2 */ 69*4882a593Smuzhiyun lmc_csrptr_t csr_rxlist; /* CSR3 */ 70*4882a593Smuzhiyun lmc_csrptr_t csr_txlist; /* CSR4 */ 71*4882a593Smuzhiyun lmc_csrptr_t csr_status; /* CSR5 */ 72*4882a593Smuzhiyun lmc_csrptr_t csr_command; /* CSR6 */ 73*4882a593Smuzhiyun lmc_csrptr_t csr_intr; /* CSR7 */ 74*4882a593Smuzhiyun lmc_csrptr_t csr_missed_frames; /* CSR8 */ 75*4882a593Smuzhiyun lmc_csrptr_t csr_9; /* CSR9 */ 76*4882a593Smuzhiyun lmc_csrptr_t csr_10; /* CSR10 */ 77*4882a593Smuzhiyun lmc_csrptr_t csr_11; /* CSR11 */ 78*4882a593Smuzhiyun lmc_csrptr_t csr_12; /* CSR12 */ 79*4882a593Smuzhiyun lmc_csrptr_t csr_13; /* CSR13 */ 80*4882a593Smuzhiyun lmc_csrptr_t csr_14; /* CSR14 */ 81*4882a593Smuzhiyun lmc_csrptr_t csr_15; /* CSR15 */ 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define csr_enetrom csr_9 /* 21040 */ 85*4882a593Smuzhiyun #define csr_reserved csr_10 /* 21040 */ 86*4882a593Smuzhiyun #define csr_full_duplex csr_11 /* 21040 */ 87*4882a593Smuzhiyun #define csr_bootrom csr_10 /* 21041/21140A/?? */ 88*4882a593Smuzhiyun #define csr_gp csr_12 /* 21140* */ 89*4882a593Smuzhiyun #define csr_watchdog csr_15 /* 21140* */ 90*4882a593Smuzhiyun #define csr_gp_timer csr_11 /* 21041/21140* */ 91*4882a593Smuzhiyun #define csr_srom_mii csr_9 /* 21041/21140* */ 92*4882a593Smuzhiyun #define csr_sia_status csr_12 /* 2104x */ 93*4882a593Smuzhiyun #define csr_sia_connectivity csr_13 /* 2104x */ 94*4882a593Smuzhiyun #define csr_sia_tx_rx csr_14 /* 2104x */ 95*4882a593Smuzhiyun #define csr_sia_general csr_15 /* 2104x */ 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* tulip length/control transmit descriptor definitions 98*4882a593Smuzhiyun * used to define bits in the second tulip_desc_t field (length) 99*4882a593Smuzhiyun * for the transmit descriptor -baz */ 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define LMC_TDES_FIRST_BUFFER_SIZE ((u32)(0x000007FF)) 102*4882a593Smuzhiyun #define LMC_TDES_SECOND_BUFFER_SIZE ((u32)(0x003FF800)) 103*4882a593Smuzhiyun #define LMC_TDES_HASH_FILTERING ((u32)(0x00400000)) 104*4882a593Smuzhiyun #define LMC_TDES_DISABLE_PADDING ((u32)(0x00800000)) 105*4882a593Smuzhiyun #define LMC_TDES_SECOND_ADDR_CHAINED ((u32)(0x01000000)) 106*4882a593Smuzhiyun #define LMC_TDES_END_OF_RING ((u32)(0x02000000)) 107*4882a593Smuzhiyun #define LMC_TDES_ADD_CRC_DISABLE ((u32)(0x04000000)) 108*4882a593Smuzhiyun #define LMC_TDES_SETUP_PACKET ((u32)(0x08000000)) 109*4882a593Smuzhiyun #define LMC_TDES_INVERSE_FILTERING ((u32)(0x10000000)) 110*4882a593Smuzhiyun #define LMC_TDES_FIRST_SEGMENT ((u32)(0x20000000)) 111*4882a593Smuzhiyun #define LMC_TDES_LAST_SEGMENT ((u32)(0x40000000)) 112*4882a593Smuzhiyun #define LMC_TDES_INTERRUPT_ON_COMPLETION ((u32)(0x80000000)) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define TDES_SECOND_BUFFER_SIZE_BIT_NUMBER 11 115*4882a593Smuzhiyun #define TDES_COLLISION_COUNT_BIT_NUMBER 3 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* Constants for the RCV descriptor RDES */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define LMC_RDES_OVERFLOW ((u32)(0x00000001)) 120*4882a593Smuzhiyun #define LMC_RDES_CRC_ERROR ((u32)(0x00000002)) 121*4882a593Smuzhiyun #define LMC_RDES_DRIBBLING_BIT ((u32)(0x00000004)) 122*4882a593Smuzhiyun #define LMC_RDES_REPORT_ON_MII_ERR ((u32)(0x00000008)) 123*4882a593Smuzhiyun #define LMC_RDES_RCV_WATCHDOG_TIMEOUT ((u32)(0x00000010)) 124*4882a593Smuzhiyun #define LMC_RDES_FRAME_TYPE ((u32)(0x00000020)) 125*4882a593Smuzhiyun #define LMC_RDES_COLLISION_SEEN ((u32)(0x00000040)) 126*4882a593Smuzhiyun #define LMC_RDES_FRAME_TOO_LONG ((u32)(0x00000080)) 127*4882a593Smuzhiyun #define LMC_RDES_LAST_DESCRIPTOR ((u32)(0x00000100)) 128*4882a593Smuzhiyun #define LMC_RDES_FIRST_DESCRIPTOR ((u32)(0x00000200)) 129*4882a593Smuzhiyun #define LMC_RDES_MULTICAST_FRAME ((u32)(0x00000400)) 130*4882a593Smuzhiyun #define LMC_RDES_RUNT_FRAME ((u32)(0x00000800)) 131*4882a593Smuzhiyun #define LMC_RDES_DATA_TYPE ((u32)(0x00003000)) 132*4882a593Smuzhiyun #define LMC_RDES_LENGTH_ERROR ((u32)(0x00004000)) 133*4882a593Smuzhiyun #define LMC_RDES_ERROR_SUMMARY ((u32)(0x00008000)) 134*4882a593Smuzhiyun #define LMC_RDES_FRAME_LENGTH ((u32)(0x3FFF0000)) 135*4882a593Smuzhiyun #define LMC_RDES_OWN_BIT ((u32)(0x80000000)) 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define RDES_FRAME_LENGTH_BIT_NUMBER 16 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define LMC_RDES_ERROR_MASK ( (u32)( \ 140*4882a593Smuzhiyun LMC_RDES_OVERFLOW \ 141*4882a593Smuzhiyun | LMC_RDES_DRIBBLING_BIT \ 142*4882a593Smuzhiyun | LMC_RDES_REPORT_ON_MII_ERR \ 143*4882a593Smuzhiyun | LMC_RDES_COLLISION_SEEN ) ) 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* 147*4882a593Smuzhiyun * Ioctl info 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun typedef struct { 151*4882a593Smuzhiyun u32 n; 152*4882a593Smuzhiyun u32 m; 153*4882a593Smuzhiyun u32 v; 154*4882a593Smuzhiyun u32 x; 155*4882a593Smuzhiyun u32 r; 156*4882a593Smuzhiyun u32 f; 157*4882a593Smuzhiyun u32 exact; 158*4882a593Smuzhiyun } lmc_av9110_t; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* 161*4882a593Smuzhiyun * Common structure passed to the ioctl code. 162*4882a593Smuzhiyun */ 163*4882a593Smuzhiyun struct lmc___ctl { 164*4882a593Smuzhiyun u32 cardtype; 165*4882a593Smuzhiyun u32 clock_source; /* HSSI, T1 */ 166*4882a593Smuzhiyun u32 clock_rate; /* T1 */ 167*4882a593Smuzhiyun u32 crc_length; 168*4882a593Smuzhiyun u32 cable_length; /* DS3 */ 169*4882a593Smuzhiyun u32 scrambler_onoff; /* DS3 */ 170*4882a593Smuzhiyun u32 cable_type; /* T1 */ 171*4882a593Smuzhiyun u32 keepalive_onoff; /* protocol */ 172*4882a593Smuzhiyun u32 ticks; /* ticks/sec */ 173*4882a593Smuzhiyun union { 174*4882a593Smuzhiyun lmc_av9110_t ssi; 175*4882a593Smuzhiyun } cardspec; 176*4882a593Smuzhiyun u32 circuit_type; /* T1 or E1 */ 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun * Careful, look at the data sheet, there's more to this 182*4882a593Smuzhiyun * structure than meets the eye. It should probably be: 183*4882a593Smuzhiyun * 184*4882a593Smuzhiyun * struct tulip_desc_t { 185*4882a593Smuzhiyun * u8 own:1; 186*4882a593Smuzhiyun * u32 status:31; 187*4882a593Smuzhiyun * u32 control:10; 188*4882a593Smuzhiyun * u32 buffer1; 189*4882a593Smuzhiyun * u32 buffer2; 190*4882a593Smuzhiyun * }; 191*4882a593Smuzhiyun * You could also expand status control to provide more bit information 192*4882a593Smuzhiyun */ 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun struct tulip_desc_t { 195*4882a593Smuzhiyun s32 status; 196*4882a593Smuzhiyun s32 length; 197*4882a593Smuzhiyun u32 buffer1; 198*4882a593Smuzhiyun u32 buffer2; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* 202*4882a593Smuzhiyun * media independent methods to check on media status, link, light LEDs, 203*4882a593Smuzhiyun * etc. 204*4882a593Smuzhiyun */ 205*4882a593Smuzhiyun struct lmc___media { 206*4882a593Smuzhiyun void (* init)(lmc_softc_t * const); 207*4882a593Smuzhiyun void (* defaults)(lmc_softc_t * const); 208*4882a593Smuzhiyun void (* set_status)(lmc_softc_t * const, lmc_ctl_t *); 209*4882a593Smuzhiyun void (* set_clock_source)(lmc_softc_t * const, int); 210*4882a593Smuzhiyun void (* set_speed)(lmc_softc_t * const, lmc_ctl_t *); 211*4882a593Smuzhiyun void (* set_cable_length)(lmc_softc_t * const, int); 212*4882a593Smuzhiyun void (* set_scrambler)(lmc_softc_t * const, int); 213*4882a593Smuzhiyun int (* get_link_status)(lmc_softc_t * const); 214*4882a593Smuzhiyun void (* set_link_status)(lmc_softc_t * const, int); 215*4882a593Smuzhiyun void (* set_crc_length)(lmc_softc_t * const, int); 216*4882a593Smuzhiyun void (* set_circuit_type)(lmc_softc_t * const, int); 217*4882a593Smuzhiyun void (* watchdog)(lmc_softc_t * const); 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define STATCHECK 0xBEEFCAFE 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun struct lmc_extra_statistics 224*4882a593Smuzhiyun { 225*4882a593Smuzhiyun u32 version_size; 226*4882a593Smuzhiyun u32 lmc_cardtype; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun u32 tx_ProcTimeout; 229*4882a593Smuzhiyun u32 tx_IntTimeout; 230*4882a593Smuzhiyun u32 tx_NoCompleteCnt; 231*4882a593Smuzhiyun u32 tx_MaxXmtsB4Int; 232*4882a593Smuzhiyun u32 tx_TimeoutCnt; 233*4882a593Smuzhiyun u32 tx_OutOfSyncPtr; 234*4882a593Smuzhiyun u32 tx_tbusy0; 235*4882a593Smuzhiyun u32 tx_tbusy1; 236*4882a593Smuzhiyun u32 tx_tbusy_calls; 237*4882a593Smuzhiyun u32 resetCount; 238*4882a593Smuzhiyun u32 lmc_txfull; 239*4882a593Smuzhiyun u32 tbusy; 240*4882a593Smuzhiyun u32 dirtyTx; 241*4882a593Smuzhiyun u32 lmc_next_tx; 242*4882a593Smuzhiyun u32 otherTypeCnt; 243*4882a593Smuzhiyun u32 lastType; 244*4882a593Smuzhiyun u32 lastTypeOK; 245*4882a593Smuzhiyun u32 txLoopCnt; 246*4882a593Smuzhiyun u32 usedXmtDescripCnt; 247*4882a593Smuzhiyun u32 txIndexCnt; 248*4882a593Smuzhiyun u32 rxIntLoopCnt; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun u32 rx_SmallPktCnt; 251*4882a593Smuzhiyun u32 rx_BadPktSurgeCnt; 252*4882a593Smuzhiyun u32 rx_BuffAllocErr; 253*4882a593Smuzhiyun u32 tx_lossOfClockCnt; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* T1 error counters */ 256*4882a593Smuzhiyun u32 framingBitErrorCount; 257*4882a593Smuzhiyun u32 lineCodeViolationCount; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun u32 lossOfFrameCount; 260*4882a593Smuzhiyun u32 changeOfFrameAlignmentCount; 261*4882a593Smuzhiyun u32 severelyErroredFrameCount; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun u32 check; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun typedef struct lmc_xinfo { 267*4882a593Smuzhiyun u32 Magic0; /* BEEFCAFE */ 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun u32 PciCardType; 270*4882a593Smuzhiyun u32 PciSlotNumber; /* PCI slot number */ 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun u16 DriverMajorVersion; 273*4882a593Smuzhiyun u16 DriverMinorVersion; 274*4882a593Smuzhiyun u16 DriverSubVersion; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun u16 XilinxRevisionNumber; 277*4882a593Smuzhiyun u16 MaxFrameSize; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun u16 t1_alarm1_status; 280*4882a593Smuzhiyun u16 t1_alarm2_status; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun int link_status; 283*4882a593Smuzhiyun u32 mii_reg16; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun u32 Magic1; /* DEADBEEF */ 286*4882a593Smuzhiyun } LMC_XINFO; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /* 290*4882a593Smuzhiyun * forward decl 291*4882a593Smuzhiyun */ 292*4882a593Smuzhiyun struct lmc___softc { 293*4882a593Smuzhiyun char *name; 294*4882a593Smuzhiyun u8 board_idx; 295*4882a593Smuzhiyun struct lmc_extra_statistics extra_stats; 296*4882a593Smuzhiyun struct net_device *lmc_device; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun int hang, rxdesc, bad_packet, some_counter; 299*4882a593Smuzhiyun u32 txgo; 300*4882a593Smuzhiyun struct lmc_regfile_t lmc_csrs; 301*4882a593Smuzhiyun volatile u32 lmc_txtick; 302*4882a593Smuzhiyun volatile u32 lmc_rxtick; 303*4882a593Smuzhiyun u32 lmc_flags; 304*4882a593Smuzhiyun u32 lmc_intrmask; /* our copy of csr_intr */ 305*4882a593Smuzhiyun u32 lmc_cmdmode; /* our copy of csr_cmdmode */ 306*4882a593Smuzhiyun u32 lmc_busmode; /* our copy of csr_busmode */ 307*4882a593Smuzhiyun u32 lmc_gpio_io; /* state of in/out settings */ 308*4882a593Smuzhiyun u32 lmc_gpio; /* state of outputs */ 309*4882a593Smuzhiyun struct sk_buff* lmc_txq[LMC_TXDESCS]; 310*4882a593Smuzhiyun struct sk_buff* lmc_rxq[LMC_RXDESCS]; 311*4882a593Smuzhiyun volatile 312*4882a593Smuzhiyun struct tulip_desc_t lmc_rxring[LMC_RXDESCS]; 313*4882a593Smuzhiyun volatile 314*4882a593Smuzhiyun struct tulip_desc_t lmc_txring[LMC_TXDESCS]; 315*4882a593Smuzhiyun unsigned int lmc_next_rx, lmc_next_tx; 316*4882a593Smuzhiyun volatile 317*4882a593Smuzhiyun unsigned int lmc_taint_tx, lmc_taint_rx; 318*4882a593Smuzhiyun int lmc_tx_start, lmc_txfull; 319*4882a593Smuzhiyun int lmc_txbusy; 320*4882a593Smuzhiyun u16 lmc_miireg16; 321*4882a593Smuzhiyun int lmc_ok; 322*4882a593Smuzhiyun int last_link_status; 323*4882a593Smuzhiyun int lmc_cardtype; 324*4882a593Smuzhiyun u32 last_frameerr; 325*4882a593Smuzhiyun lmc_media_t *lmc_media; 326*4882a593Smuzhiyun struct timer_list timer; 327*4882a593Smuzhiyun lmc_ctl_t ictl; 328*4882a593Smuzhiyun u32 TxDescriptControlInit; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun int tx_TimeoutInd; /* additional driver state */ 331*4882a593Smuzhiyun int tx_TimeoutDisplay; 332*4882a593Smuzhiyun unsigned int lastlmc_taint_tx; 333*4882a593Smuzhiyun int lasttx_packets; 334*4882a593Smuzhiyun u32 tx_clockState; 335*4882a593Smuzhiyun u32 lmc_crcSize; 336*4882a593Smuzhiyun LMC_XINFO lmc_xinfo; 337*4882a593Smuzhiyun char lmc_yel, lmc_blue, lmc_red; /* for T1 and DS3 */ 338*4882a593Smuzhiyun char lmc_timing; /* for HSSI and SSI */ 339*4882a593Smuzhiyun int got_irq; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun char last_led_err[4]; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun u32 last_int; 344*4882a593Smuzhiyun u32 num_int; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun spinlock_t lmc_lock; 347*4882a593Smuzhiyun u16 if_type; /* HDLC/PPP or NET */ 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun /* Failure cases */ 350*4882a593Smuzhiyun u8 failed_ring; 351*4882a593Smuzhiyun u8 failed_recv_alloc; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun /* Structure check */ 354*4882a593Smuzhiyun u32 check; 355*4882a593Smuzhiyun }; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun #define LMC_PCI_TIME 1 358*4882a593Smuzhiyun #define LMC_EXT_TIME 0 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun #define PKT_BUF_SZ 1542 /* was 1536 */ 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* CSR5 settings */ 363*4882a593Smuzhiyun #define TIMER_INT 0x00000800 364*4882a593Smuzhiyun #define TP_LINK_FAIL 0x00001000 365*4882a593Smuzhiyun #define TP_LINK_PASS 0x00000010 366*4882a593Smuzhiyun #define NORMAL_INT 0x00010000 367*4882a593Smuzhiyun #define ABNORMAL_INT 0x00008000 368*4882a593Smuzhiyun #define RX_JABBER_INT 0x00000200 369*4882a593Smuzhiyun #define RX_DIED 0x00000100 370*4882a593Smuzhiyun #define RX_NOBUFF 0x00000080 371*4882a593Smuzhiyun #define RX_INT 0x00000040 372*4882a593Smuzhiyun #define TX_FIFO_UNDER 0x00000020 373*4882a593Smuzhiyun #define TX_JABBER 0x00000008 374*4882a593Smuzhiyun #define TX_NOBUFF 0x00000004 375*4882a593Smuzhiyun #define TX_DIED 0x00000002 376*4882a593Smuzhiyun #define TX_INT 0x00000001 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun /* CSR6 settings */ 379*4882a593Smuzhiyun #define OPERATION_MODE 0x00000200 /* Full Duplex */ 380*4882a593Smuzhiyun #define PROMISC_MODE 0x00000040 /* Promiscuous Mode */ 381*4882a593Smuzhiyun #define RECEIVE_ALL 0x40000000 /* Receive All */ 382*4882a593Smuzhiyun #define PASS_BAD_FRAMES 0x00000008 /* Pass Bad Frames */ 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun /* Dec control registers CSR6 as well */ 385*4882a593Smuzhiyun #define LMC_DEC_ST 0x00002000 386*4882a593Smuzhiyun #define LMC_DEC_SR 0x00000002 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /* CSR15 settings */ 389*4882a593Smuzhiyun #define RECV_WATCHDOG_DISABLE 0x00000010 390*4882a593Smuzhiyun #define JABBER_DISABLE 0x00000001 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun /* More settings */ 393*4882a593Smuzhiyun /* 394*4882a593Smuzhiyun * aSR6 -- Command (Operation Mode) Register 395*4882a593Smuzhiyun */ 396*4882a593Smuzhiyun #define TULIP_CMD_RECEIVEALL 0x40000000L /* (RW) Receivel all frames? */ 397*4882a593Smuzhiyun #define TULIP_CMD_MUSTBEONE 0x02000000L /* (RW) Must Be One (21140) */ 398*4882a593Smuzhiyun #define TULIP_CMD_TXTHRSHLDCTL 0x00400000L /* (RW) Transmit Threshold Mode (21140) */ 399*4882a593Smuzhiyun #define TULIP_CMD_STOREFWD 0x00200000L /* (RW) Store and Forward (21140) */ 400*4882a593Smuzhiyun #define TULIP_CMD_NOHEARTBEAT 0x00080000L /* (RW) No Heartbeat (21140) */ 401*4882a593Smuzhiyun #define TULIP_CMD_PORTSELECT 0x00040000L /* (RW) Post Select (100Mb) (21140) */ 402*4882a593Smuzhiyun #define TULIP_CMD_FULLDUPLEX 0x00000200L /* (RW) Full Duplex Mode */ 403*4882a593Smuzhiyun #define TULIP_CMD_OPERMODE 0x00000C00L /* (RW) Operating Mode */ 404*4882a593Smuzhiyun #define TULIP_CMD_PROMISCUOUS 0x00000041L /* (RW) Promiscuous Mode */ 405*4882a593Smuzhiyun #define TULIP_CMD_PASSBADPKT 0x00000008L /* (RW) Pass Bad Frames */ 406*4882a593Smuzhiyun #define TULIP_CMD_THRESHOLDCTL 0x0000C000L /* (RW) Threshold Control */ 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #define TULIP_GP_PINSET 0x00000100L 409*4882a593Smuzhiyun #define TULIP_BUSMODE_SWRESET 0x00000001L 410*4882a593Smuzhiyun #define TULIP_WATCHDOG_TXDISABLE 0x00000001L 411*4882a593Smuzhiyun #define TULIP_WATCHDOG_RXDISABLE 0x00000010L 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun #define TULIP_STS_NORMALINTR 0x00010000L /* (RW) Normal Interrupt */ 414*4882a593Smuzhiyun #define TULIP_STS_ABNRMLINTR 0x00008000L /* (RW) Abnormal Interrupt */ 415*4882a593Smuzhiyun #define TULIP_STS_ERI 0x00004000L /* (RW) Early Receive Interrupt */ 416*4882a593Smuzhiyun #define TULIP_STS_SYSERROR 0x00002000L /* (RW) System Error */ 417*4882a593Smuzhiyun #define TULIP_STS_GTE 0x00000800L /* (RW) General Pupose Timer Exp */ 418*4882a593Smuzhiyun #define TULIP_STS_ETI 0x00000400L /* (RW) Early Transmit Interrupt */ 419*4882a593Smuzhiyun #define TULIP_STS_RXWT 0x00000200L /* (RW) Receiver Watchdog Timeout */ 420*4882a593Smuzhiyun #define TULIP_STS_RXSTOPPED 0x00000100L /* (RW) Receiver Process Stopped */ 421*4882a593Smuzhiyun #define TULIP_STS_RXNOBUF 0x00000080L /* (RW) Receive Buf Unavail */ 422*4882a593Smuzhiyun #define TULIP_STS_RXINTR 0x00000040L /* (RW) Receive Interrupt */ 423*4882a593Smuzhiyun #define TULIP_STS_TXUNDERFLOW 0x00000020L /* (RW) Transmit Underflow */ 424*4882a593Smuzhiyun #define TULIP_STS_TXJABER 0x00000008L /* (RW) Jabber timeout */ 425*4882a593Smuzhiyun #define TULIP_STS_TXNOBUF 0x00000004L 426*4882a593Smuzhiyun #define TULIP_STS_TXSTOPPED 0x00000002L /* (RW) Transmit Process Stopped */ 427*4882a593Smuzhiyun #define TULIP_STS_TXINTR 0x00000001L /* (RW) Transmit Interrupt */ 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun #define TULIP_STS_RXS_STOPPED 0x00000000L /* 000 - Stopped */ 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun #define TULIP_STS_RXSTOPPED 0x00000100L /* (RW) Receive Process Stopped */ 432*4882a593Smuzhiyun #define TULIP_STS_RXNOBUF 0x00000080L 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun #define TULIP_CMD_TXRUN 0x00002000L /* (RW) Start/Stop Transmitter */ 435*4882a593Smuzhiyun #define TULIP_CMD_RXRUN 0x00000002L /* (RW) Start/Stop Receive Filtering */ 436*4882a593Smuzhiyun #define TULIP_DSTS_TxDEFERRED 0x00000001 /* Initially Deferred */ 437*4882a593Smuzhiyun #define TULIP_DSTS_OWNER 0x80000000 /* Owner (1 = 21040) */ 438*4882a593Smuzhiyun #define TULIP_DSTS_RxMIIERR 0x00000008 439*4882a593Smuzhiyun #define LMC_DSTS_ERRSUM (TULIP_DSTS_RxMIIERR) 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun #define TULIP_DEFAULT_INTR_MASK (TULIP_STS_NORMALINTR \ 442*4882a593Smuzhiyun | TULIP_STS_RXINTR \ 443*4882a593Smuzhiyun | TULIP_STS_TXINTR \ 444*4882a593Smuzhiyun | TULIP_STS_ABNRMLINTR \ 445*4882a593Smuzhiyun | TULIP_STS_SYSERROR \ 446*4882a593Smuzhiyun | TULIP_STS_TXSTOPPED \ 447*4882a593Smuzhiyun | TULIP_STS_TXUNDERFLOW\ 448*4882a593Smuzhiyun | TULIP_STS_RXSTOPPED ) 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #define DESC_OWNED_BY_SYSTEM ((u32)(0x00000000)) 451*4882a593Smuzhiyun #define DESC_OWNED_BY_DC21X4 ((u32)(0x80000000)) 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun #ifndef TULIP_CMD_RECEIVEALL 454*4882a593Smuzhiyun #define TULIP_CMD_RECEIVEALL 0x40000000L 455*4882a593Smuzhiyun #endif 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun /* Adapter module number */ 458*4882a593Smuzhiyun #define LMC_ADAP_HSSI 2 459*4882a593Smuzhiyun #define LMC_ADAP_DS3 3 460*4882a593Smuzhiyun #define LMC_ADAP_SSI 4 461*4882a593Smuzhiyun #define LMC_ADAP_T1 5 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define LMC_MTU 1500 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun #define LMC_CRC_LEN_16 2 /* 16-bit CRC */ 466*4882a593Smuzhiyun #define LMC_CRC_LEN_32 4 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun #endif /* _LMC_VAR_H_ */ 469