1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 1997-2000 LAN Media Corporation (LMC)
4*4882a593Smuzhiyun * All rights reserved. www.lanmedia.com
5*4882a593Smuzhiyun * Generic HDLC port Copyright (C) 2008 Krzysztof Halasa <khc@pm.waw.pl>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This code is written by:
8*4882a593Smuzhiyun * Andrew Stanley-Jones (asj@cban.com)
9*4882a593Smuzhiyun * Rob Braun (bbraun@vix.com),
10*4882a593Smuzhiyun * Michael Graff (explorer@vix.com) and
11*4882a593Smuzhiyun * Matt Thomas (matt@3am-software.com).
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * With Help By:
14*4882a593Smuzhiyun * David Boggs
15*4882a593Smuzhiyun * Ron Crane
16*4882a593Smuzhiyun * Alan Cox
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Driver for the LanMedia LMC5200, LMC5245, LMC1000, LMC1200 cards.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * To control link specific options lmcctl is required.
21*4882a593Smuzhiyun * It can be obtained from ftp.lanmedia.com.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Linux driver notes:
24*4882a593Smuzhiyun * Linux uses the device struct lmc_private to pass private information
25*4882a593Smuzhiyun * around.
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * The initialization portion of this driver (the lmc_reset() and the
28*4882a593Smuzhiyun * lmc_dec_reset() functions, as well as the led controls and the
29*4882a593Smuzhiyun * lmc_initcsrs() functions.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * The watchdog function runs every second and checks to see if
32*4882a593Smuzhiyun * we still have link, and that the timing source is what we expected
33*4882a593Smuzhiyun * it to be. If link is lost, the interface is marked down, and
34*4882a593Smuzhiyun * we no longer can transmit.
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <linux/kernel.h>
38*4882a593Smuzhiyun #include <linux/module.h>
39*4882a593Smuzhiyun #include <linux/string.h>
40*4882a593Smuzhiyun #include <linux/timer.h>
41*4882a593Smuzhiyun #include <linux/ptrace.h>
42*4882a593Smuzhiyun #include <linux/errno.h>
43*4882a593Smuzhiyun #include <linux/ioport.h>
44*4882a593Smuzhiyun #include <linux/slab.h>
45*4882a593Smuzhiyun #include <linux/interrupt.h>
46*4882a593Smuzhiyun #include <linux/pci.h>
47*4882a593Smuzhiyun #include <linux/delay.h>
48*4882a593Smuzhiyun #include <linux/hdlc.h>
49*4882a593Smuzhiyun #include <linux/in.h>
50*4882a593Smuzhiyun #include <linux/if_arp.h>
51*4882a593Smuzhiyun #include <linux/netdevice.h>
52*4882a593Smuzhiyun #include <linux/etherdevice.h>
53*4882a593Smuzhiyun #include <linux/skbuff.h>
54*4882a593Smuzhiyun #include <linux/inet.h>
55*4882a593Smuzhiyun #include <linux/bitops.h>
56*4882a593Smuzhiyun #include <asm/processor.h> /* Processor type for cache alignment. */
57*4882a593Smuzhiyun #include <asm/io.h>
58*4882a593Smuzhiyun #include <asm/dma.h>
59*4882a593Smuzhiyun #include <linux/uaccess.h>
60*4882a593Smuzhiyun //#include <asm/spinlock.h>
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define DRIVER_MAJOR_VERSION 1
63*4882a593Smuzhiyun #define DRIVER_MINOR_VERSION 34
64*4882a593Smuzhiyun #define DRIVER_SUB_VERSION 0
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define DRIVER_VERSION ((DRIVER_MAJOR_VERSION << 8) + DRIVER_MINOR_VERSION)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #include "lmc.h"
69*4882a593Smuzhiyun #include "lmc_var.h"
70*4882a593Smuzhiyun #include "lmc_ioctl.h"
71*4882a593Smuzhiyun #include "lmc_debug.h"
72*4882a593Smuzhiyun #include "lmc_proto.h"
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static int LMC_PKT_BUF_SZ = 1542;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const struct pci_device_id lmc_pci_tbl[] = {
77*4882a593Smuzhiyun { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST,
78*4882a593Smuzhiyun PCI_VENDOR_ID_LMC, PCI_ANY_ID },
79*4882a593Smuzhiyun { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST,
80*4882a593Smuzhiyun PCI_ANY_ID, PCI_VENDOR_ID_LMC },
81*4882a593Smuzhiyun { 0 }
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, lmc_pci_tbl);
85*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static netdev_tx_t lmc_start_xmit(struct sk_buff *skb,
89*4882a593Smuzhiyun struct net_device *dev);
90*4882a593Smuzhiyun static int lmc_rx (struct net_device *dev);
91*4882a593Smuzhiyun static int lmc_open(struct net_device *dev);
92*4882a593Smuzhiyun static int lmc_close(struct net_device *dev);
93*4882a593Smuzhiyun static struct net_device_stats *lmc_get_stats(struct net_device *dev);
94*4882a593Smuzhiyun static irqreturn_t lmc_interrupt(int irq, void *dev_instance);
95*4882a593Smuzhiyun static void lmc_initcsrs(lmc_softc_t * const sc, lmc_csrptr_t csr_base, size_t csr_size);
96*4882a593Smuzhiyun static void lmc_softreset(lmc_softc_t * const);
97*4882a593Smuzhiyun static void lmc_running_reset(struct net_device *dev);
98*4882a593Smuzhiyun static int lmc_ifdown(struct net_device * const);
99*4882a593Smuzhiyun static void lmc_watchdog(struct timer_list *t);
100*4882a593Smuzhiyun static void lmc_reset(lmc_softc_t * const sc);
101*4882a593Smuzhiyun static void lmc_dec_reset(lmc_softc_t * const sc);
102*4882a593Smuzhiyun static void lmc_driver_timeout(struct net_device *dev, unsigned int txqueue);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * linux reserves 16 device specific IOCTLs. We call them
106*4882a593Smuzhiyun * LMCIOC* to control various bits of our world.
107*4882a593Smuzhiyun */
lmc_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)108*4882a593Smuzhiyun int lmc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) /*fold00*/
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
111*4882a593Smuzhiyun lmc_ctl_t ctl;
112*4882a593Smuzhiyun int ret = -EOPNOTSUPP;
113*4882a593Smuzhiyun u16 regVal;
114*4882a593Smuzhiyun unsigned long flags;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun * Most functions mess with the structure
118*4882a593Smuzhiyun * Disable interrupts while we do the polling
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun switch (cmd) {
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun * Return current driver state. Since we keep this up
124*4882a593Smuzhiyun * To date internally, just copy this out to the user.
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun case LMCIOCGINFO: /*fold01*/
127*4882a593Smuzhiyun if (copy_to_user(ifr->ifr_data, &sc->ictl, sizeof(lmc_ctl_t)))
128*4882a593Smuzhiyun ret = -EFAULT;
129*4882a593Smuzhiyun else
130*4882a593Smuzhiyun ret = 0;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun case LMCIOCSINFO: /*fold01*/
134*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)) {
135*4882a593Smuzhiyun ret = -EPERM;
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if(dev->flags & IFF_UP){
140*4882a593Smuzhiyun ret = -EBUSY;
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (copy_from_user(&ctl, ifr->ifr_data, sizeof(lmc_ctl_t))) {
145*4882a593Smuzhiyun ret = -EFAULT;
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
150*4882a593Smuzhiyun sc->lmc_media->set_status (sc, &ctl);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if(ctl.crc_length != sc->ictl.crc_length) {
153*4882a593Smuzhiyun sc->lmc_media->set_crc_length(sc, ctl.crc_length);
154*4882a593Smuzhiyun if (sc->ictl.crc_length == LMC_CTL_CRC_LENGTH_16)
155*4882a593Smuzhiyun sc->TxDescriptControlInit |= LMC_TDES_ADD_CRC_DISABLE;
156*4882a593Smuzhiyun else
157*4882a593Smuzhiyun sc->TxDescriptControlInit &= ~LMC_TDES_ADD_CRC_DISABLE;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun ret = 0;
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun case LMCIOCIFTYPE: /*fold01*/
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun u16 old_type = sc->if_type;
167*4882a593Smuzhiyun u16 new_type;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)) {
170*4882a593Smuzhiyun ret = -EPERM;
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (copy_from_user(&new_type, ifr->ifr_data, sizeof(u16))) {
175*4882a593Smuzhiyun ret = -EFAULT;
176*4882a593Smuzhiyun break;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (new_type == old_type)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun ret = 0 ;
183*4882a593Smuzhiyun break; /* no change */
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
187*4882a593Smuzhiyun lmc_proto_close(sc);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun sc->if_type = new_type;
190*4882a593Smuzhiyun lmc_proto_attach(sc);
191*4882a593Smuzhiyun ret = lmc_proto_open(sc);
192*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun case LMCIOCGETXINFO: /*fold01*/
197*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
198*4882a593Smuzhiyun sc->lmc_xinfo.Magic0 = 0xBEEFCAFE;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun sc->lmc_xinfo.PciCardType = sc->lmc_cardtype;
201*4882a593Smuzhiyun sc->lmc_xinfo.PciSlotNumber = 0;
202*4882a593Smuzhiyun sc->lmc_xinfo.DriverMajorVersion = DRIVER_MAJOR_VERSION;
203*4882a593Smuzhiyun sc->lmc_xinfo.DriverMinorVersion = DRIVER_MINOR_VERSION;
204*4882a593Smuzhiyun sc->lmc_xinfo.DriverSubVersion = DRIVER_SUB_VERSION;
205*4882a593Smuzhiyun sc->lmc_xinfo.XilinxRevisionNumber =
206*4882a593Smuzhiyun lmc_mii_readreg (sc, 0, 3) & 0xf;
207*4882a593Smuzhiyun sc->lmc_xinfo.MaxFrameSize = LMC_PKT_BUF_SZ;
208*4882a593Smuzhiyun sc->lmc_xinfo.link_status = sc->lmc_media->get_link_status (sc);
209*4882a593Smuzhiyun sc->lmc_xinfo.mii_reg16 = lmc_mii_readreg (sc, 0, 16);
210*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun sc->lmc_xinfo.Magic1 = 0xDEADBEEF;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (copy_to_user(ifr->ifr_data, &sc->lmc_xinfo,
215*4882a593Smuzhiyun sizeof(struct lmc_xinfo)))
216*4882a593Smuzhiyun ret = -EFAULT;
217*4882a593Smuzhiyun else
218*4882a593Smuzhiyun ret = 0;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun case LMCIOCGETLMCSTATS:
223*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
224*4882a593Smuzhiyun if (sc->lmc_cardtype == LMC_CARDTYPE_T1) {
225*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 17, T1FRAMER_FERR_LSB);
226*4882a593Smuzhiyun sc->extra_stats.framingBitErrorCount +=
227*4882a593Smuzhiyun lmc_mii_readreg(sc, 0, 18) & 0xff;
228*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 17, T1FRAMER_FERR_MSB);
229*4882a593Smuzhiyun sc->extra_stats.framingBitErrorCount +=
230*4882a593Smuzhiyun (lmc_mii_readreg(sc, 0, 18) & 0xff) << 8;
231*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 17, T1FRAMER_LCV_LSB);
232*4882a593Smuzhiyun sc->extra_stats.lineCodeViolationCount +=
233*4882a593Smuzhiyun lmc_mii_readreg(sc, 0, 18) & 0xff;
234*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 17, T1FRAMER_LCV_MSB);
235*4882a593Smuzhiyun sc->extra_stats.lineCodeViolationCount +=
236*4882a593Smuzhiyun (lmc_mii_readreg(sc, 0, 18) & 0xff) << 8;
237*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 17, T1FRAMER_AERR);
238*4882a593Smuzhiyun regVal = lmc_mii_readreg(sc, 0, 18) & 0xff;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun sc->extra_stats.lossOfFrameCount +=
241*4882a593Smuzhiyun (regVal & T1FRAMER_LOF_MASK) >> 4;
242*4882a593Smuzhiyun sc->extra_stats.changeOfFrameAlignmentCount +=
243*4882a593Smuzhiyun (regVal & T1FRAMER_COFA_MASK) >> 2;
244*4882a593Smuzhiyun sc->extra_stats.severelyErroredFrameCount +=
245*4882a593Smuzhiyun regVal & T1FRAMER_SEF_MASK;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
248*4882a593Smuzhiyun if (copy_to_user(ifr->ifr_data, &sc->lmc_device->stats,
249*4882a593Smuzhiyun sizeof(sc->lmc_device->stats)) ||
250*4882a593Smuzhiyun copy_to_user(ifr->ifr_data + sizeof(sc->lmc_device->stats),
251*4882a593Smuzhiyun &sc->extra_stats, sizeof(sc->extra_stats)))
252*4882a593Smuzhiyun ret = -EFAULT;
253*4882a593Smuzhiyun else
254*4882a593Smuzhiyun ret = 0;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun case LMCIOCCLEARLMCSTATS:
258*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)) {
259*4882a593Smuzhiyun ret = -EPERM;
260*4882a593Smuzhiyun break;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
264*4882a593Smuzhiyun memset(&sc->lmc_device->stats, 0, sizeof(sc->lmc_device->stats));
265*4882a593Smuzhiyun memset(&sc->extra_stats, 0, sizeof(sc->extra_stats));
266*4882a593Smuzhiyun sc->extra_stats.check = STATCHECK;
267*4882a593Smuzhiyun sc->extra_stats.version_size = (DRIVER_VERSION << 16) +
268*4882a593Smuzhiyun sizeof(sc->lmc_device->stats) + sizeof(sc->extra_stats);
269*4882a593Smuzhiyun sc->extra_stats.lmc_cardtype = sc->lmc_cardtype;
270*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
271*4882a593Smuzhiyun ret = 0;
272*4882a593Smuzhiyun break;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun case LMCIOCSETCIRCUIT: /*fold01*/
275*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)){
276*4882a593Smuzhiyun ret = -EPERM;
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if(dev->flags & IFF_UP){
281*4882a593Smuzhiyun ret = -EBUSY;
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (copy_from_user(&ctl, ifr->ifr_data, sizeof(lmc_ctl_t))) {
286*4882a593Smuzhiyun ret = -EFAULT;
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
290*4882a593Smuzhiyun sc->lmc_media->set_circuit_type(sc, ctl.circuit_type);
291*4882a593Smuzhiyun sc->ictl.circuit_type = ctl.circuit_type;
292*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
293*4882a593Smuzhiyun ret = 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun case LMCIOCRESET: /*fold01*/
298*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)){
299*4882a593Smuzhiyun ret = -EPERM;
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
304*4882a593Smuzhiyun /* Reset driver and bring back to current state */
305*4882a593Smuzhiyun printk (" REG16 before reset +%04x\n", lmc_mii_readreg (sc, 0, 16));
306*4882a593Smuzhiyun lmc_running_reset (dev);
307*4882a593Smuzhiyun printk (" REG16 after reset +%04x\n", lmc_mii_readreg (sc, 0, 16));
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_FORCEDRESET, LMC_CSR_READ (sc, csr_status), lmc_mii_readreg (sc, 0, 16));
310*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun ret = 0;
313*4882a593Smuzhiyun break;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #ifdef DEBUG
316*4882a593Smuzhiyun case LMCIOCDUMPEVENTLOG:
317*4882a593Smuzhiyun if (copy_to_user(ifr->ifr_data, &lmcEventLogIndex, sizeof(u32))) {
318*4882a593Smuzhiyun ret = -EFAULT;
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun if (copy_to_user(ifr->ifr_data + sizeof(u32), lmcEventLogBuf,
322*4882a593Smuzhiyun sizeof(lmcEventLogBuf)))
323*4882a593Smuzhiyun ret = -EFAULT;
324*4882a593Smuzhiyun else
325*4882a593Smuzhiyun ret = 0;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun #endif /* end ifdef _DBG_EVENTLOG */
329*4882a593Smuzhiyun case LMCIOCT1CONTROL: /*fold01*/
330*4882a593Smuzhiyun if (sc->lmc_cardtype != LMC_CARDTYPE_T1){
331*4882a593Smuzhiyun ret = -EOPNOTSUPP;
332*4882a593Smuzhiyun break;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun case LMCIOCXILINX: /*fold01*/
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct lmc_xilinx_control xc; /*fold02*/
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN)){
340*4882a593Smuzhiyun ret = -EPERM;
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun * Stop the xwitter whlie we restart the hardware
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun netif_stop_queue(dev);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (copy_from_user(&xc, ifr->ifr_data, sizeof(struct lmc_xilinx_control))) {
350*4882a593Smuzhiyun ret = -EFAULT;
351*4882a593Smuzhiyun break;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun switch(xc.command){
354*4882a593Smuzhiyun case lmc_xilinx_reset: /*fold02*/
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun u16 mii;
357*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
358*4882a593Smuzhiyun mii = lmc_mii_readreg (sc, 0, 16);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun * Make all of them 0 and make input
362*4882a593Smuzhiyun */
363*4882a593Smuzhiyun lmc_gpio_mkinput(sc, 0xff);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun * make the reset output
367*4882a593Smuzhiyun */
368*4882a593Smuzhiyun lmc_gpio_mkoutput(sc, LMC_GEP_RESET);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /*
371*4882a593Smuzhiyun * RESET low to force configuration. This also forces
372*4882a593Smuzhiyun * the transmitter clock to be internal, but we expect to reset
373*4882a593Smuzhiyun * that later anyway.
374*4882a593Smuzhiyun */
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun sc->lmc_gpio &= ~LMC_GEP_RESET;
377*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, sc->lmc_gpio);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun * hold for more than 10 microseconds
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun udelay(50);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_RESET;
386*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, sc->lmc_gpio);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * stop driving Xilinx-related signals
391*4882a593Smuzhiyun */
392*4882a593Smuzhiyun lmc_gpio_mkinput(sc, 0xff);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Reset the frammer hardware */
395*4882a593Smuzhiyun sc->lmc_media->set_link_status (sc, 1);
396*4882a593Smuzhiyun sc->lmc_media->set_status (sc, NULL);
397*4882a593Smuzhiyun // lmc_softreset(sc);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun int i;
401*4882a593Smuzhiyun for(i = 0; i < 5; i++){
402*4882a593Smuzhiyun lmc_led_on(sc, LMC_DS3_LED0);
403*4882a593Smuzhiyun mdelay(100);
404*4882a593Smuzhiyun lmc_led_off(sc, LMC_DS3_LED0);
405*4882a593Smuzhiyun lmc_led_on(sc, LMC_DS3_LED1);
406*4882a593Smuzhiyun mdelay(100);
407*4882a593Smuzhiyun lmc_led_off(sc, LMC_DS3_LED1);
408*4882a593Smuzhiyun lmc_led_on(sc, LMC_DS3_LED3);
409*4882a593Smuzhiyun mdelay(100);
410*4882a593Smuzhiyun lmc_led_off(sc, LMC_DS3_LED3);
411*4882a593Smuzhiyun lmc_led_on(sc, LMC_DS3_LED2);
412*4882a593Smuzhiyun mdelay(100);
413*4882a593Smuzhiyun lmc_led_off(sc, LMC_DS3_LED2);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun ret = 0x0;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun case lmc_xilinx_load_prom: /*fold02*/
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun u16 mii;
428*4882a593Smuzhiyun int timeout = 500000;
429*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
430*4882a593Smuzhiyun mii = lmc_mii_readreg (sc, 0, 16);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun * Make all of them 0 and make input
434*4882a593Smuzhiyun */
435*4882a593Smuzhiyun lmc_gpio_mkinput(sc, 0xff);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /*
438*4882a593Smuzhiyun * make the reset output
439*4882a593Smuzhiyun */
440*4882a593Smuzhiyun lmc_gpio_mkoutput(sc, LMC_GEP_DP | LMC_GEP_RESET);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /*
443*4882a593Smuzhiyun * RESET low to force configuration. This also forces
444*4882a593Smuzhiyun * the transmitter clock to be internal, but we expect to reset
445*4882a593Smuzhiyun * that later anyway.
446*4882a593Smuzhiyun */
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun sc->lmc_gpio &= ~(LMC_GEP_RESET | LMC_GEP_DP);
449*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, sc->lmc_gpio);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /*
453*4882a593Smuzhiyun * hold for more than 10 microseconds
454*4882a593Smuzhiyun */
455*4882a593Smuzhiyun udelay(50);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_DP | LMC_GEP_RESET;
458*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, sc->lmc_gpio);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun * busy wait for the chip to reset
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun while( (LMC_CSR_READ(sc, csr_gp) & LMC_GEP_INIT) == 0 &&
464*4882a593Smuzhiyun (timeout-- > 0))
465*4882a593Smuzhiyun cpu_relax();
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun * stop driving Xilinx-related signals
470*4882a593Smuzhiyun */
471*4882a593Smuzhiyun lmc_gpio_mkinput(sc, 0xff);
472*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ret = 0x0;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun case lmc_xilinx_load: /*fold02*/
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun char *data;
484*4882a593Smuzhiyun int pos;
485*4882a593Smuzhiyun int timeout = 500000;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (!xc.data) {
488*4882a593Smuzhiyun ret = -EINVAL;
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun data = memdup_user(xc.data, xc.len);
493*4882a593Smuzhiyun if (IS_ERR(data)) {
494*4882a593Smuzhiyun ret = PTR_ERR(data);
495*4882a593Smuzhiyun break;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun printk("%s: Starting load of data Len: %d at 0x%p == 0x%p\n", dev->name, xc.len, xc.data, data);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
501*4882a593Smuzhiyun lmc_gpio_mkinput(sc, 0xff);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun * Clear the Xilinx and start prgramming from the DEC
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun * Set ouput as:
509*4882a593Smuzhiyun * Reset: 0 (active)
510*4882a593Smuzhiyun * DP: 0 (active)
511*4882a593Smuzhiyun * Mode: 1
512*4882a593Smuzhiyun *
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun sc->lmc_gpio = 0x00;
515*4882a593Smuzhiyun sc->lmc_gpio &= ~LMC_GEP_DP;
516*4882a593Smuzhiyun sc->lmc_gpio &= ~LMC_GEP_RESET;
517*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_MODE;
518*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, sc->lmc_gpio);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun lmc_gpio_mkoutput(sc, LMC_GEP_MODE | LMC_GEP_DP | LMC_GEP_RESET);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /*
523*4882a593Smuzhiyun * Wait at least 10 us 20 to be safe
524*4882a593Smuzhiyun */
525*4882a593Smuzhiyun udelay(50);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun * Clear reset and activate programming lines
529*4882a593Smuzhiyun * Reset: Input
530*4882a593Smuzhiyun * DP: Input
531*4882a593Smuzhiyun * Clock: Output
532*4882a593Smuzhiyun * Data: Output
533*4882a593Smuzhiyun * Mode: Output
534*4882a593Smuzhiyun */
535*4882a593Smuzhiyun lmc_gpio_mkinput(sc, LMC_GEP_DP | LMC_GEP_RESET);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun * Set LOAD, DATA, Clock to 1
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun sc->lmc_gpio = 0x00;
541*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_MODE;
542*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_DATA;
543*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_CLK;
544*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, sc->lmc_gpio);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun lmc_gpio_mkoutput(sc, LMC_GEP_DATA | LMC_GEP_CLK | LMC_GEP_MODE );
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /*
549*4882a593Smuzhiyun * busy wait for the chip to reset
550*4882a593Smuzhiyun */
551*4882a593Smuzhiyun while( (LMC_CSR_READ(sc, csr_gp) & LMC_GEP_INIT) == 0 &&
552*4882a593Smuzhiyun (timeout-- > 0))
553*4882a593Smuzhiyun cpu_relax();
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Waited %d for the Xilinx to clear it's memory\n", dev->name, 500000-timeout);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun for(pos = 0; pos < xc.len; pos++){
558*4882a593Smuzhiyun switch(data[pos]){
559*4882a593Smuzhiyun case 0:
560*4882a593Smuzhiyun sc->lmc_gpio &= ~LMC_GEP_DATA; /* Data is 0 */
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun case 1:
563*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_DATA; /* Data is 1 */
564*4882a593Smuzhiyun break;
565*4882a593Smuzhiyun default:
566*4882a593Smuzhiyun printk(KERN_WARNING "%s Bad data in xilinx programming data at %d, got %d wanted 0 or 1\n", dev->name, pos, data[pos]);
567*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_DATA; /* Assume it's 1 */
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun sc->lmc_gpio &= ~LMC_GEP_CLK; /* Clock to zero */
570*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_MODE;
571*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, sc->lmc_gpio);
572*4882a593Smuzhiyun udelay(1);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_CLK; /* Put the clack back to one */
575*4882a593Smuzhiyun sc->lmc_gpio |= LMC_GEP_MODE;
576*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, sc->lmc_gpio);
577*4882a593Smuzhiyun udelay(1);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun if((LMC_CSR_READ(sc, csr_gp) & LMC_GEP_INIT) == 0){
580*4882a593Smuzhiyun printk(KERN_WARNING "%s: Reprogramming FAILED. Needs to be reprogrammed. (corrupted data)\n", dev->name);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun else if((LMC_CSR_READ(sc, csr_gp) & LMC_GEP_DP) == 0){
583*4882a593Smuzhiyun printk(KERN_WARNING "%s: Reprogramming FAILED. Needs to be reprogrammed. (done)\n", dev->name);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun else {
586*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Done reprogramming Xilinx, %d bits, good luck!\n", dev->name, pos);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun lmc_gpio_mkinput(sc, 0xff);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun sc->lmc_miireg16 |= LMC_MII16_FIFO_RESET;
592*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 16, sc->lmc_miireg16);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun sc->lmc_miireg16 &= ~LMC_MII16_FIFO_RESET;
595*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 16, sc->lmc_miireg16);
596*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun kfree(data);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun ret = 0;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun default: /*fold02*/
605*4882a593Smuzhiyun ret = -EBADE;
606*4882a593Smuzhiyun break;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun netif_wake_queue(dev);
610*4882a593Smuzhiyun sc->lmc_txfull = 0;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun default: /*fold01*/
615*4882a593Smuzhiyun /* If we don't know what to do, give the protocol a shot. */
616*4882a593Smuzhiyun ret = lmc_proto_ioctl (sc, ifr, cmd);
617*4882a593Smuzhiyun break;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return ret;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /* the watchdog process that cruises around */
lmc_watchdog(struct timer_list * t)625*4882a593Smuzhiyun static void lmc_watchdog(struct timer_list *t) /*fold00*/
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun lmc_softc_t *sc = from_timer(sc, t, timer);
628*4882a593Smuzhiyun struct net_device *dev = sc->lmc_device;
629*4882a593Smuzhiyun int link_status;
630*4882a593Smuzhiyun u32 ticks;
631*4882a593Smuzhiyun unsigned long flags;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if(sc->check != 0xBEAFCAFE){
636*4882a593Smuzhiyun printk("LMC: Corrupt net_device struct, breaking out\n");
637*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
638*4882a593Smuzhiyun return;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* Make sure the tx jabber and rx watchdog are off,
643*4882a593Smuzhiyun * and the transmit and receive processes are running.
644*4882a593Smuzhiyun */
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_15, 0x00000011);
647*4882a593Smuzhiyun sc->lmc_cmdmode |= TULIP_CMD_TXRUN | TULIP_CMD_RXRUN;
648*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_command, sc->lmc_cmdmode);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if (sc->lmc_ok == 0)
651*4882a593Smuzhiyun goto kick_timer;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_WATCHDOG, LMC_CSR_READ (sc, csr_status), lmc_mii_readreg (sc, 0, 16));
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* --- begin time out check -----------------------------------
656*4882a593Smuzhiyun * check for a transmit interrupt timeout
657*4882a593Smuzhiyun * Has the packet xmt vs xmt serviced threshold been exceeded */
658*4882a593Smuzhiyun if (sc->lmc_taint_tx == sc->lastlmc_taint_tx &&
659*4882a593Smuzhiyun sc->lmc_device->stats.tx_packets > sc->lasttx_packets &&
660*4882a593Smuzhiyun sc->tx_TimeoutInd == 0)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* wait for the watchdog to come around again */
664*4882a593Smuzhiyun sc->tx_TimeoutInd = 1;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun else if (sc->lmc_taint_tx == sc->lastlmc_taint_tx &&
667*4882a593Smuzhiyun sc->lmc_device->stats.tx_packets > sc->lasttx_packets &&
668*4882a593Smuzhiyun sc->tx_TimeoutInd)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_XMTINTTMO, LMC_CSR_READ (sc, csr_status), 0);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun sc->tx_TimeoutDisplay = 1;
674*4882a593Smuzhiyun sc->extra_stats.tx_TimeoutCnt++;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* DEC chip is stuck, hit it with a RESET!!!! */
677*4882a593Smuzhiyun lmc_running_reset (dev);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* look at receive & transmit process state to make sure they are running */
681*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RESET1, LMC_CSR_READ (sc, csr_status), 0);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /* look at: DSR - 02 for Reg 16
684*4882a593Smuzhiyun * CTS - 08
685*4882a593Smuzhiyun * DCD - 10
686*4882a593Smuzhiyun * RI - 20
687*4882a593Smuzhiyun * for Reg 17
688*4882a593Smuzhiyun */
689*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RESET2, lmc_mii_readreg (sc, 0, 16), lmc_mii_readreg (sc, 0, 17));
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* reset the transmit timeout detection flag */
692*4882a593Smuzhiyun sc->tx_TimeoutInd = 0;
693*4882a593Smuzhiyun sc->lastlmc_taint_tx = sc->lmc_taint_tx;
694*4882a593Smuzhiyun sc->lasttx_packets = sc->lmc_device->stats.tx_packets;
695*4882a593Smuzhiyun } else {
696*4882a593Smuzhiyun sc->tx_TimeoutInd = 0;
697*4882a593Smuzhiyun sc->lastlmc_taint_tx = sc->lmc_taint_tx;
698*4882a593Smuzhiyun sc->lasttx_packets = sc->lmc_device->stats.tx_packets;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* --- end time out check ----------------------------------- */
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun link_status = sc->lmc_media->get_link_status (sc);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /*
707*4882a593Smuzhiyun * hardware level link lost, but the interface is marked as up.
708*4882a593Smuzhiyun * Mark it as down.
709*4882a593Smuzhiyun */
710*4882a593Smuzhiyun if ((link_status == 0) && (sc->last_link_status != 0)) {
711*4882a593Smuzhiyun printk(KERN_WARNING "%s: hardware/physical link down\n", dev->name);
712*4882a593Smuzhiyun sc->last_link_status = 0;
713*4882a593Smuzhiyun /* lmc_reset (sc); Why reset??? The link can go down ok */
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* Inform the world that link has been lost */
716*4882a593Smuzhiyun netif_carrier_off(dev);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /*
720*4882a593Smuzhiyun * hardware link is up, but the interface is marked as down.
721*4882a593Smuzhiyun * Bring it back up again.
722*4882a593Smuzhiyun */
723*4882a593Smuzhiyun if (link_status != 0 && sc->last_link_status == 0) {
724*4882a593Smuzhiyun printk(KERN_WARNING "%s: hardware/physical link up\n", dev->name);
725*4882a593Smuzhiyun sc->last_link_status = 1;
726*4882a593Smuzhiyun /* lmc_reset (sc); Again why reset??? */
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun netif_carrier_on(dev);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* Call media specific watchdog functions */
732*4882a593Smuzhiyun sc->lmc_media->watchdog(sc);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /*
735*4882a593Smuzhiyun * Poke the transmitter to make sure it
736*4882a593Smuzhiyun * never stops, even if we run out of mem
737*4882a593Smuzhiyun */
738*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_rxpoll, 0);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /*
741*4882a593Smuzhiyun * Check for code that failed
742*4882a593Smuzhiyun * and try and fix it as appropriate
743*4882a593Smuzhiyun */
744*4882a593Smuzhiyun if(sc->failed_ring == 1){
745*4882a593Smuzhiyun /*
746*4882a593Smuzhiyun * Failed to setup the recv/xmit rin
747*4882a593Smuzhiyun * Try again
748*4882a593Smuzhiyun */
749*4882a593Smuzhiyun sc->failed_ring = 0;
750*4882a593Smuzhiyun lmc_softreset(sc);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun if(sc->failed_recv_alloc == 1){
753*4882a593Smuzhiyun /*
754*4882a593Smuzhiyun * We failed to alloc mem in the
755*4882a593Smuzhiyun * interrupt handler, go through the rings
756*4882a593Smuzhiyun * and rebuild them
757*4882a593Smuzhiyun */
758*4882a593Smuzhiyun sc->failed_recv_alloc = 0;
759*4882a593Smuzhiyun lmc_softreset(sc);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /*
764*4882a593Smuzhiyun * remember the timer value
765*4882a593Smuzhiyun */
766*4882a593Smuzhiyun kick_timer:
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun ticks = LMC_CSR_READ (sc, csr_gp_timer);
769*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_gp_timer, 0xffffffffUL);
770*4882a593Smuzhiyun sc->ictl.ticks = 0x0000ffff - (ticks & 0x0000ffff);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /*
773*4882a593Smuzhiyun * restart this timer.
774*4882a593Smuzhiyun */
775*4882a593Smuzhiyun sc->timer.expires = jiffies + (HZ);
776*4882a593Smuzhiyun add_timer (&sc->timer);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
lmc_attach(struct net_device * dev,unsigned short encoding,unsigned short parity)781*4882a593Smuzhiyun static int lmc_attach(struct net_device *dev, unsigned short encoding,
782*4882a593Smuzhiyun unsigned short parity)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun if (encoding == ENCODING_NRZ && parity == PARITY_CRC16_PR1_CCITT)
785*4882a593Smuzhiyun return 0;
786*4882a593Smuzhiyun return -EINVAL;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun static const struct net_device_ops lmc_ops = {
790*4882a593Smuzhiyun .ndo_open = lmc_open,
791*4882a593Smuzhiyun .ndo_stop = lmc_close,
792*4882a593Smuzhiyun .ndo_start_xmit = hdlc_start_xmit,
793*4882a593Smuzhiyun .ndo_do_ioctl = lmc_ioctl,
794*4882a593Smuzhiyun .ndo_tx_timeout = lmc_driver_timeout,
795*4882a593Smuzhiyun .ndo_get_stats = lmc_get_stats,
796*4882a593Smuzhiyun };
797*4882a593Smuzhiyun
lmc_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)798*4882a593Smuzhiyun static int lmc_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun lmc_softc_t *sc;
801*4882a593Smuzhiyun struct net_device *dev;
802*4882a593Smuzhiyun u16 subdevice;
803*4882a593Smuzhiyun u16 AdapModelNum;
804*4882a593Smuzhiyun int err;
805*4882a593Smuzhiyun static int cards_found;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun err = pcim_enable_device(pdev);
808*4882a593Smuzhiyun if (err) {
809*4882a593Smuzhiyun printk(KERN_ERR "lmc: pci enable failed: %d\n", err);
810*4882a593Smuzhiyun return err;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun err = pci_request_regions(pdev, "lmc");
814*4882a593Smuzhiyun if (err) {
815*4882a593Smuzhiyun printk(KERN_ERR "lmc: pci_request_region failed\n");
816*4882a593Smuzhiyun return err;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /*
820*4882a593Smuzhiyun * Allocate our own device structure
821*4882a593Smuzhiyun */
822*4882a593Smuzhiyun sc = devm_kzalloc(&pdev->dev, sizeof(lmc_softc_t), GFP_KERNEL);
823*4882a593Smuzhiyun if (!sc)
824*4882a593Smuzhiyun return -ENOMEM;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun dev = alloc_hdlcdev(sc);
827*4882a593Smuzhiyun if (!dev) {
828*4882a593Smuzhiyun printk(KERN_ERR "lmc:alloc_netdev for device failed\n");
829*4882a593Smuzhiyun return -ENOMEM;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun dev->type = ARPHRD_HDLC;
834*4882a593Smuzhiyun dev_to_hdlc(dev)->xmit = lmc_start_xmit;
835*4882a593Smuzhiyun dev_to_hdlc(dev)->attach = lmc_attach;
836*4882a593Smuzhiyun dev->netdev_ops = &lmc_ops;
837*4882a593Smuzhiyun dev->watchdog_timeo = HZ; /* 1 second */
838*4882a593Smuzhiyun dev->tx_queue_len = 100;
839*4882a593Smuzhiyun sc->lmc_device = dev;
840*4882a593Smuzhiyun sc->name = dev->name;
841*4882a593Smuzhiyun sc->if_type = LMC_PPP;
842*4882a593Smuzhiyun sc->check = 0xBEAFCAFE;
843*4882a593Smuzhiyun dev->base_addr = pci_resource_start(pdev, 0);
844*4882a593Smuzhiyun dev->irq = pdev->irq;
845*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
846*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /*
849*4882a593Smuzhiyun * This will get the protocol layer ready and do any 1 time init's
850*4882a593Smuzhiyun * Must have a valid sc and dev structure
851*4882a593Smuzhiyun */
852*4882a593Smuzhiyun lmc_proto_attach(sc);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* Init the spin lock so can call it latter */
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun spin_lock_init(&sc->lmc_lock);
857*4882a593Smuzhiyun pci_set_master(pdev);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun printk(KERN_INFO "%s: detected at %lx, irq %d\n", dev->name,
860*4882a593Smuzhiyun dev->base_addr, dev->irq);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun err = register_hdlc_device(dev);
863*4882a593Smuzhiyun if (err) {
864*4882a593Smuzhiyun printk(KERN_ERR "%s: register_netdev failed.\n", dev->name);
865*4882a593Smuzhiyun free_netdev(dev);
866*4882a593Smuzhiyun return err;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun sc->lmc_cardtype = LMC_CARDTYPE_UNKNOWN;
870*4882a593Smuzhiyun sc->lmc_timing = LMC_CTL_CLOCK_SOURCE_EXT;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /*
873*4882a593Smuzhiyun *
874*4882a593Smuzhiyun * Check either the subvendor or the subdevice, some systems reverse
875*4882a593Smuzhiyun * the setting in the bois, seems to be version and arch dependent?
876*4882a593Smuzhiyun * Fix the error, exchange the two values
877*4882a593Smuzhiyun */
878*4882a593Smuzhiyun if ((subdevice = pdev->subsystem_device) == PCI_VENDOR_ID_LMC)
879*4882a593Smuzhiyun subdevice = pdev->subsystem_vendor;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun switch (subdevice) {
882*4882a593Smuzhiyun case PCI_DEVICE_ID_LMC_HSSI:
883*4882a593Smuzhiyun printk(KERN_INFO "%s: LMC HSSI\n", dev->name);
884*4882a593Smuzhiyun sc->lmc_cardtype = LMC_CARDTYPE_HSSI;
885*4882a593Smuzhiyun sc->lmc_media = &lmc_hssi_media;
886*4882a593Smuzhiyun break;
887*4882a593Smuzhiyun case PCI_DEVICE_ID_LMC_DS3:
888*4882a593Smuzhiyun printk(KERN_INFO "%s: LMC DS3\n", dev->name);
889*4882a593Smuzhiyun sc->lmc_cardtype = LMC_CARDTYPE_DS3;
890*4882a593Smuzhiyun sc->lmc_media = &lmc_ds3_media;
891*4882a593Smuzhiyun break;
892*4882a593Smuzhiyun case PCI_DEVICE_ID_LMC_SSI:
893*4882a593Smuzhiyun printk(KERN_INFO "%s: LMC SSI\n", dev->name);
894*4882a593Smuzhiyun sc->lmc_cardtype = LMC_CARDTYPE_SSI;
895*4882a593Smuzhiyun sc->lmc_media = &lmc_ssi_media;
896*4882a593Smuzhiyun break;
897*4882a593Smuzhiyun case PCI_DEVICE_ID_LMC_T1:
898*4882a593Smuzhiyun printk(KERN_INFO "%s: LMC T1\n", dev->name);
899*4882a593Smuzhiyun sc->lmc_cardtype = LMC_CARDTYPE_T1;
900*4882a593Smuzhiyun sc->lmc_media = &lmc_t1_media;
901*4882a593Smuzhiyun break;
902*4882a593Smuzhiyun default:
903*4882a593Smuzhiyun printk(KERN_WARNING "%s: LMC UNKNOWN CARD!\n", dev->name);
904*4882a593Smuzhiyun unregister_hdlc_device(dev);
905*4882a593Smuzhiyun return -EIO;
906*4882a593Smuzhiyun break;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun lmc_initcsrs (sc, dev->base_addr, 8);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun lmc_gpio_mkinput (sc, 0xff);
912*4882a593Smuzhiyun sc->lmc_gpio = 0; /* drive no signals yet */
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun sc->lmc_media->defaults (sc);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun sc->lmc_media->set_link_status (sc, LMC_LINK_UP);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /* verify that the PCI Sub System ID matches the Adapter Model number
919*4882a593Smuzhiyun * from the MII register
920*4882a593Smuzhiyun */
921*4882a593Smuzhiyun AdapModelNum = (lmc_mii_readreg (sc, 0, 3) & 0x3f0) >> 4;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun if ((AdapModelNum != LMC_ADAP_T1 || /* detect LMC1200 */
924*4882a593Smuzhiyun subdevice != PCI_DEVICE_ID_LMC_T1) &&
925*4882a593Smuzhiyun (AdapModelNum != LMC_ADAP_SSI || /* detect LMC1000 */
926*4882a593Smuzhiyun subdevice != PCI_DEVICE_ID_LMC_SSI) &&
927*4882a593Smuzhiyun (AdapModelNum != LMC_ADAP_DS3 || /* detect LMC5245 */
928*4882a593Smuzhiyun subdevice != PCI_DEVICE_ID_LMC_DS3) &&
929*4882a593Smuzhiyun (AdapModelNum != LMC_ADAP_HSSI || /* detect LMC5200 */
930*4882a593Smuzhiyun subdevice != PCI_DEVICE_ID_LMC_HSSI))
931*4882a593Smuzhiyun printk(KERN_WARNING "%s: Model number (%d) miscompare for PCI"
932*4882a593Smuzhiyun " Subsystem ID = 0x%04x\n",
933*4882a593Smuzhiyun dev->name, AdapModelNum, subdevice);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /*
936*4882a593Smuzhiyun * reset clock
937*4882a593Smuzhiyun */
938*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_gp_timer, 0xFFFFFFFFUL);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun sc->board_idx = cards_found++;
941*4882a593Smuzhiyun sc->extra_stats.check = STATCHECK;
942*4882a593Smuzhiyun sc->extra_stats.version_size = (DRIVER_VERSION << 16) +
943*4882a593Smuzhiyun sizeof(sc->lmc_device->stats) + sizeof(sc->extra_stats);
944*4882a593Smuzhiyun sc->extra_stats.lmc_cardtype = sc->lmc_cardtype;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun sc->lmc_ok = 0;
947*4882a593Smuzhiyun sc->last_link_status = 0;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /*
953*4882a593Smuzhiyun * Called from pci when removing module.
954*4882a593Smuzhiyun */
lmc_remove_one(struct pci_dev * pdev)955*4882a593Smuzhiyun static void lmc_remove_one(struct pci_dev *pdev)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pdev);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (dev) {
960*4882a593Smuzhiyun printk(KERN_DEBUG "%s: removing...\n", dev->name);
961*4882a593Smuzhiyun unregister_hdlc_device(dev);
962*4882a593Smuzhiyun free_netdev(dev);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /* After this is called, packets can be sent.
967*4882a593Smuzhiyun * Does not initialize the addresses
968*4882a593Smuzhiyun */
lmc_open(struct net_device * dev)969*4882a593Smuzhiyun static int lmc_open(struct net_device *dev)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
972*4882a593Smuzhiyun int err;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun lmc_led_on(sc, LMC_DS3_LED0);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun lmc_dec_reset(sc);
977*4882a593Smuzhiyun lmc_reset(sc);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RESET1, LMC_CSR_READ(sc, csr_status), 0);
980*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RESET2, lmc_mii_readreg(sc, 0, 16),
981*4882a593Smuzhiyun lmc_mii_readreg(sc, 0, 17));
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (sc->lmc_ok)
984*4882a593Smuzhiyun return 0;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun lmc_softreset (sc);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* Since we have to use PCI bus, this should work on x86,alpha,ppc */
989*4882a593Smuzhiyun if (request_irq (dev->irq, lmc_interrupt, IRQF_SHARED, dev->name, dev)){
990*4882a593Smuzhiyun printk(KERN_WARNING "%s: could not get irq: %d\n", dev->name, dev->irq);
991*4882a593Smuzhiyun return -EAGAIN;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun sc->got_irq = 1;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* Assert Terminal Active */
996*4882a593Smuzhiyun sc->lmc_miireg16 |= LMC_MII16_LED_ALL;
997*4882a593Smuzhiyun sc->lmc_media->set_link_status (sc, LMC_LINK_UP);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /*
1000*4882a593Smuzhiyun * reset to last state.
1001*4882a593Smuzhiyun */
1002*4882a593Smuzhiyun sc->lmc_media->set_status (sc, NULL);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* setup default bits to be used in tulip_desc_t transmit descriptor
1005*4882a593Smuzhiyun * -baz */
1006*4882a593Smuzhiyun sc->TxDescriptControlInit = (
1007*4882a593Smuzhiyun LMC_TDES_INTERRUPT_ON_COMPLETION
1008*4882a593Smuzhiyun | LMC_TDES_FIRST_SEGMENT
1009*4882a593Smuzhiyun | LMC_TDES_LAST_SEGMENT
1010*4882a593Smuzhiyun | LMC_TDES_SECOND_ADDR_CHAINED
1011*4882a593Smuzhiyun | LMC_TDES_DISABLE_PADDING
1012*4882a593Smuzhiyun );
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun if (sc->ictl.crc_length == LMC_CTL_CRC_LENGTH_16) {
1015*4882a593Smuzhiyun /* disable 32 bit CRC generated by ASIC */
1016*4882a593Smuzhiyun sc->TxDescriptControlInit |= LMC_TDES_ADD_CRC_DISABLE;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun sc->lmc_media->set_crc_length(sc, sc->ictl.crc_length);
1019*4882a593Smuzhiyun /* Acknoledge the Terminal Active and light LEDs */
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* dev->flags |= IFF_UP; */
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if ((err = lmc_proto_open(sc)) != 0)
1024*4882a593Smuzhiyun return err;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun netif_start_queue(dev);
1027*4882a593Smuzhiyun sc->extra_stats.tx_tbusy0++;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /*
1030*4882a593Smuzhiyun * select what interrupts we want to get
1031*4882a593Smuzhiyun */
1032*4882a593Smuzhiyun sc->lmc_intrmask = 0;
1033*4882a593Smuzhiyun /* Should be using the default interrupt mask defined in the .h file. */
1034*4882a593Smuzhiyun sc->lmc_intrmask |= (TULIP_STS_NORMALINTR
1035*4882a593Smuzhiyun | TULIP_STS_RXINTR
1036*4882a593Smuzhiyun | TULIP_STS_TXINTR
1037*4882a593Smuzhiyun | TULIP_STS_ABNRMLINTR
1038*4882a593Smuzhiyun | TULIP_STS_SYSERROR
1039*4882a593Smuzhiyun | TULIP_STS_TXSTOPPED
1040*4882a593Smuzhiyun | TULIP_STS_TXUNDERFLOW
1041*4882a593Smuzhiyun | TULIP_STS_RXSTOPPED
1042*4882a593Smuzhiyun | TULIP_STS_RXNOBUF
1043*4882a593Smuzhiyun );
1044*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_intr, sc->lmc_intrmask);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun sc->lmc_cmdmode |= TULIP_CMD_TXRUN;
1047*4882a593Smuzhiyun sc->lmc_cmdmode |= TULIP_CMD_RXRUN;
1048*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_command, sc->lmc_cmdmode);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun sc->lmc_ok = 1; /* Run watchdog */
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /*
1053*4882a593Smuzhiyun * Set the if up now - pfb
1054*4882a593Smuzhiyun */
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun sc->last_link_status = 1;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /*
1059*4882a593Smuzhiyun * Setup a timer for the watchdog on probe, and start it running.
1060*4882a593Smuzhiyun * Since lmc_ok == 0, it will be a NOP for now.
1061*4882a593Smuzhiyun */
1062*4882a593Smuzhiyun timer_setup(&sc->timer, lmc_watchdog, 0);
1063*4882a593Smuzhiyun sc->timer.expires = jiffies + HZ;
1064*4882a593Smuzhiyun add_timer (&sc->timer);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun return 0;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /* Total reset to compensate for the AdTran DSU doing bad things
1070*4882a593Smuzhiyun * under heavy load
1071*4882a593Smuzhiyun */
1072*4882a593Smuzhiyun
lmc_running_reset(struct net_device * dev)1073*4882a593Smuzhiyun static void lmc_running_reset (struct net_device *dev) /*fold00*/
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /* stop interrupts */
1078*4882a593Smuzhiyun /* Clear the interrupt mask */
1079*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_intr, 0x00000000);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun lmc_dec_reset (sc);
1082*4882a593Smuzhiyun lmc_reset (sc);
1083*4882a593Smuzhiyun lmc_softreset (sc);
1084*4882a593Smuzhiyun /* sc->lmc_miireg16 |= LMC_MII16_LED_ALL; */
1085*4882a593Smuzhiyun sc->lmc_media->set_link_status (sc, 1);
1086*4882a593Smuzhiyun sc->lmc_media->set_status (sc, NULL);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun netif_wake_queue(dev);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun sc->lmc_txfull = 0;
1091*4882a593Smuzhiyun sc->extra_stats.tx_tbusy0++;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun sc->lmc_intrmask = TULIP_DEFAULT_INTR_MASK;
1094*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_intr, sc->lmc_intrmask);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun sc->lmc_cmdmode |= (TULIP_CMD_TXRUN | TULIP_CMD_RXRUN);
1097*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_command, sc->lmc_cmdmode);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* This is what is called when you ifconfig down a device.
1102*4882a593Smuzhiyun * This disables the timer for the watchdog and keepalives,
1103*4882a593Smuzhiyun * and disables the irq for dev.
1104*4882a593Smuzhiyun */
lmc_close(struct net_device * dev)1105*4882a593Smuzhiyun static int lmc_close(struct net_device *dev)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun /* not calling release_region() as we should */
1108*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun sc->lmc_ok = 0;
1111*4882a593Smuzhiyun sc->lmc_media->set_link_status (sc, 0);
1112*4882a593Smuzhiyun del_timer (&sc->timer);
1113*4882a593Smuzhiyun lmc_proto_close(sc);
1114*4882a593Smuzhiyun lmc_ifdown (dev);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun return 0;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun /* Ends the transfer of packets */
1120*4882a593Smuzhiyun /* When the interface goes down, this is called */
lmc_ifdown(struct net_device * dev)1121*4882a593Smuzhiyun static int lmc_ifdown (struct net_device *dev) /*fold00*/
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
1124*4882a593Smuzhiyun u32 csr6;
1125*4882a593Smuzhiyun int i;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* Don't let anything else go on right now */
1128*4882a593Smuzhiyun // dev->start = 0;
1129*4882a593Smuzhiyun netif_stop_queue(dev);
1130*4882a593Smuzhiyun sc->extra_stats.tx_tbusy1++;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /* stop interrupts */
1133*4882a593Smuzhiyun /* Clear the interrupt mask */
1134*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_intr, 0x00000000);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* Stop Tx and Rx on the chip */
1137*4882a593Smuzhiyun csr6 = LMC_CSR_READ (sc, csr_command);
1138*4882a593Smuzhiyun csr6 &= ~LMC_DEC_ST; /* Turn off the Transmission bit */
1139*4882a593Smuzhiyun csr6 &= ~LMC_DEC_SR; /* Turn off the Receive bit */
1140*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_command, csr6);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun sc->lmc_device->stats.rx_missed_errors +=
1143*4882a593Smuzhiyun LMC_CSR_READ(sc, csr_missed_frames) & 0xffff;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun /* release the interrupt */
1146*4882a593Smuzhiyun if(sc->got_irq == 1){
1147*4882a593Smuzhiyun free_irq (dev->irq, dev);
1148*4882a593Smuzhiyun sc->got_irq = 0;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /* free skbuffs in the Rx queue */
1152*4882a593Smuzhiyun for (i = 0; i < LMC_RXDESCS; i++)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun struct sk_buff *skb = sc->lmc_rxq[i];
1155*4882a593Smuzhiyun sc->lmc_rxq[i] = NULL;
1156*4882a593Smuzhiyun sc->lmc_rxring[i].status = 0;
1157*4882a593Smuzhiyun sc->lmc_rxring[i].length = 0;
1158*4882a593Smuzhiyun sc->lmc_rxring[i].buffer1 = 0xDEADBEEF;
1159*4882a593Smuzhiyun if (skb != NULL)
1160*4882a593Smuzhiyun dev_kfree_skb(skb);
1161*4882a593Smuzhiyun sc->lmc_rxq[i] = NULL;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun for (i = 0; i < LMC_TXDESCS; i++)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun if (sc->lmc_txq[i] != NULL)
1167*4882a593Smuzhiyun dev_kfree_skb(sc->lmc_txq[i]);
1168*4882a593Smuzhiyun sc->lmc_txq[i] = NULL;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun lmc_led_off (sc, LMC_MII16_LED_ALL);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun netif_wake_queue(dev);
1174*4882a593Smuzhiyun sc->extra_stats.tx_tbusy0++;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun return 0;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* Interrupt handling routine. This will take an incoming packet, or clean
1180*4882a593Smuzhiyun * up after a trasmit.
1181*4882a593Smuzhiyun */
lmc_interrupt(int irq,void * dev_instance)1182*4882a593Smuzhiyun static irqreturn_t lmc_interrupt (int irq, void *dev_instance) /*fold00*/
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) dev_instance;
1185*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
1186*4882a593Smuzhiyun u32 csr;
1187*4882a593Smuzhiyun int i;
1188*4882a593Smuzhiyun s32 stat;
1189*4882a593Smuzhiyun unsigned int badtx;
1190*4882a593Smuzhiyun u32 firstcsr;
1191*4882a593Smuzhiyun int max_work = LMC_RXDESCS;
1192*4882a593Smuzhiyun int handled = 0;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun spin_lock(&sc->lmc_lock);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /*
1197*4882a593Smuzhiyun * Read the csr to find what interrupts we have (if any)
1198*4882a593Smuzhiyun */
1199*4882a593Smuzhiyun csr = LMC_CSR_READ (sc, csr_status);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /*
1202*4882a593Smuzhiyun * Make sure this is our interrupt
1203*4882a593Smuzhiyun */
1204*4882a593Smuzhiyun if ( ! (csr & sc->lmc_intrmask)) {
1205*4882a593Smuzhiyun goto lmc_int_fail_out;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun firstcsr = csr;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /* always go through this loop at least once */
1211*4882a593Smuzhiyun while (csr & sc->lmc_intrmask) {
1212*4882a593Smuzhiyun handled = 1;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun /*
1215*4882a593Smuzhiyun * Clear interrupt bits, we handle all case below
1216*4882a593Smuzhiyun */
1217*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_status, csr);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /*
1220*4882a593Smuzhiyun * One of
1221*4882a593Smuzhiyun * - Transmit process timed out CSR5<1>
1222*4882a593Smuzhiyun * - Transmit jabber timeout CSR5<3>
1223*4882a593Smuzhiyun * - Transmit underflow CSR5<5>
1224*4882a593Smuzhiyun * - Transmit Receiver buffer unavailable CSR5<7>
1225*4882a593Smuzhiyun * - Receive process stopped CSR5<8>
1226*4882a593Smuzhiyun * - Receive watchdog timeout CSR5<9>
1227*4882a593Smuzhiyun * - Early transmit interrupt CSR5<10>
1228*4882a593Smuzhiyun *
1229*4882a593Smuzhiyun * Is this really right? Should we do a running reset for jabber?
1230*4882a593Smuzhiyun * (being a WAN card and all)
1231*4882a593Smuzhiyun */
1232*4882a593Smuzhiyun if (csr & TULIP_STS_ABNRMLINTR){
1233*4882a593Smuzhiyun lmc_running_reset (dev);
1234*4882a593Smuzhiyun break;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (csr & TULIP_STS_RXINTR)
1238*4882a593Smuzhiyun lmc_rx (dev);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun if (csr & (TULIP_STS_TXINTR | TULIP_STS_TXNOBUF | TULIP_STS_TXSTOPPED)) {
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun int n_compl = 0 ;
1243*4882a593Smuzhiyun /* reset the transmit timeout detection flag -baz */
1244*4882a593Smuzhiyun sc->extra_stats.tx_NoCompleteCnt = 0;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun badtx = sc->lmc_taint_tx;
1247*4882a593Smuzhiyun i = badtx % LMC_TXDESCS;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun while ((badtx < sc->lmc_next_tx)) {
1250*4882a593Smuzhiyun stat = sc->lmc_txring[i].status;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun LMC_EVENT_LOG (LMC_EVENT_XMTINT, stat,
1253*4882a593Smuzhiyun sc->lmc_txring[i].length);
1254*4882a593Smuzhiyun /*
1255*4882a593Smuzhiyun * If bit 31 is 1 the tulip owns it break out of the loop
1256*4882a593Smuzhiyun */
1257*4882a593Smuzhiyun if (stat & 0x80000000)
1258*4882a593Smuzhiyun break;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun n_compl++ ; /* i.e., have an empty slot in ring */
1261*4882a593Smuzhiyun /*
1262*4882a593Smuzhiyun * If we have no skbuff or have cleared it
1263*4882a593Smuzhiyun * Already continue to the next buffer
1264*4882a593Smuzhiyun */
1265*4882a593Smuzhiyun if (sc->lmc_txq[i] == NULL)
1266*4882a593Smuzhiyun continue;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /*
1269*4882a593Smuzhiyun * Check the total error summary to look for any errors
1270*4882a593Smuzhiyun */
1271*4882a593Smuzhiyun if (stat & 0x8000) {
1272*4882a593Smuzhiyun sc->lmc_device->stats.tx_errors++;
1273*4882a593Smuzhiyun if (stat & 0x4104)
1274*4882a593Smuzhiyun sc->lmc_device->stats.tx_aborted_errors++;
1275*4882a593Smuzhiyun if (stat & 0x0C00)
1276*4882a593Smuzhiyun sc->lmc_device->stats.tx_carrier_errors++;
1277*4882a593Smuzhiyun if (stat & 0x0200)
1278*4882a593Smuzhiyun sc->lmc_device->stats.tx_window_errors++;
1279*4882a593Smuzhiyun if (stat & 0x0002)
1280*4882a593Smuzhiyun sc->lmc_device->stats.tx_fifo_errors++;
1281*4882a593Smuzhiyun } else {
1282*4882a593Smuzhiyun sc->lmc_device->stats.tx_bytes += sc->lmc_txring[i].length & 0x7ff;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun sc->lmc_device->stats.tx_packets++;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun dev_consume_skb_irq(sc->lmc_txq[i]);
1288*4882a593Smuzhiyun sc->lmc_txq[i] = NULL;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun badtx++;
1291*4882a593Smuzhiyun i = badtx % LMC_TXDESCS;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun if (sc->lmc_next_tx - badtx > LMC_TXDESCS)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun printk ("%s: out of sync pointer\n", dev->name);
1297*4882a593Smuzhiyun badtx += LMC_TXDESCS;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_TBUSY0, n_compl, 0);
1300*4882a593Smuzhiyun sc->lmc_txfull = 0;
1301*4882a593Smuzhiyun netif_wake_queue(dev);
1302*4882a593Smuzhiyun sc->extra_stats.tx_tbusy0++;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun #ifdef DEBUG
1306*4882a593Smuzhiyun sc->extra_stats.dirtyTx = badtx;
1307*4882a593Smuzhiyun sc->extra_stats.lmc_next_tx = sc->lmc_next_tx;
1308*4882a593Smuzhiyun sc->extra_stats.lmc_txfull = sc->lmc_txfull;
1309*4882a593Smuzhiyun #endif
1310*4882a593Smuzhiyun sc->lmc_taint_tx = badtx;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun /*
1313*4882a593Smuzhiyun * Why was there a break here???
1314*4882a593Smuzhiyun */
1315*4882a593Smuzhiyun } /* end handle transmit interrupt */
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (csr & TULIP_STS_SYSERROR) {
1318*4882a593Smuzhiyun u32 error;
1319*4882a593Smuzhiyun printk (KERN_WARNING "%s: system bus error csr: %#8.8x\n", dev->name, csr);
1320*4882a593Smuzhiyun error = csr>>23 & 0x7;
1321*4882a593Smuzhiyun switch(error){
1322*4882a593Smuzhiyun case 0x000:
1323*4882a593Smuzhiyun printk(KERN_WARNING "%s: Parity Fault (bad)\n", dev->name);
1324*4882a593Smuzhiyun break;
1325*4882a593Smuzhiyun case 0x001:
1326*4882a593Smuzhiyun printk(KERN_WARNING "%s: Master Abort (naughty)\n", dev->name);
1327*4882a593Smuzhiyun break;
1328*4882a593Smuzhiyun case 0x002:
1329*4882a593Smuzhiyun printk(KERN_WARNING "%s: Target Abort (not so naughty)\n", dev->name);
1330*4882a593Smuzhiyun break;
1331*4882a593Smuzhiyun default:
1332*4882a593Smuzhiyun printk(KERN_WARNING "%s: This bus error code was supposed to be reserved!\n", dev->name);
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun lmc_dec_reset (sc);
1335*4882a593Smuzhiyun lmc_reset (sc);
1336*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RESET1, LMC_CSR_READ (sc, csr_status), 0);
1337*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RESET2,
1338*4882a593Smuzhiyun lmc_mii_readreg (sc, 0, 16),
1339*4882a593Smuzhiyun lmc_mii_readreg (sc, 0, 17));
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun if(max_work-- <= 0)
1345*4882a593Smuzhiyun break;
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /*
1348*4882a593Smuzhiyun * Get current csr status to make sure
1349*4882a593Smuzhiyun * we've cleared all interrupts
1350*4882a593Smuzhiyun */
1351*4882a593Smuzhiyun csr = LMC_CSR_READ (sc, csr_status);
1352*4882a593Smuzhiyun } /* end interrupt loop */
1353*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_INT, firstcsr, csr);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun lmc_int_fail_out:
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun spin_unlock(&sc->lmc_lock);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun return IRQ_RETVAL(handled);
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
lmc_start_xmit(struct sk_buff * skb,struct net_device * dev)1362*4882a593Smuzhiyun static netdev_tx_t lmc_start_xmit(struct sk_buff *skb,
1363*4882a593Smuzhiyun struct net_device *dev)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
1366*4882a593Smuzhiyun u32 flag;
1367*4882a593Smuzhiyun int entry;
1368*4882a593Smuzhiyun unsigned long flags;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /* normal path, tbusy known to be zero */
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun entry = sc->lmc_next_tx % LMC_TXDESCS;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun sc->lmc_txq[entry] = skb;
1377*4882a593Smuzhiyun sc->lmc_txring[entry].buffer1 = virt_to_bus (skb->data);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun LMC_CONSOLE_LOG("xmit", skb->data, skb->len);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun #ifndef GCOM
1382*4882a593Smuzhiyun /* If the queue is less than half full, don't interrupt */
1383*4882a593Smuzhiyun if (sc->lmc_next_tx - sc->lmc_taint_tx < LMC_TXDESCS / 2)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun /* Do not interrupt on completion of this packet */
1386*4882a593Smuzhiyun flag = 0x60000000;
1387*4882a593Smuzhiyun netif_wake_queue(dev);
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun else if (sc->lmc_next_tx - sc->lmc_taint_tx == LMC_TXDESCS / 2)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun /* This generates an interrupt on completion of this packet */
1392*4882a593Smuzhiyun flag = 0xe0000000;
1393*4882a593Smuzhiyun netif_wake_queue(dev);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun else if (sc->lmc_next_tx - sc->lmc_taint_tx < LMC_TXDESCS - 1)
1396*4882a593Smuzhiyun {
1397*4882a593Smuzhiyun /* Do not interrupt on completion of this packet */
1398*4882a593Smuzhiyun flag = 0x60000000;
1399*4882a593Smuzhiyun netif_wake_queue(dev);
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun else
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun /* This generates an interrupt on completion of this packet */
1404*4882a593Smuzhiyun flag = 0xe0000000;
1405*4882a593Smuzhiyun sc->lmc_txfull = 1;
1406*4882a593Smuzhiyun netif_stop_queue(dev);
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun #else
1409*4882a593Smuzhiyun flag = LMC_TDES_INTERRUPT_ON_COMPLETION;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun if (sc->lmc_next_tx - sc->lmc_taint_tx >= LMC_TXDESCS - 1)
1412*4882a593Smuzhiyun { /* ring full, go busy */
1413*4882a593Smuzhiyun sc->lmc_txfull = 1;
1414*4882a593Smuzhiyun netif_stop_queue(dev);
1415*4882a593Smuzhiyun sc->extra_stats.tx_tbusy1++;
1416*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_TBUSY1, entry, 0);
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun #endif
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun if (entry == LMC_TXDESCS - 1) /* last descriptor in ring */
1422*4882a593Smuzhiyun flag |= LMC_TDES_END_OF_RING; /* flag as such for Tulip */
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun /* don't pad small packets either */
1425*4882a593Smuzhiyun flag = sc->lmc_txring[entry].length = (skb->len) | flag |
1426*4882a593Smuzhiyun sc->TxDescriptControlInit;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /* set the transmit timeout flag to be checked in
1429*4882a593Smuzhiyun * the watchdog timer handler. -baz
1430*4882a593Smuzhiyun */
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun sc->extra_stats.tx_NoCompleteCnt++;
1433*4882a593Smuzhiyun sc->lmc_next_tx++;
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun /* give ownership to the chip */
1436*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_XMT, flag, entry);
1437*4882a593Smuzhiyun sc->lmc_txring[entry].status = 0x80000000;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* send now! */
1440*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_txpoll, 0);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun return NETDEV_TX_OK;
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun
lmc_rx(struct net_device * dev)1448*4882a593Smuzhiyun static int lmc_rx(struct net_device *dev)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
1451*4882a593Smuzhiyun int i;
1452*4882a593Smuzhiyun int rx_work_limit = LMC_RXDESCS;
1453*4882a593Smuzhiyun int rxIntLoopCnt; /* debug -baz */
1454*4882a593Smuzhiyun int localLengthErrCnt = 0;
1455*4882a593Smuzhiyun long stat;
1456*4882a593Smuzhiyun struct sk_buff *skb, *nsb;
1457*4882a593Smuzhiyun u16 len;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun lmc_led_on(sc, LMC_DS3_LED3);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun rxIntLoopCnt = 0; /* debug -baz */
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun i = sc->lmc_next_rx % LMC_RXDESCS;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun while (((stat = sc->lmc_rxring[i].status) & LMC_RDES_OWN_BIT) != DESC_OWNED_BY_DC21X4)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun rxIntLoopCnt++; /* debug -baz */
1468*4882a593Smuzhiyun len = ((stat & LMC_RDES_FRAME_LENGTH) >> RDES_FRAME_LENGTH_BIT_NUMBER);
1469*4882a593Smuzhiyun if ((stat & 0x0300) != 0x0300) { /* Check first segment and last segment */
1470*4882a593Smuzhiyun if ((stat & 0x0000ffff) != 0x7fff) {
1471*4882a593Smuzhiyun /* Oversized frame */
1472*4882a593Smuzhiyun sc->lmc_device->stats.rx_length_errors++;
1473*4882a593Smuzhiyun goto skip_packet;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun if (stat & 0x00000008) { /* Catch a dribbling bit error */
1478*4882a593Smuzhiyun sc->lmc_device->stats.rx_errors++;
1479*4882a593Smuzhiyun sc->lmc_device->stats.rx_frame_errors++;
1480*4882a593Smuzhiyun goto skip_packet;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun if (stat & 0x00000004) { /* Catch a CRC error by the Xilinx */
1485*4882a593Smuzhiyun sc->lmc_device->stats.rx_errors++;
1486*4882a593Smuzhiyun sc->lmc_device->stats.rx_crc_errors++;
1487*4882a593Smuzhiyun goto skip_packet;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun if (len > LMC_PKT_BUF_SZ) {
1491*4882a593Smuzhiyun sc->lmc_device->stats.rx_length_errors++;
1492*4882a593Smuzhiyun localLengthErrCnt++;
1493*4882a593Smuzhiyun goto skip_packet;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun if (len < sc->lmc_crcSize + 2) {
1497*4882a593Smuzhiyun sc->lmc_device->stats.rx_length_errors++;
1498*4882a593Smuzhiyun sc->extra_stats.rx_SmallPktCnt++;
1499*4882a593Smuzhiyun localLengthErrCnt++;
1500*4882a593Smuzhiyun goto skip_packet;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun if(stat & 0x00004000){
1504*4882a593Smuzhiyun printk(KERN_WARNING "%s: Receiver descriptor error, receiver out of sync?\n", dev->name);
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun len -= sc->lmc_crcSize;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun skb = sc->lmc_rxq[i];
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /*
1512*4882a593Smuzhiyun * We ran out of memory at some point
1513*4882a593Smuzhiyun * just allocate an skb buff and continue.
1514*4882a593Smuzhiyun */
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (!skb) {
1517*4882a593Smuzhiyun nsb = dev_alloc_skb (LMC_PKT_BUF_SZ + 2);
1518*4882a593Smuzhiyun if (nsb) {
1519*4882a593Smuzhiyun sc->lmc_rxq[i] = nsb;
1520*4882a593Smuzhiyun nsb->dev = dev;
1521*4882a593Smuzhiyun sc->lmc_rxring[i].buffer1 = virt_to_bus(skb_tail_pointer(nsb));
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun sc->failed_recv_alloc = 1;
1524*4882a593Smuzhiyun goto skip_packet;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun sc->lmc_device->stats.rx_packets++;
1528*4882a593Smuzhiyun sc->lmc_device->stats.rx_bytes += len;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun LMC_CONSOLE_LOG("recv", skb->data, len);
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun /*
1533*4882a593Smuzhiyun * I'm not sure of the sanity of this
1534*4882a593Smuzhiyun * Packets could be arriving at a constant
1535*4882a593Smuzhiyun * 44.210mbits/sec and we're going to copy
1536*4882a593Smuzhiyun * them into a new buffer??
1537*4882a593Smuzhiyun */
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun if(len > (LMC_MTU - (LMC_MTU>>2))){ /* len > LMC_MTU * 0.75 */
1540*4882a593Smuzhiyun /*
1541*4882a593Smuzhiyun * If it's a large packet don't copy it just hand it up
1542*4882a593Smuzhiyun */
1543*4882a593Smuzhiyun give_it_anyways:
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun sc->lmc_rxq[i] = NULL;
1546*4882a593Smuzhiyun sc->lmc_rxring[i].buffer1 = 0x0;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun skb_put (skb, len);
1549*4882a593Smuzhiyun skb->protocol = lmc_proto_type(sc, skb);
1550*4882a593Smuzhiyun skb_reset_mac_header(skb);
1551*4882a593Smuzhiyun /* skb_reset_network_header(skb); */
1552*4882a593Smuzhiyun skb->dev = dev;
1553*4882a593Smuzhiyun lmc_proto_netif(sc, skb);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun /*
1556*4882a593Smuzhiyun * This skb will be destroyed by the upper layers, make a new one
1557*4882a593Smuzhiyun */
1558*4882a593Smuzhiyun nsb = dev_alloc_skb (LMC_PKT_BUF_SZ + 2);
1559*4882a593Smuzhiyun if (nsb) {
1560*4882a593Smuzhiyun sc->lmc_rxq[i] = nsb;
1561*4882a593Smuzhiyun nsb->dev = dev;
1562*4882a593Smuzhiyun sc->lmc_rxring[i].buffer1 = virt_to_bus(skb_tail_pointer(nsb));
1563*4882a593Smuzhiyun /* Transferred to 21140 below */
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun else {
1566*4882a593Smuzhiyun /*
1567*4882a593Smuzhiyun * We've run out of memory, stop trying to allocate
1568*4882a593Smuzhiyun * memory and exit the interrupt handler
1569*4882a593Smuzhiyun *
1570*4882a593Smuzhiyun * The chip may run out of receivers and stop
1571*4882a593Smuzhiyun * in which care we'll try to allocate the buffer
1572*4882a593Smuzhiyun * again. (once a second)
1573*4882a593Smuzhiyun */
1574*4882a593Smuzhiyun sc->extra_stats.rx_BuffAllocErr++;
1575*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RCVINT, stat, len);
1576*4882a593Smuzhiyun sc->failed_recv_alloc = 1;
1577*4882a593Smuzhiyun goto skip_out_of_mem;
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun else {
1581*4882a593Smuzhiyun nsb = dev_alloc_skb(len);
1582*4882a593Smuzhiyun if(!nsb) {
1583*4882a593Smuzhiyun goto give_it_anyways;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun skb_copy_from_linear_data(skb, skb_put(nsb, len), len);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun nsb->protocol = lmc_proto_type(sc, nsb);
1588*4882a593Smuzhiyun skb_reset_mac_header(nsb);
1589*4882a593Smuzhiyun /* skb_reset_network_header(nsb); */
1590*4882a593Smuzhiyun nsb->dev = dev;
1591*4882a593Smuzhiyun lmc_proto_netif(sc, nsb);
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun skip_packet:
1595*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RCVINT, stat, len);
1596*4882a593Smuzhiyun sc->lmc_rxring[i].status = DESC_OWNED_BY_DC21X4;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun sc->lmc_next_rx++;
1599*4882a593Smuzhiyun i = sc->lmc_next_rx % LMC_RXDESCS;
1600*4882a593Smuzhiyun rx_work_limit--;
1601*4882a593Smuzhiyun if (rx_work_limit < 0)
1602*4882a593Smuzhiyun break;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* detect condition for LMC1000 where DSU cable attaches and fills
1606*4882a593Smuzhiyun * descriptors with bogus packets
1607*4882a593Smuzhiyun *
1608*4882a593Smuzhiyun if (localLengthErrCnt > LMC_RXDESCS - 3) {
1609*4882a593Smuzhiyun sc->extra_stats.rx_BadPktSurgeCnt++;
1610*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_BADPKTSURGE, localLengthErrCnt,
1611*4882a593Smuzhiyun sc->extra_stats.rx_BadPktSurgeCnt);
1612*4882a593Smuzhiyun } */
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun /* save max count of receive descriptors serviced */
1615*4882a593Smuzhiyun if (rxIntLoopCnt > sc->extra_stats.rxIntLoopCnt)
1616*4882a593Smuzhiyun sc->extra_stats.rxIntLoopCnt = rxIntLoopCnt; /* debug -baz */
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun #ifdef DEBUG
1619*4882a593Smuzhiyun if (rxIntLoopCnt == 0)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun for (i = 0; i < LMC_RXDESCS; i++)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun if ((sc->lmc_rxring[i].status & LMC_RDES_OWN_BIT)
1624*4882a593Smuzhiyun != DESC_OWNED_BY_DC21X4)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun rxIntLoopCnt++;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RCVEND, rxIntLoopCnt, 0);
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun #endif
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun lmc_led_off(sc, LMC_DS3_LED3);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun skip_out_of_mem:
1637*4882a593Smuzhiyun return 0;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
lmc_get_stats(struct net_device * dev)1640*4882a593Smuzhiyun static struct net_device_stats *lmc_get_stats(struct net_device *dev)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
1643*4882a593Smuzhiyun unsigned long flags;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun sc->lmc_device->stats.rx_missed_errors += LMC_CSR_READ(sc, csr_missed_frames) & 0xffff;
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun return &sc->lmc_device->stats;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static struct pci_driver lmc_driver = {
1655*4882a593Smuzhiyun .name = "lmc",
1656*4882a593Smuzhiyun .id_table = lmc_pci_tbl,
1657*4882a593Smuzhiyun .probe = lmc_init_one,
1658*4882a593Smuzhiyun .remove = lmc_remove_one,
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun module_pci_driver(lmc_driver);
1662*4882a593Smuzhiyun
lmc_mii_readreg(lmc_softc_t * const sc,unsigned devaddr,unsigned regno)1663*4882a593Smuzhiyun unsigned lmc_mii_readreg (lmc_softc_t * const sc, unsigned devaddr, unsigned regno) /*fold00*/
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun int i;
1666*4882a593Smuzhiyun int command = (0xf6 << 10) | (devaddr << 5) | regno;
1667*4882a593Smuzhiyun int retval = 0;
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun LMC_MII_SYNC (sc);
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun for (i = 15; i >= 0; i--)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun int dataval = (command & (1 << i)) ? 0x20000 : 0;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_9, dataval);
1676*4882a593Smuzhiyun lmc_delay ();
1677*4882a593Smuzhiyun /* __SLOW_DOWN_IO; */
1678*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_9, dataval | 0x10000);
1679*4882a593Smuzhiyun lmc_delay ();
1680*4882a593Smuzhiyun /* __SLOW_DOWN_IO; */
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun for (i = 19; i > 0; i--)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_9, 0x40000);
1686*4882a593Smuzhiyun lmc_delay ();
1687*4882a593Smuzhiyun /* __SLOW_DOWN_IO; */
1688*4882a593Smuzhiyun retval = (retval << 1) | ((LMC_CSR_READ (sc, csr_9) & 0x80000) ? 1 : 0);
1689*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_9, 0x40000 | 0x10000);
1690*4882a593Smuzhiyun lmc_delay ();
1691*4882a593Smuzhiyun /* __SLOW_DOWN_IO; */
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun return (retval >> 1) & 0xffff;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun
lmc_mii_writereg(lmc_softc_t * const sc,unsigned devaddr,unsigned regno,unsigned data)1697*4882a593Smuzhiyun void lmc_mii_writereg (lmc_softc_t * const sc, unsigned devaddr, unsigned regno, unsigned data) /*fold00*/
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun int i = 32;
1700*4882a593Smuzhiyun int command = (0x5002 << 16) | (devaddr << 23) | (regno << 18) | data;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun LMC_MII_SYNC (sc);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun i = 31;
1705*4882a593Smuzhiyun while (i >= 0)
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun int datav;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun if (command & (1 << i))
1710*4882a593Smuzhiyun datav = 0x20000;
1711*4882a593Smuzhiyun else
1712*4882a593Smuzhiyun datav = 0x00000;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_9, datav);
1715*4882a593Smuzhiyun lmc_delay ();
1716*4882a593Smuzhiyun /* __SLOW_DOWN_IO; */
1717*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_9, (datav | 0x10000));
1718*4882a593Smuzhiyun lmc_delay ();
1719*4882a593Smuzhiyun /* __SLOW_DOWN_IO; */
1720*4882a593Smuzhiyun i--;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun i = 2;
1724*4882a593Smuzhiyun while (i > 0)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_9, 0x40000);
1727*4882a593Smuzhiyun lmc_delay ();
1728*4882a593Smuzhiyun /* __SLOW_DOWN_IO; */
1729*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_9, 0x50000);
1730*4882a593Smuzhiyun lmc_delay ();
1731*4882a593Smuzhiyun /* __SLOW_DOWN_IO; */
1732*4882a593Smuzhiyun i--;
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun
lmc_softreset(lmc_softc_t * const sc)1736*4882a593Smuzhiyun static void lmc_softreset (lmc_softc_t * const sc) /*fold00*/
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun int i;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun /* Initialize the receive rings and buffers. */
1741*4882a593Smuzhiyun sc->lmc_txfull = 0;
1742*4882a593Smuzhiyun sc->lmc_next_rx = 0;
1743*4882a593Smuzhiyun sc->lmc_next_tx = 0;
1744*4882a593Smuzhiyun sc->lmc_taint_rx = 0;
1745*4882a593Smuzhiyun sc->lmc_taint_tx = 0;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /*
1748*4882a593Smuzhiyun * Setup each one of the receiver buffers
1749*4882a593Smuzhiyun * allocate an skbuff for each one, setup the descriptor table
1750*4882a593Smuzhiyun * and point each buffer at the next one
1751*4882a593Smuzhiyun */
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun for (i = 0; i < LMC_RXDESCS; i++)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun struct sk_buff *skb;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun if (sc->lmc_rxq[i] == NULL)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun skb = dev_alloc_skb (LMC_PKT_BUF_SZ + 2);
1760*4882a593Smuzhiyun if(skb == NULL){
1761*4882a593Smuzhiyun printk(KERN_WARNING "%s: Failed to allocate receiver ring, will try again\n", sc->name);
1762*4882a593Smuzhiyun sc->failed_ring = 1;
1763*4882a593Smuzhiyun break;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun else{
1766*4882a593Smuzhiyun sc->lmc_rxq[i] = skb;
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun else
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun skb = sc->lmc_rxq[i];
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun skb->dev = sc->lmc_device;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun /* owned by 21140 */
1777*4882a593Smuzhiyun sc->lmc_rxring[i].status = 0x80000000;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun /* used to be PKT_BUF_SZ now uses skb since we lose some to head room */
1780*4882a593Smuzhiyun sc->lmc_rxring[i].length = skb_tailroom(skb);
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun /* use to be tail which is dumb since you're thinking why write
1783*4882a593Smuzhiyun * to the end of the packj,et but since there's nothing there tail == data
1784*4882a593Smuzhiyun */
1785*4882a593Smuzhiyun sc->lmc_rxring[i].buffer1 = virt_to_bus (skb->data);
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* This is fair since the structure is static and we have the next address */
1788*4882a593Smuzhiyun sc->lmc_rxring[i].buffer2 = virt_to_bus (&sc->lmc_rxring[i + 1]);
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun /*
1793*4882a593Smuzhiyun * Sets end of ring
1794*4882a593Smuzhiyun */
1795*4882a593Smuzhiyun if (i != 0) {
1796*4882a593Smuzhiyun sc->lmc_rxring[i - 1].length |= 0x02000000; /* Set end of buffers flag */
1797*4882a593Smuzhiyun sc->lmc_rxring[i - 1].buffer2 = virt_to_bus(&sc->lmc_rxring[0]); /* Point back to the start */
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_rxlist, virt_to_bus (sc->lmc_rxring)); /* write base address */
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun /* Initialize the transmit rings and buffers */
1802*4882a593Smuzhiyun for (i = 0; i < LMC_TXDESCS; i++)
1803*4882a593Smuzhiyun {
1804*4882a593Smuzhiyun if (sc->lmc_txq[i] != NULL){ /* have buffer */
1805*4882a593Smuzhiyun dev_kfree_skb(sc->lmc_txq[i]); /* free it */
1806*4882a593Smuzhiyun sc->lmc_device->stats.tx_dropped++; /* We just dropped a packet */
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun sc->lmc_txq[i] = NULL;
1809*4882a593Smuzhiyun sc->lmc_txring[i].status = 0x00000000;
1810*4882a593Smuzhiyun sc->lmc_txring[i].buffer2 = virt_to_bus (&sc->lmc_txring[i + 1]);
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun sc->lmc_txring[i - 1].buffer2 = virt_to_bus (&sc->lmc_txring[0]);
1813*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_txlist, virt_to_bus (sc->lmc_txring));
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun
lmc_gpio_mkinput(lmc_softc_t * const sc,u32 bits)1816*4882a593Smuzhiyun void lmc_gpio_mkinput(lmc_softc_t * const sc, u32 bits) /*fold00*/
1817*4882a593Smuzhiyun {
1818*4882a593Smuzhiyun sc->lmc_gpio_io &= ~bits;
1819*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, TULIP_GP_PINSET | (sc->lmc_gpio_io));
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
lmc_gpio_mkoutput(lmc_softc_t * const sc,u32 bits)1822*4882a593Smuzhiyun void lmc_gpio_mkoutput(lmc_softc_t * const sc, u32 bits) /*fold00*/
1823*4882a593Smuzhiyun {
1824*4882a593Smuzhiyun sc->lmc_gpio_io |= bits;
1825*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, TULIP_GP_PINSET | (sc->lmc_gpio_io));
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
lmc_led_on(lmc_softc_t * const sc,u32 led)1828*4882a593Smuzhiyun void lmc_led_on(lmc_softc_t * const sc, u32 led) /*fold00*/
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun if ((~sc->lmc_miireg16) & led) /* Already on! */
1831*4882a593Smuzhiyun return;
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun sc->lmc_miireg16 &= ~led;
1834*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 16, sc->lmc_miireg16);
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
lmc_led_off(lmc_softc_t * const sc,u32 led)1837*4882a593Smuzhiyun void lmc_led_off(lmc_softc_t * const sc, u32 led) /*fold00*/
1838*4882a593Smuzhiyun {
1839*4882a593Smuzhiyun if (sc->lmc_miireg16 & led) /* Already set don't do anything */
1840*4882a593Smuzhiyun return;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun sc->lmc_miireg16 |= led;
1843*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 16, sc->lmc_miireg16);
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun
lmc_reset(lmc_softc_t * const sc)1846*4882a593Smuzhiyun static void lmc_reset(lmc_softc_t * const sc) /*fold00*/
1847*4882a593Smuzhiyun {
1848*4882a593Smuzhiyun sc->lmc_miireg16 |= LMC_MII16_FIFO_RESET;
1849*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 16, sc->lmc_miireg16);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun sc->lmc_miireg16 &= ~LMC_MII16_FIFO_RESET;
1852*4882a593Smuzhiyun lmc_mii_writereg(sc, 0, 16, sc->lmc_miireg16);
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun /*
1855*4882a593Smuzhiyun * make some of the GPIO pins be outputs
1856*4882a593Smuzhiyun */
1857*4882a593Smuzhiyun lmc_gpio_mkoutput(sc, LMC_GEP_RESET);
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun /*
1860*4882a593Smuzhiyun * RESET low to force state reset. This also forces
1861*4882a593Smuzhiyun * the transmitter clock to be internal, but we expect to reset
1862*4882a593Smuzhiyun * that later anyway.
1863*4882a593Smuzhiyun */
1864*4882a593Smuzhiyun sc->lmc_gpio &= ~(LMC_GEP_RESET);
1865*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_gp, sc->lmc_gpio);
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun /*
1868*4882a593Smuzhiyun * hold for more than 10 microseconds
1869*4882a593Smuzhiyun */
1870*4882a593Smuzhiyun udelay(50);
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun /*
1873*4882a593Smuzhiyun * stop driving Xilinx-related signals
1874*4882a593Smuzhiyun */
1875*4882a593Smuzhiyun lmc_gpio_mkinput(sc, LMC_GEP_RESET);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun /*
1878*4882a593Smuzhiyun * Call media specific init routine
1879*4882a593Smuzhiyun */
1880*4882a593Smuzhiyun sc->lmc_media->init(sc);
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun sc->extra_stats.resetCount++;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun
lmc_dec_reset(lmc_softc_t * const sc)1885*4882a593Smuzhiyun static void lmc_dec_reset(lmc_softc_t * const sc) /*fold00*/
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun u32 val;
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun /*
1890*4882a593Smuzhiyun * disable all interrupts
1891*4882a593Smuzhiyun */
1892*4882a593Smuzhiyun sc->lmc_intrmask = 0;
1893*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_intr, sc->lmc_intrmask);
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun /*
1896*4882a593Smuzhiyun * Reset the chip with a software reset command.
1897*4882a593Smuzhiyun * Wait 10 microseconds (actually 50 PCI cycles but at
1898*4882a593Smuzhiyun * 33MHz that comes to two microseconds but wait a
1899*4882a593Smuzhiyun * bit longer anyways)
1900*4882a593Smuzhiyun */
1901*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_busmode, TULIP_BUSMODE_SWRESET);
1902*4882a593Smuzhiyun udelay(25);
1903*4882a593Smuzhiyun #ifdef __sparc__
1904*4882a593Smuzhiyun sc->lmc_busmode = LMC_CSR_READ(sc, csr_busmode);
1905*4882a593Smuzhiyun sc->lmc_busmode = 0x00100000;
1906*4882a593Smuzhiyun sc->lmc_busmode &= ~TULIP_BUSMODE_SWRESET;
1907*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_busmode, sc->lmc_busmode);
1908*4882a593Smuzhiyun #endif
1909*4882a593Smuzhiyun sc->lmc_cmdmode = LMC_CSR_READ(sc, csr_command);
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun /*
1912*4882a593Smuzhiyun * We want:
1913*4882a593Smuzhiyun * no ethernet address in frames we write
1914*4882a593Smuzhiyun * disable padding (txdesc, padding disable)
1915*4882a593Smuzhiyun * ignore runt frames (rdes0 bit 15)
1916*4882a593Smuzhiyun * no receiver watchdog or transmitter jabber timer
1917*4882a593Smuzhiyun * (csr15 bit 0,14 == 1)
1918*4882a593Smuzhiyun * if using 16-bit CRC, turn off CRC (trans desc, crc disable)
1919*4882a593Smuzhiyun */
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun sc->lmc_cmdmode |= ( TULIP_CMD_PROMISCUOUS
1922*4882a593Smuzhiyun | TULIP_CMD_FULLDUPLEX
1923*4882a593Smuzhiyun | TULIP_CMD_PASSBADPKT
1924*4882a593Smuzhiyun | TULIP_CMD_NOHEARTBEAT
1925*4882a593Smuzhiyun | TULIP_CMD_PORTSELECT
1926*4882a593Smuzhiyun | TULIP_CMD_RECEIVEALL
1927*4882a593Smuzhiyun | TULIP_CMD_MUSTBEONE
1928*4882a593Smuzhiyun );
1929*4882a593Smuzhiyun sc->lmc_cmdmode &= ~( TULIP_CMD_OPERMODE
1930*4882a593Smuzhiyun | TULIP_CMD_THRESHOLDCTL
1931*4882a593Smuzhiyun | TULIP_CMD_STOREFWD
1932*4882a593Smuzhiyun | TULIP_CMD_TXTHRSHLDCTL
1933*4882a593Smuzhiyun );
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_command, sc->lmc_cmdmode);
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun /*
1938*4882a593Smuzhiyun * disable receiver watchdog and transmit jabber
1939*4882a593Smuzhiyun */
1940*4882a593Smuzhiyun val = LMC_CSR_READ(sc, csr_sia_general);
1941*4882a593Smuzhiyun val |= (TULIP_WATCHDOG_TXDISABLE | TULIP_WATCHDOG_RXDISABLE);
1942*4882a593Smuzhiyun LMC_CSR_WRITE(sc, csr_sia_general, val);
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun
lmc_initcsrs(lmc_softc_t * const sc,lmc_csrptr_t csr_base,size_t csr_size)1945*4882a593Smuzhiyun static void lmc_initcsrs(lmc_softc_t * const sc, lmc_csrptr_t csr_base, /*fold00*/
1946*4882a593Smuzhiyun size_t csr_size)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun sc->lmc_csrs.csr_busmode = csr_base + 0 * csr_size;
1949*4882a593Smuzhiyun sc->lmc_csrs.csr_txpoll = csr_base + 1 * csr_size;
1950*4882a593Smuzhiyun sc->lmc_csrs.csr_rxpoll = csr_base + 2 * csr_size;
1951*4882a593Smuzhiyun sc->lmc_csrs.csr_rxlist = csr_base + 3 * csr_size;
1952*4882a593Smuzhiyun sc->lmc_csrs.csr_txlist = csr_base + 4 * csr_size;
1953*4882a593Smuzhiyun sc->lmc_csrs.csr_status = csr_base + 5 * csr_size;
1954*4882a593Smuzhiyun sc->lmc_csrs.csr_command = csr_base + 6 * csr_size;
1955*4882a593Smuzhiyun sc->lmc_csrs.csr_intr = csr_base + 7 * csr_size;
1956*4882a593Smuzhiyun sc->lmc_csrs.csr_missed_frames = csr_base + 8 * csr_size;
1957*4882a593Smuzhiyun sc->lmc_csrs.csr_9 = csr_base + 9 * csr_size;
1958*4882a593Smuzhiyun sc->lmc_csrs.csr_10 = csr_base + 10 * csr_size;
1959*4882a593Smuzhiyun sc->lmc_csrs.csr_11 = csr_base + 11 * csr_size;
1960*4882a593Smuzhiyun sc->lmc_csrs.csr_12 = csr_base + 12 * csr_size;
1961*4882a593Smuzhiyun sc->lmc_csrs.csr_13 = csr_base + 13 * csr_size;
1962*4882a593Smuzhiyun sc->lmc_csrs.csr_14 = csr_base + 14 * csr_size;
1963*4882a593Smuzhiyun sc->lmc_csrs.csr_15 = csr_base + 15 * csr_size;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
lmc_driver_timeout(struct net_device * dev,unsigned int txqueue)1966*4882a593Smuzhiyun static void lmc_driver_timeout(struct net_device *dev, unsigned int txqueue)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun lmc_softc_t *sc = dev_to_sc(dev);
1969*4882a593Smuzhiyun u32 csr6;
1970*4882a593Smuzhiyun unsigned long flags;
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun spin_lock_irqsave(&sc->lmc_lock, flags);
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun printk("%s: Xmitter busy|\n", dev->name);
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun sc->extra_stats.tx_tbusy_calls++;
1977*4882a593Smuzhiyun if (jiffies - dev_trans_start(dev) < TX_TIMEOUT)
1978*4882a593Smuzhiyun goto bug_out;
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun /*
1981*4882a593Smuzhiyun * Chip seems to have locked up
1982*4882a593Smuzhiyun * Reset it
1983*4882a593Smuzhiyun * This whips out all our descriptor
1984*4882a593Smuzhiyun * table and starts from scartch
1985*4882a593Smuzhiyun */
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_XMTPRCTMO,
1988*4882a593Smuzhiyun LMC_CSR_READ (sc, csr_status),
1989*4882a593Smuzhiyun sc->extra_stats.tx_ProcTimeout);
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun lmc_running_reset (dev);
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RESET1, LMC_CSR_READ (sc, csr_status), 0);
1994*4882a593Smuzhiyun LMC_EVENT_LOG(LMC_EVENT_RESET2,
1995*4882a593Smuzhiyun lmc_mii_readreg (sc, 0, 16),
1996*4882a593Smuzhiyun lmc_mii_readreg (sc, 0, 17));
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun /* restart the tx processes */
1999*4882a593Smuzhiyun csr6 = LMC_CSR_READ (sc, csr_command);
2000*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_command, csr6 | 0x0002);
2001*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_command, csr6 | 0x2002);
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun /* immediate transmit */
2004*4882a593Smuzhiyun LMC_CSR_WRITE (sc, csr_txpoll, 0);
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun sc->lmc_device->stats.tx_errors++;
2007*4882a593Smuzhiyun sc->extra_stats.tx_ProcTimeout++; /* -baz */
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun netif_trans_update(dev); /* prevent tx timeout */
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun bug_out:
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun spin_unlock_irqrestore(&sc->lmc_lock, flags);
2014*4882a593Smuzhiyun }
2015