xref: /OK3568_Linux_fs/kernel/drivers/net/wan/ixp4xx_hss.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel IXP4xx HSS (synchronous serial port) driver for Linux
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007-2008 Krzysztof Hałasa <khc@pm.waw.pl>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <linux/cdev.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/dmapool.h>
15*4882a593Smuzhiyun #include <linux/fs.h>
16*4882a593Smuzhiyun #include <linux/hdlc.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/platform_data/wan_ixp4xx_hss.h>
21*4882a593Smuzhiyun #include <linux/poll.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/soc/ixp4xx/npe.h>
24*4882a593Smuzhiyun #include <linux/soc/ixp4xx/qmgr.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define DEBUG_DESC		0
27*4882a593Smuzhiyun #define DEBUG_RX		0
28*4882a593Smuzhiyun #define DEBUG_TX		0
29*4882a593Smuzhiyun #define DEBUG_PKT_BYTES		0
30*4882a593Smuzhiyun #define DEBUG_CLOSE		0
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define DRV_NAME		"ixp4xx_hss"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define PKT_EXTRA_FLAGS		0 /* orig 1 */
35*4882a593Smuzhiyun #define PKT_NUM_PIPES		1 /* 1, 2 or 4 */
36*4882a593Smuzhiyun #define PKT_PIPE_FIFO_SIZEW	4 /* total 4 dwords per HSS */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define RX_DESCS		16 /* also length of all RX queues */
39*4882a593Smuzhiyun #define TX_DESCS		16 /* also length of all TX queues */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define POOL_ALLOC_SIZE		(sizeof(struct desc) * (RX_DESCS + TX_DESCS))
42*4882a593Smuzhiyun #define RX_SIZE			(HDLC_MAX_MRU + 4) /* NPE needs more space */
43*4882a593Smuzhiyun #define MAX_CLOSE_WAIT		1000 /* microseconds */
44*4882a593Smuzhiyun #define HSS_COUNT		2
45*4882a593Smuzhiyun #define FRAME_SIZE		256 /* doesn't matter at this point */
46*4882a593Smuzhiyun #define FRAME_OFFSET		0
47*4882a593Smuzhiyun #define MAX_CHANNELS		(FRAME_SIZE / 8)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define NAPI_WEIGHT		16
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* Queue IDs */
52*4882a593Smuzhiyun #define HSS0_CHL_RXTRIG_QUEUE	12	/* orig size = 32 dwords */
53*4882a593Smuzhiyun #define HSS0_PKT_RX_QUEUE	13	/* orig size = 32 dwords */
54*4882a593Smuzhiyun #define HSS0_PKT_TX0_QUEUE	14	/* orig size = 16 dwords */
55*4882a593Smuzhiyun #define HSS0_PKT_TX1_QUEUE	15
56*4882a593Smuzhiyun #define HSS0_PKT_TX2_QUEUE	16
57*4882a593Smuzhiyun #define HSS0_PKT_TX3_QUEUE	17
58*4882a593Smuzhiyun #define HSS0_PKT_RXFREE0_QUEUE	18	/* orig size = 16 dwords */
59*4882a593Smuzhiyun #define HSS0_PKT_RXFREE1_QUEUE	19
60*4882a593Smuzhiyun #define HSS0_PKT_RXFREE2_QUEUE	20
61*4882a593Smuzhiyun #define HSS0_PKT_RXFREE3_QUEUE	21
62*4882a593Smuzhiyun #define HSS0_PKT_TXDONE_QUEUE	22	/* orig size = 64 dwords */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define HSS1_CHL_RXTRIG_QUEUE	10
65*4882a593Smuzhiyun #define HSS1_PKT_RX_QUEUE	0
66*4882a593Smuzhiyun #define HSS1_PKT_TX0_QUEUE	5
67*4882a593Smuzhiyun #define HSS1_PKT_TX1_QUEUE	6
68*4882a593Smuzhiyun #define HSS1_PKT_TX2_QUEUE	7
69*4882a593Smuzhiyun #define HSS1_PKT_TX3_QUEUE	8
70*4882a593Smuzhiyun #define HSS1_PKT_RXFREE0_QUEUE	1
71*4882a593Smuzhiyun #define HSS1_PKT_RXFREE1_QUEUE	2
72*4882a593Smuzhiyun #define HSS1_PKT_RXFREE2_QUEUE	3
73*4882a593Smuzhiyun #define HSS1_PKT_RXFREE3_QUEUE	4
74*4882a593Smuzhiyun #define HSS1_PKT_TXDONE_QUEUE	9
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define NPE_PKT_MODE_HDLC		0
77*4882a593Smuzhiyun #define NPE_PKT_MODE_RAW		1
78*4882a593Smuzhiyun #define NPE_PKT_MODE_56KMODE		2
79*4882a593Smuzhiyun #define NPE_PKT_MODE_56KENDIAN_MSB	4
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* PKT_PIPE_HDLC_CFG_WRITE flags */
82*4882a593Smuzhiyun #define PKT_HDLC_IDLE_ONES		0x1 /* default = flags */
83*4882a593Smuzhiyun #define PKT_HDLC_CRC_32			0x2 /* default = CRC-16 */
84*4882a593Smuzhiyun #define PKT_HDLC_MSB_ENDIAN		0x4 /* default = LE */
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* hss_config, PCRs */
88*4882a593Smuzhiyun /* Frame sync sampling, default = active low */
89*4882a593Smuzhiyun #define PCR_FRM_SYNC_ACTIVE_HIGH	0x40000000
90*4882a593Smuzhiyun #define PCR_FRM_SYNC_FALLINGEDGE	0x80000000
91*4882a593Smuzhiyun #define PCR_FRM_SYNC_RISINGEDGE		0xC0000000
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* Frame sync pin: input (default) or output generated off a given clk edge */
94*4882a593Smuzhiyun #define PCR_FRM_SYNC_OUTPUT_FALLING	0x20000000
95*4882a593Smuzhiyun #define PCR_FRM_SYNC_OUTPUT_RISING	0x30000000
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Frame and data clock sampling on edge, default = falling */
98*4882a593Smuzhiyun #define PCR_FCLK_EDGE_RISING		0x08000000
99*4882a593Smuzhiyun #define PCR_DCLK_EDGE_RISING		0x04000000
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* Clock direction, default = input */
102*4882a593Smuzhiyun #define PCR_SYNC_CLK_DIR_OUTPUT		0x02000000
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Generate/Receive frame pulses, default = enabled */
105*4882a593Smuzhiyun #define PCR_FRM_PULSE_DISABLED		0x01000000
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun  /* Data rate is full (default) or half the configured clk speed */
108*4882a593Smuzhiyun #define PCR_HALF_CLK_RATE		0x00200000
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Invert data between NPE and HSS FIFOs? (default = no) */
111*4882a593Smuzhiyun #define PCR_DATA_POLARITY_INVERT	0x00100000
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* TX/RX endianness, default = LSB */
114*4882a593Smuzhiyun #define PCR_MSB_ENDIAN			0x00080000
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* Normal (default) / open drain mode (TX only) */
117*4882a593Smuzhiyun #define PCR_TX_PINS_OPEN_DRAIN		0x00040000
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* No framing bit transmitted and expected on RX? (default = framing bit) */
120*4882a593Smuzhiyun #define PCR_SOF_NO_FBIT			0x00020000
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* Drive data pins? */
123*4882a593Smuzhiyun #define PCR_TX_DATA_ENABLE		0x00010000
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* Voice 56k type: drive the data pins low (default), high, high Z */
126*4882a593Smuzhiyun #define PCR_TX_V56K_HIGH		0x00002000
127*4882a593Smuzhiyun #define PCR_TX_V56K_HIGH_IMP		0x00004000
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Unassigned type: drive the data pins low (default), high, high Z */
130*4882a593Smuzhiyun #define PCR_TX_UNASS_HIGH		0x00000800
131*4882a593Smuzhiyun #define PCR_TX_UNASS_HIGH_IMP		0x00001000
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* T1 @ 1.544MHz only: Fbit dictated in FIFO (default) or high Z */
134*4882a593Smuzhiyun #define PCR_TX_FB_HIGH_IMP		0x00000400
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* 56k data endiannes - which bit unused: high (default) or low */
137*4882a593Smuzhiyun #define PCR_TX_56KE_BIT_0_UNUSED	0x00000200
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* 56k data transmission type: 32/8 bit data (default) or 56K data */
140*4882a593Smuzhiyun #define PCR_TX_56KS_56K_DATA		0x00000100
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* hss_config, cCR */
143*4882a593Smuzhiyun /* Number of packetized clients, default = 1 */
144*4882a593Smuzhiyun #define CCR_NPE_HFIFO_2_HDLC		0x04000000
145*4882a593Smuzhiyun #define CCR_NPE_HFIFO_3_OR_4HDLC	0x08000000
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* default = no loopback */
148*4882a593Smuzhiyun #define CCR_LOOPBACK			0x02000000
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* HSS number, default = 0 (first) */
151*4882a593Smuzhiyun #define CCR_SECOND_HSS			0x01000000
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* hss_config, clkCR: main:10, num:10, denom:12 */
155*4882a593Smuzhiyun #define CLK42X_SPEED_EXP	((0x3FF << 22) | (  2 << 12) |   15) /*65 KHz*/
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define CLK42X_SPEED_512KHZ	((  130 << 22) | (  2 << 12) |   15)
158*4882a593Smuzhiyun #define CLK42X_SPEED_1536KHZ	((   43 << 22) | ( 18 << 12) |   47)
159*4882a593Smuzhiyun #define CLK42X_SPEED_1544KHZ	((   43 << 22) | ( 33 << 12) |  192)
160*4882a593Smuzhiyun #define CLK42X_SPEED_2048KHZ	((   32 << 22) | ( 34 << 12) |   63)
161*4882a593Smuzhiyun #define CLK42X_SPEED_4096KHZ	((   16 << 22) | ( 34 << 12) |  127)
162*4882a593Smuzhiyun #define CLK42X_SPEED_8192KHZ	((    8 << 22) | ( 34 << 12) |  255)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define CLK46X_SPEED_512KHZ	((  130 << 22) | ( 24 << 12) |  127)
165*4882a593Smuzhiyun #define CLK46X_SPEED_1536KHZ	((   43 << 22) | (152 << 12) |  383)
166*4882a593Smuzhiyun #define CLK46X_SPEED_1544KHZ	((   43 << 22) | ( 66 << 12) |  385)
167*4882a593Smuzhiyun #define CLK46X_SPEED_2048KHZ	((   32 << 22) | (280 << 12) |  511)
168*4882a593Smuzhiyun #define CLK46X_SPEED_4096KHZ	((   16 << 22) | (280 << 12) | 1023)
169*4882a593Smuzhiyun #define CLK46X_SPEED_8192KHZ	((    8 << 22) | (280 << 12) | 2047)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun  * HSS_CONFIG_CLOCK_CR register consists of 3 parts:
173*4882a593Smuzhiyun  *     A (10 bits), B (10 bits) and C (12 bits).
174*4882a593Smuzhiyun  * IXP42x HSS clock generator operation (verified with an oscilloscope):
175*4882a593Smuzhiyun  * Each clock bit takes 7.5 ns (1 / 133.xx MHz).
176*4882a593Smuzhiyun  * The clock sequence consists of (C - B) states of 0s and 1s, each state is
177*4882a593Smuzhiyun  * A bits wide. It's followed by (B + 1) states of 0s and 1s, each state is
178*4882a593Smuzhiyun  * (A + 1) bits wide.
179*4882a593Smuzhiyun  *
180*4882a593Smuzhiyun  * The resulting average clock frequency (assuming 33.333 MHz oscillator) is:
181*4882a593Smuzhiyun  * freq = 66.666 MHz / (A + (B + 1) / (C + 1))
182*4882a593Smuzhiyun  * minimum freq = 66.666 MHz / (A + 1)
183*4882a593Smuzhiyun  * maximum freq = 66.666 MHz / A
184*4882a593Smuzhiyun  *
185*4882a593Smuzhiyun  * Example: A = 2, B = 2, C = 7, CLOCK_CR register = 2 << 22 | 2 << 12 | 7
186*4882a593Smuzhiyun  * freq = 66.666 MHz / (2 + (2 + 1) / (7 + 1)) = 28.07 MHz (Mb/s).
187*4882a593Smuzhiyun  * The clock sequence is: 1100110011 (5 doubles) 000111000 (3 triples).
188*4882a593Smuzhiyun  * The sequence takes (C - B) * A + (B + 1) * (A + 1) = 5 * 2 + 3 * 3 bits
189*4882a593Smuzhiyun  * = 19 bits (each 7.5 ns long) = 142.5 ns (then the sequence repeats).
190*4882a593Smuzhiyun  * The sequence consists of 4 complete clock periods, thus the average
191*4882a593Smuzhiyun  * frequency (= clock rate) is 4 / 142.5 ns = 28.07 MHz (Mb/s).
192*4882a593Smuzhiyun  * (max specified clock rate for IXP42x HSS is 8.192 Mb/s).
193*4882a593Smuzhiyun  */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* hss_config, LUT entries */
196*4882a593Smuzhiyun #define TDMMAP_UNASSIGNED	0
197*4882a593Smuzhiyun #define TDMMAP_HDLC		1	/* HDLC - packetized */
198*4882a593Smuzhiyun #define TDMMAP_VOICE56K		2	/* Voice56K - 7-bit channelized */
199*4882a593Smuzhiyun #define TDMMAP_VOICE64K		3	/* Voice64K - 8-bit channelized */
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* offsets into HSS config */
202*4882a593Smuzhiyun #define HSS_CONFIG_TX_PCR	0x00 /* port configuration registers */
203*4882a593Smuzhiyun #define HSS_CONFIG_RX_PCR	0x04
204*4882a593Smuzhiyun #define HSS_CONFIG_CORE_CR	0x08 /* loopback control, HSS# */
205*4882a593Smuzhiyun #define HSS_CONFIG_CLOCK_CR	0x0C /* clock generator control */
206*4882a593Smuzhiyun #define HSS_CONFIG_TX_FCR	0x10 /* frame configuration registers */
207*4882a593Smuzhiyun #define HSS_CONFIG_RX_FCR	0x14
208*4882a593Smuzhiyun #define HSS_CONFIG_TX_LUT	0x18 /* channel look-up tables */
209*4882a593Smuzhiyun #define HSS_CONFIG_RX_LUT	0x38
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* NPE command codes */
213*4882a593Smuzhiyun /* writes the ConfigWord value to the location specified by offset */
214*4882a593Smuzhiyun #define PORT_CONFIG_WRITE		0x40
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* triggers the NPE to load the contents of the configuration table */
217*4882a593Smuzhiyun #define PORT_CONFIG_LOAD		0x41
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* triggers the NPE to return an HssErrorReadResponse message */
220*4882a593Smuzhiyun #define PORT_ERROR_READ			0x42
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* triggers the NPE to reset internal status and enable the HssPacketized
223*4882a593Smuzhiyun    operation for the flow specified by pPipe */
224*4882a593Smuzhiyun #define PKT_PIPE_FLOW_ENABLE		0x50
225*4882a593Smuzhiyun #define PKT_PIPE_FLOW_DISABLE		0x51
226*4882a593Smuzhiyun #define PKT_NUM_PIPES_WRITE		0x52
227*4882a593Smuzhiyun #define PKT_PIPE_FIFO_SIZEW_WRITE	0x53
228*4882a593Smuzhiyun #define PKT_PIPE_HDLC_CFG_WRITE		0x54
229*4882a593Smuzhiyun #define PKT_PIPE_IDLE_PATTERN_WRITE	0x55
230*4882a593Smuzhiyun #define PKT_PIPE_RX_SIZE_WRITE		0x56
231*4882a593Smuzhiyun #define PKT_PIPE_MODE_WRITE		0x57
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* HDLC packet status values - desc->status */
234*4882a593Smuzhiyun #define ERR_SHUTDOWN		1 /* stop or shutdown occurrence */
235*4882a593Smuzhiyun #define ERR_HDLC_ALIGN		2 /* HDLC alignment error */
236*4882a593Smuzhiyun #define ERR_HDLC_FCS		3 /* HDLC Frame Check Sum error */
237*4882a593Smuzhiyun #define ERR_RXFREE_Q_EMPTY	4 /* RX-free queue became empty while receiving
238*4882a593Smuzhiyun 				     this packet (if buf_len < pkt_len) */
239*4882a593Smuzhiyun #define ERR_HDLC_TOO_LONG	5 /* HDLC frame size too long */
240*4882a593Smuzhiyun #define ERR_HDLC_ABORT		6 /* abort sequence received */
241*4882a593Smuzhiyun #define ERR_DISCONNECTING	7 /* disconnect is in progress */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #ifdef __ARMEB__
245*4882a593Smuzhiyun typedef struct sk_buff buffer_t;
246*4882a593Smuzhiyun #define free_buffer dev_kfree_skb
247*4882a593Smuzhiyun #define free_buffer_irq dev_consume_skb_irq
248*4882a593Smuzhiyun #else
249*4882a593Smuzhiyun typedef void buffer_t;
250*4882a593Smuzhiyun #define free_buffer kfree
251*4882a593Smuzhiyun #define free_buffer_irq kfree
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun struct port {
255*4882a593Smuzhiyun 	struct device *dev;
256*4882a593Smuzhiyun 	struct npe *npe;
257*4882a593Smuzhiyun 	struct net_device *netdev;
258*4882a593Smuzhiyun 	struct napi_struct napi;
259*4882a593Smuzhiyun 	struct hss_plat_info *plat;
260*4882a593Smuzhiyun 	buffer_t *rx_buff_tab[RX_DESCS], *tx_buff_tab[TX_DESCS];
261*4882a593Smuzhiyun 	struct desc *desc_tab;	/* coherent */
262*4882a593Smuzhiyun 	dma_addr_t desc_tab_phys;
263*4882a593Smuzhiyun 	unsigned int id;
264*4882a593Smuzhiyun 	unsigned int clock_type, clock_rate, loopback;
265*4882a593Smuzhiyun 	unsigned int initialized, carrier;
266*4882a593Smuzhiyun 	u8 hdlc_cfg;
267*4882a593Smuzhiyun 	u32 clock_reg;
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* NPE message structure */
271*4882a593Smuzhiyun struct msg {
272*4882a593Smuzhiyun #ifdef __ARMEB__
273*4882a593Smuzhiyun 	u8 cmd, unused, hss_port, index;
274*4882a593Smuzhiyun 	union {
275*4882a593Smuzhiyun 		struct { u8 data8a, data8b, data8c, data8d; };
276*4882a593Smuzhiyun 		struct { u16 data16a, data16b; };
277*4882a593Smuzhiyun 		struct { u32 data32; };
278*4882a593Smuzhiyun 	};
279*4882a593Smuzhiyun #else
280*4882a593Smuzhiyun 	u8 index, hss_port, unused, cmd;
281*4882a593Smuzhiyun 	union {
282*4882a593Smuzhiyun 		struct { u8 data8d, data8c, data8b, data8a; };
283*4882a593Smuzhiyun 		struct { u16 data16b, data16a; };
284*4882a593Smuzhiyun 		struct { u32 data32; };
285*4882a593Smuzhiyun 	};
286*4882a593Smuzhiyun #endif
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* HDLC packet descriptor */
290*4882a593Smuzhiyun struct desc {
291*4882a593Smuzhiyun 	u32 next;		/* pointer to next buffer, unused */
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #ifdef __ARMEB__
294*4882a593Smuzhiyun 	u16 buf_len;		/* buffer length */
295*4882a593Smuzhiyun 	u16 pkt_len;		/* packet length */
296*4882a593Smuzhiyun 	u32 data;		/* pointer to data buffer in RAM */
297*4882a593Smuzhiyun 	u8 status;
298*4882a593Smuzhiyun 	u8 error_count;
299*4882a593Smuzhiyun 	u16 __reserved;
300*4882a593Smuzhiyun #else
301*4882a593Smuzhiyun 	u16 pkt_len;		/* packet length */
302*4882a593Smuzhiyun 	u16 buf_len;		/* buffer length */
303*4882a593Smuzhiyun 	u32 data;		/* pointer to data buffer in RAM */
304*4882a593Smuzhiyun 	u16 __reserved;
305*4882a593Smuzhiyun 	u8 error_count;
306*4882a593Smuzhiyun 	u8 status;
307*4882a593Smuzhiyun #endif
308*4882a593Smuzhiyun 	u32 __reserved1[4];
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define rx_desc_phys(port, n)	((port)->desc_tab_phys +		\
313*4882a593Smuzhiyun 				 (n) * sizeof(struct desc))
314*4882a593Smuzhiyun #define rx_desc_ptr(port, n)	(&(port)->desc_tab[n])
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define tx_desc_phys(port, n)	((port)->desc_tab_phys +		\
317*4882a593Smuzhiyun 				 ((n) + RX_DESCS) * sizeof(struct desc))
318*4882a593Smuzhiyun #define tx_desc_ptr(port, n)	(&(port)->desc_tab[(n) + RX_DESCS])
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /*****************************************************************************
321*4882a593Smuzhiyun  * global variables
322*4882a593Smuzhiyun  ****************************************************************************/
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static int ports_open;
325*4882a593Smuzhiyun static struct dma_pool *dma_pool;
326*4882a593Smuzhiyun static spinlock_t npe_lock;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun static const struct {
329*4882a593Smuzhiyun 	int tx, txdone, rx, rxfree;
330*4882a593Smuzhiyun }queue_ids[2] = {{HSS0_PKT_TX0_QUEUE, HSS0_PKT_TXDONE_QUEUE, HSS0_PKT_RX_QUEUE,
331*4882a593Smuzhiyun 		  HSS0_PKT_RXFREE0_QUEUE},
332*4882a593Smuzhiyun 		 {HSS1_PKT_TX0_QUEUE, HSS1_PKT_TXDONE_QUEUE, HSS1_PKT_RX_QUEUE,
333*4882a593Smuzhiyun 		  HSS1_PKT_RXFREE0_QUEUE},
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /*****************************************************************************
337*4882a593Smuzhiyun  * utility functions
338*4882a593Smuzhiyun  ****************************************************************************/
339*4882a593Smuzhiyun 
dev_to_port(struct net_device * dev)340*4882a593Smuzhiyun static inline struct port* dev_to_port(struct net_device *dev)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	return dev_to_hdlc(dev)->priv;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun #ifndef __ARMEB__
memcpy_swab32(u32 * dest,u32 * src,int cnt)346*4882a593Smuzhiyun static inline void memcpy_swab32(u32 *dest, u32 *src, int cnt)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	int i;
349*4882a593Smuzhiyun 	for (i = 0; i < cnt; i++)
350*4882a593Smuzhiyun 		dest[i] = swab32(src[i]);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun #endif
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*****************************************************************************
355*4882a593Smuzhiyun  * HSS access
356*4882a593Smuzhiyun  ****************************************************************************/
357*4882a593Smuzhiyun 
hss_npe_send(struct port * port,struct msg * msg,const char * what)358*4882a593Smuzhiyun static void hss_npe_send(struct port *port, struct msg *msg, const char* what)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	u32 *val = (u32*)msg;
361*4882a593Smuzhiyun 	if (npe_send_message(port->npe, msg, what)) {
362*4882a593Smuzhiyun 		pr_crit("HSS-%i: unable to send command [%08X:%08X] to %s\n",
363*4882a593Smuzhiyun 			port->id, val[0], val[1], npe_name(port->npe));
364*4882a593Smuzhiyun 		BUG();
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
hss_config_set_lut(struct port * port)368*4882a593Smuzhiyun static void hss_config_set_lut(struct port *port)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct msg msg;
371*4882a593Smuzhiyun 	int ch;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
374*4882a593Smuzhiyun 	msg.cmd = PORT_CONFIG_WRITE;
375*4882a593Smuzhiyun 	msg.hss_port = port->id;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	for (ch = 0; ch < MAX_CHANNELS; ch++) {
378*4882a593Smuzhiyun 		msg.data32 >>= 2;
379*4882a593Smuzhiyun 		msg.data32 |= TDMMAP_HDLC << 30;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 		if (ch % 16 == 15) {
382*4882a593Smuzhiyun 			msg.index = HSS_CONFIG_TX_LUT + ((ch / 4) & ~3);
383*4882a593Smuzhiyun 			hss_npe_send(port, &msg, "HSS_SET_TX_LUT");
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 			msg.index += HSS_CONFIG_RX_LUT - HSS_CONFIG_TX_LUT;
386*4882a593Smuzhiyun 			hss_npe_send(port, &msg, "HSS_SET_RX_LUT");
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
hss_config(struct port * port)391*4882a593Smuzhiyun static void hss_config(struct port *port)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct msg msg;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
396*4882a593Smuzhiyun 	msg.cmd = PORT_CONFIG_WRITE;
397*4882a593Smuzhiyun 	msg.hss_port = port->id;
398*4882a593Smuzhiyun 	msg.index = HSS_CONFIG_TX_PCR;
399*4882a593Smuzhiyun 	msg.data32 = PCR_FRM_PULSE_DISABLED | PCR_MSB_ENDIAN |
400*4882a593Smuzhiyun 		PCR_TX_DATA_ENABLE | PCR_SOF_NO_FBIT;
401*4882a593Smuzhiyun 	if (port->clock_type == CLOCK_INT)
402*4882a593Smuzhiyun 		msg.data32 |= PCR_SYNC_CLK_DIR_OUTPUT;
403*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_TX_PCR");
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	msg.index = HSS_CONFIG_RX_PCR;
406*4882a593Smuzhiyun 	msg.data32 ^= PCR_TX_DATA_ENABLE | PCR_DCLK_EDGE_RISING;
407*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_RX_PCR");
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
410*4882a593Smuzhiyun 	msg.cmd = PORT_CONFIG_WRITE;
411*4882a593Smuzhiyun 	msg.hss_port = port->id;
412*4882a593Smuzhiyun 	msg.index = HSS_CONFIG_CORE_CR;
413*4882a593Smuzhiyun 	msg.data32 = (port->loopback ? CCR_LOOPBACK : 0) |
414*4882a593Smuzhiyun 		(port->id ? CCR_SECOND_HSS : 0);
415*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_CORE_CR");
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
418*4882a593Smuzhiyun 	msg.cmd = PORT_CONFIG_WRITE;
419*4882a593Smuzhiyun 	msg.hss_port = port->id;
420*4882a593Smuzhiyun 	msg.index = HSS_CONFIG_CLOCK_CR;
421*4882a593Smuzhiyun 	msg.data32 = port->clock_reg;
422*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_CLOCK_CR");
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
425*4882a593Smuzhiyun 	msg.cmd = PORT_CONFIG_WRITE;
426*4882a593Smuzhiyun 	msg.hss_port = port->id;
427*4882a593Smuzhiyun 	msg.index = HSS_CONFIG_TX_FCR;
428*4882a593Smuzhiyun 	msg.data16a = FRAME_OFFSET;
429*4882a593Smuzhiyun 	msg.data16b = FRAME_SIZE - 1;
430*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_TX_FCR");
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
433*4882a593Smuzhiyun 	msg.cmd = PORT_CONFIG_WRITE;
434*4882a593Smuzhiyun 	msg.hss_port = port->id;
435*4882a593Smuzhiyun 	msg.index = HSS_CONFIG_RX_FCR;
436*4882a593Smuzhiyun 	msg.data16a = FRAME_OFFSET;
437*4882a593Smuzhiyun 	msg.data16b = FRAME_SIZE - 1;
438*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_RX_FCR");
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	hss_config_set_lut(port);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
443*4882a593Smuzhiyun 	msg.cmd = PORT_CONFIG_LOAD;
444*4882a593Smuzhiyun 	msg.hss_port = port->id;
445*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_LOAD_CONFIG");
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	if (npe_recv_message(port->npe, &msg, "HSS_LOAD_CONFIG") ||
448*4882a593Smuzhiyun 	    /* HSS_LOAD_CONFIG for port #1 returns port_id = #4 */
449*4882a593Smuzhiyun 	    msg.cmd != PORT_CONFIG_LOAD || msg.data32) {
450*4882a593Smuzhiyun 		pr_crit("HSS-%i: HSS_LOAD_CONFIG failed\n", port->id);
451*4882a593Smuzhiyun 		BUG();
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/* HDLC may stop working without this - check FIXME */
455*4882a593Smuzhiyun 	npe_recv_message(port->npe, &msg, "FLUSH_IT");
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
hss_set_hdlc_cfg(struct port * port)458*4882a593Smuzhiyun static void hss_set_hdlc_cfg(struct port *port)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct msg msg;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
463*4882a593Smuzhiyun 	msg.cmd = PKT_PIPE_HDLC_CFG_WRITE;
464*4882a593Smuzhiyun 	msg.hss_port = port->id;
465*4882a593Smuzhiyun 	msg.data8a = port->hdlc_cfg; /* rx_cfg */
466*4882a593Smuzhiyun 	msg.data8b = port->hdlc_cfg | (PKT_EXTRA_FLAGS << 3); /* tx_cfg */
467*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_HDLC_CFG");
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
hss_get_status(struct port * port)470*4882a593Smuzhiyun static u32 hss_get_status(struct port *port)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	struct msg msg;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
475*4882a593Smuzhiyun 	msg.cmd = PORT_ERROR_READ;
476*4882a593Smuzhiyun 	msg.hss_port = port->id;
477*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "PORT_ERROR_READ");
478*4882a593Smuzhiyun 	if (npe_recv_message(port->npe, &msg, "PORT_ERROR_READ")) {
479*4882a593Smuzhiyun 		pr_crit("HSS-%i: unable to read HSS status\n", port->id);
480*4882a593Smuzhiyun 		BUG();
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	return msg.data32;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
hss_start_hdlc(struct port * port)486*4882a593Smuzhiyun static void hss_start_hdlc(struct port *port)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct msg msg;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
491*4882a593Smuzhiyun 	msg.cmd = PKT_PIPE_FLOW_ENABLE;
492*4882a593Smuzhiyun 	msg.hss_port = port->id;
493*4882a593Smuzhiyun 	msg.data32 = 0;
494*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_ENABLE_PKT_PIPE");
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
hss_stop_hdlc(struct port * port)497*4882a593Smuzhiyun static void hss_stop_hdlc(struct port *port)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct msg msg;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
502*4882a593Smuzhiyun 	msg.cmd = PKT_PIPE_FLOW_DISABLE;
503*4882a593Smuzhiyun 	msg.hss_port = port->id;
504*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_DISABLE_PKT_PIPE");
505*4882a593Smuzhiyun 	hss_get_status(port); /* make sure it's halted */
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
hss_load_firmware(struct port * port)508*4882a593Smuzhiyun static int hss_load_firmware(struct port *port)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	struct msg msg;
511*4882a593Smuzhiyun 	int err;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if (port->initialized)
514*4882a593Smuzhiyun 		return 0;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (!npe_running(port->npe) &&
517*4882a593Smuzhiyun 	    (err = npe_load_firmware(port->npe, npe_name(port->npe),
518*4882a593Smuzhiyun 				     port->dev)))
519*4882a593Smuzhiyun 		return err;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* HDLC mode configuration */
522*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
523*4882a593Smuzhiyun 	msg.cmd = PKT_NUM_PIPES_WRITE;
524*4882a593Smuzhiyun 	msg.hss_port = port->id;
525*4882a593Smuzhiyun 	msg.data8a = PKT_NUM_PIPES;
526*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_PKT_PIPES");
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	msg.cmd = PKT_PIPE_FIFO_SIZEW_WRITE;
529*4882a593Smuzhiyun 	msg.data8a = PKT_PIPE_FIFO_SIZEW;
530*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_PKT_FIFO");
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	msg.cmd = PKT_PIPE_MODE_WRITE;
533*4882a593Smuzhiyun 	msg.data8a = NPE_PKT_MODE_HDLC;
534*4882a593Smuzhiyun 	/* msg.data8b = inv_mask */
535*4882a593Smuzhiyun 	/* msg.data8c = or_mask */
536*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_PKT_MODE");
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	msg.cmd = PKT_PIPE_RX_SIZE_WRITE;
539*4882a593Smuzhiyun 	msg.data16a = HDLC_MAX_MRU; /* including CRC */
540*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_PKT_RX_SIZE");
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	msg.cmd = PKT_PIPE_IDLE_PATTERN_WRITE;
543*4882a593Smuzhiyun 	msg.data32 = 0x7F7F7F7F; /* ??? FIXME */
544*4882a593Smuzhiyun 	hss_npe_send(port, &msg, "HSS_SET_PKT_IDLE");
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	port->initialized = 1;
547*4882a593Smuzhiyun 	return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun /*****************************************************************************
551*4882a593Smuzhiyun  * packetized (HDLC) operation
552*4882a593Smuzhiyun  ****************************************************************************/
553*4882a593Smuzhiyun 
debug_pkt(struct net_device * dev,const char * func,u8 * data,int len)554*4882a593Smuzhiyun static inline void debug_pkt(struct net_device *dev, const char *func,
555*4882a593Smuzhiyun 			     u8 *data, int len)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun #if DEBUG_PKT_BYTES
558*4882a593Smuzhiyun 	int i;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	printk(KERN_DEBUG "%s: %s(%i)", dev->name, func, len);
561*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
562*4882a593Smuzhiyun 		if (i >= DEBUG_PKT_BYTES)
563*4882a593Smuzhiyun 			break;
564*4882a593Smuzhiyun 		printk("%s%02X", !(i % 4) ? " " : "", data[i]);
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 	printk("\n");
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 
debug_desc(u32 phys,struct desc * desc)571*4882a593Smuzhiyun static inline void debug_desc(u32 phys, struct desc *desc)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun #if DEBUG_DESC
574*4882a593Smuzhiyun 	printk(KERN_DEBUG "%X: %X %3X %3X %08X %X %X\n",
575*4882a593Smuzhiyun 	       phys, desc->next, desc->buf_len, desc->pkt_len,
576*4882a593Smuzhiyun 	       desc->data, desc->status, desc->error_count);
577*4882a593Smuzhiyun #endif
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
queue_get_desc(unsigned int queue,struct port * port,int is_tx)580*4882a593Smuzhiyun static inline int queue_get_desc(unsigned int queue, struct port *port,
581*4882a593Smuzhiyun 				 int is_tx)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	u32 phys, tab_phys, n_desc;
584*4882a593Smuzhiyun 	struct desc *tab;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (!(phys = qmgr_get_entry(queue)))
587*4882a593Smuzhiyun 		return -1;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	BUG_ON(phys & 0x1F);
590*4882a593Smuzhiyun 	tab_phys = is_tx ? tx_desc_phys(port, 0) : rx_desc_phys(port, 0);
591*4882a593Smuzhiyun 	tab = is_tx ? tx_desc_ptr(port, 0) : rx_desc_ptr(port, 0);
592*4882a593Smuzhiyun 	n_desc = (phys - tab_phys) / sizeof(struct desc);
593*4882a593Smuzhiyun 	BUG_ON(n_desc >= (is_tx ? TX_DESCS : RX_DESCS));
594*4882a593Smuzhiyun 	debug_desc(phys, &tab[n_desc]);
595*4882a593Smuzhiyun 	BUG_ON(tab[n_desc].next);
596*4882a593Smuzhiyun 	return n_desc;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
queue_put_desc(unsigned int queue,u32 phys,struct desc * desc)599*4882a593Smuzhiyun static inline void queue_put_desc(unsigned int queue, u32 phys,
600*4882a593Smuzhiyun 				  struct desc *desc)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	debug_desc(phys, desc);
603*4882a593Smuzhiyun 	BUG_ON(phys & 0x1F);
604*4882a593Smuzhiyun 	qmgr_put_entry(queue, phys);
605*4882a593Smuzhiyun 	/* Don't check for queue overflow here, we've allocated sufficient
606*4882a593Smuzhiyun 	   length and queues >= 32 don't support this check anyway. */
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 
dma_unmap_tx(struct port * port,struct desc * desc)610*4882a593Smuzhiyun static inline void dma_unmap_tx(struct port *port, struct desc *desc)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun #ifdef __ARMEB__
613*4882a593Smuzhiyun 	dma_unmap_single(&port->netdev->dev, desc->data,
614*4882a593Smuzhiyun 			 desc->buf_len, DMA_TO_DEVICE);
615*4882a593Smuzhiyun #else
616*4882a593Smuzhiyun 	dma_unmap_single(&port->netdev->dev, desc->data & ~3,
617*4882a593Smuzhiyun 			 ALIGN((desc->data & 3) + desc->buf_len, 4),
618*4882a593Smuzhiyun 			 DMA_TO_DEVICE);
619*4882a593Smuzhiyun #endif
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 
hss_hdlc_set_carrier(void * pdev,int carrier)623*4882a593Smuzhiyun static void hss_hdlc_set_carrier(void *pdev, int carrier)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	struct net_device *netdev = pdev;
626*4882a593Smuzhiyun 	struct port *port = dev_to_port(netdev);
627*4882a593Smuzhiyun 	unsigned long flags;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	spin_lock_irqsave(&npe_lock, flags);
630*4882a593Smuzhiyun 	port->carrier = carrier;
631*4882a593Smuzhiyun 	if (!port->loopback) {
632*4882a593Smuzhiyun 		if (carrier)
633*4882a593Smuzhiyun 			netif_carrier_on(netdev);
634*4882a593Smuzhiyun 		else
635*4882a593Smuzhiyun 			netif_carrier_off(netdev);
636*4882a593Smuzhiyun 	}
637*4882a593Smuzhiyun 	spin_unlock_irqrestore(&npe_lock, flags);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
hss_hdlc_rx_irq(void * pdev)640*4882a593Smuzhiyun static void hss_hdlc_rx_irq(void *pdev)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	struct net_device *dev = pdev;
643*4882a593Smuzhiyun 	struct port *port = dev_to_port(dev);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun #if DEBUG_RX
646*4882a593Smuzhiyun 	printk(KERN_DEBUG "%s: hss_hdlc_rx_irq\n", dev->name);
647*4882a593Smuzhiyun #endif
648*4882a593Smuzhiyun 	qmgr_disable_irq(queue_ids[port->id].rx);
649*4882a593Smuzhiyun 	napi_schedule(&port->napi);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
hss_hdlc_poll(struct napi_struct * napi,int budget)652*4882a593Smuzhiyun static int hss_hdlc_poll(struct napi_struct *napi, int budget)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	struct port *port = container_of(napi, struct port, napi);
655*4882a593Smuzhiyun 	struct net_device *dev = port->netdev;
656*4882a593Smuzhiyun 	unsigned int rxq = queue_ids[port->id].rx;
657*4882a593Smuzhiyun 	unsigned int rxfreeq = queue_ids[port->id].rxfree;
658*4882a593Smuzhiyun 	int received = 0;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun #if DEBUG_RX
661*4882a593Smuzhiyun 	printk(KERN_DEBUG "%s: hss_hdlc_poll\n", dev->name);
662*4882a593Smuzhiyun #endif
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	while (received < budget) {
665*4882a593Smuzhiyun 		struct sk_buff *skb;
666*4882a593Smuzhiyun 		struct desc *desc;
667*4882a593Smuzhiyun 		int n;
668*4882a593Smuzhiyun #ifdef __ARMEB__
669*4882a593Smuzhiyun 		struct sk_buff *temp;
670*4882a593Smuzhiyun 		u32 phys;
671*4882a593Smuzhiyun #endif
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 		if ((n = queue_get_desc(rxq, port, 0)) < 0) {
674*4882a593Smuzhiyun #if DEBUG_RX
675*4882a593Smuzhiyun 			printk(KERN_DEBUG "%s: hss_hdlc_poll"
676*4882a593Smuzhiyun 			       " napi_complete\n", dev->name);
677*4882a593Smuzhiyun #endif
678*4882a593Smuzhiyun 			napi_complete(napi);
679*4882a593Smuzhiyun 			qmgr_enable_irq(rxq);
680*4882a593Smuzhiyun 			if (!qmgr_stat_empty(rxq) &&
681*4882a593Smuzhiyun 			    napi_reschedule(napi)) {
682*4882a593Smuzhiyun #if DEBUG_RX
683*4882a593Smuzhiyun 				printk(KERN_DEBUG "%s: hss_hdlc_poll"
684*4882a593Smuzhiyun 				       " napi_reschedule succeeded\n",
685*4882a593Smuzhiyun 				       dev->name);
686*4882a593Smuzhiyun #endif
687*4882a593Smuzhiyun 				qmgr_disable_irq(rxq);
688*4882a593Smuzhiyun 				continue;
689*4882a593Smuzhiyun 			}
690*4882a593Smuzhiyun #if DEBUG_RX
691*4882a593Smuzhiyun 			printk(KERN_DEBUG "%s: hss_hdlc_poll all done\n",
692*4882a593Smuzhiyun 			       dev->name);
693*4882a593Smuzhiyun #endif
694*4882a593Smuzhiyun 			return received; /* all work done */
695*4882a593Smuzhiyun 		}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		desc = rx_desc_ptr(port, n);
698*4882a593Smuzhiyun #if 0 /* FIXME - error_count counts modulo 256, perhaps we should use it */
699*4882a593Smuzhiyun 		if (desc->error_count)
700*4882a593Smuzhiyun 			printk(KERN_DEBUG "%s: hss_hdlc_poll status 0x%02X"
701*4882a593Smuzhiyun 			       " errors %u\n", dev->name, desc->status,
702*4882a593Smuzhiyun 			       desc->error_count);
703*4882a593Smuzhiyun #endif
704*4882a593Smuzhiyun 		skb = NULL;
705*4882a593Smuzhiyun 		switch (desc->status) {
706*4882a593Smuzhiyun 		case 0:
707*4882a593Smuzhiyun #ifdef __ARMEB__
708*4882a593Smuzhiyun 			if ((skb = netdev_alloc_skb(dev, RX_SIZE)) != NULL) {
709*4882a593Smuzhiyun 				phys = dma_map_single(&dev->dev, skb->data,
710*4882a593Smuzhiyun 						      RX_SIZE,
711*4882a593Smuzhiyun 						      DMA_FROM_DEVICE);
712*4882a593Smuzhiyun 				if (dma_mapping_error(&dev->dev, phys)) {
713*4882a593Smuzhiyun 					dev_kfree_skb(skb);
714*4882a593Smuzhiyun 					skb = NULL;
715*4882a593Smuzhiyun 				}
716*4882a593Smuzhiyun 			}
717*4882a593Smuzhiyun #else
718*4882a593Smuzhiyun 			skb = netdev_alloc_skb(dev, desc->pkt_len);
719*4882a593Smuzhiyun #endif
720*4882a593Smuzhiyun 			if (!skb)
721*4882a593Smuzhiyun 				dev->stats.rx_dropped++;
722*4882a593Smuzhiyun 			break;
723*4882a593Smuzhiyun 		case ERR_HDLC_ALIGN:
724*4882a593Smuzhiyun 		case ERR_HDLC_ABORT:
725*4882a593Smuzhiyun 			dev->stats.rx_frame_errors++;
726*4882a593Smuzhiyun 			dev->stats.rx_errors++;
727*4882a593Smuzhiyun 			break;
728*4882a593Smuzhiyun 		case ERR_HDLC_FCS:
729*4882a593Smuzhiyun 			dev->stats.rx_crc_errors++;
730*4882a593Smuzhiyun 			dev->stats.rx_errors++;
731*4882a593Smuzhiyun 			break;
732*4882a593Smuzhiyun 		case ERR_HDLC_TOO_LONG:
733*4882a593Smuzhiyun 			dev->stats.rx_length_errors++;
734*4882a593Smuzhiyun 			dev->stats.rx_errors++;
735*4882a593Smuzhiyun 			break;
736*4882a593Smuzhiyun 		default:	/* FIXME - remove printk */
737*4882a593Smuzhiyun 			netdev_err(dev, "hss_hdlc_poll: status 0x%02X errors %u\n",
738*4882a593Smuzhiyun 				   desc->status, desc->error_count);
739*4882a593Smuzhiyun 			dev->stats.rx_errors++;
740*4882a593Smuzhiyun 		}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		if (!skb) {
743*4882a593Smuzhiyun 			/* put the desc back on RX-ready queue */
744*4882a593Smuzhiyun 			desc->buf_len = RX_SIZE;
745*4882a593Smuzhiyun 			desc->pkt_len = desc->status = 0;
746*4882a593Smuzhiyun 			queue_put_desc(rxfreeq, rx_desc_phys(port, n), desc);
747*4882a593Smuzhiyun 			continue;
748*4882a593Smuzhiyun 		}
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 		/* process received frame */
751*4882a593Smuzhiyun #ifdef __ARMEB__
752*4882a593Smuzhiyun 		temp = skb;
753*4882a593Smuzhiyun 		skb = port->rx_buff_tab[n];
754*4882a593Smuzhiyun 		dma_unmap_single(&dev->dev, desc->data,
755*4882a593Smuzhiyun 				 RX_SIZE, DMA_FROM_DEVICE);
756*4882a593Smuzhiyun #else
757*4882a593Smuzhiyun 		dma_sync_single_for_cpu(&dev->dev, desc->data,
758*4882a593Smuzhiyun 					RX_SIZE, DMA_FROM_DEVICE);
759*4882a593Smuzhiyun 		memcpy_swab32((u32 *)skb->data, (u32 *)port->rx_buff_tab[n],
760*4882a593Smuzhiyun 			      ALIGN(desc->pkt_len, 4) / 4);
761*4882a593Smuzhiyun #endif
762*4882a593Smuzhiyun 		skb_put(skb, desc->pkt_len);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 		debug_pkt(dev, "hss_hdlc_poll", skb->data, skb->len);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 		skb->protocol = hdlc_type_trans(skb, dev);
767*4882a593Smuzhiyun 		dev->stats.rx_packets++;
768*4882a593Smuzhiyun 		dev->stats.rx_bytes += skb->len;
769*4882a593Smuzhiyun 		netif_receive_skb(skb);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 		/* put the new buffer on RX-free queue */
772*4882a593Smuzhiyun #ifdef __ARMEB__
773*4882a593Smuzhiyun 		port->rx_buff_tab[n] = temp;
774*4882a593Smuzhiyun 		desc->data = phys;
775*4882a593Smuzhiyun #endif
776*4882a593Smuzhiyun 		desc->buf_len = RX_SIZE;
777*4882a593Smuzhiyun 		desc->pkt_len = 0;
778*4882a593Smuzhiyun 		queue_put_desc(rxfreeq, rx_desc_phys(port, n), desc);
779*4882a593Smuzhiyun 		received++;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun #if DEBUG_RX
782*4882a593Smuzhiyun 	printk(KERN_DEBUG "hss_hdlc_poll: end, not all work done\n");
783*4882a593Smuzhiyun #endif
784*4882a593Smuzhiyun 	return received;	/* not all work done */
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 
hss_hdlc_txdone_irq(void * pdev)788*4882a593Smuzhiyun static void hss_hdlc_txdone_irq(void *pdev)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	struct net_device *dev = pdev;
791*4882a593Smuzhiyun 	struct port *port = dev_to_port(dev);
792*4882a593Smuzhiyun 	int n_desc;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun #if DEBUG_TX
795*4882a593Smuzhiyun 	printk(KERN_DEBUG DRV_NAME ": hss_hdlc_txdone_irq\n");
796*4882a593Smuzhiyun #endif
797*4882a593Smuzhiyun 	while ((n_desc = queue_get_desc(queue_ids[port->id].txdone,
798*4882a593Smuzhiyun 					port, 1)) >= 0) {
799*4882a593Smuzhiyun 		struct desc *desc;
800*4882a593Smuzhiyun 		int start;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		desc = tx_desc_ptr(port, n_desc);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 		dev->stats.tx_packets++;
805*4882a593Smuzhiyun 		dev->stats.tx_bytes += desc->pkt_len;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 		dma_unmap_tx(port, desc);
808*4882a593Smuzhiyun #if DEBUG_TX
809*4882a593Smuzhiyun 		printk(KERN_DEBUG "%s: hss_hdlc_txdone_irq free %p\n",
810*4882a593Smuzhiyun 		       dev->name, port->tx_buff_tab[n_desc]);
811*4882a593Smuzhiyun #endif
812*4882a593Smuzhiyun 		free_buffer_irq(port->tx_buff_tab[n_desc]);
813*4882a593Smuzhiyun 		port->tx_buff_tab[n_desc] = NULL;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 		start = qmgr_stat_below_low_watermark(port->plat->txreadyq);
816*4882a593Smuzhiyun 		queue_put_desc(port->plat->txreadyq,
817*4882a593Smuzhiyun 			       tx_desc_phys(port, n_desc), desc);
818*4882a593Smuzhiyun 		if (start) { /* TX-ready queue was empty */
819*4882a593Smuzhiyun #if DEBUG_TX
820*4882a593Smuzhiyun 			printk(KERN_DEBUG "%s: hss_hdlc_txdone_irq xmit"
821*4882a593Smuzhiyun 			       " ready\n", dev->name);
822*4882a593Smuzhiyun #endif
823*4882a593Smuzhiyun 			netif_wake_queue(dev);
824*4882a593Smuzhiyun 		}
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
hss_hdlc_xmit(struct sk_buff * skb,struct net_device * dev)828*4882a593Smuzhiyun static int hss_hdlc_xmit(struct sk_buff *skb, struct net_device *dev)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct port *port = dev_to_port(dev);
831*4882a593Smuzhiyun 	unsigned int txreadyq = port->plat->txreadyq;
832*4882a593Smuzhiyun 	int len, offset, bytes, n;
833*4882a593Smuzhiyun 	void *mem;
834*4882a593Smuzhiyun 	u32 phys;
835*4882a593Smuzhiyun 	struct desc *desc;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun #if DEBUG_TX
838*4882a593Smuzhiyun 	printk(KERN_DEBUG "%s: hss_hdlc_xmit\n", dev->name);
839*4882a593Smuzhiyun #endif
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (unlikely(skb->len > HDLC_MAX_MRU)) {
842*4882a593Smuzhiyun 		dev_kfree_skb(skb);
843*4882a593Smuzhiyun 		dev->stats.tx_errors++;
844*4882a593Smuzhiyun 		return NETDEV_TX_OK;
845*4882a593Smuzhiyun 	}
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	debug_pkt(dev, "hss_hdlc_xmit", skb->data, skb->len);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	len = skb->len;
850*4882a593Smuzhiyun #ifdef __ARMEB__
851*4882a593Smuzhiyun 	offset = 0; /* no need to keep alignment */
852*4882a593Smuzhiyun 	bytes = len;
853*4882a593Smuzhiyun 	mem = skb->data;
854*4882a593Smuzhiyun #else
855*4882a593Smuzhiyun 	offset = (int)skb->data & 3; /* keep 32-bit alignment */
856*4882a593Smuzhiyun 	bytes = ALIGN(offset + len, 4);
857*4882a593Smuzhiyun 	if (!(mem = kmalloc(bytes, GFP_ATOMIC))) {
858*4882a593Smuzhiyun 		dev_kfree_skb(skb);
859*4882a593Smuzhiyun 		dev->stats.tx_dropped++;
860*4882a593Smuzhiyun 		return NETDEV_TX_OK;
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 	memcpy_swab32(mem, (u32 *)((uintptr_t)skb->data & ~3), bytes / 4);
863*4882a593Smuzhiyun 	dev_kfree_skb(skb);
864*4882a593Smuzhiyun #endif
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	phys = dma_map_single(&dev->dev, mem, bytes, DMA_TO_DEVICE);
867*4882a593Smuzhiyun 	if (dma_mapping_error(&dev->dev, phys)) {
868*4882a593Smuzhiyun #ifdef __ARMEB__
869*4882a593Smuzhiyun 		dev_kfree_skb(skb);
870*4882a593Smuzhiyun #else
871*4882a593Smuzhiyun 		kfree(mem);
872*4882a593Smuzhiyun #endif
873*4882a593Smuzhiyun 		dev->stats.tx_dropped++;
874*4882a593Smuzhiyun 		return NETDEV_TX_OK;
875*4882a593Smuzhiyun 	}
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	n = queue_get_desc(txreadyq, port, 1);
878*4882a593Smuzhiyun 	BUG_ON(n < 0);
879*4882a593Smuzhiyun 	desc = tx_desc_ptr(port, n);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun #ifdef __ARMEB__
882*4882a593Smuzhiyun 	port->tx_buff_tab[n] = skb;
883*4882a593Smuzhiyun #else
884*4882a593Smuzhiyun 	port->tx_buff_tab[n] = mem;
885*4882a593Smuzhiyun #endif
886*4882a593Smuzhiyun 	desc->data = phys + offset;
887*4882a593Smuzhiyun 	desc->buf_len = desc->pkt_len = len;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	wmb();
890*4882a593Smuzhiyun 	queue_put_desc(queue_ids[port->id].tx, tx_desc_phys(port, n), desc);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	if (qmgr_stat_below_low_watermark(txreadyq)) { /* empty */
893*4882a593Smuzhiyun #if DEBUG_TX
894*4882a593Smuzhiyun 		printk(KERN_DEBUG "%s: hss_hdlc_xmit queue full\n", dev->name);
895*4882a593Smuzhiyun #endif
896*4882a593Smuzhiyun 		netif_stop_queue(dev);
897*4882a593Smuzhiyun 		/* we could miss TX ready interrupt */
898*4882a593Smuzhiyun 		if (!qmgr_stat_below_low_watermark(txreadyq)) {
899*4882a593Smuzhiyun #if DEBUG_TX
900*4882a593Smuzhiyun 			printk(KERN_DEBUG "%s: hss_hdlc_xmit ready again\n",
901*4882a593Smuzhiyun 			       dev->name);
902*4882a593Smuzhiyun #endif
903*4882a593Smuzhiyun 			netif_wake_queue(dev);
904*4882a593Smuzhiyun 		}
905*4882a593Smuzhiyun 	}
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun #if DEBUG_TX
908*4882a593Smuzhiyun 	printk(KERN_DEBUG "%s: hss_hdlc_xmit end\n", dev->name);
909*4882a593Smuzhiyun #endif
910*4882a593Smuzhiyun 	return NETDEV_TX_OK;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 
request_hdlc_queues(struct port * port)914*4882a593Smuzhiyun static int request_hdlc_queues(struct port *port)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	int err;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	err = qmgr_request_queue(queue_ids[port->id].rxfree, RX_DESCS, 0, 0,
919*4882a593Smuzhiyun 				 "%s:RX-free", port->netdev->name);
920*4882a593Smuzhiyun 	if (err)
921*4882a593Smuzhiyun 		return err;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	err = qmgr_request_queue(queue_ids[port->id].rx, RX_DESCS, 0, 0,
924*4882a593Smuzhiyun 				 "%s:RX", port->netdev->name);
925*4882a593Smuzhiyun 	if (err)
926*4882a593Smuzhiyun 		goto rel_rxfree;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	err = qmgr_request_queue(queue_ids[port->id].tx, TX_DESCS, 0, 0,
929*4882a593Smuzhiyun 				 "%s:TX", port->netdev->name);
930*4882a593Smuzhiyun 	if (err)
931*4882a593Smuzhiyun 		goto rel_rx;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	err = qmgr_request_queue(port->plat->txreadyq, TX_DESCS, 0, 0,
934*4882a593Smuzhiyun 				 "%s:TX-ready", port->netdev->name);
935*4882a593Smuzhiyun 	if (err)
936*4882a593Smuzhiyun 		goto rel_tx;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	err = qmgr_request_queue(queue_ids[port->id].txdone, TX_DESCS, 0, 0,
939*4882a593Smuzhiyun 				 "%s:TX-done", port->netdev->name);
940*4882a593Smuzhiyun 	if (err)
941*4882a593Smuzhiyun 		goto rel_txready;
942*4882a593Smuzhiyun 	return 0;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun rel_txready:
945*4882a593Smuzhiyun 	qmgr_release_queue(port->plat->txreadyq);
946*4882a593Smuzhiyun rel_tx:
947*4882a593Smuzhiyun 	qmgr_release_queue(queue_ids[port->id].tx);
948*4882a593Smuzhiyun rel_rx:
949*4882a593Smuzhiyun 	qmgr_release_queue(queue_ids[port->id].rx);
950*4882a593Smuzhiyun rel_rxfree:
951*4882a593Smuzhiyun 	qmgr_release_queue(queue_ids[port->id].rxfree);
952*4882a593Smuzhiyun 	printk(KERN_DEBUG "%s: unable to request hardware queues\n",
953*4882a593Smuzhiyun 	       port->netdev->name);
954*4882a593Smuzhiyun 	return err;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun 
release_hdlc_queues(struct port * port)957*4882a593Smuzhiyun static void release_hdlc_queues(struct port *port)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	qmgr_release_queue(queue_ids[port->id].rxfree);
960*4882a593Smuzhiyun 	qmgr_release_queue(queue_ids[port->id].rx);
961*4882a593Smuzhiyun 	qmgr_release_queue(queue_ids[port->id].txdone);
962*4882a593Smuzhiyun 	qmgr_release_queue(queue_ids[port->id].tx);
963*4882a593Smuzhiyun 	qmgr_release_queue(port->plat->txreadyq);
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun 
init_hdlc_queues(struct port * port)966*4882a593Smuzhiyun static int init_hdlc_queues(struct port *port)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	int i;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	if (!ports_open) {
971*4882a593Smuzhiyun 		dma_pool = dma_pool_create(DRV_NAME, &port->netdev->dev,
972*4882a593Smuzhiyun 					   POOL_ALLOC_SIZE, 32, 0);
973*4882a593Smuzhiyun 		if (!dma_pool)
974*4882a593Smuzhiyun 			return -ENOMEM;
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	if (!(port->desc_tab = dma_pool_alloc(dma_pool, GFP_KERNEL,
978*4882a593Smuzhiyun 					      &port->desc_tab_phys)))
979*4882a593Smuzhiyun 		return -ENOMEM;
980*4882a593Smuzhiyun 	memset(port->desc_tab, 0, POOL_ALLOC_SIZE);
981*4882a593Smuzhiyun 	memset(port->rx_buff_tab, 0, sizeof(port->rx_buff_tab)); /* tables */
982*4882a593Smuzhiyun 	memset(port->tx_buff_tab, 0, sizeof(port->tx_buff_tab));
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/* Setup RX buffers */
985*4882a593Smuzhiyun 	for (i = 0; i < RX_DESCS; i++) {
986*4882a593Smuzhiyun 		struct desc *desc = rx_desc_ptr(port, i);
987*4882a593Smuzhiyun 		buffer_t *buff;
988*4882a593Smuzhiyun 		void *data;
989*4882a593Smuzhiyun #ifdef __ARMEB__
990*4882a593Smuzhiyun 		if (!(buff = netdev_alloc_skb(port->netdev, RX_SIZE)))
991*4882a593Smuzhiyun 			return -ENOMEM;
992*4882a593Smuzhiyun 		data = buff->data;
993*4882a593Smuzhiyun #else
994*4882a593Smuzhiyun 		if (!(buff = kmalloc(RX_SIZE, GFP_KERNEL)))
995*4882a593Smuzhiyun 			return -ENOMEM;
996*4882a593Smuzhiyun 		data = buff;
997*4882a593Smuzhiyun #endif
998*4882a593Smuzhiyun 		desc->buf_len = RX_SIZE;
999*4882a593Smuzhiyun 		desc->data = dma_map_single(&port->netdev->dev, data,
1000*4882a593Smuzhiyun 					    RX_SIZE, DMA_FROM_DEVICE);
1001*4882a593Smuzhiyun 		if (dma_mapping_error(&port->netdev->dev, desc->data)) {
1002*4882a593Smuzhiyun 			free_buffer(buff);
1003*4882a593Smuzhiyun 			return -EIO;
1004*4882a593Smuzhiyun 		}
1005*4882a593Smuzhiyun 		port->rx_buff_tab[i] = buff;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	return 0;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
destroy_hdlc_queues(struct port * port)1011*4882a593Smuzhiyun static void destroy_hdlc_queues(struct port *port)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	int i;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	if (port->desc_tab) {
1016*4882a593Smuzhiyun 		for (i = 0; i < RX_DESCS; i++) {
1017*4882a593Smuzhiyun 			struct desc *desc = rx_desc_ptr(port, i);
1018*4882a593Smuzhiyun 			buffer_t *buff = port->rx_buff_tab[i];
1019*4882a593Smuzhiyun 			if (buff) {
1020*4882a593Smuzhiyun 				dma_unmap_single(&port->netdev->dev,
1021*4882a593Smuzhiyun 						 desc->data, RX_SIZE,
1022*4882a593Smuzhiyun 						 DMA_FROM_DEVICE);
1023*4882a593Smuzhiyun 				free_buffer(buff);
1024*4882a593Smuzhiyun 			}
1025*4882a593Smuzhiyun 		}
1026*4882a593Smuzhiyun 		for (i = 0; i < TX_DESCS; i++) {
1027*4882a593Smuzhiyun 			struct desc *desc = tx_desc_ptr(port, i);
1028*4882a593Smuzhiyun 			buffer_t *buff = port->tx_buff_tab[i];
1029*4882a593Smuzhiyun 			if (buff) {
1030*4882a593Smuzhiyun 				dma_unmap_tx(port, desc);
1031*4882a593Smuzhiyun 				free_buffer(buff);
1032*4882a593Smuzhiyun 			}
1033*4882a593Smuzhiyun 		}
1034*4882a593Smuzhiyun 		dma_pool_free(dma_pool, port->desc_tab, port->desc_tab_phys);
1035*4882a593Smuzhiyun 		port->desc_tab = NULL;
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	if (!ports_open && dma_pool) {
1039*4882a593Smuzhiyun 		dma_pool_destroy(dma_pool);
1040*4882a593Smuzhiyun 		dma_pool = NULL;
1041*4882a593Smuzhiyun 	}
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
hss_hdlc_open(struct net_device * dev)1044*4882a593Smuzhiyun static int hss_hdlc_open(struct net_device *dev)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	struct port *port = dev_to_port(dev);
1047*4882a593Smuzhiyun 	unsigned long flags;
1048*4882a593Smuzhiyun 	int i, err = 0;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	if ((err = hdlc_open(dev)))
1051*4882a593Smuzhiyun 		return err;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	if ((err = hss_load_firmware(port)))
1054*4882a593Smuzhiyun 		goto err_hdlc_close;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	if ((err = request_hdlc_queues(port)))
1057*4882a593Smuzhiyun 		goto err_hdlc_close;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	if ((err = init_hdlc_queues(port)))
1060*4882a593Smuzhiyun 		goto err_destroy_queues;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	spin_lock_irqsave(&npe_lock, flags);
1063*4882a593Smuzhiyun 	if (port->plat->open)
1064*4882a593Smuzhiyun 		if ((err = port->plat->open(port->id, dev,
1065*4882a593Smuzhiyun 					    hss_hdlc_set_carrier)))
1066*4882a593Smuzhiyun 			goto err_unlock;
1067*4882a593Smuzhiyun 	spin_unlock_irqrestore(&npe_lock, flags);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	/* Populate queues with buffers, no failure after this point */
1070*4882a593Smuzhiyun 	for (i = 0; i < TX_DESCS; i++)
1071*4882a593Smuzhiyun 		queue_put_desc(port->plat->txreadyq,
1072*4882a593Smuzhiyun 			       tx_desc_phys(port, i), tx_desc_ptr(port, i));
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	for (i = 0; i < RX_DESCS; i++)
1075*4882a593Smuzhiyun 		queue_put_desc(queue_ids[port->id].rxfree,
1076*4882a593Smuzhiyun 			       rx_desc_phys(port, i), rx_desc_ptr(port, i));
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	napi_enable(&port->napi);
1079*4882a593Smuzhiyun 	netif_start_queue(dev);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	qmgr_set_irq(queue_ids[port->id].rx, QUEUE_IRQ_SRC_NOT_EMPTY,
1082*4882a593Smuzhiyun 		     hss_hdlc_rx_irq, dev);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	qmgr_set_irq(queue_ids[port->id].txdone, QUEUE_IRQ_SRC_NOT_EMPTY,
1085*4882a593Smuzhiyun 		     hss_hdlc_txdone_irq, dev);
1086*4882a593Smuzhiyun 	qmgr_enable_irq(queue_ids[port->id].txdone);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	ports_open++;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	hss_set_hdlc_cfg(port);
1091*4882a593Smuzhiyun 	hss_config(port);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	hss_start_hdlc(port);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	/* we may already have RX data, enables IRQ */
1096*4882a593Smuzhiyun 	napi_schedule(&port->napi);
1097*4882a593Smuzhiyun 	return 0;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun err_unlock:
1100*4882a593Smuzhiyun 	spin_unlock_irqrestore(&npe_lock, flags);
1101*4882a593Smuzhiyun err_destroy_queues:
1102*4882a593Smuzhiyun 	destroy_hdlc_queues(port);
1103*4882a593Smuzhiyun 	release_hdlc_queues(port);
1104*4882a593Smuzhiyun err_hdlc_close:
1105*4882a593Smuzhiyun 	hdlc_close(dev);
1106*4882a593Smuzhiyun 	return err;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
hss_hdlc_close(struct net_device * dev)1109*4882a593Smuzhiyun static int hss_hdlc_close(struct net_device *dev)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun 	struct port *port = dev_to_port(dev);
1112*4882a593Smuzhiyun 	unsigned long flags;
1113*4882a593Smuzhiyun 	int i, buffs = RX_DESCS; /* allocated RX buffers */
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	spin_lock_irqsave(&npe_lock, flags);
1116*4882a593Smuzhiyun 	ports_open--;
1117*4882a593Smuzhiyun 	qmgr_disable_irq(queue_ids[port->id].rx);
1118*4882a593Smuzhiyun 	netif_stop_queue(dev);
1119*4882a593Smuzhiyun 	napi_disable(&port->napi);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	hss_stop_hdlc(port);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	while (queue_get_desc(queue_ids[port->id].rxfree, port, 0) >= 0)
1124*4882a593Smuzhiyun 		buffs--;
1125*4882a593Smuzhiyun 	while (queue_get_desc(queue_ids[port->id].rx, port, 0) >= 0)
1126*4882a593Smuzhiyun 		buffs--;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (buffs)
1129*4882a593Smuzhiyun 		netdev_crit(dev, "unable to drain RX queue, %i buffer(s) left in NPE\n",
1130*4882a593Smuzhiyun 			    buffs);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	buffs = TX_DESCS;
1133*4882a593Smuzhiyun 	while (queue_get_desc(queue_ids[port->id].tx, port, 1) >= 0)
1134*4882a593Smuzhiyun 		buffs--; /* cancel TX */
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	i = 0;
1137*4882a593Smuzhiyun 	do {
1138*4882a593Smuzhiyun 		while (queue_get_desc(port->plat->txreadyq, port, 1) >= 0)
1139*4882a593Smuzhiyun 			buffs--;
1140*4882a593Smuzhiyun 		if (!buffs)
1141*4882a593Smuzhiyun 			break;
1142*4882a593Smuzhiyun 	} while (++i < MAX_CLOSE_WAIT);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	if (buffs)
1145*4882a593Smuzhiyun 		netdev_crit(dev, "unable to drain TX queue, %i buffer(s) left in NPE\n",
1146*4882a593Smuzhiyun 			    buffs);
1147*4882a593Smuzhiyun #if DEBUG_CLOSE
1148*4882a593Smuzhiyun 	if (!buffs)
1149*4882a593Smuzhiyun 		printk(KERN_DEBUG "Draining TX queues took %i cycles\n", i);
1150*4882a593Smuzhiyun #endif
1151*4882a593Smuzhiyun 	qmgr_disable_irq(queue_ids[port->id].txdone);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	if (port->plat->close)
1154*4882a593Smuzhiyun 		port->plat->close(port->id, dev);
1155*4882a593Smuzhiyun 	spin_unlock_irqrestore(&npe_lock, flags);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	destroy_hdlc_queues(port);
1158*4882a593Smuzhiyun 	release_hdlc_queues(port);
1159*4882a593Smuzhiyun 	hdlc_close(dev);
1160*4882a593Smuzhiyun 	return 0;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 
hss_hdlc_attach(struct net_device * dev,unsigned short encoding,unsigned short parity)1164*4882a593Smuzhiyun static int hss_hdlc_attach(struct net_device *dev, unsigned short encoding,
1165*4882a593Smuzhiyun 			   unsigned short parity)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	struct port *port = dev_to_port(dev);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	if (encoding != ENCODING_NRZ)
1170*4882a593Smuzhiyun 		return -EINVAL;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	switch(parity) {
1173*4882a593Smuzhiyun 	case PARITY_CRC16_PR1_CCITT:
1174*4882a593Smuzhiyun 		port->hdlc_cfg = 0;
1175*4882a593Smuzhiyun 		return 0;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	case PARITY_CRC32_PR1_CCITT:
1178*4882a593Smuzhiyun 		port->hdlc_cfg = PKT_HDLC_CRC_32;
1179*4882a593Smuzhiyun 		return 0;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	default:
1182*4882a593Smuzhiyun 		return -EINVAL;
1183*4882a593Smuzhiyun 	}
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
check_clock(u32 timer_freq,u32 rate,u32 a,u32 b,u32 c,u32 * best,u32 * best_diff,u32 * reg)1186*4882a593Smuzhiyun static u32 check_clock(u32 timer_freq, u32 rate, u32 a, u32 b, u32 c,
1187*4882a593Smuzhiyun 		       u32 *best, u32 *best_diff, u32 *reg)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	/* a is 10-bit, b is 10-bit, c is 12-bit */
1190*4882a593Smuzhiyun 	u64 new_rate;
1191*4882a593Smuzhiyun 	u32 new_diff;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	new_rate = timer_freq * (u64)(c + 1);
1194*4882a593Smuzhiyun 	do_div(new_rate, a * (c + 1) + b + 1);
1195*4882a593Smuzhiyun 	new_diff = abs((u32)new_rate - rate);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	if (new_diff < *best_diff) {
1198*4882a593Smuzhiyun 		*best = new_rate;
1199*4882a593Smuzhiyun 		*best_diff = new_diff;
1200*4882a593Smuzhiyun 		*reg = (a << 22) | (b << 12) | c;
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 	return new_diff;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun 
find_best_clock(u32 timer_freq,u32 rate,u32 * best,u32 * reg)1205*4882a593Smuzhiyun static void find_best_clock(u32 timer_freq, u32 rate, u32 *best, u32 *reg)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	u32 a, b, diff = 0xFFFFFFFF;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	a = timer_freq / rate;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	if (a > 0x3FF) { /* 10-bit value - we can go as slow as ca. 65 kb/s */
1212*4882a593Smuzhiyun 		check_clock(timer_freq, rate, 0x3FF, 1, 1, best, &diff, reg);
1213*4882a593Smuzhiyun 		return;
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun 	if (a == 0) { /* > 66.666 MHz */
1216*4882a593Smuzhiyun 		a = 1; /* minimum divider is 1 (a = 0, b = 1, c = 1) */
1217*4882a593Smuzhiyun 		rate = timer_freq;
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	if (rate * a == timer_freq) { /* don't divide by 0 later */
1221*4882a593Smuzhiyun 		check_clock(timer_freq, rate, a - 1, 1, 1, best, &diff, reg);
1222*4882a593Smuzhiyun 		return;
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	for (b = 0; b < 0x400; b++) {
1226*4882a593Smuzhiyun 		u64 c = (b + 1) * (u64)rate;
1227*4882a593Smuzhiyun 		do_div(c, timer_freq - rate * a);
1228*4882a593Smuzhiyun 		c--;
1229*4882a593Smuzhiyun 		if (c >= 0xFFF) { /* 12-bit - no need to check more 'b's */
1230*4882a593Smuzhiyun 			if (b == 0 && /* also try a bit higher rate */
1231*4882a593Smuzhiyun 			    !check_clock(timer_freq, rate, a - 1, 1, 1, best,
1232*4882a593Smuzhiyun 					 &diff, reg))
1233*4882a593Smuzhiyun 				return;
1234*4882a593Smuzhiyun 			check_clock(timer_freq, rate, a, b, 0xFFF, best,
1235*4882a593Smuzhiyun 				    &diff, reg);
1236*4882a593Smuzhiyun 			return;
1237*4882a593Smuzhiyun 		}
1238*4882a593Smuzhiyun 		if (!check_clock(timer_freq, rate, a, b, c, best, &diff, reg))
1239*4882a593Smuzhiyun 			return;
1240*4882a593Smuzhiyun 		if (!check_clock(timer_freq, rate, a, b, c + 1, best, &diff,
1241*4882a593Smuzhiyun 				 reg))
1242*4882a593Smuzhiyun 			return;
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun 
hss_hdlc_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)1246*4882a593Smuzhiyun static int hss_hdlc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun 	const size_t size = sizeof(sync_serial_settings);
1249*4882a593Smuzhiyun 	sync_serial_settings new_line;
1250*4882a593Smuzhiyun 	sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
1251*4882a593Smuzhiyun 	struct port *port = dev_to_port(dev);
1252*4882a593Smuzhiyun 	unsigned long flags;
1253*4882a593Smuzhiyun 	int clk;
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	if (cmd != SIOCWANDEV)
1256*4882a593Smuzhiyun 		return hdlc_ioctl(dev, ifr, cmd);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	switch(ifr->ifr_settings.type) {
1259*4882a593Smuzhiyun 	case IF_GET_IFACE:
1260*4882a593Smuzhiyun 		ifr->ifr_settings.type = IF_IFACE_V35;
1261*4882a593Smuzhiyun 		if (ifr->ifr_settings.size < size) {
1262*4882a593Smuzhiyun 			ifr->ifr_settings.size = size; /* data size wanted */
1263*4882a593Smuzhiyun 			return -ENOBUFS;
1264*4882a593Smuzhiyun 		}
1265*4882a593Smuzhiyun 		memset(&new_line, 0, sizeof(new_line));
1266*4882a593Smuzhiyun 		new_line.clock_type = port->clock_type;
1267*4882a593Smuzhiyun 		new_line.clock_rate = port->clock_rate;
1268*4882a593Smuzhiyun 		new_line.loopback = port->loopback;
1269*4882a593Smuzhiyun 		if (copy_to_user(line, &new_line, size))
1270*4882a593Smuzhiyun 			return -EFAULT;
1271*4882a593Smuzhiyun 		return 0;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	case IF_IFACE_SYNC_SERIAL:
1274*4882a593Smuzhiyun 	case IF_IFACE_V35:
1275*4882a593Smuzhiyun 		if(!capable(CAP_NET_ADMIN))
1276*4882a593Smuzhiyun 			return -EPERM;
1277*4882a593Smuzhiyun 		if (copy_from_user(&new_line, line, size))
1278*4882a593Smuzhiyun 			return -EFAULT;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 		clk = new_line.clock_type;
1281*4882a593Smuzhiyun 		if (port->plat->set_clock)
1282*4882a593Smuzhiyun 			clk = port->plat->set_clock(port->id, clk);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 		if (clk != CLOCK_EXT && clk != CLOCK_INT)
1285*4882a593Smuzhiyun 			return -EINVAL;	/* No such clock setting */
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 		if (new_line.loopback != 0 && new_line.loopback != 1)
1288*4882a593Smuzhiyun 			return -EINVAL;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 		port->clock_type = clk; /* Update settings */
1291*4882a593Smuzhiyun 		if (clk == CLOCK_INT)
1292*4882a593Smuzhiyun 			find_best_clock(port->plat->timer_freq,
1293*4882a593Smuzhiyun 					new_line.clock_rate,
1294*4882a593Smuzhiyun 					&port->clock_rate, &port->clock_reg);
1295*4882a593Smuzhiyun 		else {
1296*4882a593Smuzhiyun 			port->clock_rate = 0;
1297*4882a593Smuzhiyun 			port->clock_reg = CLK42X_SPEED_2048KHZ;
1298*4882a593Smuzhiyun 		}
1299*4882a593Smuzhiyun 		port->loopback = new_line.loopback;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 		spin_lock_irqsave(&npe_lock, flags);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 		if (dev->flags & IFF_UP)
1304*4882a593Smuzhiyun 			hss_config(port);
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 		if (port->loopback || port->carrier)
1307*4882a593Smuzhiyun 			netif_carrier_on(port->netdev);
1308*4882a593Smuzhiyun 		else
1309*4882a593Smuzhiyun 			netif_carrier_off(port->netdev);
1310*4882a593Smuzhiyun 		spin_unlock_irqrestore(&npe_lock, flags);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 		return 0;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	default:
1315*4882a593Smuzhiyun 		return hdlc_ioctl(dev, ifr, cmd);
1316*4882a593Smuzhiyun 	}
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun /*****************************************************************************
1320*4882a593Smuzhiyun  * initialization
1321*4882a593Smuzhiyun  ****************************************************************************/
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun static const struct net_device_ops hss_hdlc_ops = {
1324*4882a593Smuzhiyun 	.ndo_open       = hss_hdlc_open,
1325*4882a593Smuzhiyun 	.ndo_stop       = hss_hdlc_close,
1326*4882a593Smuzhiyun 	.ndo_start_xmit = hdlc_start_xmit,
1327*4882a593Smuzhiyun 	.ndo_do_ioctl   = hss_hdlc_ioctl,
1328*4882a593Smuzhiyun };
1329*4882a593Smuzhiyun 
hss_init_one(struct platform_device * pdev)1330*4882a593Smuzhiyun static int hss_init_one(struct platform_device *pdev)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	struct port *port;
1333*4882a593Smuzhiyun 	struct net_device *dev;
1334*4882a593Smuzhiyun 	hdlc_device *hdlc;
1335*4882a593Smuzhiyun 	int err;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	if ((port = kzalloc(sizeof(*port), GFP_KERNEL)) == NULL)
1338*4882a593Smuzhiyun 		return -ENOMEM;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	if ((port->npe = npe_request(0)) == NULL) {
1341*4882a593Smuzhiyun 		err = -ENODEV;
1342*4882a593Smuzhiyun 		goto err_free;
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	if ((port->netdev = dev = alloc_hdlcdev(port)) == NULL) {
1346*4882a593Smuzhiyun 		err = -ENOMEM;
1347*4882a593Smuzhiyun 		goto err_plat;
1348*4882a593Smuzhiyun 	}
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
1351*4882a593Smuzhiyun 	hdlc = dev_to_hdlc(dev);
1352*4882a593Smuzhiyun 	hdlc->attach = hss_hdlc_attach;
1353*4882a593Smuzhiyun 	hdlc->xmit = hss_hdlc_xmit;
1354*4882a593Smuzhiyun 	dev->netdev_ops = &hss_hdlc_ops;
1355*4882a593Smuzhiyun 	dev->tx_queue_len = 100;
1356*4882a593Smuzhiyun 	port->clock_type = CLOCK_EXT;
1357*4882a593Smuzhiyun 	port->clock_rate = 0;
1358*4882a593Smuzhiyun 	port->clock_reg = CLK42X_SPEED_2048KHZ;
1359*4882a593Smuzhiyun 	port->id = pdev->id;
1360*4882a593Smuzhiyun 	port->dev = &pdev->dev;
1361*4882a593Smuzhiyun 	port->plat = pdev->dev.platform_data;
1362*4882a593Smuzhiyun 	netif_napi_add(dev, &port->napi, hss_hdlc_poll, NAPI_WEIGHT);
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	if ((err = register_hdlc_device(dev)))
1365*4882a593Smuzhiyun 		goto err_free_netdev;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	platform_set_drvdata(pdev, port);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	netdev_info(dev, "initialized\n");
1370*4882a593Smuzhiyun 	return 0;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun err_free_netdev:
1373*4882a593Smuzhiyun 	free_netdev(dev);
1374*4882a593Smuzhiyun err_plat:
1375*4882a593Smuzhiyun 	npe_release(port->npe);
1376*4882a593Smuzhiyun err_free:
1377*4882a593Smuzhiyun 	kfree(port);
1378*4882a593Smuzhiyun 	return err;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun 
hss_remove_one(struct platform_device * pdev)1381*4882a593Smuzhiyun static int hss_remove_one(struct platform_device *pdev)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun 	struct port *port = platform_get_drvdata(pdev);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	unregister_hdlc_device(port->netdev);
1386*4882a593Smuzhiyun 	free_netdev(port->netdev);
1387*4882a593Smuzhiyun 	npe_release(port->npe);
1388*4882a593Smuzhiyun 	kfree(port);
1389*4882a593Smuzhiyun 	return 0;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun static struct platform_driver ixp4xx_hss_driver = {
1393*4882a593Smuzhiyun 	.driver.name	= DRV_NAME,
1394*4882a593Smuzhiyun 	.probe		= hss_init_one,
1395*4882a593Smuzhiyun 	.remove		= hss_remove_one,
1396*4882a593Smuzhiyun };
1397*4882a593Smuzhiyun 
hss_init_module(void)1398*4882a593Smuzhiyun static int __init hss_init_module(void)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun 	if ((ixp4xx_read_feature_bits() &
1401*4882a593Smuzhiyun 	     (IXP4XX_FEATURE_HDLC | IXP4XX_FEATURE_HSS)) !=
1402*4882a593Smuzhiyun 	    (IXP4XX_FEATURE_HDLC | IXP4XX_FEATURE_HSS))
1403*4882a593Smuzhiyun 		return -ENODEV;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	spin_lock_init(&npe_lock);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	return platform_driver_register(&ixp4xx_hss_driver);
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun 
hss_cleanup_module(void)1410*4882a593Smuzhiyun static void __exit hss_cleanup_module(void)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun 	platform_driver_unregister(&ixp4xx_hss_driver);
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun MODULE_AUTHOR("Krzysztof Halasa");
1416*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel IXP4xx HSS driver");
1417*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1418*4882a593Smuzhiyun MODULE_ALIAS("platform:ixp4xx_hss");
1419*4882a593Smuzhiyun module_init(hss_init_module);
1420*4882a593Smuzhiyun module_exit(hss_cleanup_module);
1421