xref: /OK3568_Linux_fs/kernel/drivers/net/wan/hd64572.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Hitachi (now Renesas) SCA-II HD64572 driver for Linux
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 1998-2008 Krzysztof Halasa <khc@pm.waw.pl>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Source of information: HD64572 SCA-II User's Manual
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * We use the following SCA memory map:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Packet buffer descriptor rings - starting from card->rambase:
12*4882a593Smuzhiyun  * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
13*4882a593Smuzhiyun  * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
14*4882a593Smuzhiyun  * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
15*4882a593Smuzhiyun  * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Packet data buffers - starting from card->rambase + buff_offset:
18*4882a593Smuzhiyun  * rx_ring_buffers * HDLC_MAX_MRU     = logical channel #0 RX buffers
19*4882a593Smuzhiyun  * tx_ring_buffers * HDLC_MAX_MRU     = logical channel #0 TX buffers
20*4882a593Smuzhiyun  * rx_ring_buffers * HDLC_MAX_MRU     = logical channel #0 RX buffers (if used)
21*4882a593Smuzhiyun  * tx_ring_buffers * HDLC_MAX_MRU     = logical channel #0 TX buffers (if used)
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/bitops.h>
25*4882a593Smuzhiyun #include <linux/errno.h>
26*4882a593Smuzhiyun #include <linux/fcntl.h>
27*4882a593Smuzhiyun #include <linux/hdlc.h>
28*4882a593Smuzhiyun #include <linux/in.h>
29*4882a593Smuzhiyun #include <linux/interrupt.h>
30*4882a593Smuzhiyun #include <linux/ioport.h>
31*4882a593Smuzhiyun #include <linux/jiffies.h>
32*4882a593Smuzhiyun #include <linux/kernel.h>
33*4882a593Smuzhiyun #include <linux/module.h>
34*4882a593Smuzhiyun #include <linux/netdevice.h>
35*4882a593Smuzhiyun #include <linux/skbuff.h>
36*4882a593Smuzhiyun #include <linux/string.h>
37*4882a593Smuzhiyun #include <linux/types.h>
38*4882a593Smuzhiyun #include <asm/io.h>
39*4882a593Smuzhiyun #include <linux/uaccess.h>
40*4882a593Smuzhiyun #include "hd64572.h"
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define NAPI_WEIGHT		16
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define get_msci(port)	  (port->chan ?   MSCI1_OFFSET :   MSCI0_OFFSET)
45*4882a593Smuzhiyun #define get_dmac_rx(port) (port->chan ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
46*4882a593Smuzhiyun #define get_dmac_tx(port) (port->chan ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define sca_in(reg, card)	     readb(card->scabase + (reg))
49*4882a593Smuzhiyun #define sca_out(value, reg, card)    writeb(value, card->scabase + (reg))
50*4882a593Smuzhiyun #define sca_inw(reg, card)	     readw(card->scabase + (reg))
51*4882a593Smuzhiyun #define sca_outw(value, reg, card)   writew(value, card->scabase + (reg))
52*4882a593Smuzhiyun #define sca_inl(reg, card)	     readl(card->scabase + (reg))
53*4882a593Smuzhiyun #define sca_outl(value, reg, card)   writel(value, card->scabase + (reg))
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static int sca_poll(struct napi_struct *napi, int budget);
56*4882a593Smuzhiyun 
dev_to_port(struct net_device * dev)57*4882a593Smuzhiyun static inline port_t* dev_to_port(struct net_device *dev)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	return dev_to_hdlc(dev)->priv;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
enable_intr(port_t * port)62*4882a593Smuzhiyun static inline void enable_intr(port_t *port)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	/* enable DMIB and MSCI RXINTA interrupts */
65*4882a593Smuzhiyun 	sca_outl(sca_inl(IER0, port->card) |
66*4882a593Smuzhiyun 		 (port->chan ? 0x08002200 : 0x00080022), IER0, port->card);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
disable_intr(port_t * port)69*4882a593Smuzhiyun static inline void disable_intr(port_t *port)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	sca_outl(sca_inl(IER0, port->card) &
72*4882a593Smuzhiyun 		 (port->chan ? 0x00FF00FF : 0xFF00FF00), IER0, port->card);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
desc_abs_number(port_t * port,u16 desc,int transmit)75*4882a593Smuzhiyun static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	u16 rx_buffs = port->card->rx_ring_buffers;
78*4882a593Smuzhiyun 	u16 tx_buffs = port->card->tx_ring_buffers;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
81*4882a593Smuzhiyun 	return port->chan * (rx_buffs + tx_buffs) + transmit * rx_buffs + desc;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 
desc_offset(port_t * port,u16 desc,int transmit)85*4882a593Smuzhiyun static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	/* Descriptor offset always fits in 16 bits */
88*4882a593Smuzhiyun 	return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 
desc_address(port_t * port,u16 desc,int transmit)92*4882a593Smuzhiyun static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
93*4882a593Smuzhiyun 					     int transmit)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	return (pkt_desc __iomem *)(port->card->rambase +
96*4882a593Smuzhiyun 				    desc_offset(port, desc, transmit));
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 
buffer_offset(port_t * port,u16 desc,int transmit)100*4882a593Smuzhiyun static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	return port->card->buff_offset +
103*4882a593Smuzhiyun 		desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 
sca_set_carrier(port_t * port)107*4882a593Smuzhiyun static inline void sca_set_carrier(port_t *port)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	if (!(sca_in(get_msci(port) + ST3, port->card) & ST3_DCD)) {
110*4882a593Smuzhiyun #ifdef DEBUG_LINK
111*4882a593Smuzhiyun 		printk(KERN_DEBUG "%s: sca_set_carrier on\n",
112*4882a593Smuzhiyun 		       port->netdev.name);
113*4882a593Smuzhiyun #endif
114*4882a593Smuzhiyun 		netif_carrier_on(port->netdev);
115*4882a593Smuzhiyun 	} else {
116*4882a593Smuzhiyun #ifdef DEBUG_LINK
117*4882a593Smuzhiyun 		printk(KERN_DEBUG "%s: sca_set_carrier off\n",
118*4882a593Smuzhiyun 		       port->netdev.name);
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun 		netif_carrier_off(port->netdev);
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 
sca_init_port(port_t * port)125*4882a593Smuzhiyun static void sca_init_port(port_t *port)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	card_t *card = port->card;
128*4882a593Smuzhiyun 	u16 dmac_rx = get_dmac_rx(port), dmac_tx = get_dmac_tx(port);
129*4882a593Smuzhiyun 	int transmit, i;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	port->rxin = 0;
132*4882a593Smuzhiyun 	port->txin = 0;
133*4882a593Smuzhiyun 	port->txlast = 0;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	for (transmit = 0; transmit < 2; transmit++) {
136*4882a593Smuzhiyun 		u16 buffs = transmit ? card->tx_ring_buffers
137*4882a593Smuzhiyun 			: card->rx_ring_buffers;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 		for (i = 0; i < buffs; i++) {
140*4882a593Smuzhiyun 			pkt_desc __iomem *desc = desc_address(port, i, transmit);
141*4882a593Smuzhiyun 			u16 chain_off = desc_offset(port, i + 1, transmit);
142*4882a593Smuzhiyun 			u32 buff_off = buffer_offset(port, i, transmit);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 			writel(chain_off, &desc->cp);
145*4882a593Smuzhiyun 			writel(buff_off, &desc->bp);
146*4882a593Smuzhiyun 			writew(0, &desc->len);
147*4882a593Smuzhiyun 			writeb(0, &desc->stat);
148*4882a593Smuzhiyun 		}
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* DMA disable - to halt state */
152*4882a593Smuzhiyun 	sca_out(0, DSR_RX(port->chan), card);
153*4882a593Smuzhiyun 	sca_out(0, DSR_TX(port->chan), card);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* software ABORT - to initial state */
156*4882a593Smuzhiyun 	sca_out(DCR_ABORT, DCR_RX(port->chan), card);
157*4882a593Smuzhiyun 	sca_out(DCR_ABORT, DCR_TX(port->chan), card);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* current desc addr */
160*4882a593Smuzhiyun 	sca_outl(desc_offset(port, 0, 0), dmac_rx + CDAL, card);
161*4882a593Smuzhiyun 	sca_outl(desc_offset(port, card->tx_ring_buffers - 1, 0),
162*4882a593Smuzhiyun 		 dmac_rx + EDAL, card);
163*4882a593Smuzhiyun 	sca_outl(desc_offset(port, 0, 1), dmac_tx + CDAL, card);
164*4882a593Smuzhiyun 	sca_outl(desc_offset(port, 0, 1), dmac_tx + EDAL, card);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* clear frame end interrupt counter */
167*4882a593Smuzhiyun 	sca_out(DCR_CLEAR_EOF, DCR_RX(port->chan), card);
168*4882a593Smuzhiyun 	sca_out(DCR_CLEAR_EOF, DCR_TX(port->chan), card);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* Receive */
171*4882a593Smuzhiyun 	sca_outw(HDLC_MAX_MRU, dmac_rx + BFLL, card); /* set buffer length */
172*4882a593Smuzhiyun 	sca_out(0x14, DMR_RX(port->chan), card); /* Chain mode, Multi-frame */
173*4882a593Smuzhiyun 	sca_out(DIR_EOME, DIR_RX(port->chan), card); /* enable interrupts */
174*4882a593Smuzhiyun 	sca_out(DSR_DE, DSR_RX(port->chan), card); /* DMA enable */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* Transmit */
177*4882a593Smuzhiyun 	sca_out(0x14, DMR_TX(port->chan), card); /* Chain mode, Multi-frame */
178*4882a593Smuzhiyun 	sca_out(DIR_EOME, DIR_TX(port->chan), card); /* enable interrupts */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	sca_set_carrier(port);
181*4882a593Smuzhiyun 	netif_napi_add(port->netdev, &port->napi, sca_poll, NAPI_WEIGHT);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* MSCI interrupt service */
sca_msci_intr(port_t * port)186*4882a593Smuzhiyun static inline void sca_msci_intr(port_t *port)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	u16 msci = get_msci(port);
189*4882a593Smuzhiyun 	card_t* card = port->card;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (sca_in(msci + ST1, card) & ST1_CDCD) {
192*4882a593Smuzhiyun 		/* Reset MSCI CDCD status bit */
193*4882a593Smuzhiyun 		sca_out(ST1_CDCD, msci + ST1, card);
194*4882a593Smuzhiyun 		sca_set_carrier(port);
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 
sca_rx(card_t * card,port_t * port,pkt_desc __iomem * desc,u16 rxin)199*4882a593Smuzhiyun static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
200*4882a593Smuzhiyun 			  u16 rxin)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct net_device *dev = port->netdev;
203*4882a593Smuzhiyun 	struct sk_buff *skb;
204*4882a593Smuzhiyun 	u16 len;
205*4882a593Smuzhiyun 	u32 buff;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	len = readw(&desc->len);
208*4882a593Smuzhiyun 	skb = dev_alloc_skb(len);
209*4882a593Smuzhiyun 	if (!skb) {
210*4882a593Smuzhiyun 		dev->stats.rx_dropped++;
211*4882a593Smuzhiyun 		return;
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	buff = buffer_offset(port, rxin, 0);
215*4882a593Smuzhiyun 	memcpy_fromio(skb->data, card->rambase + buff, len);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	skb_put(skb, len);
218*4882a593Smuzhiyun #ifdef DEBUG_PKT
219*4882a593Smuzhiyun 	printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
220*4882a593Smuzhiyun 	debug_frame(skb);
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun 	dev->stats.rx_packets++;
223*4882a593Smuzhiyun 	dev->stats.rx_bytes += skb->len;
224*4882a593Smuzhiyun 	skb->protocol = hdlc_type_trans(skb, dev);
225*4882a593Smuzhiyun 	netif_receive_skb(skb);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* Receive DMA service */
sca_rx_done(port_t * port,int budget)230*4882a593Smuzhiyun static inline int sca_rx_done(port_t *port, int budget)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct net_device *dev = port->netdev;
233*4882a593Smuzhiyun 	u16 dmac = get_dmac_rx(port);
234*4882a593Smuzhiyun 	card_t *card = port->card;
235*4882a593Smuzhiyun 	u8 stat = sca_in(DSR_RX(port->chan), card); /* read DMA Status */
236*4882a593Smuzhiyun 	int received = 0;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* Reset DSR status bits */
239*4882a593Smuzhiyun 	sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
240*4882a593Smuzhiyun 		DSR_RX(port->chan), card);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (stat & DSR_BOF)
243*4882a593Smuzhiyun 		/* Dropped one or more frames */
244*4882a593Smuzhiyun 		dev->stats.rx_over_errors++;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	while (received < budget) {
247*4882a593Smuzhiyun 		u32 desc_off = desc_offset(port, port->rxin, 0);
248*4882a593Smuzhiyun 		pkt_desc __iomem *desc;
249*4882a593Smuzhiyun 		u32 cda = sca_inl(dmac + CDAL, card);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
252*4882a593Smuzhiyun 			break;	/* No frame received */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		desc = desc_address(port, port->rxin, 0);
255*4882a593Smuzhiyun 		stat = readb(&desc->stat);
256*4882a593Smuzhiyun 		if (!(stat & ST_RX_EOM))
257*4882a593Smuzhiyun 			port->rxpart = 1; /* partial frame received */
258*4882a593Smuzhiyun 		else if ((stat & ST_ERROR_MASK) || port->rxpart) {
259*4882a593Smuzhiyun 			dev->stats.rx_errors++;
260*4882a593Smuzhiyun 			if (stat & ST_RX_OVERRUN)
261*4882a593Smuzhiyun 				dev->stats.rx_fifo_errors++;
262*4882a593Smuzhiyun 			else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
263*4882a593Smuzhiyun 					  ST_RX_RESBIT)) || port->rxpart)
264*4882a593Smuzhiyun 				dev->stats.rx_frame_errors++;
265*4882a593Smuzhiyun 			else if (stat & ST_RX_CRC)
266*4882a593Smuzhiyun 				dev->stats.rx_crc_errors++;
267*4882a593Smuzhiyun 			if (stat & ST_RX_EOM)
268*4882a593Smuzhiyun 				port->rxpart = 0; /* received last fragment */
269*4882a593Smuzhiyun 		} else {
270*4882a593Smuzhiyun 			sca_rx(card, port, desc, port->rxin);
271*4882a593Smuzhiyun 			received++;
272*4882a593Smuzhiyun 		}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		/* Set new error descriptor address */
275*4882a593Smuzhiyun 		sca_outl(desc_off, dmac + EDAL, card);
276*4882a593Smuzhiyun 		port->rxin = (port->rxin + 1) % card->rx_ring_buffers;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* make sure RX DMA is enabled */
280*4882a593Smuzhiyun 	sca_out(DSR_DE, DSR_RX(port->chan), card);
281*4882a593Smuzhiyun 	return received;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /* Transmit DMA service */
sca_tx_done(port_t * port)286*4882a593Smuzhiyun static inline void sca_tx_done(port_t *port)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct net_device *dev = port->netdev;
289*4882a593Smuzhiyun 	card_t* card = port->card;
290*4882a593Smuzhiyun 	u8 stat;
291*4882a593Smuzhiyun 	unsigned count = 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	spin_lock(&port->lock);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	stat = sca_in(DSR_TX(port->chan), card); /* read DMA Status */
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* Reset DSR status bits */
298*4882a593Smuzhiyun 	sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
299*4882a593Smuzhiyun 		DSR_TX(port->chan), card);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	while (1) {
302*4882a593Smuzhiyun 		pkt_desc __iomem *desc = desc_address(port, port->txlast, 1);
303*4882a593Smuzhiyun 		u8 stat = readb(&desc->stat);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		if (!(stat & ST_TX_OWNRSHP))
306*4882a593Smuzhiyun 			break; /* not yet transmitted */
307*4882a593Smuzhiyun 		if (stat & ST_TX_UNDRRUN) {
308*4882a593Smuzhiyun 			dev->stats.tx_errors++;
309*4882a593Smuzhiyun 			dev->stats.tx_fifo_errors++;
310*4882a593Smuzhiyun 		} else {
311*4882a593Smuzhiyun 			dev->stats.tx_packets++;
312*4882a593Smuzhiyun 			dev->stats.tx_bytes += readw(&desc->len);
313*4882a593Smuzhiyun 		}
314*4882a593Smuzhiyun 		writeb(0, &desc->stat);	/* Free descriptor */
315*4882a593Smuzhiyun 		count++;
316*4882a593Smuzhiyun 		port->txlast = (port->txlast + 1) % card->tx_ring_buffers;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (count)
320*4882a593Smuzhiyun 		netif_wake_queue(dev);
321*4882a593Smuzhiyun 	spin_unlock(&port->lock);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 
sca_poll(struct napi_struct * napi,int budget)325*4882a593Smuzhiyun static int sca_poll(struct napi_struct *napi, int budget)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	port_t *port = container_of(napi, port_t, napi);
328*4882a593Smuzhiyun 	u32 isr0 = sca_inl(ISR0, port->card);
329*4882a593Smuzhiyun 	int received = 0;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (isr0 & (port->chan ? 0x08000000 : 0x00080000))
332*4882a593Smuzhiyun 		sca_msci_intr(port);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (isr0 & (port->chan ? 0x00002000 : 0x00000020))
335*4882a593Smuzhiyun 		sca_tx_done(port);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (isr0 & (port->chan ? 0x00000200 : 0x00000002))
338*4882a593Smuzhiyun 		received = sca_rx_done(port, budget);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (received < budget) {
341*4882a593Smuzhiyun 		napi_complete_done(napi, received);
342*4882a593Smuzhiyun 		enable_intr(port);
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return received;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
sca_intr(int irq,void * dev_id)348*4882a593Smuzhiyun static irqreturn_t sca_intr(int irq, void *dev_id)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	card_t *card = dev_id;
351*4882a593Smuzhiyun 	u32 isr0 = sca_inl(ISR0, card);
352*4882a593Smuzhiyun 	int i, handled = 0;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
355*4882a593Smuzhiyun 		port_t *port = get_port(card, i);
356*4882a593Smuzhiyun 		if (port && (isr0 & (i ? 0x08002200 : 0x00080022))) {
357*4882a593Smuzhiyun 			handled = 1;
358*4882a593Smuzhiyun 			disable_intr(port);
359*4882a593Smuzhiyun 			napi_schedule(&port->napi);
360*4882a593Smuzhiyun 		}
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return IRQ_RETVAL(handled);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 
sca_set_port(port_t * port)367*4882a593Smuzhiyun static void sca_set_port(port_t *port)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	card_t* card = port->card;
370*4882a593Smuzhiyun 	u16 msci = get_msci(port);
371*4882a593Smuzhiyun 	u8 md2 = sca_in(msci + MD2, card);
372*4882a593Smuzhiyun 	unsigned int tmc, br = 10, brv = 1024;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (port->settings.clock_rate > 0) {
376*4882a593Smuzhiyun 		/* Try lower br for better accuracy*/
377*4882a593Smuzhiyun 		do {
378*4882a593Smuzhiyun 			br--;
379*4882a593Smuzhiyun 			brv >>= 1; /* brv = 2^9 = 512 max in specs */
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 			/* Baud Rate = CLOCK_BASE / TMC / 2^BR */
382*4882a593Smuzhiyun 			tmc = CLOCK_BASE / brv / port->settings.clock_rate;
383*4882a593Smuzhiyun 		}while (br > 1 && tmc <= 128);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		if (tmc < 1) {
386*4882a593Smuzhiyun 			tmc = 1;
387*4882a593Smuzhiyun 			br = 0;	/* For baud=CLOCK_BASE we use tmc=1 br=0 */
388*4882a593Smuzhiyun 			brv = 1;
389*4882a593Smuzhiyun 		} else if (tmc > 255)
390*4882a593Smuzhiyun 			tmc = 256; /* tmc=0 means 256 - low baud rates */
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 		port->settings.clock_rate = CLOCK_BASE / brv / tmc;
393*4882a593Smuzhiyun 	} else {
394*4882a593Smuzhiyun 		br = 9; /* Minimum clock rate */
395*4882a593Smuzhiyun 		tmc = 256;	/* 8bit = 0 */
396*4882a593Smuzhiyun 		port->settings.clock_rate = CLOCK_BASE / (256 * 512);
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
400*4882a593Smuzhiyun 	port->txs = (port->txs & ~CLK_BRG_MASK) | br;
401*4882a593Smuzhiyun 	port->tmc = tmc;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* baud divisor - time constant*/
404*4882a593Smuzhiyun 	sca_out(port->tmc, msci + TMCR, card);
405*4882a593Smuzhiyun 	sca_out(port->tmc, msci + TMCT, card);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/* Set BRG bits */
408*4882a593Smuzhiyun 	sca_out(port->rxs, msci + RXS, card);
409*4882a593Smuzhiyun 	sca_out(port->txs, msci + TXS, card);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (port->settings.loopback)
412*4882a593Smuzhiyun 		md2 |= MD2_LOOPBACK;
413*4882a593Smuzhiyun 	else
414*4882a593Smuzhiyun 		md2 &= ~MD2_LOOPBACK;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	sca_out(md2, msci + MD2, card);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 
sca_open(struct net_device * dev)421*4882a593Smuzhiyun static void sca_open(struct net_device *dev)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	port_t *port = dev_to_port(dev);
424*4882a593Smuzhiyun 	card_t* card = port->card;
425*4882a593Smuzhiyun 	u16 msci = get_msci(port);
426*4882a593Smuzhiyun 	u8 md0, md2;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	switch(port->encoding) {
429*4882a593Smuzhiyun 	case ENCODING_NRZ:	md2 = MD2_NRZ;		break;
430*4882a593Smuzhiyun 	case ENCODING_NRZI:	md2 = MD2_NRZI;		break;
431*4882a593Smuzhiyun 	case ENCODING_FM_MARK:	md2 = MD2_FM_MARK;	break;
432*4882a593Smuzhiyun 	case ENCODING_FM_SPACE:	md2 = MD2_FM_SPACE;	break;
433*4882a593Smuzhiyun 	default:		md2 = MD2_MANCHESTER;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	if (port->settings.loopback)
437*4882a593Smuzhiyun 		md2 |= MD2_LOOPBACK;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	switch(port->parity) {
440*4882a593Smuzhiyun 	case PARITY_CRC16_PR0:	     md0 = MD0_HDLC | MD0_CRC_16_0;  break;
441*4882a593Smuzhiyun 	case PARITY_CRC16_PR1:	     md0 = MD0_HDLC | MD0_CRC_16;    break;
442*4882a593Smuzhiyun 	case PARITY_CRC32_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU32; break;
443*4882a593Smuzhiyun 	case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU;   break;
444*4882a593Smuzhiyun 	default:		     md0 = MD0_HDLC | MD0_CRC_NONE;
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	sca_out(CMD_RESET, msci + CMD, card);
448*4882a593Smuzhiyun 	sca_out(md0, msci + MD0, card);
449*4882a593Smuzhiyun 	sca_out(0x00, msci + MD1, card); /* no address field check */
450*4882a593Smuzhiyun 	sca_out(md2, msci + MD2, card);
451*4882a593Smuzhiyun 	sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
452*4882a593Smuzhiyun 	/* Skip the rest of underrun frame */
453*4882a593Smuzhiyun 	sca_out(CTL_IDLE | CTL_URCT | CTL_URSKP, msci + CTL, card);
454*4882a593Smuzhiyun 	sca_out(0x0F, msci + RNR, card); /* +1=RX DMA activation condition */
455*4882a593Smuzhiyun 	sca_out(0x3C, msci + TFS, card); /* +1 = TX start */
456*4882a593Smuzhiyun 	sca_out(0x38, msci + TCR, card); /* =Critical TX DMA activ condition */
457*4882a593Smuzhiyun 	sca_out(0x38, msci + TNR0, card); /* =TX DMA activation condition */
458*4882a593Smuzhiyun 	sca_out(0x3F, msci + TNR1, card); /* +1=TX DMA deactivation condition*/
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /* We're using the following interrupts:
461*4882a593Smuzhiyun    - RXINTA (DCD changes only)
462*4882a593Smuzhiyun    - DMIB (EOM - single frame transfer complete)
463*4882a593Smuzhiyun */
464*4882a593Smuzhiyun 	sca_outl(IE0_RXINTA | IE0_CDCD, msci + IE0, card);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	sca_out(port->tmc, msci + TMCR, card);
467*4882a593Smuzhiyun 	sca_out(port->tmc, msci + TMCT, card);
468*4882a593Smuzhiyun 	sca_out(port->rxs, msci + RXS, card);
469*4882a593Smuzhiyun 	sca_out(port->txs, msci + TXS, card);
470*4882a593Smuzhiyun 	sca_out(CMD_TX_ENABLE, msci + CMD, card);
471*4882a593Smuzhiyun 	sca_out(CMD_RX_ENABLE, msci + CMD, card);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	sca_set_carrier(port);
474*4882a593Smuzhiyun 	enable_intr(port);
475*4882a593Smuzhiyun 	napi_enable(&port->napi);
476*4882a593Smuzhiyun 	netif_start_queue(dev);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 
sca_close(struct net_device * dev)480*4882a593Smuzhiyun static void sca_close(struct net_device *dev)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	port_t *port = dev_to_port(dev);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/* reset channel */
485*4882a593Smuzhiyun 	sca_out(CMD_RESET, get_msci(port) + CMD, port->card);
486*4882a593Smuzhiyun 	disable_intr(port);
487*4882a593Smuzhiyun 	napi_disable(&port->napi);
488*4882a593Smuzhiyun 	netif_stop_queue(dev);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 
sca_attach(struct net_device * dev,unsigned short encoding,unsigned short parity)492*4882a593Smuzhiyun static int sca_attach(struct net_device *dev, unsigned short encoding,
493*4882a593Smuzhiyun 		      unsigned short parity)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	if (encoding != ENCODING_NRZ &&
496*4882a593Smuzhiyun 	    encoding != ENCODING_NRZI &&
497*4882a593Smuzhiyun 	    encoding != ENCODING_FM_MARK &&
498*4882a593Smuzhiyun 	    encoding != ENCODING_FM_SPACE &&
499*4882a593Smuzhiyun 	    encoding != ENCODING_MANCHESTER)
500*4882a593Smuzhiyun 		return -EINVAL;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (parity != PARITY_NONE &&
503*4882a593Smuzhiyun 	    parity != PARITY_CRC16_PR0 &&
504*4882a593Smuzhiyun 	    parity != PARITY_CRC16_PR1 &&
505*4882a593Smuzhiyun 	    parity != PARITY_CRC32_PR1_CCITT &&
506*4882a593Smuzhiyun 	    parity != PARITY_CRC16_PR1_CCITT)
507*4882a593Smuzhiyun 		return -EINVAL;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	dev_to_port(dev)->encoding = encoding;
510*4882a593Smuzhiyun 	dev_to_port(dev)->parity = parity;
511*4882a593Smuzhiyun 	return 0;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun #ifdef DEBUG_RINGS
sca_dump_rings(struct net_device * dev)516*4882a593Smuzhiyun static void sca_dump_rings(struct net_device *dev)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	port_t *port = dev_to_port(dev);
519*4882a593Smuzhiyun 	card_t *card = port->card;
520*4882a593Smuzhiyun 	u16 cnt;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
523*4882a593Smuzhiyun 	       sca_inl(get_dmac_rx(port) + CDAL, card),
524*4882a593Smuzhiyun 	       sca_inl(get_dmac_rx(port) + EDAL, card),
525*4882a593Smuzhiyun 	       sca_in(DSR_RX(port->chan), card), port->rxin,
526*4882a593Smuzhiyun 	       sca_in(DSR_RX(port->chan), card) & DSR_DE ? "" : "in");
527*4882a593Smuzhiyun 	for (cnt = 0; cnt < port->card->rx_ring_buffers; cnt++)
528*4882a593Smuzhiyun 		pr_cont(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
529*4882a593Smuzhiyun 	pr_cont("\n");
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	printk(KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
532*4882a593Smuzhiyun 	       "last=%u %sactive",
533*4882a593Smuzhiyun 	       sca_inl(get_dmac_tx(port) + CDAL, card),
534*4882a593Smuzhiyun 	       sca_inl(get_dmac_tx(port) + EDAL, card),
535*4882a593Smuzhiyun 	       sca_in(DSR_TX(port->chan), card), port->txin, port->txlast,
536*4882a593Smuzhiyun 	       sca_in(DSR_TX(port->chan), card) & DSR_DE ? "" : "in");
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	for (cnt = 0; cnt < port->card->tx_ring_buffers; cnt++)
539*4882a593Smuzhiyun 		pr_cont(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
540*4882a593Smuzhiyun 	pr_cont("\n");
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x,"
543*4882a593Smuzhiyun 	       " ST: %02x %02x %02x %02x %02x, FST: %02x CST: %02x %02x\n",
544*4882a593Smuzhiyun 	       sca_in(get_msci(port) + MD0, card),
545*4882a593Smuzhiyun 	       sca_in(get_msci(port) + MD1, card),
546*4882a593Smuzhiyun 	       sca_in(get_msci(port) + MD2, card),
547*4882a593Smuzhiyun 	       sca_in(get_msci(port) + ST0, card),
548*4882a593Smuzhiyun 	       sca_in(get_msci(port) + ST1, card),
549*4882a593Smuzhiyun 	       sca_in(get_msci(port) + ST2, card),
550*4882a593Smuzhiyun 	       sca_in(get_msci(port) + ST3, card),
551*4882a593Smuzhiyun 	       sca_in(get_msci(port) + ST4, card),
552*4882a593Smuzhiyun 	       sca_in(get_msci(port) + FST, card),
553*4882a593Smuzhiyun 	       sca_in(get_msci(port) + CST0, card),
554*4882a593Smuzhiyun 	       sca_in(get_msci(port) + CST1, card));
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	printk(KERN_DEBUG "ILAR: %02x ISR: %08x %08x\n", sca_in(ILAR, card),
557*4882a593Smuzhiyun 	       sca_inl(ISR0, card), sca_inl(ISR1, card));
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun #endif /* DEBUG_RINGS */
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 
sca_xmit(struct sk_buff * skb,struct net_device * dev)562*4882a593Smuzhiyun static netdev_tx_t sca_xmit(struct sk_buff *skb, struct net_device *dev)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	port_t *port = dev_to_port(dev);
565*4882a593Smuzhiyun 	card_t *card = port->card;
566*4882a593Smuzhiyun 	pkt_desc __iomem *desc;
567*4882a593Smuzhiyun 	u32 buff, len;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	spin_lock_irq(&port->lock);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	desc = desc_address(port, port->txin + 1, 1);
572*4882a593Smuzhiyun 	BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun #ifdef DEBUG_PKT
575*4882a593Smuzhiyun 	printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
576*4882a593Smuzhiyun 	debug_frame(skb);
577*4882a593Smuzhiyun #endif
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	desc = desc_address(port, port->txin, 1);
580*4882a593Smuzhiyun 	buff = buffer_offset(port, port->txin, 1);
581*4882a593Smuzhiyun 	len = skb->len;
582*4882a593Smuzhiyun 	memcpy_toio(card->rambase + buff, skb->data, len);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	writew(len, &desc->len);
585*4882a593Smuzhiyun 	writeb(ST_TX_EOM, &desc->stat);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	port->txin = (port->txin + 1) % card->tx_ring_buffers;
588*4882a593Smuzhiyun 	sca_outl(desc_offset(port, port->txin, 1),
589*4882a593Smuzhiyun 		 get_dmac_tx(port) + EDAL, card);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	sca_out(DSR_DE, DSR_TX(port->chan), card); /* Enable TX DMA */
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	desc = desc_address(port, port->txin + 1, 1);
594*4882a593Smuzhiyun 	if (readb(&desc->stat)) /* allow 1 packet gap */
595*4882a593Smuzhiyun 		netif_stop_queue(dev);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	spin_unlock_irq(&port->lock);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	dev_kfree_skb(skb);
600*4882a593Smuzhiyun 	return NETDEV_TX_OK;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 
sca_detect_ram(card_t * card,u8 __iomem * rambase,u32 ramsize)604*4882a593Smuzhiyun static u32 sca_detect_ram(card_t *card, u8 __iomem *rambase, u32 ramsize)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	/* Round RAM size to 32 bits, fill from end to start */
607*4882a593Smuzhiyun 	u32 i = ramsize &= ~3;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	do {
610*4882a593Smuzhiyun 		i -= 4;
611*4882a593Smuzhiyun 		writel(i ^ 0x12345678, rambase + i);
612*4882a593Smuzhiyun 	} while (i > 0);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	for (i = 0; i < ramsize ; i += 4) {
615*4882a593Smuzhiyun 		if (readl(rambase + i) != (i ^ 0x12345678))
616*4882a593Smuzhiyun 			break;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	return i;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 
sca_init(card_t * card,int wait_states)623*4882a593Smuzhiyun static void sca_init(card_t *card, int wait_states)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	sca_out(wait_states, WCRL, card); /* Wait Control */
626*4882a593Smuzhiyun 	sca_out(wait_states, WCRM, card);
627*4882a593Smuzhiyun 	sca_out(wait_states, WCRH, card);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	sca_out(0, DMER, card);	/* DMA Master disable */
630*4882a593Smuzhiyun 	sca_out(0x03, PCR, card); /* DMA priority */
631*4882a593Smuzhiyun 	sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
632*4882a593Smuzhiyun 	sca_out(0, DSR_TX(0), card);
633*4882a593Smuzhiyun 	sca_out(0, DSR_RX(1), card);
634*4882a593Smuzhiyun 	sca_out(0, DSR_TX(1), card);
635*4882a593Smuzhiyun 	sca_out(DMER_DME, DMER, card); /* DMA Master enable */
636*4882a593Smuzhiyun }
637