1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Hitachi SCA HD64570 driver for Linux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1998-2003 Krzysztof Halasa <khc@pm.waw.pl>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Source of information: Hitachi HD64570 SCA User's Manual
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * We use the following SCA memory map:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Packet buffer descriptor rings - starting from winbase or win0base:
12*4882a593Smuzhiyun * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
13*4882a593Smuzhiyun * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
14*4882a593Smuzhiyun * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
15*4882a593Smuzhiyun * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Packet data buffers - starting from winbase + buff_offset:
18*4882a593Smuzhiyun * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
19*4882a593Smuzhiyun * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
20*4882a593Smuzhiyun * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
21*4882a593Smuzhiyun * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/bitops.h>
25*4882a593Smuzhiyun #include <linux/errno.h>
26*4882a593Smuzhiyun #include <linux/fcntl.h>
27*4882a593Smuzhiyun #include <linux/hdlc.h>
28*4882a593Smuzhiyun #include <linux/in.h>
29*4882a593Smuzhiyun #include <linux/interrupt.h>
30*4882a593Smuzhiyun #include <linux/ioport.h>
31*4882a593Smuzhiyun #include <linux/jiffies.h>
32*4882a593Smuzhiyun #include <linux/kernel.h>
33*4882a593Smuzhiyun #include <linux/module.h>
34*4882a593Smuzhiyun #include <linux/netdevice.h>
35*4882a593Smuzhiyun #include <linux/skbuff.h>
36*4882a593Smuzhiyun #include <linux/string.h>
37*4882a593Smuzhiyun #include <linux/types.h>
38*4882a593Smuzhiyun #include <asm/io.h>
39*4882a593Smuzhiyun #include <linux/uaccess.h>
40*4882a593Smuzhiyun #include "hd64570.h"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define get_msci(port) (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET)
43*4882a593Smuzhiyun #define get_dmac_rx(port) (phy_node(port) ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
44*4882a593Smuzhiyun #define get_dmac_tx(port) (phy_node(port) ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define SCA_INTR_MSCI(node) (node ? 0x10 : 0x01)
47*4882a593Smuzhiyun #define SCA_INTR_DMAC_RX(node) (node ? 0x20 : 0x02)
48*4882a593Smuzhiyun #define SCA_INTR_DMAC_TX(node) (node ? 0x40 : 0x04)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun
port_to_dev(port_t * port)51*4882a593Smuzhiyun static inline struct net_device *port_to_dev(port_t *port)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun return port->dev;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
sca_intr_status(card_t * card)56*4882a593Smuzhiyun static inline int sca_intr_status(card_t *card)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun u8 result = 0;
59*4882a593Smuzhiyun u8 isr0 = sca_in(ISR0, card);
60*4882a593Smuzhiyun u8 isr1 = sca_in(ISR1, card);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (isr1 & 0x03) result |= SCA_INTR_DMAC_RX(0);
63*4882a593Smuzhiyun if (isr1 & 0x0C) result |= SCA_INTR_DMAC_TX(0);
64*4882a593Smuzhiyun if (isr1 & 0x30) result |= SCA_INTR_DMAC_RX(1);
65*4882a593Smuzhiyun if (isr1 & 0xC0) result |= SCA_INTR_DMAC_TX(1);
66*4882a593Smuzhiyun if (isr0 & 0x0F) result |= SCA_INTR_MSCI(0);
67*4882a593Smuzhiyun if (isr0 & 0xF0) result |= SCA_INTR_MSCI(1);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (!(result & SCA_INTR_DMAC_TX(0)))
70*4882a593Smuzhiyun if (sca_in(DSR_TX(0), card) & DSR_EOM)
71*4882a593Smuzhiyun result |= SCA_INTR_DMAC_TX(0);
72*4882a593Smuzhiyun if (!(result & SCA_INTR_DMAC_TX(1)))
73*4882a593Smuzhiyun if (sca_in(DSR_TX(1), card) & DSR_EOM)
74*4882a593Smuzhiyun result |= SCA_INTR_DMAC_TX(1);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun return result;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
dev_to_port(struct net_device * dev)79*4882a593Smuzhiyun static inline port_t* dev_to_port(struct net_device *dev)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun return dev_to_hdlc(dev)->priv;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
next_desc(port_t * port,u16 desc,int transmit)84*4882a593Smuzhiyun static inline u16 next_desc(port_t *port, u16 desc, int transmit)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun return (desc + 1) % (transmit ? port_to_card(port)->tx_ring_buffers
87*4882a593Smuzhiyun : port_to_card(port)->rx_ring_buffers);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun
desc_abs_number(port_t * port,u16 desc,int transmit)91*4882a593Smuzhiyun static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun u16 rx_buffs = port_to_card(port)->rx_ring_buffers;
94*4882a593Smuzhiyun u16 tx_buffs = port_to_card(port)->tx_ring_buffers;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
97*4882a593Smuzhiyun return log_node(port) * (rx_buffs + tx_buffs) +
98*4882a593Smuzhiyun transmit * rx_buffs + desc;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun
desc_offset(port_t * port,u16 desc,int transmit)102*4882a593Smuzhiyun static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun /* Descriptor offset always fits in 16 bits */
105*4882a593Smuzhiyun return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun
desc_address(port_t * port,u16 desc,int transmit)109*4882a593Smuzhiyun static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
110*4882a593Smuzhiyun int transmit)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun #ifdef PAGE0_ALWAYS_MAPPED
113*4882a593Smuzhiyun return (pkt_desc __iomem *)(win0base(port_to_card(port))
114*4882a593Smuzhiyun + desc_offset(port, desc, transmit));
115*4882a593Smuzhiyun #else
116*4882a593Smuzhiyun return (pkt_desc __iomem *)(winbase(port_to_card(port))
117*4882a593Smuzhiyun + desc_offset(port, desc, transmit));
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun
buffer_offset(port_t * port,u16 desc,int transmit)122*4882a593Smuzhiyun static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun return port_to_card(port)->buff_offset +
125*4882a593Smuzhiyun desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun
sca_set_carrier(port_t * port)129*4882a593Smuzhiyun static inline void sca_set_carrier(port_t *port)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun if (!(sca_in(get_msci(port) + ST3, port_to_card(port)) & ST3_DCD)) {
132*4882a593Smuzhiyun #ifdef DEBUG_LINK
133*4882a593Smuzhiyun printk(KERN_DEBUG "%s: sca_set_carrier on\n",
134*4882a593Smuzhiyun port_to_dev(port)->name);
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun netif_carrier_on(port_to_dev(port));
137*4882a593Smuzhiyun } else {
138*4882a593Smuzhiyun #ifdef DEBUG_LINK
139*4882a593Smuzhiyun printk(KERN_DEBUG "%s: sca_set_carrier off\n",
140*4882a593Smuzhiyun port_to_dev(port)->name);
141*4882a593Smuzhiyun #endif
142*4882a593Smuzhiyun netif_carrier_off(port_to_dev(port));
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun
sca_init_port(port_t * port)147*4882a593Smuzhiyun static void sca_init_port(port_t *port)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun card_t *card = port_to_card(port);
150*4882a593Smuzhiyun int transmit, i;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun port->rxin = 0;
153*4882a593Smuzhiyun port->txin = 0;
154*4882a593Smuzhiyun port->txlast = 0;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #ifndef PAGE0_ALWAYS_MAPPED
157*4882a593Smuzhiyun openwin(card, 0);
158*4882a593Smuzhiyun #endif
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun for (transmit = 0; transmit < 2; transmit++) {
161*4882a593Smuzhiyun u16 dmac = transmit ? get_dmac_tx(port) : get_dmac_rx(port);
162*4882a593Smuzhiyun u16 buffs = transmit ? card->tx_ring_buffers
163*4882a593Smuzhiyun : card->rx_ring_buffers;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun for (i = 0; i < buffs; i++) {
166*4882a593Smuzhiyun pkt_desc __iomem *desc = desc_address(port, i, transmit);
167*4882a593Smuzhiyun u16 chain_off = desc_offset(port, i + 1, transmit);
168*4882a593Smuzhiyun u32 buff_off = buffer_offset(port, i, transmit);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun writew(chain_off, &desc->cp);
171*4882a593Smuzhiyun writel(buff_off, &desc->bp);
172*4882a593Smuzhiyun writew(0, &desc->len);
173*4882a593Smuzhiyun writeb(0, &desc->stat);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* DMA disable - to halt state */
177*4882a593Smuzhiyun sca_out(0, transmit ? DSR_TX(phy_node(port)) :
178*4882a593Smuzhiyun DSR_RX(phy_node(port)), card);
179*4882a593Smuzhiyun /* software ABORT - to initial state */
180*4882a593Smuzhiyun sca_out(DCR_ABORT, transmit ? DCR_TX(phy_node(port)) :
181*4882a593Smuzhiyun DCR_RX(phy_node(port)), card);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* current desc addr */
184*4882a593Smuzhiyun sca_out(0, dmac + CPB, card); /* pointer base */
185*4882a593Smuzhiyun sca_outw(desc_offset(port, 0, transmit), dmac + CDAL, card);
186*4882a593Smuzhiyun if (!transmit)
187*4882a593Smuzhiyun sca_outw(desc_offset(port, buffs - 1, transmit),
188*4882a593Smuzhiyun dmac + EDAL, card);
189*4882a593Smuzhiyun else
190*4882a593Smuzhiyun sca_outw(desc_offset(port, 0, transmit), dmac + EDAL,
191*4882a593Smuzhiyun card);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* clear frame end interrupt counter */
194*4882a593Smuzhiyun sca_out(DCR_CLEAR_EOF, transmit ? DCR_TX(phy_node(port)) :
195*4882a593Smuzhiyun DCR_RX(phy_node(port)), card);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (!transmit) { /* Receive */
198*4882a593Smuzhiyun /* set buffer length */
199*4882a593Smuzhiyun sca_outw(HDLC_MAX_MRU, dmac + BFLL, card);
200*4882a593Smuzhiyun /* Chain mode, Multi-frame */
201*4882a593Smuzhiyun sca_out(0x14, DMR_RX(phy_node(port)), card);
202*4882a593Smuzhiyun sca_out(DIR_EOME | DIR_BOFE, DIR_RX(phy_node(port)),
203*4882a593Smuzhiyun card);
204*4882a593Smuzhiyun /* DMA enable */
205*4882a593Smuzhiyun sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
206*4882a593Smuzhiyun } else { /* Transmit */
207*4882a593Smuzhiyun /* Chain mode, Multi-frame */
208*4882a593Smuzhiyun sca_out(0x14, DMR_TX(phy_node(port)), card);
209*4882a593Smuzhiyun /* enable underflow interrupts */
210*4882a593Smuzhiyun sca_out(DIR_BOFE, DIR_TX(phy_node(port)), card);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun sca_set_carrier(port);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #ifdef NEED_SCA_MSCI_INTR
218*4882a593Smuzhiyun /* MSCI interrupt service */
sca_msci_intr(port_t * port)219*4882a593Smuzhiyun static inline void sca_msci_intr(port_t *port)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun u16 msci = get_msci(port);
222*4882a593Smuzhiyun card_t* card = port_to_card(port);
223*4882a593Smuzhiyun u8 stat = sca_in(msci + ST1, card); /* read MSCI ST1 status */
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Reset MSCI TX underrun and CDCD status bit */
226*4882a593Smuzhiyun sca_out(stat & (ST1_UDRN | ST1_CDCD), msci + ST1, card);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (stat & ST1_UDRN) {
229*4882a593Smuzhiyun /* TX Underrun error detected */
230*4882a593Smuzhiyun port_to_dev(port)->stats.tx_errors++;
231*4882a593Smuzhiyun port_to_dev(port)->stats.tx_fifo_errors++;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (stat & ST1_CDCD)
235*4882a593Smuzhiyun sca_set_carrier(port);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun
sca_rx(card_t * card,port_t * port,pkt_desc __iomem * desc,u16 rxin)240*4882a593Smuzhiyun static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
241*4882a593Smuzhiyun u16 rxin)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct net_device *dev = port_to_dev(port);
244*4882a593Smuzhiyun struct sk_buff *skb;
245*4882a593Smuzhiyun u16 len;
246*4882a593Smuzhiyun u32 buff;
247*4882a593Smuzhiyun u32 maxlen;
248*4882a593Smuzhiyun u8 page;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun len = readw(&desc->len);
251*4882a593Smuzhiyun skb = dev_alloc_skb(len);
252*4882a593Smuzhiyun if (!skb) {
253*4882a593Smuzhiyun dev->stats.rx_dropped++;
254*4882a593Smuzhiyun return;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun buff = buffer_offset(port, rxin, 0);
258*4882a593Smuzhiyun page = buff / winsize(card);
259*4882a593Smuzhiyun buff = buff % winsize(card);
260*4882a593Smuzhiyun maxlen = winsize(card) - buff;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun openwin(card, page);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (len > maxlen) {
265*4882a593Smuzhiyun memcpy_fromio(skb->data, winbase(card) + buff, maxlen);
266*4882a593Smuzhiyun openwin(card, page + 1);
267*4882a593Smuzhiyun memcpy_fromio(skb->data + maxlen, winbase(card), len - maxlen);
268*4882a593Smuzhiyun } else
269*4882a593Smuzhiyun memcpy_fromio(skb->data, winbase(card) + buff, len);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #ifndef PAGE0_ALWAYS_MAPPED
272*4882a593Smuzhiyun openwin(card, 0); /* select pkt_desc table page back */
273*4882a593Smuzhiyun #endif
274*4882a593Smuzhiyun skb_put(skb, len);
275*4882a593Smuzhiyun #ifdef DEBUG_PKT
276*4882a593Smuzhiyun printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
277*4882a593Smuzhiyun debug_frame(skb);
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun dev->stats.rx_packets++;
280*4882a593Smuzhiyun dev->stats.rx_bytes += skb->len;
281*4882a593Smuzhiyun skb->protocol = hdlc_type_trans(skb, dev);
282*4882a593Smuzhiyun netif_rx(skb);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Receive DMA interrupt service */
sca_rx_intr(port_t * port)287*4882a593Smuzhiyun static inline void sca_rx_intr(port_t *port)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct net_device *dev = port_to_dev(port);
290*4882a593Smuzhiyun u16 dmac = get_dmac_rx(port);
291*4882a593Smuzhiyun card_t *card = port_to_card(port);
292*4882a593Smuzhiyun u8 stat = sca_in(DSR_RX(phy_node(port)), card); /* read DMA Status */
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Reset DSR status bits */
295*4882a593Smuzhiyun sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
296*4882a593Smuzhiyun DSR_RX(phy_node(port)), card);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (stat & DSR_BOF)
299*4882a593Smuzhiyun /* Dropped one or more frames */
300*4882a593Smuzhiyun dev->stats.rx_over_errors++;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun while (1) {
303*4882a593Smuzhiyun u32 desc_off = desc_offset(port, port->rxin, 0);
304*4882a593Smuzhiyun pkt_desc __iomem *desc;
305*4882a593Smuzhiyun u32 cda = sca_inw(dmac + CDAL, card);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
308*4882a593Smuzhiyun break; /* No frame received */
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun desc = desc_address(port, port->rxin, 0);
311*4882a593Smuzhiyun stat = readb(&desc->stat);
312*4882a593Smuzhiyun if (!(stat & ST_RX_EOM))
313*4882a593Smuzhiyun port->rxpart = 1; /* partial frame received */
314*4882a593Smuzhiyun else if ((stat & ST_ERROR_MASK) || port->rxpart) {
315*4882a593Smuzhiyun dev->stats.rx_errors++;
316*4882a593Smuzhiyun if (stat & ST_RX_OVERRUN)
317*4882a593Smuzhiyun dev->stats.rx_fifo_errors++;
318*4882a593Smuzhiyun else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
319*4882a593Smuzhiyun ST_RX_RESBIT)) || port->rxpart)
320*4882a593Smuzhiyun dev->stats.rx_frame_errors++;
321*4882a593Smuzhiyun else if (stat & ST_RX_CRC)
322*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
323*4882a593Smuzhiyun if (stat & ST_RX_EOM)
324*4882a593Smuzhiyun port->rxpart = 0; /* received last fragment */
325*4882a593Smuzhiyun } else
326*4882a593Smuzhiyun sca_rx(card, port, desc, port->rxin);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Set new error descriptor address */
329*4882a593Smuzhiyun sca_outw(desc_off, dmac + EDAL, card);
330*4882a593Smuzhiyun port->rxin = next_desc(port, port->rxin, 0);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* make sure RX DMA is enabled */
334*4882a593Smuzhiyun sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Transmit DMA interrupt service */
sca_tx_intr(port_t * port)339*4882a593Smuzhiyun static inline void sca_tx_intr(port_t *port)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct net_device *dev = port_to_dev(port);
342*4882a593Smuzhiyun u16 dmac = get_dmac_tx(port);
343*4882a593Smuzhiyun card_t* card = port_to_card(port);
344*4882a593Smuzhiyun u8 stat;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun spin_lock(&port->lock);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun stat = sca_in(DSR_TX(phy_node(port)), card); /* read DMA Status */
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Reset DSR status bits */
351*4882a593Smuzhiyun sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
352*4882a593Smuzhiyun DSR_TX(phy_node(port)), card);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun while (1) {
355*4882a593Smuzhiyun pkt_desc __iomem *desc;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun u32 desc_off = desc_offset(port, port->txlast, 1);
358*4882a593Smuzhiyun u32 cda = sca_inw(dmac + CDAL, card);
359*4882a593Smuzhiyun if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
360*4882a593Smuzhiyun break; /* Transmitter is/will_be sending this frame */
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun desc = desc_address(port, port->txlast, 1);
363*4882a593Smuzhiyun dev->stats.tx_packets++;
364*4882a593Smuzhiyun dev->stats.tx_bytes += readw(&desc->len);
365*4882a593Smuzhiyun writeb(0, &desc->stat); /* Free descriptor */
366*4882a593Smuzhiyun port->txlast = next_desc(port, port->txlast, 1);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun netif_wake_queue(dev);
370*4882a593Smuzhiyun spin_unlock(&port->lock);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun
sca_intr(int irq,void * dev_id)374*4882a593Smuzhiyun static irqreturn_t sca_intr(int irq, void* dev_id)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun card_t *card = dev_id;
377*4882a593Smuzhiyun int i;
378*4882a593Smuzhiyun u8 stat;
379*4882a593Smuzhiyun int handled = 0;
380*4882a593Smuzhiyun u8 page = sca_get_page(card);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun while((stat = sca_intr_status(card)) != 0) {
383*4882a593Smuzhiyun handled = 1;
384*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
385*4882a593Smuzhiyun port_t *port = get_port(card, i);
386*4882a593Smuzhiyun if (port) {
387*4882a593Smuzhiyun if (stat & SCA_INTR_MSCI(i))
388*4882a593Smuzhiyun sca_msci_intr(port);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (stat & SCA_INTR_DMAC_RX(i))
391*4882a593Smuzhiyun sca_rx_intr(port);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (stat & SCA_INTR_DMAC_TX(i))
394*4882a593Smuzhiyun sca_tx_intr(port);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun openwin(card, page); /* Restore original page */
400*4882a593Smuzhiyun return IRQ_RETVAL(handled);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun
sca_set_port(port_t * port)404*4882a593Smuzhiyun static void sca_set_port(port_t *port)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun card_t* card = port_to_card(port);
407*4882a593Smuzhiyun u16 msci = get_msci(port);
408*4882a593Smuzhiyun u8 md2 = sca_in(msci + MD2, card);
409*4882a593Smuzhiyun unsigned int tmc, br = 10, brv = 1024;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (port->settings.clock_rate > 0) {
413*4882a593Smuzhiyun /* Try lower br for better accuracy*/
414*4882a593Smuzhiyun do {
415*4882a593Smuzhiyun br--;
416*4882a593Smuzhiyun brv >>= 1; /* brv = 2^9 = 512 max in specs */
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
419*4882a593Smuzhiyun tmc = CLOCK_BASE / brv / port->settings.clock_rate;
420*4882a593Smuzhiyun }while (br > 1 && tmc <= 128);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (tmc < 1) {
423*4882a593Smuzhiyun tmc = 1;
424*4882a593Smuzhiyun br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
425*4882a593Smuzhiyun brv = 1;
426*4882a593Smuzhiyun } else if (tmc > 255)
427*4882a593Smuzhiyun tmc = 256; /* tmc=0 means 256 - low baud rates */
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun port->settings.clock_rate = CLOCK_BASE / brv / tmc;
430*4882a593Smuzhiyun } else {
431*4882a593Smuzhiyun br = 9; /* Minimum clock rate */
432*4882a593Smuzhiyun tmc = 256; /* 8bit = 0 */
433*4882a593Smuzhiyun port->settings.clock_rate = CLOCK_BASE / (256 * 512);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
437*4882a593Smuzhiyun port->txs = (port->txs & ~CLK_BRG_MASK) | br;
438*4882a593Smuzhiyun port->tmc = tmc;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* baud divisor - time constant*/
441*4882a593Smuzhiyun sca_out(port->tmc, msci + TMC, card);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Set BRG bits */
444*4882a593Smuzhiyun sca_out(port->rxs, msci + RXS, card);
445*4882a593Smuzhiyun sca_out(port->txs, msci + TXS, card);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (port->settings.loopback)
448*4882a593Smuzhiyun md2 |= MD2_LOOPBACK;
449*4882a593Smuzhiyun else
450*4882a593Smuzhiyun md2 &= ~MD2_LOOPBACK;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun sca_out(md2, msci + MD2, card);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun
sca_open(struct net_device * dev)457*4882a593Smuzhiyun static void sca_open(struct net_device *dev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
460*4882a593Smuzhiyun card_t* card = port_to_card(port);
461*4882a593Smuzhiyun u16 msci = get_msci(port);
462*4882a593Smuzhiyun u8 md0, md2;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun switch(port->encoding) {
465*4882a593Smuzhiyun case ENCODING_NRZ: md2 = MD2_NRZ; break;
466*4882a593Smuzhiyun case ENCODING_NRZI: md2 = MD2_NRZI; break;
467*4882a593Smuzhiyun case ENCODING_FM_MARK: md2 = MD2_FM_MARK; break;
468*4882a593Smuzhiyun case ENCODING_FM_SPACE: md2 = MD2_FM_SPACE; break;
469*4882a593Smuzhiyun default: md2 = MD2_MANCHESTER;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (port->settings.loopback)
473*4882a593Smuzhiyun md2 |= MD2_LOOPBACK;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun switch(port->parity) {
476*4882a593Smuzhiyun case PARITY_CRC16_PR0: md0 = MD0_HDLC | MD0_CRC_16_0; break;
477*4882a593Smuzhiyun case PARITY_CRC16_PR1: md0 = MD0_HDLC | MD0_CRC_16; break;
478*4882a593Smuzhiyun case PARITY_CRC16_PR0_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU_0; break;
479*4882a593Smuzhiyun case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU; break;
480*4882a593Smuzhiyun default: md0 = MD0_HDLC | MD0_CRC_NONE;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun sca_out(CMD_RESET, msci + CMD, card);
484*4882a593Smuzhiyun sca_out(md0, msci + MD0, card);
485*4882a593Smuzhiyun sca_out(0x00, msci + MD1, card); /* no address field check */
486*4882a593Smuzhiyun sca_out(md2, msci + MD2, card);
487*4882a593Smuzhiyun sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
488*4882a593Smuzhiyun sca_out(CTL_IDLE, msci + CTL, card);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Allow at least 8 bytes before requesting RX DMA operation */
491*4882a593Smuzhiyun /* TX with higher priority and possibly with shorter transfers */
492*4882a593Smuzhiyun sca_out(0x07, msci + RRC, card); /* +1=RXRDY/DMA activation condition*/
493*4882a593Smuzhiyun sca_out(0x10, msci + TRC0, card); /* = TXRDY/DMA activation condition*/
494*4882a593Smuzhiyun sca_out(0x14, msci + TRC1, card); /* +1=TXRDY/DMA deactiv condition */
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* We're using the following interrupts:
497*4882a593Smuzhiyun - TXINT (DMAC completed all transmisions, underrun or DCD change)
498*4882a593Smuzhiyun - all DMA interrupts
499*4882a593Smuzhiyun */
500*4882a593Smuzhiyun sca_set_carrier(port);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* MSCI TX INT and RX INT A IRQ enable */
503*4882a593Smuzhiyun sca_out(IE0_TXINT | IE0_RXINTA, msci + IE0, card);
504*4882a593Smuzhiyun sca_out(IE1_UDRN | IE1_CDCD, msci + IE1, card);
505*4882a593Smuzhiyun sca_out(sca_in(IER0, card) | (phy_node(port) ? 0xC0 : 0x0C),
506*4882a593Smuzhiyun IER0, card); /* TXINT and RXINT */
507*4882a593Smuzhiyun /* enable DMA IRQ */
508*4882a593Smuzhiyun sca_out(sca_in(IER1, card) | (phy_node(port) ? 0xF0 : 0x0F),
509*4882a593Smuzhiyun IER1, card);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun sca_out(port->tmc, msci + TMC, card); /* Restore registers */
512*4882a593Smuzhiyun sca_out(port->rxs, msci + RXS, card);
513*4882a593Smuzhiyun sca_out(port->txs, msci + TXS, card);
514*4882a593Smuzhiyun sca_out(CMD_TX_ENABLE, msci + CMD, card);
515*4882a593Smuzhiyun sca_out(CMD_RX_ENABLE, msci + CMD, card);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun netif_start_queue(dev);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun
sca_close(struct net_device * dev)521*4882a593Smuzhiyun static void sca_close(struct net_device *dev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
524*4882a593Smuzhiyun card_t* card = port_to_card(port);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* reset channel */
527*4882a593Smuzhiyun sca_out(CMD_RESET, get_msci(port) + CMD, port_to_card(port));
528*4882a593Smuzhiyun /* disable MSCI interrupts */
529*4882a593Smuzhiyun sca_out(sca_in(IER0, card) & (phy_node(port) ? 0x0F : 0xF0),
530*4882a593Smuzhiyun IER0, card);
531*4882a593Smuzhiyun /* disable DMA interrupts */
532*4882a593Smuzhiyun sca_out(sca_in(IER1, card) & (phy_node(port) ? 0x0F : 0xF0),
533*4882a593Smuzhiyun IER1, card);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun netif_stop_queue(dev);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun
sca_attach(struct net_device * dev,unsigned short encoding,unsigned short parity)539*4882a593Smuzhiyun static int sca_attach(struct net_device *dev, unsigned short encoding,
540*4882a593Smuzhiyun unsigned short parity)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun if (encoding != ENCODING_NRZ &&
543*4882a593Smuzhiyun encoding != ENCODING_NRZI &&
544*4882a593Smuzhiyun encoding != ENCODING_FM_MARK &&
545*4882a593Smuzhiyun encoding != ENCODING_FM_SPACE &&
546*4882a593Smuzhiyun encoding != ENCODING_MANCHESTER)
547*4882a593Smuzhiyun return -EINVAL;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (parity != PARITY_NONE &&
550*4882a593Smuzhiyun parity != PARITY_CRC16_PR0 &&
551*4882a593Smuzhiyun parity != PARITY_CRC16_PR1 &&
552*4882a593Smuzhiyun parity != PARITY_CRC16_PR0_CCITT &&
553*4882a593Smuzhiyun parity != PARITY_CRC16_PR1_CCITT)
554*4882a593Smuzhiyun return -EINVAL;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun dev_to_port(dev)->encoding = encoding;
557*4882a593Smuzhiyun dev_to_port(dev)->parity = parity;
558*4882a593Smuzhiyun return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun #ifdef DEBUG_RINGS
sca_dump_rings(struct net_device * dev)563*4882a593Smuzhiyun static void sca_dump_rings(struct net_device *dev)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
566*4882a593Smuzhiyun card_t *card = port_to_card(port);
567*4882a593Smuzhiyun u16 cnt;
568*4882a593Smuzhiyun #ifndef PAGE0_ALWAYS_MAPPED
569*4882a593Smuzhiyun u8 page = sca_get_page(card);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun openwin(card, 0);
572*4882a593Smuzhiyun #endif
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
575*4882a593Smuzhiyun sca_inw(get_dmac_rx(port) + CDAL, card),
576*4882a593Smuzhiyun sca_inw(get_dmac_rx(port) + EDAL, card),
577*4882a593Smuzhiyun sca_in(DSR_RX(phy_node(port)), card), port->rxin,
578*4882a593Smuzhiyun sca_in(DSR_RX(phy_node(port)), card) & DSR_DE ? "" : "in");
579*4882a593Smuzhiyun for (cnt = 0; cnt < port_to_card(port)->rx_ring_buffers; cnt++)
580*4882a593Smuzhiyun pr_cont(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
581*4882a593Smuzhiyun pr_cont("\n");
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun printk(KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
584*4882a593Smuzhiyun "last=%u %sactive",
585*4882a593Smuzhiyun sca_inw(get_dmac_tx(port) + CDAL, card),
586*4882a593Smuzhiyun sca_inw(get_dmac_tx(port) + EDAL, card),
587*4882a593Smuzhiyun sca_in(DSR_TX(phy_node(port)), card), port->txin, port->txlast,
588*4882a593Smuzhiyun sca_in(DSR_TX(phy_node(port)), card) & DSR_DE ? "" : "in");
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun for (cnt = 0; cnt < port_to_card(port)->tx_ring_buffers; cnt++)
591*4882a593Smuzhiyun pr_cont(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
592*4882a593Smuzhiyun pr_cont("\n");
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x, ST: %02x %02x %02x %02x,"
595*4882a593Smuzhiyun " FST: %02x CST: %02x %02x\n",
596*4882a593Smuzhiyun sca_in(get_msci(port) + MD0, card),
597*4882a593Smuzhiyun sca_in(get_msci(port) + MD1, card),
598*4882a593Smuzhiyun sca_in(get_msci(port) + MD2, card),
599*4882a593Smuzhiyun sca_in(get_msci(port) + ST0, card),
600*4882a593Smuzhiyun sca_in(get_msci(port) + ST1, card),
601*4882a593Smuzhiyun sca_in(get_msci(port) + ST2, card),
602*4882a593Smuzhiyun sca_in(get_msci(port) + ST3, card),
603*4882a593Smuzhiyun sca_in(get_msci(port) + FST, card),
604*4882a593Smuzhiyun sca_in(get_msci(port) + CST0, card),
605*4882a593Smuzhiyun sca_in(get_msci(port) + CST1, card));
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun printk(KERN_DEBUG "ISR: %02x %02x %02x\n", sca_in(ISR0, card),
608*4882a593Smuzhiyun sca_in(ISR1, card), sca_in(ISR2, card));
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun #ifndef PAGE0_ALWAYS_MAPPED
611*4882a593Smuzhiyun openwin(card, page); /* Restore original page */
612*4882a593Smuzhiyun #endif
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun #endif /* DEBUG_RINGS */
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun
sca_xmit(struct sk_buff * skb,struct net_device * dev)617*4882a593Smuzhiyun static netdev_tx_t sca_xmit(struct sk_buff *skb, struct net_device *dev)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
620*4882a593Smuzhiyun card_t *card = port_to_card(port);
621*4882a593Smuzhiyun pkt_desc __iomem *desc;
622*4882a593Smuzhiyun u32 buff, len;
623*4882a593Smuzhiyun u8 page;
624*4882a593Smuzhiyun u32 maxlen;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun spin_lock_irq(&port->lock);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun desc = desc_address(port, port->txin + 1, 1);
629*4882a593Smuzhiyun BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun #ifdef DEBUG_PKT
632*4882a593Smuzhiyun printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
633*4882a593Smuzhiyun debug_frame(skb);
634*4882a593Smuzhiyun #endif
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun desc = desc_address(port, port->txin, 1);
637*4882a593Smuzhiyun buff = buffer_offset(port, port->txin, 1);
638*4882a593Smuzhiyun len = skb->len;
639*4882a593Smuzhiyun page = buff / winsize(card);
640*4882a593Smuzhiyun buff = buff % winsize(card);
641*4882a593Smuzhiyun maxlen = winsize(card) - buff;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun openwin(card, page);
644*4882a593Smuzhiyun if (len > maxlen) {
645*4882a593Smuzhiyun memcpy_toio(winbase(card) + buff, skb->data, maxlen);
646*4882a593Smuzhiyun openwin(card, page + 1);
647*4882a593Smuzhiyun memcpy_toio(winbase(card), skb->data + maxlen, len - maxlen);
648*4882a593Smuzhiyun } else
649*4882a593Smuzhiyun memcpy_toio(winbase(card) + buff, skb->data, len);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun #ifndef PAGE0_ALWAYS_MAPPED
652*4882a593Smuzhiyun openwin(card, 0); /* select pkt_desc table page back */
653*4882a593Smuzhiyun #endif
654*4882a593Smuzhiyun writew(len, &desc->len);
655*4882a593Smuzhiyun writeb(ST_TX_EOM, &desc->stat);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun port->txin = next_desc(port, port->txin, 1);
658*4882a593Smuzhiyun sca_outw(desc_offset(port, port->txin, 1),
659*4882a593Smuzhiyun get_dmac_tx(port) + EDAL, card);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun sca_out(DSR_DE, DSR_TX(phy_node(port)), card); /* Enable TX DMA */
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun desc = desc_address(port, port->txin + 1, 1);
664*4882a593Smuzhiyun if (readb(&desc->stat)) /* allow 1 packet gap */
665*4882a593Smuzhiyun netif_stop_queue(dev);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun spin_unlock_irq(&port->lock);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun dev_kfree_skb(skb);
670*4882a593Smuzhiyun return NETDEV_TX_OK;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun #ifdef NEED_DETECT_RAM
sca_detect_ram(card_t * card,u8 __iomem * rambase,u32 ramsize)675*4882a593Smuzhiyun static u32 sca_detect_ram(card_t *card, u8 __iomem *rambase, u32 ramsize)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun /* Round RAM size to 32 bits, fill from end to start */
678*4882a593Smuzhiyun u32 i = ramsize &= ~3;
679*4882a593Smuzhiyun u32 size = winsize(card);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun openwin(card, (i - 4) / size); /* select last window */
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun do {
684*4882a593Smuzhiyun i -= 4;
685*4882a593Smuzhiyun if ((i + 4) % size == 0)
686*4882a593Smuzhiyun openwin(card, i / size);
687*4882a593Smuzhiyun writel(i ^ 0x12345678, rambase + i % size);
688*4882a593Smuzhiyun } while (i > 0);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun for (i = 0; i < ramsize ; i += 4) {
691*4882a593Smuzhiyun if (i % size == 0)
692*4882a593Smuzhiyun openwin(card, i / size);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if (readl(rambase + i % size) != (i ^ 0x12345678))
695*4882a593Smuzhiyun break;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun return i;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun #endif /* NEED_DETECT_RAM */
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun
sca_init(card_t * card,int wait_states)703*4882a593Smuzhiyun static void sca_init(card_t *card, int wait_states)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun sca_out(wait_states, WCRL, card); /* Wait Control */
706*4882a593Smuzhiyun sca_out(wait_states, WCRM, card);
707*4882a593Smuzhiyun sca_out(wait_states, WCRH, card);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun sca_out(0, DMER, card); /* DMA Master disable */
710*4882a593Smuzhiyun sca_out(0x03, PCR, card); /* DMA priority */
711*4882a593Smuzhiyun sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
712*4882a593Smuzhiyun sca_out(0, DSR_TX(0), card);
713*4882a593Smuzhiyun sca_out(0, DSR_RX(1), card);
714*4882a593Smuzhiyun sca_out(0, DSR_TX(1), card);
715*4882a593Smuzhiyun sca_out(DMER_DME, DMER, card); /* DMA Master enable */
716*4882a593Smuzhiyun }
717