1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Moxa C101 synchronous serial card driver for Linux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2000-2003 Krzysztof Halasa <khc@pm.waw.pl>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * For information see <https://www.kernel.org/pub/linux/utils/net/hdlc/>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Sources of information:
10*4882a593Smuzhiyun * Hitachi HD64570 SCA User's Manual
11*4882a593Smuzhiyun * Moxa C101 User's Manual
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/capability.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun #include <linux/string.h>
22*4882a593Smuzhiyun #include <linux/errno.h>
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/netdevice.h>
25*4882a593Smuzhiyun #include <linux/hdlc.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <asm/io.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "hd64570.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const char* version = "Moxa C101 driver version: 1.15";
33*4882a593Smuzhiyun static const char* devname = "C101";
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #undef DEBUG_PKT
36*4882a593Smuzhiyun #define DEBUG_RINGS
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define C101_PAGE 0x1D00
39*4882a593Smuzhiyun #define C101_DTR 0x1E00
40*4882a593Smuzhiyun #define C101_SCA 0x1F00
41*4882a593Smuzhiyun #define C101_WINDOW_SIZE 0x2000
42*4882a593Smuzhiyun #define C101_MAPPED_RAM_SIZE 0x4000
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define RAM_SIZE (256 * 1024)
45*4882a593Smuzhiyun #define TX_RING_BUFFERS 10
46*4882a593Smuzhiyun #define RX_RING_BUFFERS ((RAM_SIZE - C101_WINDOW_SIZE) / \
47*4882a593Smuzhiyun (sizeof(pkt_desc) + HDLC_MAX_MRU) - TX_RING_BUFFERS)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define CLOCK_BASE 9830400 /* 9.8304 MHz */
50*4882a593Smuzhiyun #define PAGE0_ALWAYS_MAPPED
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static char *hw; /* pointer to hw=xxx command line string */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun typedef struct card_s {
56*4882a593Smuzhiyun struct net_device *dev;
57*4882a593Smuzhiyun spinlock_t lock; /* TX lock */
58*4882a593Smuzhiyun u8 __iomem *win0base; /* ISA window base address */
59*4882a593Smuzhiyun u32 phy_winbase; /* ISA physical base address */
60*4882a593Smuzhiyun sync_serial_settings settings;
61*4882a593Smuzhiyun int rxpart; /* partial frame received, next frame invalid*/
62*4882a593Smuzhiyun unsigned short encoding;
63*4882a593Smuzhiyun unsigned short parity;
64*4882a593Smuzhiyun u16 rx_ring_buffers; /* number of buffers in a ring */
65*4882a593Smuzhiyun u16 tx_ring_buffers;
66*4882a593Smuzhiyun u16 buff_offset; /* offset of first buffer of first channel */
67*4882a593Smuzhiyun u16 rxin; /* rx ring buffer 'in' pointer */
68*4882a593Smuzhiyun u16 txin; /* tx ring buffer 'in' and 'last' pointers */
69*4882a593Smuzhiyun u16 txlast;
70*4882a593Smuzhiyun u8 rxs, txs, tmc; /* SCA registers */
71*4882a593Smuzhiyun u8 irq; /* IRQ (3-15) */
72*4882a593Smuzhiyun u8 page;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct card_s *next_card;
75*4882a593Smuzhiyun }card_t;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun typedef card_t port_t;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static card_t *first_card;
80*4882a593Smuzhiyun static card_t **new_card = &first_card;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define sca_in(reg, card) readb((card)->win0base + C101_SCA + (reg))
84*4882a593Smuzhiyun #define sca_out(value, reg, card) writeb(value, (card)->win0base + C101_SCA + (reg))
85*4882a593Smuzhiyun #define sca_inw(reg, card) readw((card)->win0base + C101_SCA + (reg))
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* EDA address register must be set in EDAL, EDAH order - 8 bit ISA bus */
88*4882a593Smuzhiyun #define sca_outw(value, reg, card) do { \
89*4882a593Smuzhiyun writeb(value & 0xFF, (card)->win0base + C101_SCA + (reg)); \
90*4882a593Smuzhiyun writeb((value >> 8 ) & 0xFF, (card)->win0base + C101_SCA + (reg + 1));\
91*4882a593Smuzhiyun } while(0)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define port_to_card(port) (port)
94*4882a593Smuzhiyun #define log_node(port) (0)
95*4882a593Smuzhiyun #define phy_node(port) (0)
96*4882a593Smuzhiyun #define winsize(card) (C101_WINDOW_SIZE)
97*4882a593Smuzhiyun #define win0base(card) ((card)->win0base)
98*4882a593Smuzhiyun #define winbase(card) ((card)->win0base + 0x2000)
99*4882a593Smuzhiyun #define get_port(card, port) (card)
100*4882a593Smuzhiyun static void sca_msci_intr(port_t *port);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun
sca_get_page(card_t * card)103*4882a593Smuzhiyun static inline u8 sca_get_page(card_t *card)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return card->page;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
openwin(card_t * card,u8 page)108*4882a593Smuzhiyun static inline void openwin(card_t *card, u8 page)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun card->page = page;
111*4882a593Smuzhiyun writeb(page, card->win0base + C101_PAGE);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #include "hd64570.c"
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun
set_carrier(port_t * port)118*4882a593Smuzhiyun static inline void set_carrier(port_t *port)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun if (!(sca_in(MSCI1_OFFSET + ST3, port) & ST3_DCD))
121*4882a593Smuzhiyun netif_carrier_on(port_to_dev(port));
122*4882a593Smuzhiyun else
123*4882a593Smuzhiyun netif_carrier_off(port_to_dev(port));
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun
sca_msci_intr(port_t * port)127*4882a593Smuzhiyun static void sca_msci_intr(port_t *port)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun u8 stat = sca_in(MSCI0_OFFSET + ST1, port); /* read MSCI ST1 status */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Reset MSCI TX underrun and CDCD (ignored) status bit */
132*4882a593Smuzhiyun sca_out(stat & (ST1_UDRN | ST1_CDCD), MSCI0_OFFSET + ST1, port);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (stat & ST1_UDRN) {
135*4882a593Smuzhiyun /* TX Underrun error detected */
136*4882a593Smuzhiyun port_to_dev(port)->stats.tx_errors++;
137*4882a593Smuzhiyun port_to_dev(port)->stats.tx_fifo_errors++;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun stat = sca_in(MSCI1_OFFSET + ST1, port); /* read MSCI1 ST1 status */
141*4882a593Smuzhiyun /* Reset MSCI CDCD status bit - uses ch#2 DCD input */
142*4882a593Smuzhiyun sca_out(stat & ST1_CDCD, MSCI1_OFFSET + ST1, port);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (stat & ST1_CDCD)
145*4882a593Smuzhiyun set_carrier(port);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun
c101_set_iface(port_t * port)149*4882a593Smuzhiyun static void c101_set_iface(port_t *port)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun u8 rxs = port->rxs & CLK_BRG_MASK;
152*4882a593Smuzhiyun u8 txs = port->txs & CLK_BRG_MASK;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun switch(port->settings.clock_type) {
155*4882a593Smuzhiyun case CLOCK_INT:
156*4882a593Smuzhiyun rxs |= CLK_BRG_RX; /* TX clock */
157*4882a593Smuzhiyun txs |= CLK_RXCLK_TX; /* BRG output */
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun case CLOCK_TXINT:
161*4882a593Smuzhiyun rxs |= CLK_LINE_RX; /* RXC input */
162*4882a593Smuzhiyun txs |= CLK_BRG_TX; /* BRG output */
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun case CLOCK_TXFROMRX:
166*4882a593Smuzhiyun rxs |= CLK_LINE_RX; /* RXC input */
167*4882a593Smuzhiyun txs |= CLK_RXCLK_TX; /* RX clock */
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun default: /* EXTernal clock */
171*4882a593Smuzhiyun rxs |= CLK_LINE_RX; /* RXC input */
172*4882a593Smuzhiyun txs |= CLK_LINE_TX; /* TXC input */
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun port->rxs = rxs;
176*4882a593Smuzhiyun port->txs = txs;
177*4882a593Smuzhiyun sca_out(rxs, MSCI1_OFFSET + RXS, port);
178*4882a593Smuzhiyun sca_out(txs, MSCI1_OFFSET + TXS, port);
179*4882a593Smuzhiyun sca_set_port(port);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun
c101_open(struct net_device * dev)183*4882a593Smuzhiyun static int c101_open(struct net_device *dev)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
186*4882a593Smuzhiyun int result;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun result = hdlc_open(dev);
189*4882a593Smuzhiyun if (result)
190*4882a593Smuzhiyun return result;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun writeb(1, port->win0base + C101_DTR);
193*4882a593Smuzhiyun sca_out(0, MSCI1_OFFSET + CTL, port); /* RTS uses ch#2 output */
194*4882a593Smuzhiyun sca_open(dev);
195*4882a593Smuzhiyun /* DCD is connected to port 2 !@#$%^& - disable MSCI0 CDCD interrupt */
196*4882a593Smuzhiyun sca_out(IE1_UDRN, MSCI0_OFFSET + IE1, port);
197*4882a593Smuzhiyun sca_out(IE0_TXINT, MSCI0_OFFSET + IE0, port);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun set_carrier(port);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* enable MSCI1 CDCD interrupt */
202*4882a593Smuzhiyun sca_out(IE1_CDCD, MSCI1_OFFSET + IE1, port);
203*4882a593Smuzhiyun sca_out(IE0_RXINTA, MSCI1_OFFSET + IE0, port);
204*4882a593Smuzhiyun sca_out(0x48, IER0, port); /* TXINT #0 and RXINT #1 */
205*4882a593Smuzhiyun c101_set_iface(port);
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun
c101_close(struct net_device * dev)210*4882a593Smuzhiyun static int c101_close(struct net_device *dev)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun sca_close(dev);
215*4882a593Smuzhiyun writeb(0, port->win0base + C101_DTR);
216*4882a593Smuzhiyun sca_out(CTL_NORTS, MSCI1_OFFSET + CTL, port);
217*4882a593Smuzhiyun hdlc_close(dev);
218*4882a593Smuzhiyun return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun
c101_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)222*4882a593Smuzhiyun static int c101_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun const size_t size = sizeof(sync_serial_settings);
225*4882a593Smuzhiyun sync_serial_settings new_line;
226*4882a593Smuzhiyun sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
227*4882a593Smuzhiyun port_t *port = dev_to_port(dev);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #ifdef DEBUG_RINGS
230*4882a593Smuzhiyun if (cmd == SIOCDEVPRIVATE) {
231*4882a593Smuzhiyun sca_dump_rings(dev);
232*4882a593Smuzhiyun printk(KERN_DEBUG "MSCI1: ST: %02x %02x %02x %02x\n",
233*4882a593Smuzhiyun sca_in(MSCI1_OFFSET + ST0, port),
234*4882a593Smuzhiyun sca_in(MSCI1_OFFSET + ST1, port),
235*4882a593Smuzhiyun sca_in(MSCI1_OFFSET + ST2, port),
236*4882a593Smuzhiyun sca_in(MSCI1_OFFSET + ST3, port));
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun if (cmd != SIOCWANDEV)
241*4882a593Smuzhiyun return hdlc_ioctl(dev, ifr, cmd);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun switch(ifr->ifr_settings.type) {
244*4882a593Smuzhiyun case IF_GET_IFACE:
245*4882a593Smuzhiyun ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
246*4882a593Smuzhiyun if (ifr->ifr_settings.size < size) {
247*4882a593Smuzhiyun ifr->ifr_settings.size = size; /* data size wanted */
248*4882a593Smuzhiyun return -ENOBUFS;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun if (copy_to_user(line, &port->settings, size))
251*4882a593Smuzhiyun return -EFAULT;
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun case IF_IFACE_SYNC_SERIAL:
255*4882a593Smuzhiyun if(!capable(CAP_NET_ADMIN))
256*4882a593Smuzhiyun return -EPERM;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (copy_from_user(&new_line, line, size))
259*4882a593Smuzhiyun return -EFAULT;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (new_line.clock_type != CLOCK_EXT &&
262*4882a593Smuzhiyun new_line.clock_type != CLOCK_TXFROMRX &&
263*4882a593Smuzhiyun new_line.clock_type != CLOCK_INT &&
264*4882a593Smuzhiyun new_line.clock_type != CLOCK_TXINT)
265*4882a593Smuzhiyun return -EINVAL; /* No such clock setting */
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (new_line.loopback != 0 && new_line.loopback != 1)
268*4882a593Smuzhiyun return -EINVAL;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun memcpy(&port->settings, &new_line, size); /* Update settings */
271*4882a593Smuzhiyun c101_set_iface(port);
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun default:
275*4882a593Smuzhiyun return hdlc_ioctl(dev, ifr, cmd);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun
c101_destroy_card(card_t * card)281*4882a593Smuzhiyun static void c101_destroy_card(card_t *card)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun readb(card->win0base + C101_PAGE); /* Resets SCA? */
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (card->irq)
286*4882a593Smuzhiyun free_irq(card->irq, card);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (card->win0base) {
289*4882a593Smuzhiyun iounmap(card->win0base);
290*4882a593Smuzhiyun release_mem_region(card->phy_winbase, C101_MAPPED_RAM_SIZE);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun free_netdev(card->dev);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun kfree(card);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct net_device_ops c101_ops = {
299*4882a593Smuzhiyun .ndo_open = c101_open,
300*4882a593Smuzhiyun .ndo_stop = c101_close,
301*4882a593Smuzhiyun .ndo_start_xmit = hdlc_start_xmit,
302*4882a593Smuzhiyun .ndo_do_ioctl = c101_ioctl,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
c101_run(unsigned long irq,unsigned long winbase)305*4882a593Smuzhiyun static int __init c101_run(unsigned long irq, unsigned long winbase)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct net_device *dev;
308*4882a593Smuzhiyun hdlc_device *hdlc;
309*4882a593Smuzhiyun card_t *card;
310*4882a593Smuzhiyun int result;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (irq<3 || irq>15 || irq == 6) /* FIXME */ {
313*4882a593Smuzhiyun pr_err("invalid IRQ value\n");
314*4882a593Smuzhiyun return -ENODEV;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (winbase < 0xC0000 || winbase > 0xDFFFF || (winbase & 0x3FFF) !=0) {
318*4882a593Smuzhiyun pr_err("invalid RAM value\n");
319*4882a593Smuzhiyun return -ENODEV;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun card = kzalloc(sizeof(card_t), GFP_KERNEL);
323*4882a593Smuzhiyun if (card == NULL)
324*4882a593Smuzhiyun return -ENOBUFS;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun card->dev = alloc_hdlcdev(card);
327*4882a593Smuzhiyun if (!card->dev) {
328*4882a593Smuzhiyun pr_err("unable to allocate memory\n");
329*4882a593Smuzhiyun kfree(card);
330*4882a593Smuzhiyun return -ENOBUFS;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (request_irq(irq, sca_intr, 0, devname, card)) {
334*4882a593Smuzhiyun pr_err("could not allocate IRQ\n");
335*4882a593Smuzhiyun c101_destroy_card(card);
336*4882a593Smuzhiyun return -EBUSY;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun card->irq = irq;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (!request_mem_region(winbase, C101_MAPPED_RAM_SIZE, devname)) {
341*4882a593Smuzhiyun pr_err("could not request RAM window\n");
342*4882a593Smuzhiyun c101_destroy_card(card);
343*4882a593Smuzhiyun return -EBUSY;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun card->phy_winbase = winbase;
346*4882a593Smuzhiyun card->win0base = ioremap(winbase, C101_MAPPED_RAM_SIZE);
347*4882a593Smuzhiyun if (!card->win0base) {
348*4882a593Smuzhiyun pr_err("could not map I/O address\n");
349*4882a593Smuzhiyun c101_destroy_card(card);
350*4882a593Smuzhiyun return -EFAULT;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun card->tx_ring_buffers = TX_RING_BUFFERS;
354*4882a593Smuzhiyun card->rx_ring_buffers = RX_RING_BUFFERS;
355*4882a593Smuzhiyun card->buff_offset = C101_WINDOW_SIZE; /* Bytes 1D00-1FFF reserved */
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun readb(card->win0base + C101_PAGE); /* Resets SCA? */
358*4882a593Smuzhiyun udelay(100);
359*4882a593Smuzhiyun writeb(0, card->win0base + C101_PAGE);
360*4882a593Smuzhiyun writeb(0, card->win0base + C101_DTR); /* Power-up for RAM? */
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun sca_init(card, 0);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun dev = port_to_dev(card);
365*4882a593Smuzhiyun hdlc = dev_to_hdlc(dev);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun spin_lock_init(&card->lock);
368*4882a593Smuzhiyun dev->irq = irq;
369*4882a593Smuzhiyun dev->mem_start = winbase;
370*4882a593Smuzhiyun dev->mem_end = winbase + C101_MAPPED_RAM_SIZE - 1;
371*4882a593Smuzhiyun dev->tx_queue_len = 50;
372*4882a593Smuzhiyun dev->netdev_ops = &c101_ops;
373*4882a593Smuzhiyun hdlc->attach = sca_attach;
374*4882a593Smuzhiyun hdlc->xmit = sca_xmit;
375*4882a593Smuzhiyun card->settings.clock_type = CLOCK_EXT;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun result = register_hdlc_device(dev);
378*4882a593Smuzhiyun if (result) {
379*4882a593Smuzhiyun pr_warn("unable to register hdlc device\n");
380*4882a593Smuzhiyun c101_destroy_card(card);
381*4882a593Smuzhiyun return result;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun sca_init_port(card); /* Set up C101 memory */
385*4882a593Smuzhiyun set_carrier(card);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun netdev_info(dev, "Moxa C101 on IRQ%u, using %u TX + %u RX packets rings\n",
388*4882a593Smuzhiyun card->irq, card->tx_ring_buffers, card->rx_ring_buffers);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun *new_card = card;
391*4882a593Smuzhiyun new_card = &card->next_card;
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun
c101_init(void)397*4882a593Smuzhiyun static int __init c101_init(void)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun if (hw == NULL) {
400*4882a593Smuzhiyun #ifdef MODULE
401*4882a593Smuzhiyun pr_info("no card initialized\n");
402*4882a593Smuzhiyun #endif
403*4882a593Smuzhiyun return -EINVAL; /* no parameters specified, abort */
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun pr_info("%s\n", version);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun do {
409*4882a593Smuzhiyun unsigned long irq, ram;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun irq = simple_strtoul(hw, &hw, 0);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (*hw++ != ',')
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun ram = simple_strtoul(hw, &hw, 0);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (*hw == ':' || *hw == '\x0')
418*4882a593Smuzhiyun c101_run(irq, ram);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (*hw == '\x0')
421*4882a593Smuzhiyun return first_card ? 0 : -EINVAL;
422*4882a593Smuzhiyun }while(*hw++ == ':');
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun pr_err("invalid hardware parameters\n");
425*4882a593Smuzhiyun return first_card ? 0 : -EINVAL;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun
c101_cleanup(void)429*4882a593Smuzhiyun static void __exit c101_cleanup(void)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun card_t *card = first_card;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun while (card) {
434*4882a593Smuzhiyun card_t *ptr = card;
435*4882a593Smuzhiyun card = card->next_card;
436*4882a593Smuzhiyun unregister_hdlc_device(port_to_dev(ptr));
437*4882a593Smuzhiyun c101_destroy_card(ptr);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun module_init(c101_init);
443*4882a593Smuzhiyun module_exit(c101_cleanup);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
446*4882a593Smuzhiyun MODULE_DESCRIPTION("Moxa C101 serial port driver");
447*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
448*4882a593Smuzhiyun module_param(hw, charp, 0444);
449*4882a593Smuzhiyun MODULE_PARM_DESC(hw, "irq,ram:irq,...");
450